18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * PCIe endpoint controller driver for UniPhier SoCs
48c2ecf20Sopenharmony_ci * Copyright 2018 Socionext Inc.
58c2ecf20Sopenharmony_ci * Author: Kunihiko Hayashi <hayashi.kunihiko@socionext.com>
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/bitops.h>
98c2ecf20Sopenharmony_ci#include <linux/bitfield.h>
108c2ecf20Sopenharmony_ci#include <linux/clk.h>
118c2ecf20Sopenharmony_ci#include <linux/delay.h>
128c2ecf20Sopenharmony_ci#include <linux/init.h>
138c2ecf20Sopenharmony_ci#include <linux/of_device.h>
148c2ecf20Sopenharmony_ci#include <linux/pci.h>
158c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
168c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
178c2ecf20Sopenharmony_ci#include <linux/reset.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include "pcie-designware.h"
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci/* Link Glue registers */
228c2ecf20Sopenharmony_ci#define PCL_RSTCTRL0			0x0010
238c2ecf20Sopenharmony_ci#define PCL_RSTCTRL_AXI_REG		BIT(3)
248c2ecf20Sopenharmony_ci#define PCL_RSTCTRL_AXI_SLAVE		BIT(2)
258c2ecf20Sopenharmony_ci#define PCL_RSTCTRL_AXI_MASTER		BIT(1)
268c2ecf20Sopenharmony_ci#define PCL_RSTCTRL_PIPE3		BIT(0)
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define PCL_RSTCTRL1			0x0020
298c2ecf20Sopenharmony_ci#define PCL_RSTCTRL_PERST		BIT(0)
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#define PCL_RSTCTRL2			0x0024
328c2ecf20Sopenharmony_ci#define PCL_RSTCTRL_PHY_RESET		BIT(0)
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define PCL_MODE			0x8000
358c2ecf20Sopenharmony_ci#define PCL_MODE_REGEN			BIT(8)
368c2ecf20Sopenharmony_ci#define PCL_MODE_REGVAL			BIT(0)
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci#define PCL_APP_CLK_CTRL		0x8004
398c2ecf20Sopenharmony_ci#define PCL_APP_CLK_REQ			BIT(0)
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci#define PCL_APP_READY_CTRL		0x8008
428c2ecf20Sopenharmony_ci#define PCL_APP_LTSSM_ENABLE		BIT(0)
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci#define PCL_APP_MSI0			0x8040
458c2ecf20Sopenharmony_ci#define PCL_APP_VEN_MSI_TC_MASK		GENMASK(10, 8)
468c2ecf20Sopenharmony_ci#define PCL_APP_VEN_MSI_VECTOR_MASK	GENMASK(4, 0)
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci#define PCL_APP_MSI1			0x8044
498c2ecf20Sopenharmony_ci#define PCL_APP_MSI_REQ			BIT(0)
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define PCL_APP_INTX			0x8074
528c2ecf20Sopenharmony_ci#define PCL_APP_INTX_SYS_INT		BIT(0)
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci/* assertion time of INTx in usec */
558c2ecf20Sopenharmony_ci#define PCL_INTX_WIDTH_USEC		30
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistruct uniphier_pcie_ep_priv {
588c2ecf20Sopenharmony_ci	void __iomem *base;
598c2ecf20Sopenharmony_ci	struct dw_pcie pci;
608c2ecf20Sopenharmony_ci	struct clk *clk, *clk_gio;
618c2ecf20Sopenharmony_ci	struct reset_control *rst, *rst_gio;
628c2ecf20Sopenharmony_ci	struct phy *phy;
638c2ecf20Sopenharmony_ci	const struct pci_epc_features *features;
648c2ecf20Sopenharmony_ci};
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci#define to_uniphier_pcie(x)	dev_get_drvdata((x)->dev)
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_cistatic void uniphier_pcie_ltssm_enable(struct uniphier_pcie_ep_priv *priv,
698c2ecf20Sopenharmony_ci				       bool enable)
708c2ecf20Sopenharmony_ci{
718c2ecf20Sopenharmony_ci	u32 val;
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_APP_READY_CTRL);
748c2ecf20Sopenharmony_ci	if (enable)
758c2ecf20Sopenharmony_ci		val |= PCL_APP_LTSSM_ENABLE;
768c2ecf20Sopenharmony_ci	else
778c2ecf20Sopenharmony_ci		val &= ~PCL_APP_LTSSM_ENABLE;
788c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_APP_READY_CTRL);
798c2ecf20Sopenharmony_ci}
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_cistatic void uniphier_pcie_phy_reset(struct uniphier_pcie_ep_priv *priv,
828c2ecf20Sopenharmony_ci				    bool assert)
838c2ecf20Sopenharmony_ci{
848c2ecf20Sopenharmony_ci	u32 val;
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_RSTCTRL2);
878c2ecf20Sopenharmony_ci	if (assert)
888c2ecf20Sopenharmony_ci		val |= PCL_RSTCTRL_PHY_RESET;
898c2ecf20Sopenharmony_ci	else
908c2ecf20Sopenharmony_ci		val &= ~PCL_RSTCTRL_PHY_RESET;
918c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_RSTCTRL2);
928c2ecf20Sopenharmony_ci}
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_cistatic void uniphier_pcie_init_ep(struct uniphier_pcie_ep_priv *priv)
958c2ecf20Sopenharmony_ci{
968c2ecf20Sopenharmony_ci	u32 val;
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci	/* set EP mode */
998c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_MODE);
1008c2ecf20Sopenharmony_ci	val |= PCL_MODE_REGEN | PCL_MODE_REGVAL;
1018c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_MODE);
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci	/* clock request */
1048c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_APP_CLK_CTRL);
1058c2ecf20Sopenharmony_ci	val &= ~PCL_APP_CLK_REQ;
1068c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_APP_CLK_CTRL);
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	/* deassert PIPE3 and AXI reset */
1098c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_RSTCTRL0);
1108c2ecf20Sopenharmony_ci	val |= PCL_RSTCTRL_AXI_REG | PCL_RSTCTRL_AXI_SLAVE
1118c2ecf20Sopenharmony_ci		| PCL_RSTCTRL_AXI_MASTER | PCL_RSTCTRL_PIPE3;
1128c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_RSTCTRL0);
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	uniphier_pcie_ltssm_enable(priv, false);
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci	msleep(100);
1178c2ecf20Sopenharmony_ci}
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_cistatic int uniphier_pcie_start_link(struct dw_pcie *pci)
1208c2ecf20Sopenharmony_ci{
1218c2ecf20Sopenharmony_ci	struct uniphier_pcie_ep_priv *priv = to_uniphier_pcie(pci);
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	uniphier_pcie_ltssm_enable(priv, true);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci	return 0;
1268c2ecf20Sopenharmony_ci}
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_cistatic void uniphier_pcie_stop_link(struct dw_pcie *pci)
1298c2ecf20Sopenharmony_ci{
1308c2ecf20Sopenharmony_ci	struct uniphier_pcie_ep_priv *priv = to_uniphier_pcie(pci);
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	uniphier_pcie_ltssm_enable(priv, false);
1338c2ecf20Sopenharmony_ci}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_cistatic void uniphier_pcie_ep_init(struct dw_pcie_ep *ep)
1368c2ecf20Sopenharmony_ci{
1378c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
1388c2ecf20Sopenharmony_ci	enum pci_barno bar;
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci	for (bar = BAR_0; bar <= BAR_5; bar++)
1418c2ecf20Sopenharmony_ci		dw_pcie_ep_reset_bar(pci, bar);
1428c2ecf20Sopenharmony_ci}
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_cistatic int uniphier_pcie_ep_raise_legacy_irq(struct dw_pcie_ep *ep)
1458c2ecf20Sopenharmony_ci{
1468c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
1478c2ecf20Sopenharmony_ci	struct uniphier_pcie_ep_priv *priv = to_uniphier_pcie(pci);
1488c2ecf20Sopenharmony_ci	u32 val;
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci	/*
1518c2ecf20Sopenharmony_ci	 * This makes pulse signal to send INTx to the RC, so this should
1528c2ecf20Sopenharmony_ci	 * be cleared as soon as possible. This sequence is covered with
1538c2ecf20Sopenharmony_ci	 * mutex in pci_epc_raise_irq().
1548c2ecf20Sopenharmony_ci	 */
1558c2ecf20Sopenharmony_ci	/* assert INTx */
1568c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_APP_INTX);
1578c2ecf20Sopenharmony_ci	val |= PCL_APP_INTX_SYS_INT;
1588c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_APP_INTX);
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci	udelay(PCL_INTX_WIDTH_USEC);
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	/* deassert INTx */
1638c2ecf20Sopenharmony_ci	val &= ~PCL_APP_INTX_SYS_INT;
1648c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_APP_INTX);
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci	return 0;
1678c2ecf20Sopenharmony_ci}
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_cistatic int uniphier_pcie_ep_raise_msi_irq(struct dw_pcie_ep *ep,
1708c2ecf20Sopenharmony_ci					  u8 func_no, u16 interrupt_num)
1718c2ecf20Sopenharmony_ci{
1728c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
1738c2ecf20Sopenharmony_ci	struct uniphier_pcie_ep_priv *priv = to_uniphier_pcie(pci);
1748c2ecf20Sopenharmony_ci	u32 val;
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	val = FIELD_PREP(PCL_APP_VEN_MSI_TC_MASK, func_no)
1778c2ecf20Sopenharmony_ci		| FIELD_PREP(PCL_APP_VEN_MSI_VECTOR_MASK, interrupt_num - 1);
1788c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_APP_MSI0);
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_ci	val = readl(priv->base + PCL_APP_MSI1);
1818c2ecf20Sopenharmony_ci	val |= PCL_APP_MSI_REQ;
1828c2ecf20Sopenharmony_ci	writel(val, priv->base + PCL_APP_MSI1);
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci	return 0;
1858c2ecf20Sopenharmony_ci}
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_cistatic int uniphier_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
1888c2ecf20Sopenharmony_ci				      enum pci_epc_irq_type type,
1898c2ecf20Sopenharmony_ci				      u16 interrupt_num)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_ci	switch (type) {
1948c2ecf20Sopenharmony_ci	case PCI_EPC_IRQ_LEGACY:
1958c2ecf20Sopenharmony_ci		return uniphier_pcie_ep_raise_legacy_irq(ep);
1968c2ecf20Sopenharmony_ci	case PCI_EPC_IRQ_MSI:
1978c2ecf20Sopenharmony_ci		return uniphier_pcie_ep_raise_msi_irq(ep, func_no,
1988c2ecf20Sopenharmony_ci						      interrupt_num);
1998c2ecf20Sopenharmony_ci	default:
2008c2ecf20Sopenharmony_ci		dev_err(pci->dev, "UNKNOWN IRQ type (%d)\n", type);
2018c2ecf20Sopenharmony_ci	}
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	return 0;
2048c2ecf20Sopenharmony_ci}
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_cistatic const struct pci_epc_features*
2078c2ecf20Sopenharmony_ciuniphier_pcie_get_features(struct dw_pcie_ep *ep)
2088c2ecf20Sopenharmony_ci{
2098c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
2108c2ecf20Sopenharmony_ci	struct uniphier_pcie_ep_priv *priv = to_uniphier_pcie(pci);
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	return priv->features;
2138c2ecf20Sopenharmony_ci}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistatic const struct dw_pcie_ep_ops uniphier_pcie_ep_ops = {
2168c2ecf20Sopenharmony_ci	.ep_init = uniphier_pcie_ep_init,
2178c2ecf20Sopenharmony_ci	.raise_irq = uniphier_pcie_ep_raise_irq,
2188c2ecf20Sopenharmony_ci	.get_features = uniphier_pcie_get_features,
2198c2ecf20Sopenharmony_ci};
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_cistatic int uniphier_add_pcie_ep(struct uniphier_pcie_ep_priv *priv,
2228c2ecf20Sopenharmony_ci				struct platform_device *pdev)
2238c2ecf20Sopenharmony_ci{
2248c2ecf20Sopenharmony_ci	struct dw_pcie *pci = &priv->pci;
2258c2ecf20Sopenharmony_ci	struct dw_pcie_ep *ep = &pci->ep;
2268c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
2278c2ecf20Sopenharmony_ci	struct resource *res;
2288c2ecf20Sopenharmony_ci	int ret;
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_ci	ep->ops = &uniphier_pcie_ep_ops;
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	pci->dbi_base2 = devm_platform_ioremap_resource_byname(pdev, "dbi2");
2338c2ecf20Sopenharmony_ci	if (IS_ERR(pci->dbi_base2))
2348c2ecf20Sopenharmony_ci		return PTR_ERR(pci->dbi_base2);
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
2378c2ecf20Sopenharmony_ci	if (!res)
2388c2ecf20Sopenharmony_ci		return -EINVAL;
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci	ep->phys_base = res->start;
2418c2ecf20Sopenharmony_ci	ep->addr_size = resource_size(res);
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci	ret = dw_pcie_ep_init(ep);
2448c2ecf20Sopenharmony_ci	if (ret)
2458c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to initialize endpoint (%d)\n", ret);
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	return ret;
2488c2ecf20Sopenharmony_ci}
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_cistatic int uniphier_pcie_ep_enable(struct uniphier_pcie_ep_priv *priv)
2518c2ecf20Sopenharmony_ci{
2528c2ecf20Sopenharmony_ci	int ret;
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(priv->clk);
2558c2ecf20Sopenharmony_ci	if (ret)
2568c2ecf20Sopenharmony_ci		return ret;
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(priv->clk_gio);
2598c2ecf20Sopenharmony_ci	if (ret)
2608c2ecf20Sopenharmony_ci		goto out_clk_disable;
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci	ret = reset_control_deassert(priv->rst);
2638c2ecf20Sopenharmony_ci	if (ret)
2648c2ecf20Sopenharmony_ci		goto out_clk_gio_disable;
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci	ret = reset_control_deassert(priv->rst_gio);
2678c2ecf20Sopenharmony_ci	if (ret)
2688c2ecf20Sopenharmony_ci		goto out_rst_assert;
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci	uniphier_pcie_init_ep(priv);
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	uniphier_pcie_phy_reset(priv, true);
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci	ret = phy_init(priv->phy);
2758c2ecf20Sopenharmony_ci	if (ret)
2768c2ecf20Sopenharmony_ci		goto out_rst_gio_assert;
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	uniphier_pcie_phy_reset(priv, false);
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci	return 0;
2818c2ecf20Sopenharmony_ci
2828c2ecf20Sopenharmony_ciout_rst_gio_assert:
2838c2ecf20Sopenharmony_ci	reset_control_assert(priv->rst_gio);
2848c2ecf20Sopenharmony_ciout_rst_assert:
2858c2ecf20Sopenharmony_ci	reset_control_assert(priv->rst);
2868c2ecf20Sopenharmony_ciout_clk_gio_disable:
2878c2ecf20Sopenharmony_ci	clk_disable_unprepare(priv->clk_gio);
2888c2ecf20Sopenharmony_ciout_clk_disable:
2898c2ecf20Sopenharmony_ci	clk_disable_unprepare(priv->clk);
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci	return ret;
2928c2ecf20Sopenharmony_ci}
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = {
2958c2ecf20Sopenharmony_ci	.start_link = uniphier_pcie_start_link,
2968c2ecf20Sopenharmony_ci	.stop_link = uniphier_pcie_stop_link,
2978c2ecf20Sopenharmony_ci};
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_cistatic int uniphier_pcie_ep_probe(struct platform_device *pdev)
3008c2ecf20Sopenharmony_ci{
3018c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
3028c2ecf20Sopenharmony_ci	struct uniphier_pcie_ep_priv *priv;
3038c2ecf20Sopenharmony_ci	struct resource *res;
3048c2ecf20Sopenharmony_ci	int ret;
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_ci	priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
3078c2ecf20Sopenharmony_ci	if (!priv)
3088c2ecf20Sopenharmony_ci		return -ENOMEM;
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	priv->features = of_device_get_match_data(dev);
3118c2ecf20Sopenharmony_ci	if (WARN_ON(!priv->features))
3128c2ecf20Sopenharmony_ci		return -EINVAL;
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_ci	priv->pci.dev = dev;
3158c2ecf20Sopenharmony_ci	priv->pci.ops = &dw_pcie_ops;
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
3188c2ecf20Sopenharmony_ci	priv->pci.dbi_base = devm_pci_remap_cfg_resource(dev, res);
3198c2ecf20Sopenharmony_ci	if (IS_ERR(priv->pci.dbi_base))
3208c2ecf20Sopenharmony_ci		return PTR_ERR(priv->pci.dbi_base);
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	priv->base = devm_platform_ioremap_resource_byname(pdev, "link");
3238c2ecf20Sopenharmony_ci	if (IS_ERR(priv->base))
3248c2ecf20Sopenharmony_ci		return PTR_ERR(priv->base);
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	priv->clk_gio = devm_clk_get(dev, "gio");
3278c2ecf20Sopenharmony_ci	if (IS_ERR(priv->clk_gio))
3288c2ecf20Sopenharmony_ci		return PTR_ERR(priv->clk_gio);
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	priv->rst_gio = devm_reset_control_get_shared(dev, "gio");
3318c2ecf20Sopenharmony_ci	if (IS_ERR(priv->rst_gio))
3328c2ecf20Sopenharmony_ci		return PTR_ERR(priv->rst_gio);
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	priv->clk = devm_clk_get(dev, "link");
3358c2ecf20Sopenharmony_ci	if (IS_ERR(priv->clk))
3368c2ecf20Sopenharmony_ci		return PTR_ERR(priv->clk);
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_ci	priv->rst = devm_reset_control_get_shared(dev, "link");
3398c2ecf20Sopenharmony_ci	if (IS_ERR(priv->rst))
3408c2ecf20Sopenharmony_ci		return PTR_ERR(priv->rst);
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_ci	priv->phy = devm_phy_optional_get(dev, "pcie-phy");
3438c2ecf20Sopenharmony_ci	if (IS_ERR(priv->phy)) {
3448c2ecf20Sopenharmony_ci		ret = PTR_ERR(priv->phy);
3458c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to get phy (%d)\n", ret);
3468c2ecf20Sopenharmony_ci		return ret;
3478c2ecf20Sopenharmony_ci	}
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, priv);
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci	ret = uniphier_pcie_ep_enable(priv);
3528c2ecf20Sopenharmony_ci	if (ret)
3538c2ecf20Sopenharmony_ci		return ret;
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	return uniphier_add_pcie_ep(priv, pdev);
3568c2ecf20Sopenharmony_ci}
3578c2ecf20Sopenharmony_ci
3588c2ecf20Sopenharmony_cistatic const struct pci_epc_features uniphier_pro5_data = {
3598c2ecf20Sopenharmony_ci	.linkup_notifier = false,
3608c2ecf20Sopenharmony_ci	.msi_capable = true,
3618c2ecf20Sopenharmony_ci	.msix_capable = false,
3628c2ecf20Sopenharmony_ci	.align = 1 << 16,
3638c2ecf20Sopenharmony_ci	.bar_fixed_64bit = BIT(BAR_0) | BIT(BAR_2) | BIT(BAR_4),
3648c2ecf20Sopenharmony_ci	.reserved_bar =  BIT(BAR_4),
3658c2ecf20Sopenharmony_ci};
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_cistatic const struct of_device_id uniphier_pcie_ep_match[] = {
3688c2ecf20Sopenharmony_ci	{
3698c2ecf20Sopenharmony_ci		.compatible = "socionext,uniphier-pro5-pcie-ep",
3708c2ecf20Sopenharmony_ci		.data = &uniphier_pro5_data,
3718c2ecf20Sopenharmony_ci	},
3728c2ecf20Sopenharmony_ci	{ /* sentinel */ },
3738c2ecf20Sopenharmony_ci};
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_cistatic struct platform_driver uniphier_pcie_ep_driver = {
3768c2ecf20Sopenharmony_ci	.probe  = uniphier_pcie_ep_probe,
3778c2ecf20Sopenharmony_ci	.driver = {
3788c2ecf20Sopenharmony_ci		.name = "uniphier-pcie-ep",
3798c2ecf20Sopenharmony_ci		.of_match_table = uniphier_pcie_ep_match,
3808c2ecf20Sopenharmony_ci		.suppress_bind_attrs = true,
3818c2ecf20Sopenharmony_ci	},
3828c2ecf20Sopenharmony_ci};
3838c2ecf20Sopenharmony_cibuiltin_platform_driver(uniphier_pcie_ep_driver);
384