18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Qualcomm PCIe root complex driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
68c2ecf20Sopenharmony_ci * Copyright 2015 Linaro Limited.
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/clk.h>
128c2ecf20Sopenharmony_ci#include <linux/delay.h>
138c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h>
148c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
158c2ecf20Sopenharmony_ci#include <linux/io.h>
168c2ecf20Sopenharmony_ci#include <linux/iopoll.h>
178c2ecf20Sopenharmony_ci#include <linux/kernel.h>
188c2ecf20Sopenharmony_ci#include <linux/init.h>
198c2ecf20Sopenharmony_ci#include <linux/of_device.h>
208c2ecf20Sopenharmony_ci#include <linux/of_gpio.h>
218c2ecf20Sopenharmony_ci#include <linux/pci.h>
228c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
238c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
248c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
258c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h>
268c2ecf20Sopenharmony_ci#include <linux/reset.h>
278c2ecf20Sopenharmony_ci#include <linux/slab.h>
288c2ecf20Sopenharmony_ci#include <linux/types.h>
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#include "../../pci.h"
318c2ecf20Sopenharmony_ci#include "pcie-designware.h"
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci#define PCIE20_PARF_SYS_CTRL			0x00
348c2ecf20Sopenharmony_ci#define MST_WAKEUP_EN				BIT(13)
358c2ecf20Sopenharmony_ci#define SLV_WAKEUP_EN				BIT(12)
368c2ecf20Sopenharmony_ci#define MSTR_ACLK_CGC_DIS			BIT(10)
378c2ecf20Sopenharmony_ci#define SLV_ACLK_CGC_DIS			BIT(9)
388c2ecf20Sopenharmony_ci#define CORE_CLK_CGC_DIS			BIT(6)
398c2ecf20Sopenharmony_ci#define AUX_PWR_DET				BIT(4)
408c2ecf20Sopenharmony_ci#define L23_CLK_RMV_DIS				BIT(2)
418c2ecf20Sopenharmony_ci#define L1_CLK_RMV_DIS				BIT(1)
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#define PCIE20_PARF_PHY_CTRL			0x40
448c2ecf20Sopenharmony_ci#define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK	GENMASK(20, 16)
458c2ecf20Sopenharmony_ci#define PHY_CTRL_PHY_TX0_TERM_OFFSET(x)		((x) << 16)
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci#define PCIE20_PARF_PHY_REFCLK			0x4C
488c2ecf20Sopenharmony_ci#define PHY_REFCLK_SSP_EN			BIT(16)
498c2ecf20Sopenharmony_ci#define PHY_REFCLK_USE_PAD			BIT(12)
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define PCIE20_PARF_DBI_BASE_ADDR		0x168
528c2ecf20Sopenharmony_ci#define PCIE20_PARF_SLV_ADDR_SPACE_SIZE		0x16C
538c2ecf20Sopenharmony_ci#define PCIE20_PARF_MHI_CLOCK_RESET_CTRL	0x174
548c2ecf20Sopenharmony_ci#define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT	0x178
558c2ecf20Sopenharmony_ci#define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2	0x1A8
568c2ecf20Sopenharmony_ci#define PCIE20_PARF_LTSSM			0x1B0
578c2ecf20Sopenharmony_ci#define PCIE20_PARF_SID_OFFSET			0x234
588c2ecf20Sopenharmony_ci#define PCIE20_PARF_BDF_TRANSLATE_CFG		0x24C
598c2ecf20Sopenharmony_ci#define PCIE20_PARF_DEVICE_TYPE			0x1000
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci#define PCIE20_ELBI_SYS_CTRL			0x04
628c2ecf20Sopenharmony_ci#define PCIE20_ELBI_SYS_CTRL_LT_ENABLE		BIT(0)
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci#define PCIE20_AXI_MSTR_RESP_COMP_CTRL0		0x818
658c2ecf20Sopenharmony_ci#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K	0x4
668c2ecf20Sopenharmony_ci#define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K	0x5
678c2ecf20Sopenharmony_ci#define PCIE20_AXI_MSTR_RESP_COMP_CTRL1		0x81c
688c2ecf20Sopenharmony_ci#define CFG_BRIDGE_SB_INIT			BIT(0)
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci#define PCIE_CAP_LINK1_VAL			0x2FD7F
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci#define PCIE20_PARF_Q2A_FLUSH			0x1AC
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci#define PCIE20_MISC_CONTROL_1_REG		0x8BC
758c2ecf20Sopenharmony_ci#define DBI_RO_WR_EN				1
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci#define PERST_DELAY_US				1000
788c2ecf20Sopenharmony_ci/* PARF registers */
798c2ecf20Sopenharmony_ci#define PCIE20_PARF_PCS_DEEMPH			0x34
808c2ecf20Sopenharmony_ci#define PCS_DEEMPH_TX_DEEMPH_GEN1(x)		((x) << 16)
818c2ecf20Sopenharmony_ci#define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x)	((x) << 8)
828c2ecf20Sopenharmony_ci#define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x)	((x) << 0)
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci#define PCIE20_PARF_PCS_SWING			0x38
858c2ecf20Sopenharmony_ci#define PCS_SWING_TX_SWING_FULL(x)		((x) << 8)
868c2ecf20Sopenharmony_ci#define PCS_SWING_TX_SWING_LOW(x)		((x) << 0)
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci#define PCIE20_PARF_CONFIG_BITS		0x50
898c2ecf20Sopenharmony_ci#define PHY_RX0_EQ(x)				((x) << 24)
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ci#define PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE	0x358
928c2ecf20Sopenharmony_ci#define SLV_ADDR_SPACE_SZ			0x10000000
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci#define PCIE20_LNK_CONTROL2_LINK_STATUS2	0xa0
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci#define DEVICE_TYPE_RC				0x4
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci#define QCOM_PCIE_2_1_0_MAX_SUPPLY	3
998c2ecf20Sopenharmony_ci#define QCOM_PCIE_2_1_0_MAX_CLOCKS	5
1008c2ecf20Sopenharmony_cistruct qcom_pcie_resources_2_1_0 {
1018c2ecf20Sopenharmony_ci	struct clk_bulk_data clks[QCOM_PCIE_2_1_0_MAX_CLOCKS];
1028c2ecf20Sopenharmony_ci	struct reset_control *pci_reset;
1038c2ecf20Sopenharmony_ci	struct reset_control *axi_reset;
1048c2ecf20Sopenharmony_ci	struct reset_control *ahb_reset;
1058c2ecf20Sopenharmony_ci	struct reset_control *por_reset;
1068c2ecf20Sopenharmony_ci	struct reset_control *phy_reset;
1078c2ecf20Sopenharmony_ci	struct reset_control *ext_reset;
1088c2ecf20Sopenharmony_ci	struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
1098c2ecf20Sopenharmony_ci};
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistruct qcom_pcie_resources_1_0_0 {
1128c2ecf20Sopenharmony_ci	struct clk *iface;
1138c2ecf20Sopenharmony_ci	struct clk *aux;
1148c2ecf20Sopenharmony_ci	struct clk *master_bus;
1158c2ecf20Sopenharmony_ci	struct clk *slave_bus;
1168c2ecf20Sopenharmony_ci	struct reset_control *core;
1178c2ecf20Sopenharmony_ci	struct regulator *vdda;
1188c2ecf20Sopenharmony_ci};
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci#define QCOM_PCIE_2_3_2_MAX_SUPPLY	2
1218c2ecf20Sopenharmony_cistruct qcom_pcie_resources_2_3_2 {
1228c2ecf20Sopenharmony_ci	struct clk *aux_clk;
1238c2ecf20Sopenharmony_ci	struct clk *master_clk;
1248c2ecf20Sopenharmony_ci	struct clk *slave_clk;
1258c2ecf20Sopenharmony_ci	struct clk *cfg_clk;
1268c2ecf20Sopenharmony_ci	struct clk *pipe_clk;
1278c2ecf20Sopenharmony_ci	struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
1288c2ecf20Sopenharmony_ci};
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci#define QCOM_PCIE_2_4_0_MAX_CLOCKS	4
1318c2ecf20Sopenharmony_cistruct qcom_pcie_resources_2_4_0 {
1328c2ecf20Sopenharmony_ci	struct clk_bulk_data clks[QCOM_PCIE_2_4_0_MAX_CLOCKS];
1338c2ecf20Sopenharmony_ci	int num_clks;
1348c2ecf20Sopenharmony_ci	struct reset_control *axi_m_reset;
1358c2ecf20Sopenharmony_ci	struct reset_control *axi_s_reset;
1368c2ecf20Sopenharmony_ci	struct reset_control *pipe_reset;
1378c2ecf20Sopenharmony_ci	struct reset_control *axi_m_vmid_reset;
1388c2ecf20Sopenharmony_ci	struct reset_control *axi_s_xpu_reset;
1398c2ecf20Sopenharmony_ci	struct reset_control *parf_reset;
1408c2ecf20Sopenharmony_ci	struct reset_control *phy_reset;
1418c2ecf20Sopenharmony_ci	struct reset_control *axi_m_sticky_reset;
1428c2ecf20Sopenharmony_ci	struct reset_control *pipe_sticky_reset;
1438c2ecf20Sopenharmony_ci	struct reset_control *pwr_reset;
1448c2ecf20Sopenharmony_ci	struct reset_control *ahb_reset;
1458c2ecf20Sopenharmony_ci	struct reset_control *phy_ahb_reset;
1468c2ecf20Sopenharmony_ci};
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_cistruct qcom_pcie_resources_2_3_3 {
1498c2ecf20Sopenharmony_ci	struct clk *iface;
1508c2ecf20Sopenharmony_ci	struct clk *axi_m_clk;
1518c2ecf20Sopenharmony_ci	struct clk *axi_s_clk;
1528c2ecf20Sopenharmony_ci	struct clk *ahb_clk;
1538c2ecf20Sopenharmony_ci	struct clk *aux_clk;
1548c2ecf20Sopenharmony_ci	struct reset_control *rst[7];
1558c2ecf20Sopenharmony_ci};
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_cistruct qcom_pcie_resources_2_7_0 {
1588c2ecf20Sopenharmony_ci	struct clk_bulk_data clks[6];
1598c2ecf20Sopenharmony_ci	struct regulator_bulk_data supplies[2];
1608c2ecf20Sopenharmony_ci	struct reset_control *pci_reset;
1618c2ecf20Sopenharmony_ci	struct clk *pipe_clk;
1628c2ecf20Sopenharmony_ci};
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ciunion qcom_pcie_resources {
1658c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_1_0_0 v1_0_0;
1668c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_1_0 v2_1_0;
1678c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_2 v2_3_2;
1688c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_3 v2_3_3;
1698c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_4_0 v2_4_0;
1708c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_7_0 v2_7_0;
1718c2ecf20Sopenharmony_ci};
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_cistruct qcom_pcie;
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_cistruct qcom_pcie_ops {
1768c2ecf20Sopenharmony_ci	int (*get_resources)(struct qcom_pcie *pcie);
1778c2ecf20Sopenharmony_ci	int (*init)(struct qcom_pcie *pcie);
1788c2ecf20Sopenharmony_ci	int (*post_init)(struct qcom_pcie *pcie);
1798c2ecf20Sopenharmony_ci	void (*deinit)(struct qcom_pcie *pcie);
1808c2ecf20Sopenharmony_ci	void (*post_deinit)(struct qcom_pcie *pcie);
1818c2ecf20Sopenharmony_ci	void (*ltssm_enable)(struct qcom_pcie *pcie);
1828c2ecf20Sopenharmony_ci};
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_cistruct qcom_pcie {
1858c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
1868c2ecf20Sopenharmony_ci	void __iomem *parf;			/* DT parf */
1878c2ecf20Sopenharmony_ci	void __iomem *elbi;			/* DT elbi */
1888c2ecf20Sopenharmony_ci	union qcom_pcie_resources res;
1898c2ecf20Sopenharmony_ci	struct phy *phy;
1908c2ecf20Sopenharmony_ci	struct gpio_desc *reset;
1918c2ecf20Sopenharmony_ci	const struct qcom_pcie_ops *ops;
1928c2ecf20Sopenharmony_ci};
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci#define to_qcom_pcie(x)		dev_get_drvdata((x)->dev)
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_cistatic void qcom_ep_reset_assert(struct qcom_pcie *pcie)
1978c2ecf20Sopenharmony_ci{
1988c2ecf20Sopenharmony_ci	gpiod_set_value_cansleep(pcie->reset, 1);
1998c2ecf20Sopenharmony_ci	usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
2008c2ecf20Sopenharmony_ci}
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_cistatic void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
2038c2ecf20Sopenharmony_ci{
2048c2ecf20Sopenharmony_ci	/* Ensure that PERST has been asserted for at least 100 ms */
2058c2ecf20Sopenharmony_ci	msleep(100);
2068c2ecf20Sopenharmony_ci	gpiod_set_value_cansleep(pcie->reset, 0);
2078c2ecf20Sopenharmony_ci	usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
2088c2ecf20Sopenharmony_ci}
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_cistatic int qcom_pcie_establish_link(struct qcom_pcie *pcie)
2118c2ecf20Sopenharmony_ci{
2128c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci	if (dw_pcie_link_up(pci))
2158c2ecf20Sopenharmony_ci		return 0;
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	/* Enable Link Training state machine */
2188c2ecf20Sopenharmony_ci	if (pcie->ops->ltssm_enable)
2198c2ecf20Sopenharmony_ci		pcie->ops->ltssm_enable(pcie);
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_ci	return dw_pcie_wait_for_link(pci);
2228c2ecf20Sopenharmony_ci}
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_cistatic void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
2258c2ecf20Sopenharmony_ci{
2268c2ecf20Sopenharmony_ci	u32 val;
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_ci	/* enable link training */
2298c2ecf20Sopenharmony_ci	val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
2308c2ecf20Sopenharmony_ci	val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
2318c2ecf20Sopenharmony_ci	writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
2328c2ecf20Sopenharmony_ci}
2338c2ecf20Sopenharmony_ci
2348c2ecf20Sopenharmony_cistatic int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
2358c2ecf20Sopenharmony_ci{
2368c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
2378c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
2388c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
2398c2ecf20Sopenharmony_ci	int ret;
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci	res->supplies[0].supply = "vdda";
2428c2ecf20Sopenharmony_ci	res->supplies[1].supply = "vdda_phy";
2438c2ecf20Sopenharmony_ci	res->supplies[2].supply = "vdda_refclk";
2448c2ecf20Sopenharmony_ci	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
2458c2ecf20Sopenharmony_ci				      res->supplies);
2468c2ecf20Sopenharmony_ci	if (ret)
2478c2ecf20Sopenharmony_ci		return ret;
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_ci	res->clks[0].id = "iface";
2508c2ecf20Sopenharmony_ci	res->clks[1].id = "core";
2518c2ecf20Sopenharmony_ci	res->clks[2].id = "phy";
2528c2ecf20Sopenharmony_ci	res->clks[3].id = "aux";
2538c2ecf20Sopenharmony_ci	res->clks[4].id = "ref";
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	/* iface, core, phy are required */
2568c2ecf20Sopenharmony_ci	ret = devm_clk_bulk_get(dev, 3, res->clks);
2578c2ecf20Sopenharmony_ci	if (ret < 0)
2588c2ecf20Sopenharmony_ci		return ret;
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	/* aux, ref are optional */
2618c2ecf20Sopenharmony_ci	ret = devm_clk_bulk_get_optional(dev, 2, res->clks + 3);
2628c2ecf20Sopenharmony_ci	if (ret < 0)
2638c2ecf20Sopenharmony_ci		return ret;
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
2668c2ecf20Sopenharmony_ci	if (IS_ERR(res->pci_reset))
2678c2ecf20Sopenharmony_ci		return PTR_ERR(res->pci_reset);
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	res->axi_reset = devm_reset_control_get_exclusive(dev, "axi");
2708c2ecf20Sopenharmony_ci	if (IS_ERR(res->axi_reset))
2718c2ecf20Sopenharmony_ci		return PTR_ERR(res->axi_reset);
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
2748c2ecf20Sopenharmony_ci	if (IS_ERR(res->ahb_reset))
2758c2ecf20Sopenharmony_ci		return PTR_ERR(res->ahb_reset);
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	res->por_reset = devm_reset_control_get_exclusive(dev, "por");
2788c2ecf20Sopenharmony_ci	if (IS_ERR(res->por_reset))
2798c2ecf20Sopenharmony_ci		return PTR_ERR(res->por_reset);
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	res->ext_reset = devm_reset_control_get_optional_exclusive(dev, "ext");
2828c2ecf20Sopenharmony_ci	if (IS_ERR(res->ext_reset))
2838c2ecf20Sopenharmony_ci		return PTR_ERR(res->ext_reset);
2848c2ecf20Sopenharmony_ci
2858c2ecf20Sopenharmony_ci	res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
2868c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(res->phy_reset);
2878c2ecf20Sopenharmony_ci}
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_cistatic void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
2908c2ecf20Sopenharmony_ci{
2918c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
2948c2ecf20Sopenharmony_ci	reset_control_assert(res->pci_reset);
2958c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_reset);
2968c2ecf20Sopenharmony_ci	reset_control_assert(res->ahb_reset);
2978c2ecf20Sopenharmony_ci	reset_control_assert(res->por_reset);
2988c2ecf20Sopenharmony_ci	reset_control_assert(res->ext_reset);
2998c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_reset);
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	writel(1, pcie->parf + PCIE20_PARF_PHY_CTRL);
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
3048c2ecf20Sopenharmony_ci}
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_cistatic int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
3078c2ecf20Sopenharmony_ci{
3088c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
3098c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
3108c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
3118c2ecf20Sopenharmony_ci	struct device_node *node = dev->of_node;
3128c2ecf20Sopenharmony_ci	u32 val;
3138c2ecf20Sopenharmony_ci	int ret;
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci	/* reset the PCIe interface as uboot can leave it undefined state */
3168c2ecf20Sopenharmony_ci	reset_control_assert(res->pci_reset);
3178c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_reset);
3188c2ecf20Sopenharmony_ci	reset_control_assert(res->ahb_reset);
3198c2ecf20Sopenharmony_ci	reset_control_assert(res->por_reset);
3208c2ecf20Sopenharmony_ci	reset_control_assert(res->ext_reset);
3218c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_reset);
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci	ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
3248c2ecf20Sopenharmony_ci	if (ret < 0) {
3258c2ecf20Sopenharmony_ci		dev_err(dev, "cannot enable regulators\n");
3268c2ecf20Sopenharmony_ci		return ret;
3278c2ecf20Sopenharmony_ci	}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->ahb_reset);
3308c2ecf20Sopenharmony_ci	if (ret) {
3318c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert ahb reset\n");
3328c2ecf20Sopenharmony_ci		goto err_deassert_ahb;
3338c2ecf20Sopenharmony_ci	}
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->ext_reset);
3368c2ecf20Sopenharmony_ci	if (ret) {
3378c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert ext reset\n");
3388c2ecf20Sopenharmony_ci		goto err_deassert_ext;
3398c2ecf20Sopenharmony_ci	}
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->phy_reset);
3428c2ecf20Sopenharmony_ci	if (ret) {
3438c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert phy reset\n");
3448c2ecf20Sopenharmony_ci		goto err_deassert_phy;
3458c2ecf20Sopenharmony_ci	}
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->pci_reset);
3488c2ecf20Sopenharmony_ci	if (ret) {
3498c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert pci reset\n");
3508c2ecf20Sopenharmony_ci		goto err_deassert_pci;
3518c2ecf20Sopenharmony_ci	}
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->por_reset);
3548c2ecf20Sopenharmony_ci	if (ret) {
3558c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert por reset\n");
3568c2ecf20Sopenharmony_ci		goto err_deassert_por;
3578c2ecf20Sopenharmony_ci	}
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->axi_reset);
3608c2ecf20Sopenharmony_ci	if (ret) {
3618c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert axi reset\n");
3628c2ecf20Sopenharmony_ci		goto err_deassert_axi;
3638c2ecf20Sopenharmony_ci	}
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	/* enable PCIe clocks and resets */
3668c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
3678c2ecf20Sopenharmony_ci	val &= ~BIT(0);
3688c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
3718c2ecf20Sopenharmony_ci	if (ret)
3728c2ecf20Sopenharmony_ci		goto err_clks;
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_ci	if (of_device_is_compatible(node, "qcom,pcie-ipq8064") ||
3758c2ecf20Sopenharmony_ci	    of_device_is_compatible(node, "qcom,pcie-ipq8064-v2")) {
3768c2ecf20Sopenharmony_ci		writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
3778c2ecf20Sopenharmony_ci			       PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
3788c2ecf20Sopenharmony_ci			       PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
3798c2ecf20Sopenharmony_ci		       pcie->parf + PCIE20_PARF_PCS_DEEMPH);
3808c2ecf20Sopenharmony_ci		writel(PCS_SWING_TX_SWING_FULL(120) |
3818c2ecf20Sopenharmony_ci			       PCS_SWING_TX_SWING_LOW(120),
3828c2ecf20Sopenharmony_ci		       pcie->parf + PCIE20_PARF_PCS_SWING);
3838c2ecf20Sopenharmony_ci		writel(PHY_RX0_EQ(4), pcie->parf + PCIE20_PARF_CONFIG_BITS);
3848c2ecf20Sopenharmony_ci	}
3858c2ecf20Sopenharmony_ci
3868c2ecf20Sopenharmony_ci	if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
3878c2ecf20Sopenharmony_ci		/* set TX termination offset */
3888c2ecf20Sopenharmony_ci		val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
3898c2ecf20Sopenharmony_ci		val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
3908c2ecf20Sopenharmony_ci		val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
3918c2ecf20Sopenharmony_ci		writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
3928c2ecf20Sopenharmony_ci	}
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci	/* enable external reference clock */
3958c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
3968c2ecf20Sopenharmony_ci	/* USE_PAD is required only for ipq806x */
3978c2ecf20Sopenharmony_ci	if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
3988c2ecf20Sopenharmony_ci		val &= ~PHY_REFCLK_USE_PAD;
3998c2ecf20Sopenharmony_ci	val |= PHY_REFCLK_SSP_EN;
4008c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	/* wait for clock acquisition */
4038c2ecf20Sopenharmony_ci	usleep_range(1000, 1500);
4048c2ecf20Sopenharmony_ci
4058c2ecf20Sopenharmony_ci	/* Set the Max TLP size to 2K, instead of using default of 4K */
4068c2ecf20Sopenharmony_ci	writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
4078c2ecf20Sopenharmony_ci	       pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
4088c2ecf20Sopenharmony_ci	writel(CFG_BRIDGE_SB_INIT,
4098c2ecf20Sopenharmony_ci	       pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	return 0;
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_cierr_clks:
4148c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_reset);
4158c2ecf20Sopenharmony_cierr_deassert_axi:
4168c2ecf20Sopenharmony_ci	reset_control_assert(res->por_reset);
4178c2ecf20Sopenharmony_cierr_deassert_por:
4188c2ecf20Sopenharmony_ci	reset_control_assert(res->pci_reset);
4198c2ecf20Sopenharmony_cierr_deassert_pci:
4208c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_reset);
4218c2ecf20Sopenharmony_cierr_deassert_phy:
4228c2ecf20Sopenharmony_ci	reset_control_assert(res->ext_reset);
4238c2ecf20Sopenharmony_cierr_deassert_ext:
4248c2ecf20Sopenharmony_ci	reset_control_assert(res->ahb_reset);
4258c2ecf20Sopenharmony_cierr_deassert_ahb:
4268c2ecf20Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci	return ret;
4298c2ecf20Sopenharmony_ci}
4308c2ecf20Sopenharmony_ci
4318c2ecf20Sopenharmony_cistatic int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
4328c2ecf20Sopenharmony_ci{
4338c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
4348c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
4358c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_ci	res->vdda = devm_regulator_get(dev, "vdda");
4388c2ecf20Sopenharmony_ci	if (IS_ERR(res->vdda))
4398c2ecf20Sopenharmony_ci		return PTR_ERR(res->vdda);
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_ci	res->iface = devm_clk_get(dev, "iface");
4428c2ecf20Sopenharmony_ci	if (IS_ERR(res->iface))
4438c2ecf20Sopenharmony_ci		return PTR_ERR(res->iface);
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_ci	res->aux = devm_clk_get(dev, "aux");
4468c2ecf20Sopenharmony_ci	if (IS_ERR(res->aux))
4478c2ecf20Sopenharmony_ci		return PTR_ERR(res->aux);
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci	res->master_bus = devm_clk_get(dev, "master_bus");
4508c2ecf20Sopenharmony_ci	if (IS_ERR(res->master_bus))
4518c2ecf20Sopenharmony_ci		return PTR_ERR(res->master_bus);
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci	res->slave_bus = devm_clk_get(dev, "slave_bus");
4548c2ecf20Sopenharmony_ci	if (IS_ERR(res->slave_bus))
4558c2ecf20Sopenharmony_ci		return PTR_ERR(res->slave_bus);
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_ci	res->core = devm_reset_control_get_exclusive(dev, "core");
4588c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(res->core);
4598c2ecf20Sopenharmony_ci}
4608c2ecf20Sopenharmony_ci
4618c2ecf20Sopenharmony_cistatic void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
4628c2ecf20Sopenharmony_ci{
4638c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
4648c2ecf20Sopenharmony_ci
4658c2ecf20Sopenharmony_ci	reset_control_assert(res->core);
4668c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->slave_bus);
4678c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->master_bus);
4688c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->iface);
4698c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->aux);
4708c2ecf20Sopenharmony_ci	regulator_disable(res->vdda);
4718c2ecf20Sopenharmony_ci}
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_cistatic int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
4748c2ecf20Sopenharmony_ci{
4758c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
4768c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
4778c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
4788c2ecf20Sopenharmony_ci	int ret;
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->core);
4818c2ecf20Sopenharmony_ci	if (ret) {
4828c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert core reset\n");
4838c2ecf20Sopenharmony_ci		return ret;
4848c2ecf20Sopenharmony_ci	}
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->aux);
4878c2ecf20Sopenharmony_ci	if (ret) {
4888c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable aux clock\n");
4898c2ecf20Sopenharmony_ci		goto err_res;
4908c2ecf20Sopenharmony_ci	}
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->iface);
4938c2ecf20Sopenharmony_ci	if (ret) {
4948c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable iface clock\n");
4958c2ecf20Sopenharmony_ci		goto err_aux;
4968c2ecf20Sopenharmony_ci	}
4978c2ecf20Sopenharmony_ci
4988c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->master_bus);
4998c2ecf20Sopenharmony_ci	if (ret) {
5008c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable master_bus clock\n");
5018c2ecf20Sopenharmony_ci		goto err_iface;
5028c2ecf20Sopenharmony_ci	}
5038c2ecf20Sopenharmony_ci
5048c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->slave_bus);
5058c2ecf20Sopenharmony_ci	if (ret) {
5068c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable slave_bus clock\n");
5078c2ecf20Sopenharmony_ci		goto err_master;
5088c2ecf20Sopenharmony_ci	}
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	ret = regulator_enable(res->vdda);
5118c2ecf20Sopenharmony_ci	if (ret) {
5128c2ecf20Sopenharmony_ci		dev_err(dev, "cannot enable vdda regulator\n");
5138c2ecf20Sopenharmony_ci		goto err_slave;
5148c2ecf20Sopenharmony_ci	}
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	/* change DBI base address */
5178c2ecf20Sopenharmony_ci	writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
5188c2ecf20Sopenharmony_ci
5198c2ecf20Sopenharmony_ci	if (IS_ENABLED(CONFIG_PCI_MSI)) {
5208c2ecf20Sopenharmony_ci		u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
5218c2ecf20Sopenharmony_ci
5228c2ecf20Sopenharmony_ci		val |= BIT(31);
5238c2ecf20Sopenharmony_ci		writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
5248c2ecf20Sopenharmony_ci	}
5258c2ecf20Sopenharmony_ci
5268c2ecf20Sopenharmony_ci	return 0;
5278c2ecf20Sopenharmony_cierr_slave:
5288c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->slave_bus);
5298c2ecf20Sopenharmony_cierr_master:
5308c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->master_bus);
5318c2ecf20Sopenharmony_cierr_iface:
5328c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->iface);
5338c2ecf20Sopenharmony_cierr_aux:
5348c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->aux);
5358c2ecf20Sopenharmony_cierr_res:
5368c2ecf20Sopenharmony_ci	reset_control_assert(res->core);
5378c2ecf20Sopenharmony_ci
5388c2ecf20Sopenharmony_ci	return ret;
5398c2ecf20Sopenharmony_ci}
5408c2ecf20Sopenharmony_ci
5418c2ecf20Sopenharmony_cistatic void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
5428c2ecf20Sopenharmony_ci{
5438c2ecf20Sopenharmony_ci	u32 val;
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	/* enable link training */
5468c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_LTSSM);
5478c2ecf20Sopenharmony_ci	val |= BIT(8);
5488c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_LTSSM);
5498c2ecf20Sopenharmony_ci}
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_cistatic int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
5528c2ecf20Sopenharmony_ci{
5538c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
5548c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
5558c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
5568c2ecf20Sopenharmony_ci	int ret;
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_ci	res->supplies[0].supply = "vdda";
5598c2ecf20Sopenharmony_ci	res->supplies[1].supply = "vddpe-3v3";
5608c2ecf20Sopenharmony_ci	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
5618c2ecf20Sopenharmony_ci				      res->supplies);
5628c2ecf20Sopenharmony_ci	if (ret)
5638c2ecf20Sopenharmony_ci		return ret;
5648c2ecf20Sopenharmony_ci
5658c2ecf20Sopenharmony_ci	res->aux_clk = devm_clk_get(dev, "aux");
5668c2ecf20Sopenharmony_ci	if (IS_ERR(res->aux_clk))
5678c2ecf20Sopenharmony_ci		return PTR_ERR(res->aux_clk);
5688c2ecf20Sopenharmony_ci
5698c2ecf20Sopenharmony_ci	res->cfg_clk = devm_clk_get(dev, "cfg");
5708c2ecf20Sopenharmony_ci	if (IS_ERR(res->cfg_clk))
5718c2ecf20Sopenharmony_ci		return PTR_ERR(res->cfg_clk);
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	res->master_clk = devm_clk_get(dev, "bus_master");
5748c2ecf20Sopenharmony_ci	if (IS_ERR(res->master_clk))
5758c2ecf20Sopenharmony_ci		return PTR_ERR(res->master_clk);
5768c2ecf20Sopenharmony_ci
5778c2ecf20Sopenharmony_ci	res->slave_clk = devm_clk_get(dev, "bus_slave");
5788c2ecf20Sopenharmony_ci	if (IS_ERR(res->slave_clk))
5798c2ecf20Sopenharmony_ci		return PTR_ERR(res->slave_clk);
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_ci	res->pipe_clk = devm_clk_get(dev, "pipe");
5828c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(res->pipe_clk);
5838c2ecf20Sopenharmony_ci}
5848c2ecf20Sopenharmony_ci
5858c2ecf20Sopenharmony_cistatic void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
5868c2ecf20Sopenharmony_ci{
5878c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
5888c2ecf20Sopenharmony_ci
5898c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->slave_clk);
5908c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->master_clk);
5918c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->cfg_clk);
5928c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->aux_clk);
5938c2ecf20Sopenharmony_ci
5948c2ecf20Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
5958c2ecf20Sopenharmony_ci}
5968c2ecf20Sopenharmony_ci
5978c2ecf20Sopenharmony_cistatic void qcom_pcie_post_deinit_2_3_2(struct qcom_pcie *pcie)
5988c2ecf20Sopenharmony_ci{
5998c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
6008c2ecf20Sopenharmony_ci
6018c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->pipe_clk);
6028c2ecf20Sopenharmony_ci}
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_cistatic int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
6058c2ecf20Sopenharmony_ci{
6068c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
6078c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
6088c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
6098c2ecf20Sopenharmony_ci	u32 val;
6108c2ecf20Sopenharmony_ci	int ret;
6118c2ecf20Sopenharmony_ci
6128c2ecf20Sopenharmony_ci	ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
6138c2ecf20Sopenharmony_ci	if (ret < 0) {
6148c2ecf20Sopenharmony_ci		dev_err(dev, "cannot enable regulators\n");
6158c2ecf20Sopenharmony_ci		return ret;
6168c2ecf20Sopenharmony_ci	}
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->aux_clk);
6198c2ecf20Sopenharmony_ci	if (ret) {
6208c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable aux clock\n");
6218c2ecf20Sopenharmony_ci		goto err_aux_clk;
6228c2ecf20Sopenharmony_ci	}
6238c2ecf20Sopenharmony_ci
6248c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->cfg_clk);
6258c2ecf20Sopenharmony_ci	if (ret) {
6268c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable cfg clock\n");
6278c2ecf20Sopenharmony_ci		goto err_cfg_clk;
6288c2ecf20Sopenharmony_ci	}
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->master_clk);
6318c2ecf20Sopenharmony_ci	if (ret) {
6328c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable master clock\n");
6338c2ecf20Sopenharmony_ci		goto err_master_clk;
6348c2ecf20Sopenharmony_ci	}
6358c2ecf20Sopenharmony_ci
6368c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->slave_clk);
6378c2ecf20Sopenharmony_ci	if (ret) {
6388c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable slave clock\n");
6398c2ecf20Sopenharmony_ci		goto err_slave_clk;
6408c2ecf20Sopenharmony_ci	}
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci	/* enable PCIe clocks and resets */
6438c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
6448c2ecf20Sopenharmony_ci	val &= ~BIT(0);
6458c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
6468c2ecf20Sopenharmony_ci
6478c2ecf20Sopenharmony_ci	/* change DBI base address */
6488c2ecf20Sopenharmony_ci	writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
6498c2ecf20Sopenharmony_ci
6508c2ecf20Sopenharmony_ci	/* MAC PHY_POWERDOWN MUX DISABLE  */
6518c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
6528c2ecf20Sopenharmony_ci	val &= ~BIT(29);
6538c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
6548c2ecf20Sopenharmony_ci
6558c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
6568c2ecf20Sopenharmony_ci	val |= BIT(4);
6578c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
6588c2ecf20Sopenharmony_ci
6598c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
6608c2ecf20Sopenharmony_ci	val |= BIT(31);
6618c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
6628c2ecf20Sopenharmony_ci
6638c2ecf20Sopenharmony_ci	return 0;
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_cierr_slave_clk:
6668c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->master_clk);
6678c2ecf20Sopenharmony_cierr_master_clk:
6688c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->cfg_clk);
6698c2ecf20Sopenharmony_cierr_cfg_clk:
6708c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->aux_clk);
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_cierr_aux_clk:
6738c2ecf20Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
6748c2ecf20Sopenharmony_ci
6758c2ecf20Sopenharmony_ci	return ret;
6768c2ecf20Sopenharmony_ci}
6778c2ecf20Sopenharmony_ci
6788c2ecf20Sopenharmony_cistatic int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
6798c2ecf20Sopenharmony_ci{
6808c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
6818c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
6828c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
6838c2ecf20Sopenharmony_ci	int ret;
6848c2ecf20Sopenharmony_ci
6858c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->pipe_clk);
6868c2ecf20Sopenharmony_ci	if (ret) {
6878c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable pipe clock\n");
6888c2ecf20Sopenharmony_ci		return ret;
6898c2ecf20Sopenharmony_ci	}
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_ci	return 0;
6928c2ecf20Sopenharmony_ci}
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_cistatic int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
6958c2ecf20Sopenharmony_ci{
6968c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
6978c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
6988c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
6998c2ecf20Sopenharmony_ci	bool is_ipq = of_device_is_compatible(dev->of_node, "qcom,pcie-ipq4019");
7008c2ecf20Sopenharmony_ci	int ret;
7018c2ecf20Sopenharmony_ci
7028c2ecf20Sopenharmony_ci	res->clks[0].id = "aux";
7038c2ecf20Sopenharmony_ci	res->clks[1].id = "master_bus";
7048c2ecf20Sopenharmony_ci	res->clks[2].id = "slave_bus";
7058c2ecf20Sopenharmony_ci	res->clks[3].id = "iface";
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_ci	/* qcom,pcie-ipq4019 is defined without "iface" */
7088c2ecf20Sopenharmony_ci	res->num_clks = is_ipq ? 3 : 4;
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_ci	ret = devm_clk_bulk_get(dev, res->num_clks, res->clks);
7118c2ecf20Sopenharmony_ci	if (ret < 0)
7128c2ecf20Sopenharmony_ci		return ret;
7138c2ecf20Sopenharmony_ci
7148c2ecf20Sopenharmony_ci	res->axi_m_reset = devm_reset_control_get_exclusive(dev, "axi_m");
7158c2ecf20Sopenharmony_ci	if (IS_ERR(res->axi_m_reset))
7168c2ecf20Sopenharmony_ci		return PTR_ERR(res->axi_m_reset);
7178c2ecf20Sopenharmony_ci
7188c2ecf20Sopenharmony_ci	res->axi_s_reset = devm_reset_control_get_exclusive(dev, "axi_s");
7198c2ecf20Sopenharmony_ci	if (IS_ERR(res->axi_s_reset))
7208c2ecf20Sopenharmony_ci		return PTR_ERR(res->axi_s_reset);
7218c2ecf20Sopenharmony_ci
7228c2ecf20Sopenharmony_ci	if (is_ipq) {
7238c2ecf20Sopenharmony_ci		/*
7248c2ecf20Sopenharmony_ci		 * These resources relates to the PHY or are secure clocks, but
7258c2ecf20Sopenharmony_ci		 * are controlled here for IPQ4019
7268c2ecf20Sopenharmony_ci		 */
7278c2ecf20Sopenharmony_ci		res->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
7288c2ecf20Sopenharmony_ci		if (IS_ERR(res->pipe_reset))
7298c2ecf20Sopenharmony_ci			return PTR_ERR(res->pipe_reset);
7308c2ecf20Sopenharmony_ci
7318c2ecf20Sopenharmony_ci		res->axi_m_vmid_reset = devm_reset_control_get_exclusive(dev,
7328c2ecf20Sopenharmony_ci									 "axi_m_vmid");
7338c2ecf20Sopenharmony_ci		if (IS_ERR(res->axi_m_vmid_reset))
7348c2ecf20Sopenharmony_ci			return PTR_ERR(res->axi_m_vmid_reset);
7358c2ecf20Sopenharmony_ci
7368c2ecf20Sopenharmony_ci		res->axi_s_xpu_reset = devm_reset_control_get_exclusive(dev,
7378c2ecf20Sopenharmony_ci									"axi_s_xpu");
7388c2ecf20Sopenharmony_ci		if (IS_ERR(res->axi_s_xpu_reset))
7398c2ecf20Sopenharmony_ci			return PTR_ERR(res->axi_s_xpu_reset);
7408c2ecf20Sopenharmony_ci
7418c2ecf20Sopenharmony_ci		res->parf_reset = devm_reset_control_get_exclusive(dev, "parf");
7428c2ecf20Sopenharmony_ci		if (IS_ERR(res->parf_reset))
7438c2ecf20Sopenharmony_ci			return PTR_ERR(res->parf_reset);
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_ci		res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
7468c2ecf20Sopenharmony_ci		if (IS_ERR(res->phy_reset))
7478c2ecf20Sopenharmony_ci			return PTR_ERR(res->phy_reset);
7488c2ecf20Sopenharmony_ci	}
7498c2ecf20Sopenharmony_ci
7508c2ecf20Sopenharmony_ci	res->axi_m_sticky_reset = devm_reset_control_get_exclusive(dev,
7518c2ecf20Sopenharmony_ci								   "axi_m_sticky");
7528c2ecf20Sopenharmony_ci	if (IS_ERR(res->axi_m_sticky_reset))
7538c2ecf20Sopenharmony_ci		return PTR_ERR(res->axi_m_sticky_reset);
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_ci	res->pipe_sticky_reset = devm_reset_control_get_exclusive(dev,
7568c2ecf20Sopenharmony_ci								  "pipe_sticky");
7578c2ecf20Sopenharmony_ci	if (IS_ERR(res->pipe_sticky_reset))
7588c2ecf20Sopenharmony_ci		return PTR_ERR(res->pipe_sticky_reset);
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	res->pwr_reset = devm_reset_control_get_exclusive(dev, "pwr");
7618c2ecf20Sopenharmony_ci	if (IS_ERR(res->pwr_reset))
7628c2ecf20Sopenharmony_ci		return PTR_ERR(res->pwr_reset);
7638c2ecf20Sopenharmony_ci
7648c2ecf20Sopenharmony_ci	res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
7658c2ecf20Sopenharmony_ci	if (IS_ERR(res->ahb_reset))
7668c2ecf20Sopenharmony_ci		return PTR_ERR(res->ahb_reset);
7678c2ecf20Sopenharmony_ci
7688c2ecf20Sopenharmony_ci	if (is_ipq) {
7698c2ecf20Sopenharmony_ci		res->phy_ahb_reset = devm_reset_control_get_exclusive(dev, "phy_ahb");
7708c2ecf20Sopenharmony_ci		if (IS_ERR(res->phy_ahb_reset))
7718c2ecf20Sopenharmony_ci			return PTR_ERR(res->phy_ahb_reset);
7728c2ecf20Sopenharmony_ci	}
7738c2ecf20Sopenharmony_ci
7748c2ecf20Sopenharmony_ci	return 0;
7758c2ecf20Sopenharmony_ci}
7768c2ecf20Sopenharmony_ci
7778c2ecf20Sopenharmony_cistatic void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
7788c2ecf20Sopenharmony_ci{
7798c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
7808c2ecf20Sopenharmony_ci
7818c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_m_reset);
7828c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_s_reset);
7838c2ecf20Sopenharmony_ci	reset_control_assert(res->pipe_reset);
7848c2ecf20Sopenharmony_ci	reset_control_assert(res->pipe_sticky_reset);
7858c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_reset);
7868c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_ahb_reset);
7878c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_m_sticky_reset);
7888c2ecf20Sopenharmony_ci	reset_control_assert(res->pwr_reset);
7898c2ecf20Sopenharmony_ci	reset_control_assert(res->ahb_reset);
7908c2ecf20Sopenharmony_ci	clk_bulk_disable_unprepare(res->num_clks, res->clks);
7918c2ecf20Sopenharmony_ci}
7928c2ecf20Sopenharmony_ci
7938c2ecf20Sopenharmony_cistatic int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
7948c2ecf20Sopenharmony_ci{
7958c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
7968c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
7978c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
7988c2ecf20Sopenharmony_ci	u32 val;
7998c2ecf20Sopenharmony_ci	int ret;
8008c2ecf20Sopenharmony_ci
8018c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->axi_m_reset);
8028c2ecf20Sopenharmony_ci	if (ret) {
8038c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert axi master reset\n");
8048c2ecf20Sopenharmony_ci		return ret;
8058c2ecf20Sopenharmony_ci	}
8068c2ecf20Sopenharmony_ci
8078c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->axi_s_reset);
8088c2ecf20Sopenharmony_ci	if (ret) {
8098c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert axi slave reset\n");
8108c2ecf20Sopenharmony_ci		return ret;
8118c2ecf20Sopenharmony_ci	}
8128c2ecf20Sopenharmony_ci
8138c2ecf20Sopenharmony_ci	usleep_range(10000, 12000);
8148c2ecf20Sopenharmony_ci
8158c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->pipe_reset);
8168c2ecf20Sopenharmony_ci	if (ret) {
8178c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert pipe reset\n");
8188c2ecf20Sopenharmony_ci		return ret;
8198c2ecf20Sopenharmony_ci	}
8208c2ecf20Sopenharmony_ci
8218c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->pipe_sticky_reset);
8228c2ecf20Sopenharmony_ci	if (ret) {
8238c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert pipe sticky reset\n");
8248c2ecf20Sopenharmony_ci		return ret;
8258c2ecf20Sopenharmony_ci	}
8268c2ecf20Sopenharmony_ci
8278c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->phy_reset);
8288c2ecf20Sopenharmony_ci	if (ret) {
8298c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert phy reset\n");
8308c2ecf20Sopenharmony_ci		return ret;
8318c2ecf20Sopenharmony_ci	}
8328c2ecf20Sopenharmony_ci
8338c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->phy_ahb_reset);
8348c2ecf20Sopenharmony_ci	if (ret) {
8358c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert phy ahb reset\n");
8368c2ecf20Sopenharmony_ci		return ret;
8378c2ecf20Sopenharmony_ci	}
8388c2ecf20Sopenharmony_ci
8398c2ecf20Sopenharmony_ci	usleep_range(10000, 12000);
8408c2ecf20Sopenharmony_ci
8418c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->axi_m_sticky_reset);
8428c2ecf20Sopenharmony_ci	if (ret) {
8438c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert axi master sticky reset\n");
8448c2ecf20Sopenharmony_ci		return ret;
8458c2ecf20Sopenharmony_ci	}
8468c2ecf20Sopenharmony_ci
8478c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->pwr_reset);
8488c2ecf20Sopenharmony_ci	if (ret) {
8498c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert power reset\n");
8508c2ecf20Sopenharmony_ci		return ret;
8518c2ecf20Sopenharmony_ci	}
8528c2ecf20Sopenharmony_ci
8538c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->ahb_reset);
8548c2ecf20Sopenharmony_ci	if (ret) {
8558c2ecf20Sopenharmony_ci		dev_err(dev, "cannot assert ahb reset\n");
8568c2ecf20Sopenharmony_ci		return ret;
8578c2ecf20Sopenharmony_ci	}
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci	usleep_range(10000, 12000);
8608c2ecf20Sopenharmony_ci
8618c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->phy_ahb_reset);
8628c2ecf20Sopenharmony_ci	if (ret) {
8638c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert phy ahb reset\n");
8648c2ecf20Sopenharmony_ci		return ret;
8658c2ecf20Sopenharmony_ci	}
8668c2ecf20Sopenharmony_ci
8678c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->phy_reset);
8688c2ecf20Sopenharmony_ci	if (ret) {
8698c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert phy reset\n");
8708c2ecf20Sopenharmony_ci		goto err_rst_phy;
8718c2ecf20Sopenharmony_ci	}
8728c2ecf20Sopenharmony_ci
8738c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->pipe_reset);
8748c2ecf20Sopenharmony_ci	if (ret) {
8758c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert pipe reset\n");
8768c2ecf20Sopenharmony_ci		goto err_rst_pipe;
8778c2ecf20Sopenharmony_ci	}
8788c2ecf20Sopenharmony_ci
8798c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->pipe_sticky_reset);
8808c2ecf20Sopenharmony_ci	if (ret) {
8818c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert pipe sticky reset\n");
8828c2ecf20Sopenharmony_ci		goto err_rst_pipe_sticky;
8838c2ecf20Sopenharmony_ci	}
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_ci	usleep_range(10000, 12000);
8868c2ecf20Sopenharmony_ci
8878c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->axi_m_reset);
8888c2ecf20Sopenharmony_ci	if (ret) {
8898c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert axi master reset\n");
8908c2ecf20Sopenharmony_ci		goto err_rst_axi_m;
8918c2ecf20Sopenharmony_ci	}
8928c2ecf20Sopenharmony_ci
8938c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->axi_m_sticky_reset);
8948c2ecf20Sopenharmony_ci	if (ret) {
8958c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert axi master sticky reset\n");
8968c2ecf20Sopenharmony_ci		goto err_rst_axi_m_sticky;
8978c2ecf20Sopenharmony_ci	}
8988c2ecf20Sopenharmony_ci
8998c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->axi_s_reset);
9008c2ecf20Sopenharmony_ci	if (ret) {
9018c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert axi slave reset\n");
9028c2ecf20Sopenharmony_ci		goto err_rst_axi_s;
9038c2ecf20Sopenharmony_ci	}
9048c2ecf20Sopenharmony_ci
9058c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->pwr_reset);
9068c2ecf20Sopenharmony_ci	if (ret) {
9078c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert power reset\n");
9088c2ecf20Sopenharmony_ci		goto err_rst_pwr;
9098c2ecf20Sopenharmony_ci	}
9108c2ecf20Sopenharmony_ci
9118c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->ahb_reset);
9128c2ecf20Sopenharmony_ci	if (ret) {
9138c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert ahb reset\n");
9148c2ecf20Sopenharmony_ci		goto err_rst_ahb;
9158c2ecf20Sopenharmony_ci	}
9168c2ecf20Sopenharmony_ci
9178c2ecf20Sopenharmony_ci	usleep_range(10000, 12000);
9188c2ecf20Sopenharmony_ci
9198c2ecf20Sopenharmony_ci	ret = clk_bulk_prepare_enable(res->num_clks, res->clks);
9208c2ecf20Sopenharmony_ci	if (ret)
9218c2ecf20Sopenharmony_ci		goto err_clks;
9228c2ecf20Sopenharmony_ci
9238c2ecf20Sopenharmony_ci	/* enable PCIe clocks and resets */
9248c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
9258c2ecf20Sopenharmony_ci	val &= ~BIT(0);
9268c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
9278c2ecf20Sopenharmony_ci
9288c2ecf20Sopenharmony_ci	/* change DBI base address */
9298c2ecf20Sopenharmony_ci	writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
9308c2ecf20Sopenharmony_ci
9318c2ecf20Sopenharmony_ci	/* MAC PHY_POWERDOWN MUX DISABLE  */
9328c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
9338c2ecf20Sopenharmony_ci	val &= ~BIT(29);
9348c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
9358c2ecf20Sopenharmony_ci
9368c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
9378c2ecf20Sopenharmony_ci	val |= BIT(4);
9388c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
9398c2ecf20Sopenharmony_ci
9408c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
9418c2ecf20Sopenharmony_ci	val |= BIT(31);
9428c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
9438c2ecf20Sopenharmony_ci
9448c2ecf20Sopenharmony_ci	return 0;
9458c2ecf20Sopenharmony_ci
9468c2ecf20Sopenharmony_cierr_clks:
9478c2ecf20Sopenharmony_ci	reset_control_assert(res->ahb_reset);
9488c2ecf20Sopenharmony_cierr_rst_ahb:
9498c2ecf20Sopenharmony_ci	reset_control_assert(res->pwr_reset);
9508c2ecf20Sopenharmony_cierr_rst_pwr:
9518c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_s_reset);
9528c2ecf20Sopenharmony_cierr_rst_axi_s:
9538c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_m_sticky_reset);
9548c2ecf20Sopenharmony_cierr_rst_axi_m_sticky:
9558c2ecf20Sopenharmony_ci	reset_control_assert(res->axi_m_reset);
9568c2ecf20Sopenharmony_cierr_rst_axi_m:
9578c2ecf20Sopenharmony_ci	reset_control_assert(res->pipe_sticky_reset);
9588c2ecf20Sopenharmony_cierr_rst_pipe_sticky:
9598c2ecf20Sopenharmony_ci	reset_control_assert(res->pipe_reset);
9608c2ecf20Sopenharmony_cierr_rst_pipe:
9618c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_reset);
9628c2ecf20Sopenharmony_cierr_rst_phy:
9638c2ecf20Sopenharmony_ci	reset_control_assert(res->phy_ahb_reset);
9648c2ecf20Sopenharmony_ci	return ret;
9658c2ecf20Sopenharmony_ci}
9668c2ecf20Sopenharmony_ci
9678c2ecf20Sopenharmony_cistatic int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
9688c2ecf20Sopenharmony_ci{
9698c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
9708c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
9718c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
9728c2ecf20Sopenharmony_ci	int i;
9738c2ecf20Sopenharmony_ci	const char *rst_names[] = { "axi_m", "axi_s", "pipe",
9748c2ecf20Sopenharmony_ci				    "axi_m_sticky", "sticky",
9758c2ecf20Sopenharmony_ci				    "ahb", "sleep", };
9768c2ecf20Sopenharmony_ci
9778c2ecf20Sopenharmony_ci	res->iface = devm_clk_get(dev, "iface");
9788c2ecf20Sopenharmony_ci	if (IS_ERR(res->iface))
9798c2ecf20Sopenharmony_ci		return PTR_ERR(res->iface);
9808c2ecf20Sopenharmony_ci
9818c2ecf20Sopenharmony_ci	res->axi_m_clk = devm_clk_get(dev, "axi_m");
9828c2ecf20Sopenharmony_ci	if (IS_ERR(res->axi_m_clk))
9838c2ecf20Sopenharmony_ci		return PTR_ERR(res->axi_m_clk);
9848c2ecf20Sopenharmony_ci
9858c2ecf20Sopenharmony_ci	res->axi_s_clk = devm_clk_get(dev, "axi_s");
9868c2ecf20Sopenharmony_ci	if (IS_ERR(res->axi_s_clk))
9878c2ecf20Sopenharmony_ci		return PTR_ERR(res->axi_s_clk);
9888c2ecf20Sopenharmony_ci
9898c2ecf20Sopenharmony_ci	res->ahb_clk = devm_clk_get(dev, "ahb");
9908c2ecf20Sopenharmony_ci	if (IS_ERR(res->ahb_clk))
9918c2ecf20Sopenharmony_ci		return PTR_ERR(res->ahb_clk);
9928c2ecf20Sopenharmony_ci
9938c2ecf20Sopenharmony_ci	res->aux_clk = devm_clk_get(dev, "aux");
9948c2ecf20Sopenharmony_ci	if (IS_ERR(res->aux_clk))
9958c2ecf20Sopenharmony_ci		return PTR_ERR(res->aux_clk);
9968c2ecf20Sopenharmony_ci
9978c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(rst_names); i++) {
9988c2ecf20Sopenharmony_ci		res->rst[i] = devm_reset_control_get(dev, rst_names[i]);
9998c2ecf20Sopenharmony_ci		if (IS_ERR(res->rst[i]))
10008c2ecf20Sopenharmony_ci			return PTR_ERR(res->rst[i]);
10018c2ecf20Sopenharmony_ci	}
10028c2ecf20Sopenharmony_ci
10038c2ecf20Sopenharmony_ci	return 0;
10048c2ecf20Sopenharmony_ci}
10058c2ecf20Sopenharmony_ci
10068c2ecf20Sopenharmony_cistatic void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
10078c2ecf20Sopenharmony_ci{
10088c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
10098c2ecf20Sopenharmony_ci
10108c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->iface);
10118c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->axi_m_clk);
10128c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->axi_s_clk);
10138c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->ahb_clk);
10148c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->aux_clk);
10158c2ecf20Sopenharmony_ci}
10168c2ecf20Sopenharmony_ci
10178c2ecf20Sopenharmony_cistatic int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
10188c2ecf20Sopenharmony_ci{
10198c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
10208c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
10218c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
10228c2ecf20Sopenharmony_ci	u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
10238c2ecf20Sopenharmony_ci	int i, ret;
10248c2ecf20Sopenharmony_ci	u32 val;
10258c2ecf20Sopenharmony_ci
10268c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
10278c2ecf20Sopenharmony_ci		ret = reset_control_assert(res->rst[i]);
10288c2ecf20Sopenharmony_ci		if (ret) {
10298c2ecf20Sopenharmony_ci			dev_err(dev, "reset #%d assert failed (%d)\n", i, ret);
10308c2ecf20Sopenharmony_ci			return ret;
10318c2ecf20Sopenharmony_ci		}
10328c2ecf20Sopenharmony_ci	}
10338c2ecf20Sopenharmony_ci
10348c2ecf20Sopenharmony_ci	usleep_range(2000, 2500);
10358c2ecf20Sopenharmony_ci
10368c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
10378c2ecf20Sopenharmony_ci		ret = reset_control_deassert(res->rst[i]);
10388c2ecf20Sopenharmony_ci		if (ret) {
10398c2ecf20Sopenharmony_ci			dev_err(dev, "reset #%d deassert failed (%d)\n", i,
10408c2ecf20Sopenharmony_ci				ret);
10418c2ecf20Sopenharmony_ci			return ret;
10428c2ecf20Sopenharmony_ci		}
10438c2ecf20Sopenharmony_ci	}
10448c2ecf20Sopenharmony_ci
10458c2ecf20Sopenharmony_ci	/*
10468c2ecf20Sopenharmony_ci	 * Don't have a way to see if the reset has completed.
10478c2ecf20Sopenharmony_ci	 * Wait for some time.
10488c2ecf20Sopenharmony_ci	 */
10498c2ecf20Sopenharmony_ci	usleep_range(2000, 2500);
10508c2ecf20Sopenharmony_ci
10518c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->iface);
10528c2ecf20Sopenharmony_ci	if (ret) {
10538c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable core clock\n");
10548c2ecf20Sopenharmony_ci		goto err_clk_iface;
10558c2ecf20Sopenharmony_ci	}
10568c2ecf20Sopenharmony_ci
10578c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->axi_m_clk);
10588c2ecf20Sopenharmony_ci	if (ret) {
10598c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable core clock\n");
10608c2ecf20Sopenharmony_ci		goto err_clk_axi_m;
10618c2ecf20Sopenharmony_ci	}
10628c2ecf20Sopenharmony_ci
10638c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->axi_s_clk);
10648c2ecf20Sopenharmony_ci	if (ret) {
10658c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable axi slave clock\n");
10668c2ecf20Sopenharmony_ci		goto err_clk_axi_s;
10678c2ecf20Sopenharmony_ci	}
10688c2ecf20Sopenharmony_ci
10698c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->ahb_clk);
10708c2ecf20Sopenharmony_ci	if (ret) {
10718c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable ahb clock\n");
10728c2ecf20Sopenharmony_ci		goto err_clk_ahb;
10738c2ecf20Sopenharmony_ci	}
10748c2ecf20Sopenharmony_ci
10758c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(res->aux_clk);
10768c2ecf20Sopenharmony_ci	if (ret) {
10778c2ecf20Sopenharmony_ci		dev_err(dev, "cannot prepare/enable aux clock\n");
10788c2ecf20Sopenharmony_ci		goto err_clk_aux;
10798c2ecf20Sopenharmony_ci	}
10808c2ecf20Sopenharmony_ci
10818c2ecf20Sopenharmony_ci	writel(SLV_ADDR_SPACE_SZ,
10828c2ecf20Sopenharmony_ci		pcie->parf + PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE);
10838c2ecf20Sopenharmony_ci
10848c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
10858c2ecf20Sopenharmony_ci	val &= ~BIT(0);
10868c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_ci	writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
10898c2ecf20Sopenharmony_ci
10908c2ecf20Sopenharmony_ci	writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
10918c2ecf20Sopenharmony_ci		| SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
10928c2ecf20Sopenharmony_ci		AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
10938c2ecf20Sopenharmony_ci		pcie->parf + PCIE20_PARF_SYS_CTRL);
10948c2ecf20Sopenharmony_ci	writel(0, pcie->parf + PCIE20_PARF_Q2A_FLUSH);
10958c2ecf20Sopenharmony_ci
10968c2ecf20Sopenharmony_ci	writel(PCI_COMMAND_MASTER, pci->dbi_base + PCI_COMMAND);
10978c2ecf20Sopenharmony_ci	writel(DBI_RO_WR_EN, pci->dbi_base + PCIE20_MISC_CONTROL_1_REG);
10988c2ecf20Sopenharmony_ci	writel(PCIE_CAP_LINK1_VAL, pci->dbi_base + offset + PCI_EXP_SLTCAP);
10998c2ecf20Sopenharmony_ci
11008c2ecf20Sopenharmony_ci	val = readl(pci->dbi_base + offset + PCI_EXP_LNKCAP);
11018c2ecf20Sopenharmony_ci	val &= ~PCI_EXP_LNKCAP_ASPMS;
11028c2ecf20Sopenharmony_ci	writel(val, pci->dbi_base + offset + PCI_EXP_LNKCAP);
11038c2ecf20Sopenharmony_ci
11048c2ecf20Sopenharmony_ci	writel(PCI_EXP_DEVCTL2_COMP_TMOUT_DIS, pci->dbi_base + offset +
11058c2ecf20Sopenharmony_ci		PCI_EXP_DEVCTL2);
11068c2ecf20Sopenharmony_ci
11078c2ecf20Sopenharmony_ci	return 0;
11088c2ecf20Sopenharmony_ci
11098c2ecf20Sopenharmony_cierr_clk_aux:
11108c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->ahb_clk);
11118c2ecf20Sopenharmony_cierr_clk_ahb:
11128c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->axi_s_clk);
11138c2ecf20Sopenharmony_cierr_clk_axi_s:
11148c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->axi_m_clk);
11158c2ecf20Sopenharmony_cierr_clk_axi_m:
11168c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->iface);
11178c2ecf20Sopenharmony_cierr_clk_iface:
11188c2ecf20Sopenharmony_ci	/*
11198c2ecf20Sopenharmony_ci	 * Not checking for failure, will anyway return
11208c2ecf20Sopenharmony_ci	 * the original failure in 'ret'.
11218c2ecf20Sopenharmony_ci	 */
11228c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(res->rst); i++)
11238c2ecf20Sopenharmony_ci		reset_control_assert(res->rst[i]);
11248c2ecf20Sopenharmony_ci
11258c2ecf20Sopenharmony_ci	return ret;
11268c2ecf20Sopenharmony_ci}
11278c2ecf20Sopenharmony_ci
11288c2ecf20Sopenharmony_cistatic int qcom_pcie_get_resources_2_7_0(struct qcom_pcie *pcie)
11298c2ecf20Sopenharmony_ci{
11308c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
11318c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
11328c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
11338c2ecf20Sopenharmony_ci	int ret;
11348c2ecf20Sopenharmony_ci
11358c2ecf20Sopenharmony_ci	res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
11368c2ecf20Sopenharmony_ci	if (IS_ERR(res->pci_reset))
11378c2ecf20Sopenharmony_ci		return PTR_ERR(res->pci_reset);
11388c2ecf20Sopenharmony_ci
11398c2ecf20Sopenharmony_ci	res->supplies[0].supply = "vdda";
11408c2ecf20Sopenharmony_ci	res->supplies[1].supply = "vddpe-3v3";
11418c2ecf20Sopenharmony_ci	ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
11428c2ecf20Sopenharmony_ci				      res->supplies);
11438c2ecf20Sopenharmony_ci	if (ret)
11448c2ecf20Sopenharmony_ci		return ret;
11458c2ecf20Sopenharmony_ci
11468c2ecf20Sopenharmony_ci	res->clks[0].id = "aux";
11478c2ecf20Sopenharmony_ci	res->clks[1].id = "cfg";
11488c2ecf20Sopenharmony_ci	res->clks[2].id = "bus_master";
11498c2ecf20Sopenharmony_ci	res->clks[3].id = "bus_slave";
11508c2ecf20Sopenharmony_ci	res->clks[4].id = "slave_q2a";
11518c2ecf20Sopenharmony_ci	res->clks[5].id = "tbu";
11528c2ecf20Sopenharmony_ci
11538c2ecf20Sopenharmony_ci	ret = devm_clk_bulk_get(dev, ARRAY_SIZE(res->clks), res->clks);
11548c2ecf20Sopenharmony_ci	if (ret < 0)
11558c2ecf20Sopenharmony_ci		return ret;
11568c2ecf20Sopenharmony_ci
11578c2ecf20Sopenharmony_ci	res->pipe_clk = devm_clk_get(dev, "pipe");
11588c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(res->pipe_clk);
11598c2ecf20Sopenharmony_ci}
11608c2ecf20Sopenharmony_ci
11618c2ecf20Sopenharmony_cistatic int qcom_pcie_init_2_7_0(struct qcom_pcie *pcie)
11628c2ecf20Sopenharmony_ci{
11638c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
11648c2ecf20Sopenharmony_ci	struct dw_pcie *pci = pcie->pci;
11658c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
11668c2ecf20Sopenharmony_ci	u32 val;
11678c2ecf20Sopenharmony_ci	int ret;
11688c2ecf20Sopenharmony_ci
11698c2ecf20Sopenharmony_ci	ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
11708c2ecf20Sopenharmony_ci	if (ret < 0) {
11718c2ecf20Sopenharmony_ci		dev_err(dev, "cannot enable regulators\n");
11728c2ecf20Sopenharmony_ci		return ret;
11738c2ecf20Sopenharmony_ci	}
11748c2ecf20Sopenharmony_ci
11758c2ecf20Sopenharmony_ci	ret = clk_bulk_prepare_enable(ARRAY_SIZE(res->clks), res->clks);
11768c2ecf20Sopenharmony_ci	if (ret < 0)
11778c2ecf20Sopenharmony_ci		goto err_disable_regulators;
11788c2ecf20Sopenharmony_ci
11798c2ecf20Sopenharmony_ci	ret = reset_control_assert(res->pci_reset);
11808c2ecf20Sopenharmony_ci	if (ret < 0) {
11818c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert pci reset\n");
11828c2ecf20Sopenharmony_ci		goto err_disable_clocks;
11838c2ecf20Sopenharmony_ci	}
11848c2ecf20Sopenharmony_ci
11858c2ecf20Sopenharmony_ci	usleep_range(1000, 1500);
11868c2ecf20Sopenharmony_ci
11878c2ecf20Sopenharmony_ci	ret = reset_control_deassert(res->pci_reset);
11888c2ecf20Sopenharmony_ci	if (ret < 0) {
11898c2ecf20Sopenharmony_ci		dev_err(dev, "cannot deassert pci reset\n");
11908c2ecf20Sopenharmony_ci		goto err_disable_clocks;
11918c2ecf20Sopenharmony_ci	}
11928c2ecf20Sopenharmony_ci
11938c2ecf20Sopenharmony_ci	/* configure PCIe to RC mode */
11948c2ecf20Sopenharmony_ci	writel(DEVICE_TYPE_RC, pcie->parf + PCIE20_PARF_DEVICE_TYPE);
11958c2ecf20Sopenharmony_ci
11968c2ecf20Sopenharmony_ci	/* enable PCIe clocks and resets */
11978c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
11988c2ecf20Sopenharmony_ci	val &= ~BIT(0);
11998c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
12008c2ecf20Sopenharmony_ci
12018c2ecf20Sopenharmony_ci	/* change DBI base address */
12028c2ecf20Sopenharmony_ci	writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
12038c2ecf20Sopenharmony_ci
12048c2ecf20Sopenharmony_ci	/* MAC PHY_POWERDOWN MUX DISABLE  */
12058c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
12068c2ecf20Sopenharmony_ci	val &= ~BIT(29);
12078c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
12088c2ecf20Sopenharmony_ci
12098c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
12108c2ecf20Sopenharmony_ci	val |= BIT(4);
12118c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
12128c2ecf20Sopenharmony_ci
12138c2ecf20Sopenharmony_ci	val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
12148c2ecf20Sopenharmony_ci	val |= BIT(31);
12158c2ecf20Sopenharmony_ci	writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
12168c2ecf20Sopenharmony_ci
12178c2ecf20Sopenharmony_ci	return 0;
12188c2ecf20Sopenharmony_cierr_disable_clocks:
12198c2ecf20Sopenharmony_ci	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
12208c2ecf20Sopenharmony_cierr_disable_regulators:
12218c2ecf20Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
12228c2ecf20Sopenharmony_ci
12238c2ecf20Sopenharmony_ci	return ret;
12248c2ecf20Sopenharmony_ci}
12258c2ecf20Sopenharmony_ci
12268c2ecf20Sopenharmony_cistatic void qcom_pcie_deinit_2_7_0(struct qcom_pcie *pcie)
12278c2ecf20Sopenharmony_ci{
12288c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
12298c2ecf20Sopenharmony_ci
12308c2ecf20Sopenharmony_ci	clk_bulk_disable_unprepare(ARRAY_SIZE(res->clks), res->clks);
12318c2ecf20Sopenharmony_ci	regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
12328c2ecf20Sopenharmony_ci}
12338c2ecf20Sopenharmony_ci
12348c2ecf20Sopenharmony_cistatic int qcom_pcie_post_init_2_7_0(struct qcom_pcie *pcie)
12358c2ecf20Sopenharmony_ci{
12368c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
12378c2ecf20Sopenharmony_ci
12388c2ecf20Sopenharmony_ci	return clk_prepare_enable(res->pipe_clk);
12398c2ecf20Sopenharmony_ci}
12408c2ecf20Sopenharmony_ci
12418c2ecf20Sopenharmony_cistatic void qcom_pcie_post_deinit_2_7_0(struct qcom_pcie *pcie)
12428c2ecf20Sopenharmony_ci{
12438c2ecf20Sopenharmony_ci	struct qcom_pcie_resources_2_7_0 *res = &pcie->res.v2_7_0;
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_ci	clk_disable_unprepare(res->pipe_clk);
12468c2ecf20Sopenharmony_ci}
12478c2ecf20Sopenharmony_ci
12488c2ecf20Sopenharmony_cistatic int qcom_pcie_link_up(struct dw_pcie *pci)
12498c2ecf20Sopenharmony_ci{
12508c2ecf20Sopenharmony_ci	u16 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
12518c2ecf20Sopenharmony_ci	u16 val = readw(pci->dbi_base + offset + PCI_EXP_LNKSTA);
12528c2ecf20Sopenharmony_ci
12538c2ecf20Sopenharmony_ci	return !!(val & PCI_EXP_LNKSTA_DLLLA);
12548c2ecf20Sopenharmony_ci}
12558c2ecf20Sopenharmony_ci
12568c2ecf20Sopenharmony_cistatic int qcom_pcie_host_init(struct pcie_port *pp)
12578c2ecf20Sopenharmony_ci{
12588c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
12598c2ecf20Sopenharmony_ci	struct qcom_pcie *pcie = to_qcom_pcie(pci);
12608c2ecf20Sopenharmony_ci	int ret;
12618c2ecf20Sopenharmony_ci
12628c2ecf20Sopenharmony_ci	qcom_ep_reset_assert(pcie);
12638c2ecf20Sopenharmony_ci
12648c2ecf20Sopenharmony_ci	ret = pcie->ops->init(pcie);
12658c2ecf20Sopenharmony_ci	if (ret)
12668c2ecf20Sopenharmony_ci		return ret;
12678c2ecf20Sopenharmony_ci
12688c2ecf20Sopenharmony_ci	ret = phy_power_on(pcie->phy);
12698c2ecf20Sopenharmony_ci	if (ret)
12708c2ecf20Sopenharmony_ci		goto err_deinit;
12718c2ecf20Sopenharmony_ci
12728c2ecf20Sopenharmony_ci	if (pcie->ops->post_init) {
12738c2ecf20Sopenharmony_ci		ret = pcie->ops->post_init(pcie);
12748c2ecf20Sopenharmony_ci		if (ret)
12758c2ecf20Sopenharmony_ci			goto err_disable_phy;
12768c2ecf20Sopenharmony_ci	}
12778c2ecf20Sopenharmony_ci
12788c2ecf20Sopenharmony_ci	dw_pcie_setup_rc(pp);
12798c2ecf20Sopenharmony_ci	dw_pcie_msi_init(pp);
12808c2ecf20Sopenharmony_ci
12818c2ecf20Sopenharmony_ci	qcom_ep_reset_deassert(pcie);
12828c2ecf20Sopenharmony_ci
12838c2ecf20Sopenharmony_ci	ret = qcom_pcie_establish_link(pcie);
12848c2ecf20Sopenharmony_ci	if (ret)
12858c2ecf20Sopenharmony_ci		goto err;
12868c2ecf20Sopenharmony_ci
12878c2ecf20Sopenharmony_ci	return 0;
12888c2ecf20Sopenharmony_cierr:
12898c2ecf20Sopenharmony_ci	qcom_ep_reset_assert(pcie);
12908c2ecf20Sopenharmony_ci	if (pcie->ops->post_deinit)
12918c2ecf20Sopenharmony_ci		pcie->ops->post_deinit(pcie);
12928c2ecf20Sopenharmony_cierr_disable_phy:
12938c2ecf20Sopenharmony_ci	phy_power_off(pcie->phy);
12948c2ecf20Sopenharmony_cierr_deinit:
12958c2ecf20Sopenharmony_ci	pcie->ops->deinit(pcie);
12968c2ecf20Sopenharmony_ci
12978c2ecf20Sopenharmony_ci	return ret;
12988c2ecf20Sopenharmony_ci}
12998c2ecf20Sopenharmony_ci
13008c2ecf20Sopenharmony_cistatic const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
13018c2ecf20Sopenharmony_ci	.host_init = qcom_pcie_host_init,
13028c2ecf20Sopenharmony_ci};
13038c2ecf20Sopenharmony_ci
13048c2ecf20Sopenharmony_ci/* Qcom IP rev.: 2.1.0	Synopsys IP rev.: 4.01a */
13058c2ecf20Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_1_0 = {
13068c2ecf20Sopenharmony_ci	.get_resources = qcom_pcie_get_resources_2_1_0,
13078c2ecf20Sopenharmony_ci	.init = qcom_pcie_init_2_1_0,
13088c2ecf20Sopenharmony_ci	.deinit = qcom_pcie_deinit_2_1_0,
13098c2ecf20Sopenharmony_ci	.ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
13108c2ecf20Sopenharmony_ci};
13118c2ecf20Sopenharmony_ci
13128c2ecf20Sopenharmony_ci/* Qcom IP rev.: 1.0.0	Synopsys IP rev.: 4.11a */
13138c2ecf20Sopenharmony_cistatic const struct qcom_pcie_ops ops_1_0_0 = {
13148c2ecf20Sopenharmony_ci	.get_resources = qcom_pcie_get_resources_1_0_0,
13158c2ecf20Sopenharmony_ci	.init = qcom_pcie_init_1_0_0,
13168c2ecf20Sopenharmony_ci	.deinit = qcom_pcie_deinit_1_0_0,
13178c2ecf20Sopenharmony_ci	.ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
13188c2ecf20Sopenharmony_ci};
13198c2ecf20Sopenharmony_ci
13208c2ecf20Sopenharmony_ci/* Qcom IP rev.: 2.3.2	Synopsys IP rev.: 4.21a */
13218c2ecf20Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_3_2 = {
13228c2ecf20Sopenharmony_ci	.get_resources = qcom_pcie_get_resources_2_3_2,
13238c2ecf20Sopenharmony_ci	.init = qcom_pcie_init_2_3_2,
13248c2ecf20Sopenharmony_ci	.post_init = qcom_pcie_post_init_2_3_2,
13258c2ecf20Sopenharmony_ci	.deinit = qcom_pcie_deinit_2_3_2,
13268c2ecf20Sopenharmony_ci	.post_deinit = qcom_pcie_post_deinit_2_3_2,
13278c2ecf20Sopenharmony_ci	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
13288c2ecf20Sopenharmony_ci};
13298c2ecf20Sopenharmony_ci
13308c2ecf20Sopenharmony_ci/* Qcom IP rev.: 2.4.0	Synopsys IP rev.: 4.20a */
13318c2ecf20Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_4_0 = {
13328c2ecf20Sopenharmony_ci	.get_resources = qcom_pcie_get_resources_2_4_0,
13338c2ecf20Sopenharmony_ci	.init = qcom_pcie_init_2_4_0,
13348c2ecf20Sopenharmony_ci	.deinit = qcom_pcie_deinit_2_4_0,
13358c2ecf20Sopenharmony_ci	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
13368c2ecf20Sopenharmony_ci};
13378c2ecf20Sopenharmony_ci
13388c2ecf20Sopenharmony_ci/* Qcom IP rev.: 2.3.3	Synopsys IP rev.: 4.30a */
13398c2ecf20Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_3_3 = {
13408c2ecf20Sopenharmony_ci	.get_resources = qcom_pcie_get_resources_2_3_3,
13418c2ecf20Sopenharmony_ci	.init = qcom_pcie_init_2_3_3,
13428c2ecf20Sopenharmony_ci	.deinit = qcom_pcie_deinit_2_3_3,
13438c2ecf20Sopenharmony_ci	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
13448c2ecf20Sopenharmony_ci};
13458c2ecf20Sopenharmony_ci
13468c2ecf20Sopenharmony_ci/* Qcom IP rev.: 2.7.0	Synopsys IP rev.: 4.30a */
13478c2ecf20Sopenharmony_cistatic const struct qcom_pcie_ops ops_2_7_0 = {
13488c2ecf20Sopenharmony_ci	.get_resources = qcom_pcie_get_resources_2_7_0,
13498c2ecf20Sopenharmony_ci	.init = qcom_pcie_init_2_7_0,
13508c2ecf20Sopenharmony_ci	.deinit = qcom_pcie_deinit_2_7_0,
13518c2ecf20Sopenharmony_ci	.ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
13528c2ecf20Sopenharmony_ci	.post_init = qcom_pcie_post_init_2_7_0,
13538c2ecf20Sopenharmony_ci	.post_deinit = qcom_pcie_post_deinit_2_7_0,
13548c2ecf20Sopenharmony_ci};
13558c2ecf20Sopenharmony_ci
13568c2ecf20Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = {
13578c2ecf20Sopenharmony_ci	.link_up = qcom_pcie_link_up,
13588c2ecf20Sopenharmony_ci};
13598c2ecf20Sopenharmony_ci
13608c2ecf20Sopenharmony_cistatic int qcom_pcie_probe(struct platform_device *pdev)
13618c2ecf20Sopenharmony_ci{
13628c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
13638c2ecf20Sopenharmony_ci	struct resource *res;
13648c2ecf20Sopenharmony_ci	struct pcie_port *pp;
13658c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
13668c2ecf20Sopenharmony_ci	struct qcom_pcie *pcie;
13678c2ecf20Sopenharmony_ci	int ret;
13688c2ecf20Sopenharmony_ci
13698c2ecf20Sopenharmony_ci	pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
13708c2ecf20Sopenharmony_ci	if (!pcie)
13718c2ecf20Sopenharmony_ci		return -ENOMEM;
13728c2ecf20Sopenharmony_ci
13738c2ecf20Sopenharmony_ci	pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
13748c2ecf20Sopenharmony_ci	if (!pci)
13758c2ecf20Sopenharmony_ci		return -ENOMEM;
13768c2ecf20Sopenharmony_ci
13778c2ecf20Sopenharmony_ci	pm_runtime_enable(dev);
13788c2ecf20Sopenharmony_ci	ret = pm_runtime_get_sync(dev);
13798c2ecf20Sopenharmony_ci	if (ret < 0)
13808c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
13818c2ecf20Sopenharmony_ci
13828c2ecf20Sopenharmony_ci	pci->dev = dev;
13838c2ecf20Sopenharmony_ci	pci->ops = &dw_pcie_ops;
13848c2ecf20Sopenharmony_ci	pp = &pci->pp;
13858c2ecf20Sopenharmony_ci
13868c2ecf20Sopenharmony_ci	pcie->pci = pci;
13878c2ecf20Sopenharmony_ci
13888c2ecf20Sopenharmony_ci	pcie->ops = of_device_get_match_data(dev);
13898c2ecf20Sopenharmony_ci
13908c2ecf20Sopenharmony_ci	pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
13918c2ecf20Sopenharmony_ci	if (IS_ERR(pcie->reset)) {
13928c2ecf20Sopenharmony_ci		ret = PTR_ERR(pcie->reset);
13938c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
13948c2ecf20Sopenharmony_ci	}
13958c2ecf20Sopenharmony_ci
13968c2ecf20Sopenharmony_ci	pcie->parf = devm_platform_ioremap_resource_byname(pdev, "parf");
13978c2ecf20Sopenharmony_ci	if (IS_ERR(pcie->parf)) {
13988c2ecf20Sopenharmony_ci		ret = PTR_ERR(pcie->parf);
13998c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
14008c2ecf20Sopenharmony_ci	}
14018c2ecf20Sopenharmony_ci
14028c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
14038c2ecf20Sopenharmony_ci	pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
14048c2ecf20Sopenharmony_ci	if (IS_ERR(pci->dbi_base)) {
14058c2ecf20Sopenharmony_ci		ret = PTR_ERR(pci->dbi_base);
14068c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
14078c2ecf20Sopenharmony_ci	}
14088c2ecf20Sopenharmony_ci
14098c2ecf20Sopenharmony_ci	pcie->elbi = devm_platform_ioremap_resource_byname(pdev, "elbi");
14108c2ecf20Sopenharmony_ci	if (IS_ERR(pcie->elbi)) {
14118c2ecf20Sopenharmony_ci		ret = PTR_ERR(pcie->elbi);
14128c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
14138c2ecf20Sopenharmony_ci	}
14148c2ecf20Sopenharmony_ci
14158c2ecf20Sopenharmony_ci	pcie->phy = devm_phy_optional_get(dev, "pciephy");
14168c2ecf20Sopenharmony_ci	if (IS_ERR(pcie->phy)) {
14178c2ecf20Sopenharmony_ci		ret = PTR_ERR(pcie->phy);
14188c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
14198c2ecf20Sopenharmony_ci	}
14208c2ecf20Sopenharmony_ci
14218c2ecf20Sopenharmony_ci	ret = pcie->ops->get_resources(pcie);
14228c2ecf20Sopenharmony_ci	if (ret)
14238c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
14248c2ecf20Sopenharmony_ci
14258c2ecf20Sopenharmony_ci	pp->ops = &qcom_pcie_dw_ops;
14268c2ecf20Sopenharmony_ci
14278c2ecf20Sopenharmony_ci	if (IS_ENABLED(CONFIG_PCI_MSI)) {
14288c2ecf20Sopenharmony_ci		pp->msi_irq = platform_get_irq_byname(pdev, "msi");
14298c2ecf20Sopenharmony_ci		if (pp->msi_irq < 0) {
14308c2ecf20Sopenharmony_ci			ret = pp->msi_irq;
14318c2ecf20Sopenharmony_ci			goto err_pm_runtime_put;
14328c2ecf20Sopenharmony_ci		}
14338c2ecf20Sopenharmony_ci	}
14348c2ecf20Sopenharmony_ci
14358c2ecf20Sopenharmony_ci	ret = phy_init(pcie->phy);
14368c2ecf20Sopenharmony_ci	if (ret)
14378c2ecf20Sopenharmony_ci		goto err_pm_runtime_put;
14388c2ecf20Sopenharmony_ci
14398c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, pcie);
14408c2ecf20Sopenharmony_ci
14418c2ecf20Sopenharmony_ci	ret = dw_pcie_host_init(pp);
14428c2ecf20Sopenharmony_ci	if (ret) {
14438c2ecf20Sopenharmony_ci		dev_err(dev, "cannot initialize host\n");
14448c2ecf20Sopenharmony_ci		goto err_phy_exit;
14458c2ecf20Sopenharmony_ci	}
14468c2ecf20Sopenharmony_ci
14478c2ecf20Sopenharmony_ci	return 0;
14488c2ecf20Sopenharmony_ci
14498c2ecf20Sopenharmony_cierr_phy_exit:
14508c2ecf20Sopenharmony_ci	phy_exit(pcie->phy);
14518c2ecf20Sopenharmony_cierr_pm_runtime_put:
14528c2ecf20Sopenharmony_ci	pm_runtime_put(dev);
14538c2ecf20Sopenharmony_ci	pm_runtime_disable(dev);
14548c2ecf20Sopenharmony_ci
14558c2ecf20Sopenharmony_ci	return ret;
14568c2ecf20Sopenharmony_ci}
14578c2ecf20Sopenharmony_ci
14588c2ecf20Sopenharmony_cistatic const struct of_device_id qcom_pcie_match[] = {
14598c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-apq8084", .data = &ops_1_0_0 },
14608c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-ipq8064", .data = &ops_2_1_0 },
14618c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-ipq8064-v2", .data = &ops_2_1_0 },
14628c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-apq8064", .data = &ops_2_1_0 },
14638c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-msm8996", .data = &ops_2_3_2 },
14648c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-ipq8074", .data = &ops_2_3_3 },
14658c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-ipq4019", .data = &ops_2_4_0 },
14668c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-qcs404", .data = &ops_2_4_0 },
14678c2ecf20Sopenharmony_ci	{ .compatible = "qcom,pcie-sdm845", .data = &ops_2_7_0 },
14688c2ecf20Sopenharmony_ci	{ }
14698c2ecf20Sopenharmony_ci};
14708c2ecf20Sopenharmony_ci
14718c2ecf20Sopenharmony_cistatic void qcom_fixup_class(struct pci_dev *dev)
14728c2ecf20Sopenharmony_ci{
14738c2ecf20Sopenharmony_ci	dev->class = PCI_CLASS_BRIDGE_PCI << 8;
14748c2ecf20Sopenharmony_ci}
14758c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0101, qcom_fixup_class);
14768c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0104, qcom_fixup_class);
14778c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0106, qcom_fixup_class);
14788c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0107, qcom_fixup_class);
14798c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x0302, qcom_fixup_class);
14808c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1000, qcom_fixup_class);
14818c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_QCOM, 0x1001, qcom_fixup_class);
14828c2ecf20Sopenharmony_ci
14838c2ecf20Sopenharmony_cistatic struct platform_driver qcom_pcie_driver = {
14848c2ecf20Sopenharmony_ci	.probe = qcom_pcie_probe,
14858c2ecf20Sopenharmony_ci	.driver = {
14868c2ecf20Sopenharmony_ci		.name = "qcom-pcie",
14878c2ecf20Sopenharmony_ci		.suppress_bind_attrs = true,
14888c2ecf20Sopenharmony_ci		.of_match_table = qcom_pcie_match,
14898c2ecf20Sopenharmony_ci	},
14908c2ecf20Sopenharmony_ci};
14918c2ecf20Sopenharmony_cibuiltin_platform_driver(qcom_pcie_driver);
1492