18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * PCIe host controller driver for HiSilicon STB SoCs 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2016-2017 HiSilicon Co., Ltd. http://www.hisilicon.com 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Authors: Ruqiang Ju <juruqiang@hisilicon.com> 88c2ecf20Sopenharmony_ci * Jianguo Sun <sunjianguo1@huawei.com> 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/delay.h> 138c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 148c2ecf20Sopenharmony_ci#include <linux/kernel.h> 158c2ecf20Sopenharmony_ci#include <linux/module.h> 168c2ecf20Sopenharmony_ci#include <linux/of.h> 178c2ecf20Sopenharmony_ci#include <linux/of_gpio.h> 188c2ecf20Sopenharmony_ci#include <linux/pci.h> 198c2ecf20Sopenharmony_ci#include <linux/phy/phy.h> 208c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 218c2ecf20Sopenharmony_ci#include <linux/resource.h> 228c2ecf20Sopenharmony_ci#include <linux/reset.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include "pcie-designware.h" 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define to_histb_pcie(x) dev_get_drvdata((x)->dev) 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL0 0x0000 298c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL1 0x0004 308c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL7 0x001C 318c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL13 0x0034 328c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL15 0x003C 338c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL16 0x0040 348c2ecf20Sopenharmony_ci#define PCIE_SYS_CTRL17 0x0044 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci#define PCIE_SYS_STAT0 0x0100 378c2ecf20Sopenharmony_ci#define PCIE_SYS_STAT4 0x0110 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci#define PCIE_RDLH_LINK_UP BIT(5) 408c2ecf20Sopenharmony_ci#define PCIE_XMLH_LINK_UP BIT(15) 418c2ecf20Sopenharmony_ci#define PCIE_ELBI_SLV_DBI_ENABLE BIT(21) 428c2ecf20Sopenharmony_ci#define PCIE_APP_LTSSM_ENABLE BIT(11) 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci#define PCIE_DEVICE_TYPE_MASK GENMASK(31, 28) 458c2ecf20Sopenharmony_ci#define PCIE_WM_EP 0 468c2ecf20Sopenharmony_ci#define PCIE_WM_LEGACY BIT(1) 478c2ecf20Sopenharmony_ci#define PCIE_WM_RC BIT(30) 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci#define PCIE_LTSSM_STATE_MASK GENMASK(5, 0) 508c2ecf20Sopenharmony_ci#define PCIE_LTSSM_STATE_ACTIVE 0x11 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistruct histb_pcie { 538c2ecf20Sopenharmony_ci struct dw_pcie *pci; 548c2ecf20Sopenharmony_ci struct clk *aux_clk; 558c2ecf20Sopenharmony_ci struct clk *pipe_clk; 568c2ecf20Sopenharmony_ci struct clk *sys_clk; 578c2ecf20Sopenharmony_ci struct clk *bus_clk; 588c2ecf20Sopenharmony_ci struct phy *phy; 598c2ecf20Sopenharmony_ci struct reset_control *soft_reset; 608c2ecf20Sopenharmony_ci struct reset_control *sys_reset; 618c2ecf20Sopenharmony_ci struct reset_control *bus_reset; 628c2ecf20Sopenharmony_ci void __iomem *ctrl; 638c2ecf20Sopenharmony_ci int reset_gpio; 648c2ecf20Sopenharmony_ci struct regulator *vpcie; 658c2ecf20Sopenharmony_ci}; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_cistatic u32 histb_pcie_readl(struct histb_pcie *histb_pcie, u32 reg) 688c2ecf20Sopenharmony_ci{ 698c2ecf20Sopenharmony_ci return readl(histb_pcie->ctrl + reg); 708c2ecf20Sopenharmony_ci} 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistatic void histb_pcie_writel(struct histb_pcie *histb_pcie, u32 reg, u32 val) 738c2ecf20Sopenharmony_ci{ 748c2ecf20Sopenharmony_ci writel(val, histb_pcie->ctrl + reg); 758c2ecf20Sopenharmony_ci} 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic void histb_pcie_dbi_w_mode(struct pcie_port *pp, bool enable) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 808c2ecf20Sopenharmony_ci struct histb_pcie *hipcie = to_histb_pcie(pci); 818c2ecf20Sopenharmony_ci u32 val; 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci val = histb_pcie_readl(hipcie, PCIE_SYS_CTRL0); 848c2ecf20Sopenharmony_ci if (enable) 858c2ecf20Sopenharmony_ci val |= PCIE_ELBI_SLV_DBI_ENABLE; 868c2ecf20Sopenharmony_ci else 878c2ecf20Sopenharmony_ci val &= ~PCIE_ELBI_SLV_DBI_ENABLE; 888c2ecf20Sopenharmony_ci histb_pcie_writel(hipcie, PCIE_SYS_CTRL0, val); 898c2ecf20Sopenharmony_ci} 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_cistatic void histb_pcie_dbi_r_mode(struct pcie_port *pp, bool enable) 928c2ecf20Sopenharmony_ci{ 938c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 948c2ecf20Sopenharmony_ci struct histb_pcie *hipcie = to_histb_pcie(pci); 958c2ecf20Sopenharmony_ci u32 val; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci val = histb_pcie_readl(hipcie, PCIE_SYS_CTRL1); 988c2ecf20Sopenharmony_ci if (enable) 998c2ecf20Sopenharmony_ci val |= PCIE_ELBI_SLV_DBI_ENABLE; 1008c2ecf20Sopenharmony_ci else 1018c2ecf20Sopenharmony_ci val &= ~PCIE_ELBI_SLV_DBI_ENABLE; 1028c2ecf20Sopenharmony_ci histb_pcie_writel(hipcie, PCIE_SYS_CTRL1, val); 1038c2ecf20Sopenharmony_ci} 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_cistatic u32 histb_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base, 1068c2ecf20Sopenharmony_ci u32 reg, size_t size) 1078c2ecf20Sopenharmony_ci{ 1088c2ecf20Sopenharmony_ci u32 val; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci histb_pcie_dbi_r_mode(&pci->pp, true); 1118c2ecf20Sopenharmony_ci dw_pcie_read(base + reg, size, &val); 1128c2ecf20Sopenharmony_ci histb_pcie_dbi_r_mode(&pci->pp, false); 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci return val; 1158c2ecf20Sopenharmony_ci} 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic void histb_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base, 1188c2ecf20Sopenharmony_ci u32 reg, size_t size, u32 val) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci histb_pcie_dbi_w_mode(&pci->pp, true); 1218c2ecf20Sopenharmony_ci dw_pcie_write(base + reg, size, val); 1228c2ecf20Sopenharmony_ci histb_pcie_dbi_w_mode(&pci->pp, false); 1238c2ecf20Sopenharmony_ci} 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_cistatic int histb_pcie_rd_own_conf(struct pci_bus *bus, unsigned int devfn, 1268c2ecf20Sopenharmony_ci int where, int size, u32 *val) 1278c2ecf20Sopenharmony_ci{ 1288c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata); 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci if (PCI_SLOT(devfn)) { 1318c2ecf20Sopenharmony_ci *val = ~0; 1328c2ecf20Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 1338c2ecf20Sopenharmony_ci } 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci *val = dw_pcie_read_dbi(pci, where, size); 1368c2ecf20Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic int histb_pcie_wr_own_conf(struct pci_bus *bus, unsigned int devfn, 1408c2ecf20Sopenharmony_ci int where, int size, u32 val) 1418c2ecf20Sopenharmony_ci{ 1428c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata); 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_ci if (PCI_SLOT(devfn)) 1458c2ecf20Sopenharmony_ci return PCIBIOS_DEVICE_NOT_FOUND; 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci dw_pcie_write_dbi(pci, where, size, val); 1488c2ecf20Sopenharmony_ci return PCIBIOS_SUCCESSFUL; 1498c2ecf20Sopenharmony_ci} 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_cistatic struct pci_ops histb_pci_ops = { 1528c2ecf20Sopenharmony_ci .read = histb_pcie_rd_own_conf, 1538c2ecf20Sopenharmony_ci .write = histb_pcie_wr_own_conf, 1548c2ecf20Sopenharmony_ci}; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_cistatic int histb_pcie_link_up(struct dw_pcie *pci) 1578c2ecf20Sopenharmony_ci{ 1588c2ecf20Sopenharmony_ci struct histb_pcie *hipcie = to_histb_pcie(pci); 1598c2ecf20Sopenharmony_ci u32 regval; 1608c2ecf20Sopenharmony_ci u32 status; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci regval = histb_pcie_readl(hipcie, PCIE_SYS_STAT0); 1638c2ecf20Sopenharmony_ci status = histb_pcie_readl(hipcie, PCIE_SYS_STAT4); 1648c2ecf20Sopenharmony_ci status &= PCIE_LTSSM_STATE_MASK; 1658c2ecf20Sopenharmony_ci if ((regval & PCIE_XMLH_LINK_UP) && (regval & PCIE_RDLH_LINK_UP) && 1668c2ecf20Sopenharmony_ci (status == PCIE_LTSSM_STATE_ACTIVE)) 1678c2ecf20Sopenharmony_ci return 1; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci return 0; 1708c2ecf20Sopenharmony_ci} 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_cistatic int histb_pcie_establish_link(struct pcie_port *pp) 1738c2ecf20Sopenharmony_ci{ 1748c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 1758c2ecf20Sopenharmony_ci struct histb_pcie *hipcie = to_histb_pcie(pci); 1768c2ecf20Sopenharmony_ci u32 regval; 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci if (dw_pcie_link_up(pci)) { 1798c2ecf20Sopenharmony_ci dev_info(pci->dev, "Link already up\n"); 1808c2ecf20Sopenharmony_ci return 0; 1818c2ecf20Sopenharmony_ci } 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci /* PCIe RC work mode */ 1848c2ecf20Sopenharmony_ci regval = histb_pcie_readl(hipcie, PCIE_SYS_CTRL0); 1858c2ecf20Sopenharmony_ci regval &= ~PCIE_DEVICE_TYPE_MASK; 1868c2ecf20Sopenharmony_ci regval |= PCIE_WM_RC; 1878c2ecf20Sopenharmony_ci histb_pcie_writel(hipcie, PCIE_SYS_CTRL0, regval); 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci /* setup root complex */ 1908c2ecf20Sopenharmony_ci dw_pcie_setup_rc(pp); 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci /* assert LTSSM enable */ 1938c2ecf20Sopenharmony_ci regval = histb_pcie_readl(hipcie, PCIE_SYS_CTRL7); 1948c2ecf20Sopenharmony_ci regval |= PCIE_APP_LTSSM_ENABLE; 1958c2ecf20Sopenharmony_ci histb_pcie_writel(hipcie, PCIE_SYS_CTRL7, regval); 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci return dw_pcie_wait_for_link(pci); 1988c2ecf20Sopenharmony_ci} 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_cistatic int histb_pcie_host_init(struct pcie_port *pp) 2018c2ecf20Sopenharmony_ci{ 2028c2ecf20Sopenharmony_ci pp->bridge->ops = &histb_pci_ops; 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci histb_pcie_establish_link(pp); 2058c2ecf20Sopenharmony_ci dw_pcie_msi_init(pp); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci return 0; 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic const struct dw_pcie_host_ops histb_pcie_host_ops = { 2118c2ecf20Sopenharmony_ci .host_init = histb_pcie_host_init, 2128c2ecf20Sopenharmony_ci}; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_cistatic void histb_pcie_host_disable(struct histb_pcie *hipcie) 2158c2ecf20Sopenharmony_ci{ 2168c2ecf20Sopenharmony_ci reset_control_assert(hipcie->soft_reset); 2178c2ecf20Sopenharmony_ci reset_control_assert(hipcie->sys_reset); 2188c2ecf20Sopenharmony_ci reset_control_assert(hipcie->bus_reset); 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->aux_clk); 2218c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->pipe_clk); 2228c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->sys_clk); 2238c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->bus_clk); 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci if (gpio_is_valid(hipcie->reset_gpio)) 2268c2ecf20Sopenharmony_ci gpio_set_value_cansleep(hipcie->reset_gpio, 0); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci if (hipcie->vpcie) 2298c2ecf20Sopenharmony_ci regulator_disable(hipcie->vpcie); 2308c2ecf20Sopenharmony_ci} 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_cistatic int histb_pcie_host_enable(struct pcie_port *pp) 2338c2ecf20Sopenharmony_ci{ 2348c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 2358c2ecf20Sopenharmony_ci struct histb_pcie *hipcie = to_histb_pcie(pci); 2368c2ecf20Sopenharmony_ci struct device *dev = pci->dev; 2378c2ecf20Sopenharmony_ci int ret; 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci /* power on PCIe device if have */ 2408c2ecf20Sopenharmony_ci if (hipcie->vpcie) { 2418c2ecf20Sopenharmony_ci ret = regulator_enable(hipcie->vpcie); 2428c2ecf20Sopenharmony_ci if (ret) { 2438c2ecf20Sopenharmony_ci dev_err(dev, "failed to enable regulator: %d\n", ret); 2448c2ecf20Sopenharmony_ci return ret; 2458c2ecf20Sopenharmony_ci } 2468c2ecf20Sopenharmony_ci } 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci if (gpio_is_valid(hipcie->reset_gpio)) 2498c2ecf20Sopenharmony_ci gpio_set_value_cansleep(hipcie->reset_gpio, 1); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci ret = clk_prepare_enable(hipcie->bus_clk); 2528c2ecf20Sopenharmony_ci if (ret) { 2538c2ecf20Sopenharmony_ci dev_err(dev, "cannot prepare/enable bus clk\n"); 2548c2ecf20Sopenharmony_ci goto err_bus_clk; 2558c2ecf20Sopenharmony_ci } 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci ret = clk_prepare_enable(hipcie->sys_clk); 2588c2ecf20Sopenharmony_ci if (ret) { 2598c2ecf20Sopenharmony_ci dev_err(dev, "cannot prepare/enable sys clk\n"); 2608c2ecf20Sopenharmony_ci goto err_sys_clk; 2618c2ecf20Sopenharmony_ci } 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci ret = clk_prepare_enable(hipcie->pipe_clk); 2648c2ecf20Sopenharmony_ci if (ret) { 2658c2ecf20Sopenharmony_ci dev_err(dev, "cannot prepare/enable pipe clk\n"); 2668c2ecf20Sopenharmony_ci goto err_pipe_clk; 2678c2ecf20Sopenharmony_ci } 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ci ret = clk_prepare_enable(hipcie->aux_clk); 2708c2ecf20Sopenharmony_ci if (ret) { 2718c2ecf20Sopenharmony_ci dev_err(dev, "cannot prepare/enable aux clk\n"); 2728c2ecf20Sopenharmony_ci goto err_aux_clk; 2738c2ecf20Sopenharmony_ci } 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_ci reset_control_assert(hipcie->soft_reset); 2768c2ecf20Sopenharmony_ci reset_control_deassert(hipcie->soft_reset); 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci reset_control_assert(hipcie->sys_reset); 2798c2ecf20Sopenharmony_ci reset_control_deassert(hipcie->sys_reset); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci reset_control_assert(hipcie->bus_reset); 2828c2ecf20Sopenharmony_ci reset_control_deassert(hipcie->bus_reset); 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_ci return 0; 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cierr_aux_clk: 2878c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->pipe_clk); 2888c2ecf20Sopenharmony_cierr_pipe_clk: 2898c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->sys_clk); 2908c2ecf20Sopenharmony_cierr_sys_clk: 2918c2ecf20Sopenharmony_ci clk_disable_unprepare(hipcie->bus_clk); 2928c2ecf20Sopenharmony_cierr_bus_clk: 2938c2ecf20Sopenharmony_ci if (hipcie->vpcie) 2948c2ecf20Sopenharmony_ci regulator_disable(hipcie->vpcie); 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci return ret; 2978c2ecf20Sopenharmony_ci} 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = { 3008c2ecf20Sopenharmony_ci .read_dbi = histb_pcie_read_dbi, 3018c2ecf20Sopenharmony_ci .write_dbi = histb_pcie_write_dbi, 3028c2ecf20Sopenharmony_ci .link_up = histb_pcie_link_up, 3038c2ecf20Sopenharmony_ci}; 3048c2ecf20Sopenharmony_ci 3058c2ecf20Sopenharmony_cistatic int histb_pcie_probe(struct platform_device *pdev) 3068c2ecf20Sopenharmony_ci{ 3078c2ecf20Sopenharmony_ci struct histb_pcie *hipcie; 3088c2ecf20Sopenharmony_ci struct dw_pcie *pci; 3098c2ecf20Sopenharmony_ci struct pcie_port *pp; 3108c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 3118c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 3128c2ecf20Sopenharmony_ci enum of_gpio_flags of_flags; 3138c2ecf20Sopenharmony_ci unsigned long flag = GPIOF_DIR_OUT; 3148c2ecf20Sopenharmony_ci int ret; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci hipcie = devm_kzalloc(dev, sizeof(*hipcie), GFP_KERNEL); 3178c2ecf20Sopenharmony_ci if (!hipcie) 3188c2ecf20Sopenharmony_ci return -ENOMEM; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); 3218c2ecf20Sopenharmony_ci if (!pci) 3228c2ecf20Sopenharmony_ci return -ENOMEM; 3238c2ecf20Sopenharmony_ci 3248c2ecf20Sopenharmony_ci hipcie->pci = pci; 3258c2ecf20Sopenharmony_ci pp = &pci->pp; 3268c2ecf20Sopenharmony_ci pci->dev = dev; 3278c2ecf20Sopenharmony_ci pci->ops = &dw_pcie_ops; 3288c2ecf20Sopenharmony_ci 3298c2ecf20Sopenharmony_ci hipcie->ctrl = devm_platform_ioremap_resource_byname(pdev, "control"); 3308c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->ctrl)) { 3318c2ecf20Sopenharmony_ci dev_err(dev, "cannot get control reg base\n"); 3328c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->ctrl); 3338c2ecf20Sopenharmony_ci } 3348c2ecf20Sopenharmony_ci 3358c2ecf20Sopenharmony_ci pci->dbi_base = devm_platform_ioremap_resource_byname(pdev, "rc-dbi"); 3368c2ecf20Sopenharmony_ci if (IS_ERR(pci->dbi_base)) { 3378c2ecf20Sopenharmony_ci dev_err(dev, "cannot get rc-dbi base\n"); 3388c2ecf20Sopenharmony_ci return PTR_ERR(pci->dbi_base); 3398c2ecf20Sopenharmony_ci } 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci hipcie->vpcie = devm_regulator_get_optional(dev, "vpcie"); 3428c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->vpcie)) { 3438c2ecf20Sopenharmony_ci if (PTR_ERR(hipcie->vpcie) != -ENODEV) 3448c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->vpcie); 3458c2ecf20Sopenharmony_ci hipcie->vpcie = NULL; 3468c2ecf20Sopenharmony_ci } 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci hipcie->reset_gpio = of_get_named_gpio_flags(np, 3498c2ecf20Sopenharmony_ci "reset-gpios", 0, &of_flags); 3508c2ecf20Sopenharmony_ci if (of_flags & OF_GPIO_ACTIVE_LOW) 3518c2ecf20Sopenharmony_ci flag |= GPIOF_ACTIVE_LOW; 3528c2ecf20Sopenharmony_ci if (gpio_is_valid(hipcie->reset_gpio)) { 3538c2ecf20Sopenharmony_ci ret = devm_gpio_request_one(dev, hipcie->reset_gpio, 3548c2ecf20Sopenharmony_ci flag, "PCIe device power control"); 3558c2ecf20Sopenharmony_ci if (ret) { 3568c2ecf20Sopenharmony_ci dev_err(dev, "unable to request gpio\n"); 3578c2ecf20Sopenharmony_ci return ret; 3588c2ecf20Sopenharmony_ci } 3598c2ecf20Sopenharmony_ci } 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_ci hipcie->aux_clk = devm_clk_get(dev, "aux"); 3628c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->aux_clk)) { 3638c2ecf20Sopenharmony_ci dev_err(dev, "Failed to get PCIe aux clk\n"); 3648c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->aux_clk); 3658c2ecf20Sopenharmony_ci } 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci hipcie->pipe_clk = devm_clk_get(dev, "pipe"); 3688c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->pipe_clk)) { 3698c2ecf20Sopenharmony_ci dev_err(dev, "Failed to get PCIe pipe clk\n"); 3708c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->pipe_clk); 3718c2ecf20Sopenharmony_ci } 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci hipcie->sys_clk = devm_clk_get(dev, "sys"); 3748c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->sys_clk)) { 3758c2ecf20Sopenharmony_ci dev_err(dev, "Failed to get PCIEe sys clk\n"); 3768c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->sys_clk); 3778c2ecf20Sopenharmony_ci } 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci hipcie->bus_clk = devm_clk_get(dev, "bus"); 3808c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->bus_clk)) { 3818c2ecf20Sopenharmony_ci dev_err(dev, "Failed to get PCIe bus clk\n"); 3828c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->bus_clk); 3838c2ecf20Sopenharmony_ci } 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci hipcie->soft_reset = devm_reset_control_get(dev, "soft"); 3868c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->soft_reset)) { 3878c2ecf20Sopenharmony_ci dev_err(dev, "couldn't get soft reset\n"); 3888c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->soft_reset); 3898c2ecf20Sopenharmony_ci } 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci hipcie->sys_reset = devm_reset_control_get(dev, "sys"); 3928c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->sys_reset)) { 3938c2ecf20Sopenharmony_ci dev_err(dev, "couldn't get sys reset\n"); 3948c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->sys_reset); 3958c2ecf20Sopenharmony_ci } 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci hipcie->bus_reset = devm_reset_control_get(dev, "bus"); 3988c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->bus_reset)) { 3998c2ecf20Sopenharmony_ci dev_err(dev, "couldn't get bus reset\n"); 4008c2ecf20Sopenharmony_ci return PTR_ERR(hipcie->bus_reset); 4018c2ecf20Sopenharmony_ci } 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) { 4048c2ecf20Sopenharmony_ci pp->msi_irq = platform_get_irq_byname(pdev, "msi"); 4058c2ecf20Sopenharmony_ci if (pp->msi_irq < 0) 4068c2ecf20Sopenharmony_ci return pp->msi_irq; 4078c2ecf20Sopenharmony_ci } 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci hipcie->phy = devm_phy_get(dev, "phy"); 4108c2ecf20Sopenharmony_ci if (IS_ERR(hipcie->phy)) { 4118c2ecf20Sopenharmony_ci dev_info(dev, "no pcie-phy found\n"); 4128c2ecf20Sopenharmony_ci hipcie->phy = NULL; 4138c2ecf20Sopenharmony_ci /* fall through here! 4148c2ecf20Sopenharmony_ci * if no pcie-phy found, phy init 4158c2ecf20Sopenharmony_ci * should be done under boot! 4168c2ecf20Sopenharmony_ci */ 4178c2ecf20Sopenharmony_ci } else { 4188c2ecf20Sopenharmony_ci phy_init(hipcie->phy); 4198c2ecf20Sopenharmony_ci } 4208c2ecf20Sopenharmony_ci 4218c2ecf20Sopenharmony_ci pp->ops = &histb_pcie_host_ops; 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, hipcie); 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci ret = histb_pcie_host_enable(pp); 4268c2ecf20Sopenharmony_ci if (ret) { 4278c2ecf20Sopenharmony_ci dev_err(dev, "failed to enable host\n"); 4288c2ecf20Sopenharmony_ci return ret; 4298c2ecf20Sopenharmony_ci } 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci ret = dw_pcie_host_init(pp); 4328c2ecf20Sopenharmony_ci if (ret) { 4338c2ecf20Sopenharmony_ci dev_err(dev, "failed to initialize host\n"); 4348c2ecf20Sopenharmony_ci return ret; 4358c2ecf20Sopenharmony_ci } 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci return 0; 4388c2ecf20Sopenharmony_ci} 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_cistatic int histb_pcie_remove(struct platform_device *pdev) 4418c2ecf20Sopenharmony_ci{ 4428c2ecf20Sopenharmony_ci struct histb_pcie *hipcie = platform_get_drvdata(pdev); 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci histb_pcie_host_disable(hipcie); 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci if (hipcie->phy) 4478c2ecf20Sopenharmony_ci phy_exit(hipcie->phy); 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci return 0; 4508c2ecf20Sopenharmony_ci} 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_cistatic const struct of_device_id histb_pcie_of_match[] = { 4538c2ecf20Sopenharmony_ci { .compatible = "hisilicon,hi3798cv200-pcie", }, 4548c2ecf20Sopenharmony_ci {}, 4558c2ecf20Sopenharmony_ci}; 4568c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, histb_pcie_of_match); 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_cistatic struct platform_driver histb_pcie_platform_driver = { 4598c2ecf20Sopenharmony_ci .probe = histb_pcie_probe, 4608c2ecf20Sopenharmony_ci .remove = histb_pcie_remove, 4618c2ecf20Sopenharmony_ci .driver = { 4628c2ecf20Sopenharmony_ci .name = "histb-pcie", 4638c2ecf20Sopenharmony_ci .of_match_table = histb_pcie_of_match, 4648c2ecf20Sopenharmony_ci }, 4658c2ecf20Sopenharmony_ci}; 4668c2ecf20Sopenharmony_cimodule_platform_driver(histb_pcie_platform_driver); 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("HiSilicon STB PCIe host controller driver"); 4698c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 470