18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * PCIe RC driver for Synopsys DesignWare Core 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2015-2016 Synopsys, Inc. (www.synopsys.com) 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Authors: Joao Pinto <Joao.Pinto@synopsys.com> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci#include <linux/clk.h> 108c2ecf20Sopenharmony_ci#include <linux/delay.h> 118c2ecf20Sopenharmony_ci#include <linux/gpio.h> 128c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 138c2ecf20Sopenharmony_ci#include <linux/kernel.h> 148c2ecf20Sopenharmony_ci#include <linux/init.h> 158c2ecf20Sopenharmony_ci#include <linux/of_device.h> 168c2ecf20Sopenharmony_ci#include <linux/pci.h> 178c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 188c2ecf20Sopenharmony_ci#include <linux/resource.h> 198c2ecf20Sopenharmony_ci#include <linux/types.h> 208c2ecf20Sopenharmony_ci#include <linux/regmap.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#include "pcie-designware.h" 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_cistruct dw_plat_pcie { 258c2ecf20Sopenharmony_ci struct dw_pcie *pci; 268c2ecf20Sopenharmony_ci struct regmap *regmap; 278c2ecf20Sopenharmony_ci enum dw_pcie_device_mode mode; 288c2ecf20Sopenharmony_ci}; 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistruct dw_plat_pcie_of_data { 318c2ecf20Sopenharmony_ci enum dw_pcie_device_mode mode; 328c2ecf20Sopenharmony_ci}; 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_cistatic const struct of_device_id dw_plat_pcie_of_match[]; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistatic int dw_plat_pcie_host_init(struct pcie_port *pp) 378c2ecf20Sopenharmony_ci{ 388c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_pp(pp); 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci dw_pcie_setup_rc(pp); 418c2ecf20Sopenharmony_ci dw_pcie_wait_for_link(pci); 428c2ecf20Sopenharmony_ci dw_pcie_msi_init(pp); 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci return 0; 458c2ecf20Sopenharmony_ci} 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic void dw_plat_set_num_vectors(struct pcie_port *pp) 488c2ecf20Sopenharmony_ci{ 498c2ecf20Sopenharmony_ci pp->num_vectors = MAX_MSI_IRQS; 508c2ecf20Sopenharmony_ci} 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic const struct dw_pcie_host_ops dw_plat_pcie_host_ops = { 538c2ecf20Sopenharmony_ci .host_init = dw_plat_pcie_host_init, 548c2ecf20Sopenharmony_ci .set_num_vectors = dw_plat_set_num_vectors, 558c2ecf20Sopenharmony_ci}; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_cistatic int dw_plat_pcie_establish_link(struct dw_pcie *pci) 588c2ecf20Sopenharmony_ci{ 598c2ecf20Sopenharmony_ci return 0; 608c2ecf20Sopenharmony_ci} 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = { 638c2ecf20Sopenharmony_ci .start_link = dw_plat_pcie_establish_link, 648c2ecf20Sopenharmony_ci}; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_cistatic void dw_plat_pcie_ep_init(struct dw_pcie_ep *ep) 678c2ecf20Sopenharmony_ci{ 688c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_ep(ep); 698c2ecf20Sopenharmony_ci enum pci_barno bar; 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_ci for (bar = 0; bar < PCI_STD_NUM_BARS; bar++) 728c2ecf20Sopenharmony_ci dw_pcie_ep_reset_bar(pci, bar); 738c2ecf20Sopenharmony_ci} 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_cistatic int dw_plat_pcie_ep_raise_irq(struct dw_pcie_ep *ep, u8 func_no, 768c2ecf20Sopenharmony_ci enum pci_epc_irq_type type, 778c2ecf20Sopenharmony_ci u16 interrupt_num) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci struct dw_pcie *pci = to_dw_pcie_from_ep(ep); 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci switch (type) { 828c2ecf20Sopenharmony_ci case PCI_EPC_IRQ_LEGACY: 838c2ecf20Sopenharmony_ci return dw_pcie_ep_raise_legacy_irq(ep, func_no); 848c2ecf20Sopenharmony_ci case PCI_EPC_IRQ_MSI: 858c2ecf20Sopenharmony_ci return dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num); 868c2ecf20Sopenharmony_ci case PCI_EPC_IRQ_MSIX: 878c2ecf20Sopenharmony_ci return dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num); 888c2ecf20Sopenharmony_ci default: 898c2ecf20Sopenharmony_ci dev_err(pci->dev, "UNKNOWN IRQ type\n"); 908c2ecf20Sopenharmony_ci } 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci return 0; 938c2ecf20Sopenharmony_ci} 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic const struct pci_epc_features dw_plat_pcie_epc_features = { 968c2ecf20Sopenharmony_ci .linkup_notifier = false, 978c2ecf20Sopenharmony_ci .msi_capable = true, 988c2ecf20Sopenharmony_ci .msix_capable = true, 998c2ecf20Sopenharmony_ci}; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_cistatic const struct pci_epc_features* 1028c2ecf20Sopenharmony_cidw_plat_pcie_get_features(struct dw_pcie_ep *ep) 1038c2ecf20Sopenharmony_ci{ 1048c2ecf20Sopenharmony_ci return &dw_plat_pcie_epc_features; 1058c2ecf20Sopenharmony_ci} 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_cistatic const struct dw_pcie_ep_ops pcie_ep_ops = { 1088c2ecf20Sopenharmony_ci .ep_init = dw_plat_pcie_ep_init, 1098c2ecf20Sopenharmony_ci .raise_irq = dw_plat_pcie_ep_raise_irq, 1108c2ecf20Sopenharmony_ci .get_features = dw_plat_pcie_get_features, 1118c2ecf20Sopenharmony_ci}; 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_cistatic int dw_plat_add_pcie_port(struct dw_plat_pcie *dw_plat_pcie, 1148c2ecf20Sopenharmony_ci struct platform_device *pdev) 1158c2ecf20Sopenharmony_ci{ 1168c2ecf20Sopenharmony_ci struct dw_pcie *pci = dw_plat_pcie->pci; 1178c2ecf20Sopenharmony_ci struct pcie_port *pp = &pci->pp; 1188c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 1198c2ecf20Sopenharmony_ci int ret; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci pp->irq = platform_get_irq(pdev, 1); 1228c2ecf20Sopenharmony_ci if (pp->irq < 0) 1238c2ecf20Sopenharmony_ci return pp->irq; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci if (IS_ENABLED(CONFIG_PCI_MSI)) { 1268c2ecf20Sopenharmony_ci pp->msi_irq = platform_get_irq(pdev, 0); 1278c2ecf20Sopenharmony_ci if (pp->msi_irq < 0) 1288c2ecf20Sopenharmony_ci return pp->msi_irq; 1298c2ecf20Sopenharmony_ci } 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci pp->ops = &dw_plat_pcie_host_ops; 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci ret = dw_pcie_host_init(pp); 1348c2ecf20Sopenharmony_ci if (ret) { 1358c2ecf20Sopenharmony_ci dev_err(dev, "Failed to initialize host\n"); 1368c2ecf20Sopenharmony_ci return ret; 1378c2ecf20Sopenharmony_ci } 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_ci return 0; 1408c2ecf20Sopenharmony_ci} 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_cistatic int dw_plat_add_pcie_ep(struct dw_plat_pcie *dw_plat_pcie, 1438c2ecf20Sopenharmony_ci struct platform_device *pdev) 1448c2ecf20Sopenharmony_ci{ 1458c2ecf20Sopenharmony_ci int ret; 1468c2ecf20Sopenharmony_ci struct dw_pcie_ep *ep; 1478c2ecf20Sopenharmony_ci struct resource *res; 1488c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 1498c2ecf20Sopenharmony_ci struct dw_pcie *pci = dw_plat_pcie->pci; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci ep = &pci->ep; 1528c2ecf20Sopenharmony_ci ep->ops = &pcie_ep_ops; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci pci->dbi_base2 = devm_platform_ioremap_resource_byname(pdev, "dbi2"); 1558c2ecf20Sopenharmony_ci if (IS_ERR(pci->dbi_base2)) 1568c2ecf20Sopenharmony_ci return PTR_ERR(pci->dbi_base2); 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space"); 1598c2ecf20Sopenharmony_ci if (!res) 1608c2ecf20Sopenharmony_ci return -EINVAL; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci ep->phys_base = res->start; 1638c2ecf20Sopenharmony_ci ep->addr_size = resource_size(res); 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci ret = dw_pcie_ep_init(ep); 1668c2ecf20Sopenharmony_ci if (ret) { 1678c2ecf20Sopenharmony_ci dev_err(dev, "Failed to initialize endpoint\n"); 1688c2ecf20Sopenharmony_ci return ret; 1698c2ecf20Sopenharmony_ci } 1708c2ecf20Sopenharmony_ci return 0; 1718c2ecf20Sopenharmony_ci} 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_cistatic int dw_plat_pcie_probe(struct platform_device *pdev) 1748c2ecf20Sopenharmony_ci{ 1758c2ecf20Sopenharmony_ci struct device *dev = &pdev->dev; 1768c2ecf20Sopenharmony_ci struct dw_plat_pcie *dw_plat_pcie; 1778c2ecf20Sopenharmony_ci struct dw_pcie *pci; 1788c2ecf20Sopenharmony_ci struct resource *res; /* Resource from DT */ 1798c2ecf20Sopenharmony_ci int ret; 1808c2ecf20Sopenharmony_ci const struct of_device_id *match; 1818c2ecf20Sopenharmony_ci const struct dw_plat_pcie_of_data *data; 1828c2ecf20Sopenharmony_ci enum dw_pcie_device_mode mode; 1838c2ecf20Sopenharmony_ci 1848c2ecf20Sopenharmony_ci match = of_match_device(dw_plat_pcie_of_match, dev); 1858c2ecf20Sopenharmony_ci if (!match) 1868c2ecf20Sopenharmony_ci return -EINVAL; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci data = (struct dw_plat_pcie_of_data *)match->data; 1898c2ecf20Sopenharmony_ci mode = (enum dw_pcie_device_mode)data->mode; 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci dw_plat_pcie = devm_kzalloc(dev, sizeof(*dw_plat_pcie), GFP_KERNEL); 1928c2ecf20Sopenharmony_ci if (!dw_plat_pcie) 1938c2ecf20Sopenharmony_ci return -ENOMEM; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL); 1968c2ecf20Sopenharmony_ci if (!pci) 1978c2ecf20Sopenharmony_ci return -ENOMEM; 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci pci->dev = dev; 2008c2ecf20Sopenharmony_ci pci->ops = &dw_pcie_ops; 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci dw_plat_pcie->pci = pci; 2038c2ecf20Sopenharmony_ci dw_plat_pcie->mode = mode; 2048c2ecf20Sopenharmony_ci 2058c2ecf20Sopenharmony_ci res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi"); 2068c2ecf20Sopenharmony_ci if (!res) 2078c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci pci->dbi_base = devm_ioremap_resource(dev, res); 2108c2ecf20Sopenharmony_ci if (IS_ERR(pci->dbi_base)) 2118c2ecf20Sopenharmony_ci return PTR_ERR(pci->dbi_base); 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, dw_plat_pcie); 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci switch (dw_plat_pcie->mode) { 2168c2ecf20Sopenharmony_ci case DW_PCIE_RC_TYPE: 2178c2ecf20Sopenharmony_ci if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_HOST)) 2188c2ecf20Sopenharmony_ci return -ENODEV; 2198c2ecf20Sopenharmony_ci 2208c2ecf20Sopenharmony_ci ret = dw_plat_add_pcie_port(dw_plat_pcie, pdev); 2218c2ecf20Sopenharmony_ci if (ret < 0) 2228c2ecf20Sopenharmony_ci return ret; 2238c2ecf20Sopenharmony_ci break; 2248c2ecf20Sopenharmony_ci case DW_PCIE_EP_TYPE: 2258c2ecf20Sopenharmony_ci if (!IS_ENABLED(CONFIG_PCIE_DW_PLAT_EP)) 2268c2ecf20Sopenharmony_ci return -ENODEV; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci ret = dw_plat_add_pcie_ep(dw_plat_pcie, pdev); 2298c2ecf20Sopenharmony_ci if (ret < 0) 2308c2ecf20Sopenharmony_ci return ret; 2318c2ecf20Sopenharmony_ci break; 2328c2ecf20Sopenharmony_ci default: 2338c2ecf20Sopenharmony_ci dev_err(dev, "INVALID device type %d\n", dw_plat_pcie->mode); 2348c2ecf20Sopenharmony_ci } 2358c2ecf20Sopenharmony_ci 2368c2ecf20Sopenharmony_ci return 0; 2378c2ecf20Sopenharmony_ci} 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_cistatic const struct dw_plat_pcie_of_data dw_plat_pcie_rc_of_data = { 2408c2ecf20Sopenharmony_ci .mode = DW_PCIE_RC_TYPE, 2418c2ecf20Sopenharmony_ci}; 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_cistatic const struct dw_plat_pcie_of_data dw_plat_pcie_ep_of_data = { 2448c2ecf20Sopenharmony_ci .mode = DW_PCIE_EP_TYPE, 2458c2ecf20Sopenharmony_ci}; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_cistatic const struct of_device_id dw_plat_pcie_of_match[] = { 2488c2ecf20Sopenharmony_ci { 2498c2ecf20Sopenharmony_ci .compatible = "snps,dw-pcie", 2508c2ecf20Sopenharmony_ci .data = &dw_plat_pcie_rc_of_data, 2518c2ecf20Sopenharmony_ci }, 2528c2ecf20Sopenharmony_ci { 2538c2ecf20Sopenharmony_ci .compatible = "snps,dw-pcie-ep", 2548c2ecf20Sopenharmony_ci .data = &dw_plat_pcie_ep_of_data, 2558c2ecf20Sopenharmony_ci }, 2568c2ecf20Sopenharmony_ci {}, 2578c2ecf20Sopenharmony_ci}; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_cistatic struct platform_driver dw_plat_pcie_driver = { 2608c2ecf20Sopenharmony_ci .driver = { 2618c2ecf20Sopenharmony_ci .name = "dw-pcie", 2628c2ecf20Sopenharmony_ci .of_match_table = dw_plat_pcie_of_match, 2638c2ecf20Sopenharmony_ci .suppress_bind_attrs = true, 2648c2ecf20Sopenharmony_ci }, 2658c2ecf20Sopenharmony_ci .probe = dw_plat_pcie_probe, 2668c2ecf20Sopenharmony_ci}; 2678c2ecf20Sopenharmony_cibuiltin_platform_driver(dw_plat_pcie_driver); 268