18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * PCIe host controller driver for Texas Instruments Keystone SoCs
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2013-2014 Texas Instruments., Ltd.
68c2ecf20Sopenharmony_ci *		https://www.ti.com
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Author: Murali Karicheri <m-karicheri2@ti.com>
98c2ecf20Sopenharmony_ci * Implementation based on pci-exynos.c and pcie-designware.c
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#include <linux/clk.h>
138c2ecf20Sopenharmony_ci#include <linux/delay.h>
148c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h>
158c2ecf20Sopenharmony_ci#include <linux/init.h>
168c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
178c2ecf20Sopenharmony_ci#include <linux/irqchip/chained_irq.h>
188c2ecf20Sopenharmony_ci#include <linux/irqdomain.h>
198c2ecf20Sopenharmony_ci#include <linux/mfd/syscon.h>
208c2ecf20Sopenharmony_ci#include <linux/msi.h>
218c2ecf20Sopenharmony_ci#include <linux/of.h>
228c2ecf20Sopenharmony_ci#include <linux/of_device.h>
238c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
248c2ecf20Sopenharmony_ci#include <linux/of_pci.h>
258c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
268c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
278c2ecf20Sopenharmony_ci#include <linux/regmap.h>
288c2ecf20Sopenharmony_ci#include <linux/resource.h>
298c2ecf20Sopenharmony_ci#include <linux/signal.h>
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci#include "../../pci.h"
328c2ecf20Sopenharmony_ci#include "pcie-designware.h"
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define PCIE_VENDORID_MASK	0xffff
358c2ecf20Sopenharmony_ci#define PCIE_DEVICEID_SHIFT	16
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci/* Application registers */
388c2ecf20Sopenharmony_ci#define CMD_STATUS			0x004
398c2ecf20Sopenharmony_ci#define LTSSM_EN_VAL		        BIT(0)
408c2ecf20Sopenharmony_ci#define OB_XLAT_EN_VAL		        BIT(1)
418c2ecf20Sopenharmony_ci#define DBI_CS2				BIT(5)
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#define CFG_SETUP			0x008
448c2ecf20Sopenharmony_ci#define CFG_BUS(x)			(((x) & 0xff) << 16)
458c2ecf20Sopenharmony_ci#define CFG_DEVICE(x)			(((x) & 0x1f) << 8)
468c2ecf20Sopenharmony_ci#define CFG_FUNC(x)			((x) & 0x7)
478c2ecf20Sopenharmony_ci#define CFG_TYPE1			BIT(24)
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci#define OB_SIZE				0x030
508c2ecf20Sopenharmony_ci#define OB_OFFSET_INDEX(n)		(0x200 + (8 * (n)))
518c2ecf20Sopenharmony_ci#define OB_OFFSET_HI(n)			(0x204 + (8 * (n)))
528c2ecf20Sopenharmony_ci#define OB_ENABLEN			BIT(0)
538c2ecf20Sopenharmony_ci#define OB_WIN_SIZE			8	/* 8MB */
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci#define PCIE_LEGACY_IRQ_ENABLE_SET(n)	(0x188 + (0x10 * ((n) - 1)))
568c2ecf20Sopenharmony_ci#define PCIE_LEGACY_IRQ_ENABLE_CLR(n)	(0x18c + (0x10 * ((n) - 1)))
578c2ecf20Sopenharmony_ci#define PCIE_EP_IRQ_SET			0x64
588c2ecf20Sopenharmony_ci#define PCIE_EP_IRQ_CLR			0x68
598c2ecf20Sopenharmony_ci#define INT_ENABLE			BIT(0)
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci/* IRQ register defines */
628c2ecf20Sopenharmony_ci#define IRQ_EOI				0x050
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_ci#define MSI_IRQ				0x054
658c2ecf20Sopenharmony_ci#define MSI_IRQ_STATUS(n)		(0x104 + ((n) << 4))
668c2ecf20Sopenharmony_ci#define MSI_IRQ_ENABLE_SET(n)		(0x108 + ((n) << 4))
678c2ecf20Sopenharmony_ci#define MSI_IRQ_ENABLE_CLR(n)		(0x10c + ((n) << 4))
688c2ecf20Sopenharmony_ci#define MSI_IRQ_OFFSET			4
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci#define IRQ_STATUS(n)			(0x184 + ((n) << 4))
718c2ecf20Sopenharmony_ci#define IRQ_ENABLE_SET(n)		(0x188 + ((n) << 4))
728c2ecf20Sopenharmony_ci#define INTx_EN				BIT(0)
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci#define ERR_IRQ_STATUS			0x1c4
758c2ecf20Sopenharmony_ci#define ERR_IRQ_ENABLE_SET		0x1c8
768c2ecf20Sopenharmony_ci#define ERR_AER				BIT(5)	/* ECRC error */
778c2ecf20Sopenharmony_ci#define AM6_ERR_AER			BIT(4)	/* AM6 ECRC error */
788c2ecf20Sopenharmony_ci#define ERR_AXI				BIT(4)	/* AXI tag lookup fatal error */
798c2ecf20Sopenharmony_ci#define ERR_CORR			BIT(3)	/* Correctable error */
808c2ecf20Sopenharmony_ci#define ERR_NONFATAL			BIT(2)	/* Non-fatal error */
818c2ecf20Sopenharmony_ci#define ERR_FATAL			BIT(1)	/* Fatal error */
828c2ecf20Sopenharmony_ci#define ERR_SYS				BIT(0)	/* System error */
838c2ecf20Sopenharmony_ci#define ERR_IRQ_ALL			(ERR_AER | ERR_AXI | ERR_CORR | \
848c2ecf20Sopenharmony_ci					 ERR_NONFATAL | ERR_FATAL | ERR_SYS)
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci/* PCIE controller device IDs */
878c2ecf20Sopenharmony_ci#define PCIE_RC_K2HK			0xb008
888c2ecf20Sopenharmony_ci#define PCIE_RC_K2E			0xb009
898c2ecf20Sopenharmony_ci#define PCIE_RC_K2L			0xb00a
908c2ecf20Sopenharmony_ci#define PCIE_RC_K2G			0xb00b
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_ci#define KS_PCIE_DEV_TYPE_MASK		(0x3 << 1)
938c2ecf20Sopenharmony_ci#define KS_PCIE_DEV_TYPE(mode)		((mode) << 1)
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci#define EP				0x0
968c2ecf20Sopenharmony_ci#define LEG_EP				0x1
978c2ecf20Sopenharmony_ci#define RC				0x2
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci#define KS_PCIE_SYSCLOCKOUTEN		BIT(0)
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci#define AM654_PCIE_DEV_TYPE_MASK	0x3
1028c2ecf20Sopenharmony_ci#define AM654_WIN_SIZE			SZ_64K
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci#define APP_ADDR_SPACE_0		(16 * SZ_1K)
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci#define to_keystone_pcie(x)		dev_get_drvdata((x)->dev)
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_cistruct ks_pcie_of_data {
1098c2ecf20Sopenharmony_ci	enum dw_pcie_device_mode mode;
1108c2ecf20Sopenharmony_ci	const struct dw_pcie_host_ops *host_ops;
1118c2ecf20Sopenharmony_ci	const struct dw_pcie_ep_ops *ep_ops;
1128c2ecf20Sopenharmony_ci	unsigned int version;
1138c2ecf20Sopenharmony_ci};
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistruct keystone_pcie {
1168c2ecf20Sopenharmony_ci	struct dw_pcie		*pci;
1178c2ecf20Sopenharmony_ci	/* PCI Device ID */
1188c2ecf20Sopenharmony_ci	u32			device_id;
1198c2ecf20Sopenharmony_ci	int			legacy_host_irqs[PCI_NUM_INTX];
1208c2ecf20Sopenharmony_ci	struct			device_node *legacy_intc_np;
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci	int			msi_host_irq;
1238c2ecf20Sopenharmony_ci	int			num_lanes;
1248c2ecf20Sopenharmony_ci	struct phy		**phy;
1258c2ecf20Sopenharmony_ci	struct device_link	**link;
1268c2ecf20Sopenharmony_ci	struct			device_node *msi_intc_np;
1278c2ecf20Sopenharmony_ci	struct irq_domain	*legacy_irq_domain;
1288c2ecf20Sopenharmony_ci	struct device_node	*np;
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	/* Application register space */
1318c2ecf20Sopenharmony_ci	void __iomem		*va_app_base;	/* DT 1st resource */
1328c2ecf20Sopenharmony_ci	struct resource		app;
1338c2ecf20Sopenharmony_ci	bool			is_am6;
1348c2ecf20Sopenharmony_ci};
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_cistatic u32 ks_pcie_app_readl(struct keystone_pcie *ks_pcie, u32 offset)
1378c2ecf20Sopenharmony_ci{
1388c2ecf20Sopenharmony_ci	return readl(ks_pcie->va_app_base + offset);
1398c2ecf20Sopenharmony_ci}
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_cistatic void ks_pcie_app_writel(struct keystone_pcie *ks_pcie, u32 offset,
1428c2ecf20Sopenharmony_ci			       u32 val)
1438c2ecf20Sopenharmony_ci{
1448c2ecf20Sopenharmony_ci	writel(val, ks_pcie->va_app_base + offset);
1458c2ecf20Sopenharmony_ci}
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_cistatic void ks_pcie_msi_irq_ack(struct irq_data *data)
1488c2ecf20Sopenharmony_ci{
1498c2ecf20Sopenharmony_ci	struct pcie_port *pp  = irq_data_get_irq_chip_data(data);
1508c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie;
1518c2ecf20Sopenharmony_ci	u32 irq = data->hwirq;
1528c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
1538c2ecf20Sopenharmony_ci	u32 reg_offset;
1548c2ecf20Sopenharmony_ci	u32 bit_pos;
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci	pci = to_dw_pcie_from_pp(pp);
1578c2ecf20Sopenharmony_ci	ks_pcie = to_keystone_pcie(pci);
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	reg_offset = irq % 8;
1608c2ecf20Sopenharmony_ci	bit_pos = irq >> 3;
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, MSI_IRQ_STATUS(reg_offset),
1638c2ecf20Sopenharmony_ci			   BIT(bit_pos));
1648c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, IRQ_EOI, reg_offset + MSI_IRQ_OFFSET);
1658c2ecf20Sopenharmony_ci}
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_cistatic void ks_pcie_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
1688c2ecf20Sopenharmony_ci{
1698c2ecf20Sopenharmony_ci	struct pcie_port *pp = irq_data_get_irq_chip_data(data);
1708c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie;
1718c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
1728c2ecf20Sopenharmony_ci	u64 msi_target;
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci	pci = to_dw_pcie_from_pp(pp);
1758c2ecf20Sopenharmony_ci	ks_pcie = to_keystone_pcie(pci);
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ci	msi_target = ks_pcie->app.start + MSI_IRQ;
1788c2ecf20Sopenharmony_ci	msg->address_lo = lower_32_bits(msi_target);
1798c2ecf20Sopenharmony_ci	msg->address_hi = upper_32_bits(msi_target);
1808c2ecf20Sopenharmony_ci	msg->data = data->hwirq;
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	dev_dbg(pci->dev, "msi#%d address_hi %#x address_lo %#x\n",
1838c2ecf20Sopenharmony_ci		(int)data->hwirq, msg->address_hi, msg->address_lo);
1848c2ecf20Sopenharmony_ci}
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_cistatic int ks_pcie_msi_set_affinity(struct irq_data *irq_data,
1878c2ecf20Sopenharmony_ci				    const struct cpumask *mask, bool force)
1888c2ecf20Sopenharmony_ci{
1898c2ecf20Sopenharmony_ci	return -EINVAL;
1908c2ecf20Sopenharmony_ci}
1918c2ecf20Sopenharmony_ci
1928c2ecf20Sopenharmony_cistatic void ks_pcie_msi_mask(struct irq_data *data)
1938c2ecf20Sopenharmony_ci{
1948c2ecf20Sopenharmony_ci	struct pcie_port *pp = irq_data_get_irq_chip_data(data);
1958c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie;
1968c2ecf20Sopenharmony_ci	u32 irq = data->hwirq;
1978c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
1988c2ecf20Sopenharmony_ci	unsigned long flags;
1998c2ecf20Sopenharmony_ci	u32 reg_offset;
2008c2ecf20Sopenharmony_ci	u32 bit_pos;
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci	raw_spin_lock_irqsave(&pp->lock, flags);
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_ci	pci = to_dw_pcie_from_pp(pp);
2058c2ecf20Sopenharmony_ci	ks_pcie = to_keystone_pcie(pci);
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	reg_offset = irq % 8;
2088c2ecf20Sopenharmony_ci	bit_pos = irq >> 3;
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_CLR(reg_offset),
2118c2ecf20Sopenharmony_ci			   BIT(bit_pos));
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci	raw_spin_unlock_irqrestore(&pp->lock, flags);
2148c2ecf20Sopenharmony_ci}
2158c2ecf20Sopenharmony_ci
2168c2ecf20Sopenharmony_cistatic void ks_pcie_msi_unmask(struct irq_data *data)
2178c2ecf20Sopenharmony_ci{
2188c2ecf20Sopenharmony_ci	struct pcie_port *pp = irq_data_get_irq_chip_data(data);
2198c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie;
2208c2ecf20Sopenharmony_ci	u32 irq = data->hwirq;
2218c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
2228c2ecf20Sopenharmony_ci	unsigned long flags;
2238c2ecf20Sopenharmony_ci	u32 reg_offset;
2248c2ecf20Sopenharmony_ci	u32 bit_pos;
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	raw_spin_lock_irqsave(&pp->lock, flags);
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_ci	pci = to_dw_pcie_from_pp(pp);
2298c2ecf20Sopenharmony_ci	ks_pcie = to_keystone_pcie(pci);
2308c2ecf20Sopenharmony_ci
2318c2ecf20Sopenharmony_ci	reg_offset = irq % 8;
2328c2ecf20Sopenharmony_ci	bit_pos = irq >> 3;
2338c2ecf20Sopenharmony_ci
2348c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, MSI_IRQ_ENABLE_SET(reg_offset),
2358c2ecf20Sopenharmony_ci			   BIT(bit_pos));
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	raw_spin_unlock_irqrestore(&pp->lock, flags);
2388c2ecf20Sopenharmony_ci}
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_cistatic struct irq_chip ks_pcie_msi_irq_chip = {
2418c2ecf20Sopenharmony_ci	.name = "KEYSTONE-PCI-MSI",
2428c2ecf20Sopenharmony_ci	.irq_ack = ks_pcie_msi_irq_ack,
2438c2ecf20Sopenharmony_ci	.irq_compose_msi_msg = ks_pcie_compose_msi_msg,
2448c2ecf20Sopenharmony_ci	.irq_set_affinity = ks_pcie_msi_set_affinity,
2458c2ecf20Sopenharmony_ci	.irq_mask = ks_pcie_msi_mask,
2468c2ecf20Sopenharmony_ci	.irq_unmask = ks_pcie_msi_unmask,
2478c2ecf20Sopenharmony_ci};
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_cistatic int ks_pcie_msi_host_init(struct pcie_port *pp)
2508c2ecf20Sopenharmony_ci{
2518c2ecf20Sopenharmony_ci	pp->msi_irq_chip = &ks_pcie_msi_irq_chip;
2528c2ecf20Sopenharmony_ci	return dw_pcie_allocate_domains(pp);
2538c2ecf20Sopenharmony_ci}
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_cistatic void ks_pcie_handle_legacy_irq(struct keystone_pcie *ks_pcie,
2568c2ecf20Sopenharmony_ci				      int offset)
2578c2ecf20Sopenharmony_ci{
2588c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
2598c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
2608c2ecf20Sopenharmony_ci	u32 pending;
2618c2ecf20Sopenharmony_ci	int virq;
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci	pending = ks_pcie_app_readl(ks_pcie, IRQ_STATUS(offset));
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	if (BIT(0) & pending) {
2668c2ecf20Sopenharmony_ci		virq = irq_linear_revmap(ks_pcie->legacy_irq_domain, offset);
2678c2ecf20Sopenharmony_ci		dev_dbg(dev, ": irq: irq_offset %d, virq %d\n", offset, virq);
2688c2ecf20Sopenharmony_ci		generic_handle_irq(virq);
2698c2ecf20Sopenharmony_ci	}
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	/* EOI the INTx interrupt */
2728c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, IRQ_EOI, offset);
2738c2ecf20Sopenharmony_ci}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci/*
2768c2ecf20Sopenharmony_ci * Dummy function so that DW core doesn't configure MSI
2778c2ecf20Sopenharmony_ci */
2788c2ecf20Sopenharmony_cistatic int ks_pcie_am654_msi_host_init(struct pcie_port *pp)
2798c2ecf20Sopenharmony_ci{
2808c2ecf20Sopenharmony_ci	return 0;
2818c2ecf20Sopenharmony_ci}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_cistatic void ks_pcie_enable_error_irq(struct keystone_pcie *ks_pcie)
2848c2ecf20Sopenharmony_ci{
2858c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, ERR_IRQ_ENABLE_SET, ERR_IRQ_ALL);
2868c2ecf20Sopenharmony_ci}
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_cistatic irqreturn_t ks_pcie_handle_error_irq(struct keystone_pcie *ks_pcie)
2898c2ecf20Sopenharmony_ci{
2908c2ecf20Sopenharmony_ci	u32 reg;
2918c2ecf20Sopenharmony_ci	struct device *dev = ks_pcie->pci->dev;
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	reg = ks_pcie_app_readl(ks_pcie, ERR_IRQ_STATUS);
2948c2ecf20Sopenharmony_ci	if (!reg)
2958c2ecf20Sopenharmony_ci		return IRQ_NONE;
2968c2ecf20Sopenharmony_ci
2978c2ecf20Sopenharmony_ci	if (reg & ERR_SYS)
2988c2ecf20Sopenharmony_ci		dev_err(dev, "System Error\n");
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	if (reg & ERR_FATAL)
3018c2ecf20Sopenharmony_ci		dev_err(dev, "Fatal Error\n");
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	if (reg & ERR_NONFATAL)
3048c2ecf20Sopenharmony_ci		dev_dbg(dev, "Non Fatal Error\n");
3058c2ecf20Sopenharmony_ci
3068c2ecf20Sopenharmony_ci	if (reg & ERR_CORR)
3078c2ecf20Sopenharmony_ci		dev_dbg(dev, "Correctable Error\n");
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_ci	if (!ks_pcie->is_am6 && (reg & ERR_AXI))
3108c2ecf20Sopenharmony_ci		dev_err(dev, "AXI tag lookup fatal Error\n");
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_ci	if (reg & ERR_AER || (ks_pcie->is_am6 && (reg & AM6_ERR_AER)))
3138c2ecf20Sopenharmony_ci		dev_err(dev, "ECRC Error\n");
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, ERR_IRQ_STATUS, reg);
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
3188c2ecf20Sopenharmony_ci}
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_cistatic void ks_pcie_ack_legacy_irq(struct irq_data *d)
3218c2ecf20Sopenharmony_ci{
3228c2ecf20Sopenharmony_ci}
3238c2ecf20Sopenharmony_ci
3248c2ecf20Sopenharmony_cistatic void ks_pcie_mask_legacy_irq(struct irq_data *d)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci}
3278c2ecf20Sopenharmony_ci
3288c2ecf20Sopenharmony_cistatic void ks_pcie_unmask_legacy_irq(struct irq_data *d)
3298c2ecf20Sopenharmony_ci{
3308c2ecf20Sopenharmony_ci}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_cistatic struct irq_chip ks_pcie_legacy_irq_chip = {
3338c2ecf20Sopenharmony_ci	.name = "Keystone-PCI-Legacy-IRQ",
3348c2ecf20Sopenharmony_ci	.irq_ack = ks_pcie_ack_legacy_irq,
3358c2ecf20Sopenharmony_ci	.irq_mask = ks_pcie_mask_legacy_irq,
3368c2ecf20Sopenharmony_ci	.irq_unmask = ks_pcie_unmask_legacy_irq,
3378c2ecf20Sopenharmony_ci};
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_cistatic int ks_pcie_init_legacy_irq_map(struct irq_domain *d,
3408c2ecf20Sopenharmony_ci				       unsigned int irq,
3418c2ecf20Sopenharmony_ci				       irq_hw_number_t hw_irq)
3428c2ecf20Sopenharmony_ci{
3438c2ecf20Sopenharmony_ci	irq_set_chip_and_handler(irq, &ks_pcie_legacy_irq_chip,
3448c2ecf20Sopenharmony_ci				 handle_level_irq);
3458c2ecf20Sopenharmony_ci	irq_set_chip_data(irq, d->host_data);
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_ci	return 0;
3488c2ecf20Sopenharmony_ci}
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_cistatic const struct irq_domain_ops ks_pcie_legacy_irq_domain_ops = {
3518c2ecf20Sopenharmony_ci	.map = ks_pcie_init_legacy_irq_map,
3528c2ecf20Sopenharmony_ci	.xlate = irq_domain_xlate_onetwocell,
3538c2ecf20Sopenharmony_ci};
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci/**
3568c2ecf20Sopenharmony_ci * ks_pcie_set_dbi_mode() - Set DBI mode to access overlaid BAR mask
3578c2ecf20Sopenharmony_ci * registers
3588c2ecf20Sopenharmony_ci *
3598c2ecf20Sopenharmony_ci * Since modification of dbi_cs2 involves different clock domain, read the
3608c2ecf20Sopenharmony_ci * status back to ensure the transition is complete.
3618c2ecf20Sopenharmony_ci */
3628c2ecf20Sopenharmony_cistatic void ks_pcie_set_dbi_mode(struct keystone_pcie *ks_pcie)
3638c2ecf20Sopenharmony_ci{
3648c2ecf20Sopenharmony_ci	u32 val;
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci	val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
3678c2ecf20Sopenharmony_ci	val |= DBI_CS2;
3688c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	do {
3718c2ecf20Sopenharmony_ci		val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
3728c2ecf20Sopenharmony_ci	} while (!(val & DBI_CS2));
3738c2ecf20Sopenharmony_ci}
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci/**
3768c2ecf20Sopenharmony_ci * ks_pcie_clear_dbi_mode() - Disable DBI mode
3778c2ecf20Sopenharmony_ci *
3788c2ecf20Sopenharmony_ci * Since modification of dbi_cs2 involves different clock domain, read the
3798c2ecf20Sopenharmony_ci * status back to ensure the transition is complete.
3808c2ecf20Sopenharmony_ci */
3818c2ecf20Sopenharmony_cistatic void ks_pcie_clear_dbi_mode(struct keystone_pcie *ks_pcie)
3828c2ecf20Sopenharmony_ci{
3838c2ecf20Sopenharmony_ci	u32 val;
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
3868c2ecf20Sopenharmony_ci	val &= ~DBI_CS2;
3878c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	do {
3908c2ecf20Sopenharmony_ci		val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
3918c2ecf20Sopenharmony_ci	} while (val & DBI_CS2);
3928c2ecf20Sopenharmony_ci}
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_cistatic void ks_pcie_setup_rc_app_regs(struct keystone_pcie *ks_pcie)
3958c2ecf20Sopenharmony_ci{
3968c2ecf20Sopenharmony_ci	u32 val;
3978c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
3988c2ecf20Sopenharmony_ci	struct pcie_port *pp = &pci->pp;
3998c2ecf20Sopenharmony_ci	u32 num_viewport = pci->num_viewport;
4008c2ecf20Sopenharmony_ci	u64 start, end;
4018c2ecf20Sopenharmony_ci	struct resource *mem;
4028c2ecf20Sopenharmony_ci	int i;
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_ci	mem = resource_list_first_type(&pp->bridge->windows, IORESOURCE_MEM)->res;
4058c2ecf20Sopenharmony_ci	start = mem->start;
4068c2ecf20Sopenharmony_ci	end = mem->end;
4078c2ecf20Sopenharmony_ci
4088c2ecf20Sopenharmony_ci	/* Disable BARs for inbound access */
4098c2ecf20Sopenharmony_ci	ks_pcie_set_dbi_mode(ks_pcie);
4108c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 0);
4118c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_1, 0);
4128c2ecf20Sopenharmony_ci	ks_pcie_clear_dbi_mode(ks_pcie);
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	if (ks_pcie->is_am6)
4158c2ecf20Sopenharmony_ci		return;
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_ci	val = ilog2(OB_WIN_SIZE);
4188c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, OB_SIZE, val);
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci	/* Using Direct 1:1 mapping of RC <-> PCI memory space */
4218c2ecf20Sopenharmony_ci	for (i = 0; i < num_viewport && (start < end); i++) {
4228c2ecf20Sopenharmony_ci		ks_pcie_app_writel(ks_pcie, OB_OFFSET_INDEX(i),
4238c2ecf20Sopenharmony_ci				   lower_32_bits(start) | OB_ENABLEN);
4248c2ecf20Sopenharmony_ci		ks_pcie_app_writel(ks_pcie, OB_OFFSET_HI(i),
4258c2ecf20Sopenharmony_ci				   upper_32_bits(start));
4268c2ecf20Sopenharmony_ci		start += OB_WIN_SIZE * SZ_1M;
4278c2ecf20Sopenharmony_ci	}
4288c2ecf20Sopenharmony_ci
4298c2ecf20Sopenharmony_ci	val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
4308c2ecf20Sopenharmony_ci	val |= OB_XLAT_EN_VAL;
4318c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
4328c2ecf20Sopenharmony_ci}
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_cistatic void __iomem *ks_pcie_other_map_bus(struct pci_bus *bus,
4358c2ecf20Sopenharmony_ci					   unsigned int devfn, int where)
4368c2ecf20Sopenharmony_ci{
4378c2ecf20Sopenharmony_ci	struct pcie_port *pp = bus->sysdata;
4388c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
4398c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
4408c2ecf20Sopenharmony_ci	u32 reg;
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	reg = CFG_BUS(bus->number) | CFG_DEVICE(PCI_SLOT(devfn)) |
4438c2ecf20Sopenharmony_ci		CFG_FUNC(PCI_FUNC(devfn));
4448c2ecf20Sopenharmony_ci	if (!pci_is_root_bus(bus->parent))
4458c2ecf20Sopenharmony_ci		reg |= CFG_TYPE1;
4468c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, CFG_SETUP, reg);
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci	return pp->va_cfg0_base + where;
4498c2ecf20Sopenharmony_ci}
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_cistatic struct pci_ops ks_child_pcie_ops = {
4528c2ecf20Sopenharmony_ci	.map_bus = ks_pcie_other_map_bus,
4538c2ecf20Sopenharmony_ci	.read = pci_generic_config_read,
4548c2ecf20Sopenharmony_ci	.write = pci_generic_config_write,
4558c2ecf20Sopenharmony_ci};
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_ci/**
4588c2ecf20Sopenharmony_ci * ks_pcie_v3_65_add_bus() - keystone add_bus post initialization
4598c2ecf20Sopenharmony_ci *
4608c2ecf20Sopenharmony_ci * This sets BAR0 to enable inbound access for MSI_IRQ register
4618c2ecf20Sopenharmony_ci */
4628c2ecf20Sopenharmony_cistatic int ks_pcie_v3_65_add_bus(struct pci_bus *bus)
4638c2ecf20Sopenharmony_ci{
4648c2ecf20Sopenharmony_ci	struct pcie_port *pp = bus->sysdata;
4658c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
4668c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_ci	if (!pci_is_root_bus(bus))
4698c2ecf20Sopenharmony_ci		return 0;
4708c2ecf20Sopenharmony_ci
4718c2ecf20Sopenharmony_ci	/* Configure and set up BAR0 */
4728c2ecf20Sopenharmony_ci	ks_pcie_set_dbi_mode(ks_pcie);
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ci	/* Enable BAR0 */
4758c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, 1);
4768c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, SZ_4K - 1);
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_ci	ks_pcie_clear_dbi_mode(ks_pcie);
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	 /*
4818c2ecf20Sopenharmony_ci	  * For BAR0, just setting bus address for inbound writes (MSI) should
4828c2ecf20Sopenharmony_ci	  * be sufficient.  Use physical address to avoid any conflicts.
4838c2ecf20Sopenharmony_ci	  */
4848c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, ks_pcie->app.start);
4858c2ecf20Sopenharmony_ci
4868c2ecf20Sopenharmony_ci	return 0;
4878c2ecf20Sopenharmony_ci}
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_cistatic struct pci_ops ks_pcie_ops = {
4908c2ecf20Sopenharmony_ci	.map_bus = dw_pcie_own_conf_map_bus,
4918c2ecf20Sopenharmony_ci	.read = pci_generic_config_read,
4928c2ecf20Sopenharmony_ci	.write = pci_generic_config_write,
4938c2ecf20Sopenharmony_ci	.add_bus = ks_pcie_v3_65_add_bus,
4948c2ecf20Sopenharmony_ci};
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci/**
4978c2ecf20Sopenharmony_ci * ks_pcie_link_up() - Check if link up
4988c2ecf20Sopenharmony_ci */
4998c2ecf20Sopenharmony_cistatic int ks_pcie_link_up(struct dw_pcie *pci)
5008c2ecf20Sopenharmony_ci{
5018c2ecf20Sopenharmony_ci	u32 val;
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci	val = dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG0);
5048c2ecf20Sopenharmony_ci	val &= PORT_LOGIC_LTSSM_STATE_MASK;
5058c2ecf20Sopenharmony_ci	return (val == PORT_LOGIC_LTSSM_STATE_L0);
5068c2ecf20Sopenharmony_ci}
5078c2ecf20Sopenharmony_ci
5088c2ecf20Sopenharmony_cistatic void ks_pcie_stop_link(struct dw_pcie *pci)
5098c2ecf20Sopenharmony_ci{
5108c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
5118c2ecf20Sopenharmony_ci	u32 val;
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci	/* Disable Link training */
5148c2ecf20Sopenharmony_ci	val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
5158c2ecf20Sopenharmony_ci	val &= ~LTSSM_EN_VAL;
5168c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, CMD_STATUS, val);
5178c2ecf20Sopenharmony_ci}
5188c2ecf20Sopenharmony_ci
5198c2ecf20Sopenharmony_cistatic int ks_pcie_start_link(struct dw_pcie *pci)
5208c2ecf20Sopenharmony_ci{
5218c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
5228c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
5238c2ecf20Sopenharmony_ci	u32 val;
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci	if (dw_pcie_link_up(pci)) {
5268c2ecf20Sopenharmony_ci		dev_dbg(dev, "link is already up\n");
5278c2ecf20Sopenharmony_ci		return 0;
5288c2ecf20Sopenharmony_ci	}
5298c2ecf20Sopenharmony_ci
5308c2ecf20Sopenharmony_ci	/* Initiate Link Training */
5318c2ecf20Sopenharmony_ci	val = ks_pcie_app_readl(ks_pcie, CMD_STATUS);
5328c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, CMD_STATUS, LTSSM_EN_VAL | val);
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_ci	return 0;
5358c2ecf20Sopenharmony_ci}
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_cistatic void ks_pcie_quirk(struct pci_dev *dev)
5388c2ecf20Sopenharmony_ci{
5398c2ecf20Sopenharmony_ci	struct pci_bus *bus = dev->bus;
5408c2ecf20Sopenharmony_ci	struct pci_dev *bridge;
5418c2ecf20Sopenharmony_ci	static const struct pci_device_id rc_pci_devids[] = {
5428c2ecf20Sopenharmony_ci		{ PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2HK),
5438c2ecf20Sopenharmony_ci		 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
5448c2ecf20Sopenharmony_ci		{ PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2E),
5458c2ecf20Sopenharmony_ci		 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
5468c2ecf20Sopenharmony_ci		{ PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2L),
5478c2ecf20Sopenharmony_ci		 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
5488c2ecf20Sopenharmony_ci		{ PCI_DEVICE(PCI_VENDOR_ID_TI, PCIE_RC_K2G),
5498c2ecf20Sopenharmony_ci		 .class = PCI_CLASS_BRIDGE_PCI << 8, .class_mask = ~0, },
5508c2ecf20Sopenharmony_ci		{ 0, },
5518c2ecf20Sopenharmony_ci	};
5528c2ecf20Sopenharmony_ci
5538c2ecf20Sopenharmony_ci	if (pci_is_root_bus(bus))
5548c2ecf20Sopenharmony_ci		bridge = dev;
5558c2ecf20Sopenharmony_ci
5568c2ecf20Sopenharmony_ci	/* look for the host bridge */
5578c2ecf20Sopenharmony_ci	while (!pci_is_root_bus(bus)) {
5588c2ecf20Sopenharmony_ci		bridge = bus->self;
5598c2ecf20Sopenharmony_ci		bus = bus->parent;
5608c2ecf20Sopenharmony_ci	}
5618c2ecf20Sopenharmony_ci
5628c2ecf20Sopenharmony_ci	if (!bridge)
5638c2ecf20Sopenharmony_ci		return;
5648c2ecf20Sopenharmony_ci
5658c2ecf20Sopenharmony_ci	/*
5668c2ecf20Sopenharmony_ci	 * Keystone PCI controller has a h/w limitation of
5678c2ecf20Sopenharmony_ci	 * 256 bytes maximum read request size.  It can't handle
5688c2ecf20Sopenharmony_ci	 * anything higher than this.  So force this limit on
5698c2ecf20Sopenharmony_ci	 * all downstream devices.
5708c2ecf20Sopenharmony_ci	 */
5718c2ecf20Sopenharmony_ci	if (pci_match_id(rc_pci_devids, bridge)) {
5728c2ecf20Sopenharmony_ci		if (pcie_get_readrq(dev) > 256) {
5738c2ecf20Sopenharmony_ci			dev_info(&dev->dev, "limiting MRRS to 256\n");
5748c2ecf20Sopenharmony_ci			pcie_set_readrq(dev, 256);
5758c2ecf20Sopenharmony_ci		}
5768c2ecf20Sopenharmony_ci	}
5778c2ecf20Sopenharmony_ci}
5788c2ecf20Sopenharmony_ciDECLARE_PCI_FIXUP_ENABLE(PCI_ANY_ID, PCI_ANY_ID, ks_pcie_quirk);
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_cistatic void ks_pcie_msi_irq_handler(struct irq_desc *desc)
5818c2ecf20Sopenharmony_ci{
5828c2ecf20Sopenharmony_ci	unsigned int irq = desc->irq_data.hwirq;
5838c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
5848c2ecf20Sopenharmony_ci	u32 offset = irq - ks_pcie->msi_host_irq;
5858c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
5868c2ecf20Sopenharmony_ci	struct pcie_port *pp = &pci->pp;
5878c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
5888c2ecf20Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
5898c2ecf20Sopenharmony_ci	u32 vector, virq, reg, pos;
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci	dev_dbg(dev, "%s, irq %d\n", __func__, irq);
5928c2ecf20Sopenharmony_ci
5938c2ecf20Sopenharmony_ci	/*
5948c2ecf20Sopenharmony_ci	 * The chained irq handler installation would have replaced normal
5958c2ecf20Sopenharmony_ci	 * interrupt driver handler so we need to take care of mask/unmask and
5968c2ecf20Sopenharmony_ci	 * ack operation.
5978c2ecf20Sopenharmony_ci	 */
5988c2ecf20Sopenharmony_ci	chained_irq_enter(chip, desc);
5998c2ecf20Sopenharmony_ci
6008c2ecf20Sopenharmony_ci	reg = ks_pcie_app_readl(ks_pcie, MSI_IRQ_STATUS(offset));
6018c2ecf20Sopenharmony_ci	/*
6028c2ecf20Sopenharmony_ci	 * MSI0 status bit 0-3 shows vectors 0, 8, 16, 24, MSI1 status bit
6038c2ecf20Sopenharmony_ci	 * shows 1, 9, 17, 25 and so forth
6048c2ecf20Sopenharmony_ci	 */
6058c2ecf20Sopenharmony_ci	for (pos = 0; pos < 4; pos++) {
6068c2ecf20Sopenharmony_ci		if (!(reg & BIT(pos)))
6078c2ecf20Sopenharmony_ci			continue;
6088c2ecf20Sopenharmony_ci
6098c2ecf20Sopenharmony_ci		vector = offset + (pos << 3);
6108c2ecf20Sopenharmony_ci		virq = irq_linear_revmap(pp->irq_domain, vector);
6118c2ecf20Sopenharmony_ci		dev_dbg(dev, "irq: bit %d, vector %d, virq %d\n", pos, vector,
6128c2ecf20Sopenharmony_ci			virq);
6138c2ecf20Sopenharmony_ci		generic_handle_irq(virq);
6148c2ecf20Sopenharmony_ci	}
6158c2ecf20Sopenharmony_ci
6168c2ecf20Sopenharmony_ci	chained_irq_exit(chip, desc);
6178c2ecf20Sopenharmony_ci}
6188c2ecf20Sopenharmony_ci
6198c2ecf20Sopenharmony_ci/**
6208c2ecf20Sopenharmony_ci * ks_pcie_legacy_irq_handler() - Handle legacy interrupt
6218c2ecf20Sopenharmony_ci * @irq: IRQ line for legacy interrupts
6228c2ecf20Sopenharmony_ci * @desc: Pointer to irq descriptor
6238c2ecf20Sopenharmony_ci *
6248c2ecf20Sopenharmony_ci * Traverse through pending legacy interrupts and invoke handler for each. Also
6258c2ecf20Sopenharmony_ci * takes care of interrupt controller level mask/ack operation.
6268c2ecf20Sopenharmony_ci */
6278c2ecf20Sopenharmony_cistatic void ks_pcie_legacy_irq_handler(struct irq_desc *desc)
6288c2ecf20Sopenharmony_ci{
6298c2ecf20Sopenharmony_ci	unsigned int irq = irq_desc_get_irq(desc);
6308c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = irq_desc_get_handler_data(desc);
6318c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
6328c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
6338c2ecf20Sopenharmony_ci	u32 irq_offset = irq - ks_pcie->legacy_host_irqs[0];
6348c2ecf20Sopenharmony_ci	struct irq_chip *chip = irq_desc_get_chip(desc);
6358c2ecf20Sopenharmony_ci
6368c2ecf20Sopenharmony_ci	dev_dbg(dev, ": Handling legacy irq %d\n", irq);
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_ci	/*
6398c2ecf20Sopenharmony_ci	 * The chained irq handler installation would have replaced normal
6408c2ecf20Sopenharmony_ci	 * interrupt driver handler so we need to take care of mask/unmask and
6418c2ecf20Sopenharmony_ci	 * ack operation.
6428c2ecf20Sopenharmony_ci	 */
6438c2ecf20Sopenharmony_ci	chained_irq_enter(chip, desc);
6448c2ecf20Sopenharmony_ci	ks_pcie_handle_legacy_irq(ks_pcie, irq_offset);
6458c2ecf20Sopenharmony_ci	chained_irq_exit(chip, desc);
6468c2ecf20Sopenharmony_ci}
6478c2ecf20Sopenharmony_ci
6488c2ecf20Sopenharmony_cistatic int ks_pcie_config_msi_irq(struct keystone_pcie *ks_pcie)
6498c2ecf20Sopenharmony_ci{
6508c2ecf20Sopenharmony_ci	struct device *dev = ks_pcie->pci->dev;
6518c2ecf20Sopenharmony_ci	struct device_node *np = ks_pcie->np;
6528c2ecf20Sopenharmony_ci	struct device_node *intc_np;
6538c2ecf20Sopenharmony_ci	struct irq_data *irq_data;
6548c2ecf20Sopenharmony_ci	int irq_count, irq, ret, i;
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	if (!IS_ENABLED(CONFIG_PCI_MSI))
6578c2ecf20Sopenharmony_ci		return 0;
6588c2ecf20Sopenharmony_ci
6598c2ecf20Sopenharmony_ci	intc_np = of_get_child_by_name(np, "msi-interrupt-controller");
6608c2ecf20Sopenharmony_ci	if (!intc_np) {
6618c2ecf20Sopenharmony_ci		if (ks_pcie->is_am6)
6628c2ecf20Sopenharmony_ci			return 0;
6638c2ecf20Sopenharmony_ci		dev_warn(dev, "msi-interrupt-controller node is absent\n");
6648c2ecf20Sopenharmony_ci		return -EINVAL;
6658c2ecf20Sopenharmony_ci	}
6668c2ecf20Sopenharmony_ci
6678c2ecf20Sopenharmony_ci	irq_count = of_irq_count(intc_np);
6688c2ecf20Sopenharmony_ci	if (!irq_count) {
6698c2ecf20Sopenharmony_ci		dev_err(dev, "No IRQ entries in msi-interrupt-controller\n");
6708c2ecf20Sopenharmony_ci		ret = -EINVAL;
6718c2ecf20Sopenharmony_ci		goto err;
6728c2ecf20Sopenharmony_ci	}
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_ci	for (i = 0; i < irq_count; i++) {
6758c2ecf20Sopenharmony_ci		irq = irq_of_parse_and_map(intc_np, i);
6768c2ecf20Sopenharmony_ci		if (!irq) {
6778c2ecf20Sopenharmony_ci			ret = -EINVAL;
6788c2ecf20Sopenharmony_ci			goto err;
6798c2ecf20Sopenharmony_ci		}
6808c2ecf20Sopenharmony_ci
6818c2ecf20Sopenharmony_ci		if (!ks_pcie->msi_host_irq) {
6828c2ecf20Sopenharmony_ci			irq_data = irq_get_irq_data(irq);
6838c2ecf20Sopenharmony_ci			if (!irq_data) {
6848c2ecf20Sopenharmony_ci				ret = -EINVAL;
6858c2ecf20Sopenharmony_ci				goto err;
6868c2ecf20Sopenharmony_ci			}
6878c2ecf20Sopenharmony_ci			ks_pcie->msi_host_irq = irq_data->hwirq;
6888c2ecf20Sopenharmony_ci		}
6898c2ecf20Sopenharmony_ci
6908c2ecf20Sopenharmony_ci		irq_set_chained_handler_and_data(irq, ks_pcie_msi_irq_handler,
6918c2ecf20Sopenharmony_ci						 ks_pcie);
6928c2ecf20Sopenharmony_ci	}
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_ci	of_node_put(intc_np);
6958c2ecf20Sopenharmony_ci	return 0;
6968c2ecf20Sopenharmony_ci
6978c2ecf20Sopenharmony_cierr:
6988c2ecf20Sopenharmony_ci	of_node_put(intc_np);
6998c2ecf20Sopenharmony_ci	return ret;
7008c2ecf20Sopenharmony_ci}
7018c2ecf20Sopenharmony_ci
7028c2ecf20Sopenharmony_cistatic int ks_pcie_config_legacy_irq(struct keystone_pcie *ks_pcie)
7038c2ecf20Sopenharmony_ci{
7048c2ecf20Sopenharmony_ci	struct device *dev = ks_pcie->pci->dev;
7058c2ecf20Sopenharmony_ci	struct irq_domain *legacy_irq_domain;
7068c2ecf20Sopenharmony_ci	struct device_node *np = ks_pcie->np;
7078c2ecf20Sopenharmony_ci	struct device_node *intc_np;
7088c2ecf20Sopenharmony_ci	int irq_count, irq, ret = 0, i;
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_ci	intc_np = of_get_child_by_name(np, "legacy-interrupt-controller");
7118c2ecf20Sopenharmony_ci	if (!intc_np) {
7128c2ecf20Sopenharmony_ci		/*
7138c2ecf20Sopenharmony_ci		 * Since legacy interrupts are modeled as edge-interrupts in
7148c2ecf20Sopenharmony_ci		 * AM6, keep it disabled for now.
7158c2ecf20Sopenharmony_ci		 */
7168c2ecf20Sopenharmony_ci		if (ks_pcie->is_am6)
7178c2ecf20Sopenharmony_ci			return 0;
7188c2ecf20Sopenharmony_ci		dev_warn(dev, "legacy-interrupt-controller node is absent\n");
7198c2ecf20Sopenharmony_ci		return -EINVAL;
7208c2ecf20Sopenharmony_ci	}
7218c2ecf20Sopenharmony_ci
7228c2ecf20Sopenharmony_ci	irq_count = of_irq_count(intc_np);
7238c2ecf20Sopenharmony_ci	if (!irq_count) {
7248c2ecf20Sopenharmony_ci		dev_err(dev, "No IRQ entries in legacy-interrupt-controller\n");
7258c2ecf20Sopenharmony_ci		ret = -EINVAL;
7268c2ecf20Sopenharmony_ci		goto err;
7278c2ecf20Sopenharmony_ci	}
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_ci	for (i = 0; i < irq_count; i++) {
7308c2ecf20Sopenharmony_ci		irq = irq_of_parse_and_map(intc_np, i);
7318c2ecf20Sopenharmony_ci		if (!irq) {
7328c2ecf20Sopenharmony_ci			ret = -EINVAL;
7338c2ecf20Sopenharmony_ci			goto err;
7348c2ecf20Sopenharmony_ci		}
7358c2ecf20Sopenharmony_ci		ks_pcie->legacy_host_irqs[i] = irq;
7368c2ecf20Sopenharmony_ci
7378c2ecf20Sopenharmony_ci		irq_set_chained_handler_and_data(irq,
7388c2ecf20Sopenharmony_ci						 ks_pcie_legacy_irq_handler,
7398c2ecf20Sopenharmony_ci						 ks_pcie);
7408c2ecf20Sopenharmony_ci	}
7418c2ecf20Sopenharmony_ci
7428c2ecf20Sopenharmony_ci	legacy_irq_domain =
7438c2ecf20Sopenharmony_ci		irq_domain_add_linear(intc_np, PCI_NUM_INTX,
7448c2ecf20Sopenharmony_ci				      &ks_pcie_legacy_irq_domain_ops, NULL);
7458c2ecf20Sopenharmony_ci	if (!legacy_irq_domain) {
7468c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to add irq domain for legacy irqs\n");
7478c2ecf20Sopenharmony_ci		ret = -EINVAL;
7488c2ecf20Sopenharmony_ci		goto err;
7498c2ecf20Sopenharmony_ci	}
7508c2ecf20Sopenharmony_ci	ks_pcie->legacy_irq_domain = legacy_irq_domain;
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_ci	for (i = 0; i < PCI_NUM_INTX; i++)
7538c2ecf20Sopenharmony_ci		ks_pcie_app_writel(ks_pcie, IRQ_ENABLE_SET(i), INTx_EN);
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_cierr:
7568c2ecf20Sopenharmony_ci	of_node_put(intc_np);
7578c2ecf20Sopenharmony_ci	return ret;
7588c2ecf20Sopenharmony_ci}
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci#ifdef CONFIG_ARM
7618c2ecf20Sopenharmony_ci/*
7628c2ecf20Sopenharmony_ci * When a PCI device does not exist during config cycles, keystone host gets a
7638c2ecf20Sopenharmony_ci * bus error instead of returning 0xffffffff. This handler always returns 0
7648c2ecf20Sopenharmony_ci * for this kind of faults.
7658c2ecf20Sopenharmony_ci */
7668c2ecf20Sopenharmony_cistatic int ks_pcie_fault(unsigned long addr, unsigned int fsr,
7678c2ecf20Sopenharmony_ci			 struct pt_regs *regs)
7688c2ecf20Sopenharmony_ci{
7698c2ecf20Sopenharmony_ci	unsigned long instr = *(unsigned long *) instruction_pointer(regs);
7708c2ecf20Sopenharmony_ci
7718c2ecf20Sopenharmony_ci	if ((instr & 0x0e100090) == 0x00100090) {
7728c2ecf20Sopenharmony_ci		int reg = (instr >> 12) & 15;
7738c2ecf20Sopenharmony_ci
7748c2ecf20Sopenharmony_ci		regs->uregs[reg] = -1;
7758c2ecf20Sopenharmony_ci		regs->ARM_pc += 4;
7768c2ecf20Sopenharmony_ci	}
7778c2ecf20Sopenharmony_ci
7788c2ecf20Sopenharmony_ci	return 0;
7798c2ecf20Sopenharmony_ci}
7808c2ecf20Sopenharmony_ci#endif
7818c2ecf20Sopenharmony_ci
7828c2ecf20Sopenharmony_cistatic int __init ks_pcie_init_id(struct keystone_pcie *ks_pcie)
7838c2ecf20Sopenharmony_ci{
7848c2ecf20Sopenharmony_ci	int ret;
7858c2ecf20Sopenharmony_ci	unsigned int id;
7868c2ecf20Sopenharmony_ci	struct regmap *devctrl_regs;
7878c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
7888c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
7898c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
7908c2ecf20Sopenharmony_ci
7918c2ecf20Sopenharmony_ci	devctrl_regs = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-id");
7928c2ecf20Sopenharmony_ci	if (IS_ERR(devctrl_regs))
7938c2ecf20Sopenharmony_ci		return PTR_ERR(devctrl_regs);
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	ret = regmap_read(devctrl_regs, 0, &id);
7968c2ecf20Sopenharmony_ci	if (ret)
7978c2ecf20Sopenharmony_ci		return ret;
7988c2ecf20Sopenharmony_ci
7998c2ecf20Sopenharmony_ci	dw_pcie_dbi_ro_wr_en(pci);
8008c2ecf20Sopenharmony_ci	dw_pcie_writew_dbi(pci, PCI_VENDOR_ID, id & PCIE_VENDORID_MASK);
8018c2ecf20Sopenharmony_ci	dw_pcie_writew_dbi(pci, PCI_DEVICE_ID, id >> PCIE_DEVICEID_SHIFT);
8028c2ecf20Sopenharmony_ci	dw_pcie_dbi_ro_wr_dis(pci);
8038c2ecf20Sopenharmony_ci
8048c2ecf20Sopenharmony_ci	return 0;
8058c2ecf20Sopenharmony_ci}
8068c2ecf20Sopenharmony_ci
8078c2ecf20Sopenharmony_cistatic int __init ks_pcie_host_init(struct pcie_port *pp)
8088c2ecf20Sopenharmony_ci{
8098c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
8108c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
8118c2ecf20Sopenharmony_ci	int ret;
8128c2ecf20Sopenharmony_ci
8138c2ecf20Sopenharmony_ci	pp->bridge->ops = &ks_pcie_ops;
8148c2ecf20Sopenharmony_ci	if (!ks_pcie->is_am6)
8158c2ecf20Sopenharmony_ci		pp->bridge->child_ops = &ks_child_pcie_ops;
8168c2ecf20Sopenharmony_ci
8178c2ecf20Sopenharmony_ci	ret = ks_pcie_config_legacy_irq(ks_pcie);
8188c2ecf20Sopenharmony_ci	if (ret)
8198c2ecf20Sopenharmony_ci		return ret;
8208c2ecf20Sopenharmony_ci
8218c2ecf20Sopenharmony_ci	ret = ks_pcie_config_msi_irq(ks_pcie);
8228c2ecf20Sopenharmony_ci	if (ret)
8238c2ecf20Sopenharmony_ci		return ret;
8248c2ecf20Sopenharmony_ci
8258c2ecf20Sopenharmony_ci	dw_pcie_setup_rc(pp);
8268c2ecf20Sopenharmony_ci
8278c2ecf20Sopenharmony_ci	ks_pcie_stop_link(pci);
8288c2ecf20Sopenharmony_ci	ks_pcie_setup_rc_app_regs(ks_pcie);
8298c2ecf20Sopenharmony_ci	writew(PCI_IO_RANGE_TYPE_32 | (PCI_IO_RANGE_TYPE_32 << 8),
8308c2ecf20Sopenharmony_ci			pci->dbi_base + PCI_IO_BASE);
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_ci	ret = ks_pcie_init_id(ks_pcie);
8338c2ecf20Sopenharmony_ci	if (ret < 0)
8348c2ecf20Sopenharmony_ci		return ret;
8358c2ecf20Sopenharmony_ci
8368c2ecf20Sopenharmony_ci#ifdef CONFIG_ARM
8378c2ecf20Sopenharmony_ci	/*
8388c2ecf20Sopenharmony_ci	 * PCIe access errors that result into OCP errors are caught by ARM as
8398c2ecf20Sopenharmony_ci	 * "External aborts"
8408c2ecf20Sopenharmony_ci	 */
8418c2ecf20Sopenharmony_ci	hook_fault_code(17, ks_pcie_fault, SIGBUS, 0,
8428c2ecf20Sopenharmony_ci			"Asynchronous external abort");
8438c2ecf20Sopenharmony_ci#endif
8448c2ecf20Sopenharmony_ci
8458c2ecf20Sopenharmony_ci	ks_pcie_start_link(pci);
8468c2ecf20Sopenharmony_ci	dw_pcie_wait_for_link(pci);
8478c2ecf20Sopenharmony_ci
8488c2ecf20Sopenharmony_ci	return 0;
8498c2ecf20Sopenharmony_ci}
8508c2ecf20Sopenharmony_ci
8518c2ecf20Sopenharmony_cistatic const struct dw_pcie_host_ops ks_pcie_host_ops = {
8528c2ecf20Sopenharmony_ci	.host_init = ks_pcie_host_init,
8538c2ecf20Sopenharmony_ci	.msi_host_init = ks_pcie_msi_host_init,
8548c2ecf20Sopenharmony_ci};
8558c2ecf20Sopenharmony_ci
8568c2ecf20Sopenharmony_cistatic const struct dw_pcie_host_ops ks_pcie_am654_host_ops = {
8578c2ecf20Sopenharmony_ci	.host_init = ks_pcie_host_init,
8588c2ecf20Sopenharmony_ci	.msi_host_init = ks_pcie_am654_msi_host_init,
8598c2ecf20Sopenharmony_ci};
8608c2ecf20Sopenharmony_ci
8618c2ecf20Sopenharmony_cistatic irqreturn_t ks_pcie_err_irq_handler(int irq, void *priv)
8628c2ecf20Sopenharmony_ci{
8638c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = priv;
8648c2ecf20Sopenharmony_ci
8658c2ecf20Sopenharmony_ci	return ks_pcie_handle_error_irq(ks_pcie);
8668c2ecf20Sopenharmony_ci}
8678c2ecf20Sopenharmony_ci
8688c2ecf20Sopenharmony_cistatic int ks_pcie_add_pcie_port(struct keystone_pcie *ks_pcie,
8698c2ecf20Sopenharmony_ci				 struct platform_device *pdev)
8708c2ecf20Sopenharmony_ci{
8718c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
8728c2ecf20Sopenharmony_ci	struct pcie_port *pp = &pci->pp;
8738c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
8748c2ecf20Sopenharmony_ci	int ret;
8758c2ecf20Sopenharmony_ci
8768c2ecf20Sopenharmony_ci	ret = dw_pcie_host_init(pp);
8778c2ecf20Sopenharmony_ci	if (ret) {
8788c2ecf20Sopenharmony_ci		dev_err(dev, "failed to initialize host\n");
8798c2ecf20Sopenharmony_ci		return ret;
8808c2ecf20Sopenharmony_ci	}
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci	return 0;
8838c2ecf20Sopenharmony_ci}
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_cistatic void ks_pcie_am654_write_dbi2(struct dw_pcie *pci, void __iomem *base,
8868c2ecf20Sopenharmony_ci				     u32 reg, size_t size, u32 val)
8878c2ecf20Sopenharmony_ci{
8888c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
8898c2ecf20Sopenharmony_ci
8908c2ecf20Sopenharmony_ci	ks_pcie_set_dbi_mode(ks_pcie);
8918c2ecf20Sopenharmony_ci	dw_pcie_write(base + reg, size, val);
8928c2ecf20Sopenharmony_ci	ks_pcie_clear_dbi_mode(ks_pcie);
8938c2ecf20Sopenharmony_ci}
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_cistatic const struct dw_pcie_ops ks_pcie_dw_pcie_ops = {
8968c2ecf20Sopenharmony_ci	.start_link = ks_pcie_start_link,
8978c2ecf20Sopenharmony_ci	.stop_link = ks_pcie_stop_link,
8988c2ecf20Sopenharmony_ci	.link_up = ks_pcie_link_up,
8998c2ecf20Sopenharmony_ci	.write_dbi2 = ks_pcie_am654_write_dbi2,
9008c2ecf20Sopenharmony_ci};
9018c2ecf20Sopenharmony_ci
9028c2ecf20Sopenharmony_cistatic void ks_pcie_am654_ep_init(struct dw_pcie_ep *ep)
9038c2ecf20Sopenharmony_ci{
9048c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
9058c2ecf20Sopenharmony_ci	int flags;
9068c2ecf20Sopenharmony_ci
9078c2ecf20Sopenharmony_ci	ep->page_size = AM654_WIN_SIZE;
9088c2ecf20Sopenharmony_ci	flags = PCI_BASE_ADDRESS_SPACE_MEMORY | PCI_BASE_ADDRESS_MEM_TYPE_32;
9098c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi2(pci, PCI_BASE_ADDRESS_0, APP_ADDR_SPACE_0 - 1);
9108c2ecf20Sopenharmony_ci	dw_pcie_writel_dbi(pci, PCI_BASE_ADDRESS_0, flags);
9118c2ecf20Sopenharmony_ci}
9128c2ecf20Sopenharmony_ci
9138c2ecf20Sopenharmony_cistatic void ks_pcie_am654_raise_legacy_irq(struct keystone_pcie *ks_pcie)
9148c2ecf20Sopenharmony_ci{
9158c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
9168c2ecf20Sopenharmony_ci	u8 int_pin;
9178c2ecf20Sopenharmony_ci
9188c2ecf20Sopenharmony_ci	int_pin = dw_pcie_readb_dbi(pci, PCI_INTERRUPT_PIN);
9198c2ecf20Sopenharmony_ci	if (int_pin == 0 || int_pin > 4)
9208c2ecf20Sopenharmony_ci		return;
9218c2ecf20Sopenharmony_ci
9228c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_SET(int_pin),
9238c2ecf20Sopenharmony_ci			   INT_ENABLE);
9248c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_SET, INT_ENABLE);
9258c2ecf20Sopenharmony_ci	mdelay(1);
9268c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, PCIE_EP_IRQ_CLR, INT_ENABLE);
9278c2ecf20Sopenharmony_ci	ks_pcie_app_writel(ks_pcie, PCIE_LEGACY_IRQ_ENABLE_CLR(int_pin),
9288c2ecf20Sopenharmony_ci			   INT_ENABLE);
9298c2ecf20Sopenharmony_ci}
9308c2ecf20Sopenharmony_ci
9318c2ecf20Sopenharmony_cistatic int ks_pcie_am654_raise_irq(struct dw_pcie_ep *ep, u8 func_no,
9328c2ecf20Sopenharmony_ci				   enum pci_epc_irq_type type,
9338c2ecf20Sopenharmony_ci				   u16 interrupt_num)
9348c2ecf20Sopenharmony_ci{
9358c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_ep(ep);
9368c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = to_keystone_pcie(pci);
9378c2ecf20Sopenharmony_ci
9388c2ecf20Sopenharmony_ci	switch (type) {
9398c2ecf20Sopenharmony_ci	case PCI_EPC_IRQ_LEGACY:
9408c2ecf20Sopenharmony_ci		ks_pcie_am654_raise_legacy_irq(ks_pcie);
9418c2ecf20Sopenharmony_ci		break;
9428c2ecf20Sopenharmony_ci	case PCI_EPC_IRQ_MSI:
9438c2ecf20Sopenharmony_ci		dw_pcie_ep_raise_msi_irq(ep, func_no, interrupt_num);
9448c2ecf20Sopenharmony_ci		break;
9458c2ecf20Sopenharmony_ci	case PCI_EPC_IRQ_MSIX:
9468c2ecf20Sopenharmony_ci		dw_pcie_ep_raise_msix_irq(ep, func_no, interrupt_num);
9478c2ecf20Sopenharmony_ci		break;
9488c2ecf20Sopenharmony_ci	default:
9498c2ecf20Sopenharmony_ci		dev_err(pci->dev, "UNKNOWN IRQ type\n");
9508c2ecf20Sopenharmony_ci		return -EINVAL;
9518c2ecf20Sopenharmony_ci	}
9528c2ecf20Sopenharmony_ci
9538c2ecf20Sopenharmony_ci	return 0;
9548c2ecf20Sopenharmony_ci}
9558c2ecf20Sopenharmony_ci
9568c2ecf20Sopenharmony_cistatic const struct pci_epc_features ks_pcie_am654_epc_features = {
9578c2ecf20Sopenharmony_ci	.linkup_notifier = false,
9588c2ecf20Sopenharmony_ci	.msi_capable = true,
9598c2ecf20Sopenharmony_ci	.msix_capable = true,
9608c2ecf20Sopenharmony_ci	.reserved_bar = 1 << BAR_0 | 1 << BAR_1,
9618c2ecf20Sopenharmony_ci	.bar_fixed_64bit = 1 << BAR_0,
9628c2ecf20Sopenharmony_ci	.bar_fixed_size[2] = SZ_1M,
9638c2ecf20Sopenharmony_ci	.bar_fixed_size[3] = SZ_64K,
9648c2ecf20Sopenharmony_ci	.bar_fixed_size[4] = 256,
9658c2ecf20Sopenharmony_ci	.bar_fixed_size[5] = SZ_1M,
9668c2ecf20Sopenharmony_ci	.align = SZ_1M,
9678c2ecf20Sopenharmony_ci};
9688c2ecf20Sopenharmony_ci
9698c2ecf20Sopenharmony_cistatic const struct pci_epc_features*
9708c2ecf20Sopenharmony_ciks_pcie_am654_get_features(struct dw_pcie_ep *ep)
9718c2ecf20Sopenharmony_ci{
9728c2ecf20Sopenharmony_ci	return &ks_pcie_am654_epc_features;
9738c2ecf20Sopenharmony_ci}
9748c2ecf20Sopenharmony_ci
9758c2ecf20Sopenharmony_cistatic const struct dw_pcie_ep_ops ks_pcie_am654_ep_ops = {
9768c2ecf20Sopenharmony_ci	.ep_init = ks_pcie_am654_ep_init,
9778c2ecf20Sopenharmony_ci	.raise_irq = ks_pcie_am654_raise_irq,
9788c2ecf20Sopenharmony_ci	.get_features = &ks_pcie_am654_get_features,
9798c2ecf20Sopenharmony_ci};
9808c2ecf20Sopenharmony_ci
9818c2ecf20Sopenharmony_cistatic int ks_pcie_add_pcie_ep(struct keystone_pcie *ks_pcie,
9828c2ecf20Sopenharmony_ci			       struct platform_device *pdev)
9838c2ecf20Sopenharmony_ci{
9848c2ecf20Sopenharmony_ci	int ret;
9858c2ecf20Sopenharmony_ci	struct dw_pcie_ep *ep;
9868c2ecf20Sopenharmony_ci	struct resource *res;
9878c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
9888c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ks_pcie->pci;
9898c2ecf20Sopenharmony_ci
9908c2ecf20Sopenharmony_ci	ep = &pci->ep;
9918c2ecf20Sopenharmony_ci
9928c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "addr_space");
9938c2ecf20Sopenharmony_ci	if (!res)
9948c2ecf20Sopenharmony_ci		return -EINVAL;
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_ci	ep->phys_base = res->start;
9978c2ecf20Sopenharmony_ci	ep->addr_size = resource_size(res);
9988c2ecf20Sopenharmony_ci
9998c2ecf20Sopenharmony_ci	ret = dw_pcie_ep_init(ep);
10008c2ecf20Sopenharmony_ci	if (ret) {
10018c2ecf20Sopenharmony_ci		dev_err(dev, "failed to initialize endpoint\n");
10028c2ecf20Sopenharmony_ci		return ret;
10038c2ecf20Sopenharmony_ci	}
10048c2ecf20Sopenharmony_ci
10058c2ecf20Sopenharmony_ci	return 0;
10068c2ecf20Sopenharmony_ci}
10078c2ecf20Sopenharmony_ci
10088c2ecf20Sopenharmony_cistatic void ks_pcie_disable_phy(struct keystone_pcie *ks_pcie)
10098c2ecf20Sopenharmony_ci{
10108c2ecf20Sopenharmony_ci	int num_lanes = ks_pcie->num_lanes;
10118c2ecf20Sopenharmony_ci
10128c2ecf20Sopenharmony_ci	while (num_lanes--) {
10138c2ecf20Sopenharmony_ci		phy_power_off(ks_pcie->phy[num_lanes]);
10148c2ecf20Sopenharmony_ci		phy_exit(ks_pcie->phy[num_lanes]);
10158c2ecf20Sopenharmony_ci	}
10168c2ecf20Sopenharmony_ci}
10178c2ecf20Sopenharmony_ci
10188c2ecf20Sopenharmony_cistatic int ks_pcie_enable_phy(struct keystone_pcie *ks_pcie)
10198c2ecf20Sopenharmony_ci{
10208c2ecf20Sopenharmony_ci	int i;
10218c2ecf20Sopenharmony_ci	int ret;
10228c2ecf20Sopenharmony_ci	int num_lanes = ks_pcie->num_lanes;
10238c2ecf20Sopenharmony_ci
10248c2ecf20Sopenharmony_ci	for (i = 0; i < num_lanes; i++) {
10258c2ecf20Sopenharmony_ci		ret = phy_reset(ks_pcie->phy[i]);
10268c2ecf20Sopenharmony_ci		if (ret < 0)
10278c2ecf20Sopenharmony_ci			goto err_phy;
10288c2ecf20Sopenharmony_ci
10298c2ecf20Sopenharmony_ci		ret = phy_init(ks_pcie->phy[i]);
10308c2ecf20Sopenharmony_ci		if (ret < 0)
10318c2ecf20Sopenharmony_ci			goto err_phy;
10328c2ecf20Sopenharmony_ci
10338c2ecf20Sopenharmony_ci		ret = phy_power_on(ks_pcie->phy[i]);
10348c2ecf20Sopenharmony_ci		if (ret < 0) {
10358c2ecf20Sopenharmony_ci			phy_exit(ks_pcie->phy[i]);
10368c2ecf20Sopenharmony_ci			goto err_phy;
10378c2ecf20Sopenharmony_ci		}
10388c2ecf20Sopenharmony_ci	}
10398c2ecf20Sopenharmony_ci
10408c2ecf20Sopenharmony_ci	return 0;
10418c2ecf20Sopenharmony_ci
10428c2ecf20Sopenharmony_cierr_phy:
10438c2ecf20Sopenharmony_ci	while (--i >= 0) {
10448c2ecf20Sopenharmony_ci		phy_power_off(ks_pcie->phy[i]);
10458c2ecf20Sopenharmony_ci		phy_exit(ks_pcie->phy[i]);
10468c2ecf20Sopenharmony_ci	}
10478c2ecf20Sopenharmony_ci
10488c2ecf20Sopenharmony_ci	return ret;
10498c2ecf20Sopenharmony_ci}
10508c2ecf20Sopenharmony_ci
10518c2ecf20Sopenharmony_cistatic int ks_pcie_set_mode(struct device *dev)
10528c2ecf20Sopenharmony_ci{
10538c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
10548c2ecf20Sopenharmony_ci	struct regmap *syscon;
10558c2ecf20Sopenharmony_ci	u32 val;
10568c2ecf20Sopenharmony_ci	u32 mask;
10578c2ecf20Sopenharmony_ci	int ret = 0;
10588c2ecf20Sopenharmony_ci
10598c2ecf20Sopenharmony_ci	syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
10608c2ecf20Sopenharmony_ci	if (IS_ERR(syscon))
10618c2ecf20Sopenharmony_ci		return 0;
10628c2ecf20Sopenharmony_ci
10638c2ecf20Sopenharmony_ci	mask = KS_PCIE_DEV_TYPE_MASK | KS_PCIE_SYSCLOCKOUTEN;
10648c2ecf20Sopenharmony_ci	val = KS_PCIE_DEV_TYPE(RC) | KS_PCIE_SYSCLOCKOUTEN;
10658c2ecf20Sopenharmony_ci
10668c2ecf20Sopenharmony_ci	ret = regmap_update_bits(syscon, 0, mask, val);
10678c2ecf20Sopenharmony_ci	if (ret) {
10688c2ecf20Sopenharmony_ci		dev_err(dev, "failed to set pcie mode\n");
10698c2ecf20Sopenharmony_ci		return ret;
10708c2ecf20Sopenharmony_ci	}
10718c2ecf20Sopenharmony_ci
10728c2ecf20Sopenharmony_ci	return 0;
10738c2ecf20Sopenharmony_ci}
10748c2ecf20Sopenharmony_ci
10758c2ecf20Sopenharmony_cistatic int ks_pcie_am654_set_mode(struct device *dev,
10768c2ecf20Sopenharmony_ci				  enum dw_pcie_device_mode mode)
10778c2ecf20Sopenharmony_ci{
10788c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
10798c2ecf20Sopenharmony_ci	struct regmap *syscon;
10808c2ecf20Sopenharmony_ci	u32 val;
10818c2ecf20Sopenharmony_ci	u32 mask;
10828c2ecf20Sopenharmony_ci	int ret = 0;
10838c2ecf20Sopenharmony_ci
10848c2ecf20Sopenharmony_ci	syscon = syscon_regmap_lookup_by_phandle(np, "ti,syscon-pcie-mode");
10858c2ecf20Sopenharmony_ci	if (IS_ERR(syscon))
10868c2ecf20Sopenharmony_ci		return 0;
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_ci	mask = AM654_PCIE_DEV_TYPE_MASK;
10898c2ecf20Sopenharmony_ci
10908c2ecf20Sopenharmony_ci	switch (mode) {
10918c2ecf20Sopenharmony_ci	case DW_PCIE_RC_TYPE:
10928c2ecf20Sopenharmony_ci		val = RC;
10938c2ecf20Sopenharmony_ci		break;
10948c2ecf20Sopenharmony_ci	case DW_PCIE_EP_TYPE:
10958c2ecf20Sopenharmony_ci		val = EP;
10968c2ecf20Sopenharmony_ci		break;
10978c2ecf20Sopenharmony_ci	default:
10988c2ecf20Sopenharmony_ci		dev_err(dev, "INVALID device type %d\n", mode);
10998c2ecf20Sopenharmony_ci		return -EINVAL;
11008c2ecf20Sopenharmony_ci	}
11018c2ecf20Sopenharmony_ci
11028c2ecf20Sopenharmony_ci	ret = regmap_update_bits(syscon, 0, mask, val);
11038c2ecf20Sopenharmony_ci	if (ret) {
11048c2ecf20Sopenharmony_ci		dev_err(dev, "failed to set pcie mode\n");
11058c2ecf20Sopenharmony_ci		return ret;
11068c2ecf20Sopenharmony_ci	}
11078c2ecf20Sopenharmony_ci
11088c2ecf20Sopenharmony_ci	return 0;
11098c2ecf20Sopenharmony_ci}
11108c2ecf20Sopenharmony_ci
11118c2ecf20Sopenharmony_cistatic const struct ks_pcie_of_data ks_pcie_rc_of_data = {
11128c2ecf20Sopenharmony_ci	.host_ops = &ks_pcie_host_ops,
11138c2ecf20Sopenharmony_ci	.version = 0x365A,
11148c2ecf20Sopenharmony_ci};
11158c2ecf20Sopenharmony_ci
11168c2ecf20Sopenharmony_cistatic const struct ks_pcie_of_data ks_pcie_am654_rc_of_data = {
11178c2ecf20Sopenharmony_ci	.host_ops = &ks_pcie_am654_host_ops,
11188c2ecf20Sopenharmony_ci	.mode = DW_PCIE_RC_TYPE,
11198c2ecf20Sopenharmony_ci	.version = 0x490A,
11208c2ecf20Sopenharmony_ci};
11218c2ecf20Sopenharmony_ci
11228c2ecf20Sopenharmony_cistatic const struct ks_pcie_of_data ks_pcie_am654_ep_of_data = {
11238c2ecf20Sopenharmony_ci	.ep_ops = &ks_pcie_am654_ep_ops,
11248c2ecf20Sopenharmony_ci	.mode = DW_PCIE_EP_TYPE,
11258c2ecf20Sopenharmony_ci	.version = 0x490A,
11268c2ecf20Sopenharmony_ci};
11278c2ecf20Sopenharmony_ci
11288c2ecf20Sopenharmony_cistatic const struct of_device_id ks_pcie_of_match[] = {
11298c2ecf20Sopenharmony_ci	{
11308c2ecf20Sopenharmony_ci		.type = "pci",
11318c2ecf20Sopenharmony_ci		.data = &ks_pcie_rc_of_data,
11328c2ecf20Sopenharmony_ci		.compatible = "ti,keystone-pcie",
11338c2ecf20Sopenharmony_ci	},
11348c2ecf20Sopenharmony_ci	{
11358c2ecf20Sopenharmony_ci		.data = &ks_pcie_am654_rc_of_data,
11368c2ecf20Sopenharmony_ci		.compatible = "ti,am654-pcie-rc",
11378c2ecf20Sopenharmony_ci	},
11388c2ecf20Sopenharmony_ci	{
11398c2ecf20Sopenharmony_ci		.data = &ks_pcie_am654_ep_of_data,
11408c2ecf20Sopenharmony_ci		.compatible = "ti,am654-pcie-ep",
11418c2ecf20Sopenharmony_ci	},
11428c2ecf20Sopenharmony_ci	{ },
11438c2ecf20Sopenharmony_ci};
11448c2ecf20Sopenharmony_ci
11458c2ecf20Sopenharmony_cistatic int ks_pcie_probe(struct platform_device *pdev)
11468c2ecf20Sopenharmony_ci{
11478c2ecf20Sopenharmony_ci	const struct dw_pcie_host_ops *host_ops;
11488c2ecf20Sopenharmony_ci	const struct dw_pcie_ep_ops *ep_ops;
11498c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
11508c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
11518c2ecf20Sopenharmony_ci	const struct ks_pcie_of_data *data;
11528c2ecf20Sopenharmony_ci	const struct of_device_id *match;
11538c2ecf20Sopenharmony_ci	enum dw_pcie_device_mode mode;
11548c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
11558c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie;
11568c2ecf20Sopenharmony_ci	struct device_link **link;
11578c2ecf20Sopenharmony_ci	struct gpio_desc *gpiod;
11588c2ecf20Sopenharmony_ci	struct resource *res;
11598c2ecf20Sopenharmony_ci	unsigned int version;
11608c2ecf20Sopenharmony_ci	void __iomem *base;
11618c2ecf20Sopenharmony_ci	struct phy **phy;
11628c2ecf20Sopenharmony_ci	u32 num_lanes;
11638c2ecf20Sopenharmony_ci	char name[10];
11648c2ecf20Sopenharmony_ci	int ret;
11658c2ecf20Sopenharmony_ci	int irq;
11668c2ecf20Sopenharmony_ci	int i;
11678c2ecf20Sopenharmony_ci
11688c2ecf20Sopenharmony_ci	match = of_match_device(of_match_ptr(ks_pcie_of_match), dev);
11698c2ecf20Sopenharmony_ci	data = (struct ks_pcie_of_data *)match->data;
11708c2ecf20Sopenharmony_ci	if (!data)
11718c2ecf20Sopenharmony_ci		return -EINVAL;
11728c2ecf20Sopenharmony_ci
11738c2ecf20Sopenharmony_ci	version = data->version;
11748c2ecf20Sopenharmony_ci	host_ops = data->host_ops;
11758c2ecf20Sopenharmony_ci	ep_ops = data->ep_ops;
11768c2ecf20Sopenharmony_ci	mode = data->mode;
11778c2ecf20Sopenharmony_ci
11788c2ecf20Sopenharmony_ci	ks_pcie = devm_kzalloc(dev, sizeof(*ks_pcie), GFP_KERNEL);
11798c2ecf20Sopenharmony_ci	if (!ks_pcie)
11808c2ecf20Sopenharmony_ci		return -ENOMEM;
11818c2ecf20Sopenharmony_ci
11828c2ecf20Sopenharmony_ci	pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
11838c2ecf20Sopenharmony_ci	if (!pci)
11848c2ecf20Sopenharmony_ci		return -ENOMEM;
11858c2ecf20Sopenharmony_ci
11868c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "app");
11878c2ecf20Sopenharmony_ci	ks_pcie->va_app_base = devm_ioremap_resource(dev, res);
11888c2ecf20Sopenharmony_ci	if (IS_ERR(ks_pcie->va_app_base))
11898c2ecf20Sopenharmony_ci		return PTR_ERR(ks_pcie->va_app_base);
11908c2ecf20Sopenharmony_ci
11918c2ecf20Sopenharmony_ci	ks_pcie->app = *res;
11928c2ecf20Sopenharmony_ci
11938c2ecf20Sopenharmony_ci	res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbics");
11948c2ecf20Sopenharmony_ci	base = devm_pci_remap_cfg_resource(dev, res);
11958c2ecf20Sopenharmony_ci	if (IS_ERR(base))
11968c2ecf20Sopenharmony_ci		return PTR_ERR(base);
11978c2ecf20Sopenharmony_ci
11988c2ecf20Sopenharmony_ci	if (of_device_is_compatible(np, "ti,am654-pcie-rc"))
11998c2ecf20Sopenharmony_ci		ks_pcie->is_am6 = true;
12008c2ecf20Sopenharmony_ci
12018c2ecf20Sopenharmony_ci	pci->dbi_base = base;
12028c2ecf20Sopenharmony_ci	pci->dbi_base2 = base;
12038c2ecf20Sopenharmony_ci	pci->dev = dev;
12048c2ecf20Sopenharmony_ci	pci->ops = &ks_pcie_dw_pcie_ops;
12058c2ecf20Sopenharmony_ci	pci->version = version;
12068c2ecf20Sopenharmony_ci
12078c2ecf20Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
12088c2ecf20Sopenharmony_ci	if (irq < 0)
12098c2ecf20Sopenharmony_ci		return irq;
12108c2ecf20Sopenharmony_ci
12118c2ecf20Sopenharmony_ci	ret = request_irq(irq, ks_pcie_err_irq_handler, IRQF_SHARED,
12128c2ecf20Sopenharmony_ci			  "ks-pcie-error-irq", ks_pcie);
12138c2ecf20Sopenharmony_ci	if (ret < 0) {
12148c2ecf20Sopenharmony_ci		dev_err(dev, "failed to request error IRQ %d\n",
12158c2ecf20Sopenharmony_ci			irq);
12168c2ecf20Sopenharmony_ci		return ret;
12178c2ecf20Sopenharmony_ci	}
12188c2ecf20Sopenharmony_ci
12198c2ecf20Sopenharmony_ci	ret = of_property_read_u32(np, "num-lanes", &num_lanes);
12208c2ecf20Sopenharmony_ci	if (ret)
12218c2ecf20Sopenharmony_ci		num_lanes = 1;
12228c2ecf20Sopenharmony_ci
12238c2ecf20Sopenharmony_ci	phy = devm_kzalloc(dev, sizeof(*phy) * num_lanes, GFP_KERNEL);
12248c2ecf20Sopenharmony_ci	if (!phy)
12258c2ecf20Sopenharmony_ci		return -ENOMEM;
12268c2ecf20Sopenharmony_ci
12278c2ecf20Sopenharmony_ci	link = devm_kzalloc(dev, sizeof(*link) * num_lanes, GFP_KERNEL);
12288c2ecf20Sopenharmony_ci	if (!link)
12298c2ecf20Sopenharmony_ci		return -ENOMEM;
12308c2ecf20Sopenharmony_ci
12318c2ecf20Sopenharmony_ci	for (i = 0; i < num_lanes; i++) {
12328c2ecf20Sopenharmony_ci		snprintf(name, sizeof(name), "pcie-phy%d", i);
12338c2ecf20Sopenharmony_ci		phy[i] = devm_phy_optional_get(dev, name);
12348c2ecf20Sopenharmony_ci		if (IS_ERR(phy[i])) {
12358c2ecf20Sopenharmony_ci			ret = PTR_ERR(phy[i]);
12368c2ecf20Sopenharmony_ci			goto err_link;
12378c2ecf20Sopenharmony_ci		}
12388c2ecf20Sopenharmony_ci
12398c2ecf20Sopenharmony_ci		if (!phy[i])
12408c2ecf20Sopenharmony_ci			continue;
12418c2ecf20Sopenharmony_ci
12428c2ecf20Sopenharmony_ci		link[i] = device_link_add(dev, &phy[i]->dev, DL_FLAG_STATELESS);
12438c2ecf20Sopenharmony_ci		if (!link[i]) {
12448c2ecf20Sopenharmony_ci			ret = -EINVAL;
12458c2ecf20Sopenharmony_ci			goto err_link;
12468c2ecf20Sopenharmony_ci		}
12478c2ecf20Sopenharmony_ci	}
12488c2ecf20Sopenharmony_ci
12498c2ecf20Sopenharmony_ci	ks_pcie->np = np;
12508c2ecf20Sopenharmony_ci	ks_pcie->pci = pci;
12518c2ecf20Sopenharmony_ci	ks_pcie->link = link;
12528c2ecf20Sopenharmony_ci	ks_pcie->num_lanes = num_lanes;
12538c2ecf20Sopenharmony_ci	ks_pcie->phy = phy;
12548c2ecf20Sopenharmony_ci
12558c2ecf20Sopenharmony_ci	gpiod = devm_gpiod_get_optional(dev, "reset",
12568c2ecf20Sopenharmony_ci					GPIOD_OUT_LOW);
12578c2ecf20Sopenharmony_ci	if (IS_ERR(gpiod)) {
12588c2ecf20Sopenharmony_ci		ret = PTR_ERR(gpiod);
12598c2ecf20Sopenharmony_ci		if (ret != -EPROBE_DEFER)
12608c2ecf20Sopenharmony_ci			dev_err(dev, "Failed to get reset GPIO\n");
12618c2ecf20Sopenharmony_ci		goto err_link;
12628c2ecf20Sopenharmony_ci	}
12638c2ecf20Sopenharmony_ci
12648c2ecf20Sopenharmony_ci	/* Obtain references to the PHYs */
12658c2ecf20Sopenharmony_ci	for (i = 0; i < num_lanes; i++)
12668c2ecf20Sopenharmony_ci		phy_pm_runtime_get_sync(ks_pcie->phy[i]);
12678c2ecf20Sopenharmony_ci
12688c2ecf20Sopenharmony_ci	ret = ks_pcie_enable_phy(ks_pcie);
12698c2ecf20Sopenharmony_ci
12708c2ecf20Sopenharmony_ci	/* Release references to the PHYs */
12718c2ecf20Sopenharmony_ci	for (i = 0; i < num_lanes; i++)
12728c2ecf20Sopenharmony_ci		phy_pm_runtime_put_sync(ks_pcie->phy[i]);
12738c2ecf20Sopenharmony_ci
12748c2ecf20Sopenharmony_ci	if (ret) {
12758c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable phy\n");
12768c2ecf20Sopenharmony_ci		goto err_link;
12778c2ecf20Sopenharmony_ci	}
12788c2ecf20Sopenharmony_ci
12798c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, ks_pcie);
12808c2ecf20Sopenharmony_ci	pm_runtime_enable(dev);
12818c2ecf20Sopenharmony_ci	ret = pm_runtime_get_sync(dev);
12828c2ecf20Sopenharmony_ci	if (ret < 0) {
12838c2ecf20Sopenharmony_ci		dev_err(dev, "pm_runtime_get_sync failed\n");
12848c2ecf20Sopenharmony_ci		goto err_get_sync;
12858c2ecf20Sopenharmony_ci	}
12868c2ecf20Sopenharmony_ci
12878c2ecf20Sopenharmony_ci	if (pci->version >= 0x480A)
12888c2ecf20Sopenharmony_ci		ret = ks_pcie_am654_set_mode(dev, mode);
12898c2ecf20Sopenharmony_ci	else
12908c2ecf20Sopenharmony_ci		ret = ks_pcie_set_mode(dev);
12918c2ecf20Sopenharmony_ci	if (ret < 0)
12928c2ecf20Sopenharmony_ci		goto err_get_sync;
12938c2ecf20Sopenharmony_ci
12948c2ecf20Sopenharmony_ci	switch (mode) {
12958c2ecf20Sopenharmony_ci	case DW_PCIE_RC_TYPE:
12968c2ecf20Sopenharmony_ci		if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_HOST)) {
12978c2ecf20Sopenharmony_ci			ret = -ENODEV;
12988c2ecf20Sopenharmony_ci			goto err_get_sync;
12998c2ecf20Sopenharmony_ci		}
13008c2ecf20Sopenharmony_ci
13018c2ecf20Sopenharmony_ci		/*
13028c2ecf20Sopenharmony_ci		 * "Power Sequencing and Reset Signal Timings" table in
13038c2ecf20Sopenharmony_ci		 * PCI EXPRESS CARD ELECTROMECHANICAL SPECIFICATION, REV. 2.0
13048c2ecf20Sopenharmony_ci		 * indicates PERST# should be deasserted after minimum of 100us
13058c2ecf20Sopenharmony_ci		 * once REFCLK is stable. The REFCLK to the connector in RC
13068c2ecf20Sopenharmony_ci		 * mode is selected while enabling the PHY. So deassert PERST#
13078c2ecf20Sopenharmony_ci		 * after 100 us.
13088c2ecf20Sopenharmony_ci		 */
13098c2ecf20Sopenharmony_ci		if (gpiod) {
13108c2ecf20Sopenharmony_ci			usleep_range(100, 200);
13118c2ecf20Sopenharmony_ci			gpiod_set_value_cansleep(gpiod, 1);
13128c2ecf20Sopenharmony_ci		}
13138c2ecf20Sopenharmony_ci
13148c2ecf20Sopenharmony_ci		pci->pp.ops = host_ops;
13158c2ecf20Sopenharmony_ci		ret = ks_pcie_add_pcie_port(ks_pcie, pdev);
13168c2ecf20Sopenharmony_ci		if (ret < 0)
13178c2ecf20Sopenharmony_ci			goto err_get_sync;
13188c2ecf20Sopenharmony_ci		break;
13198c2ecf20Sopenharmony_ci	case DW_PCIE_EP_TYPE:
13208c2ecf20Sopenharmony_ci		if (!IS_ENABLED(CONFIG_PCI_KEYSTONE_EP)) {
13218c2ecf20Sopenharmony_ci			ret = -ENODEV;
13228c2ecf20Sopenharmony_ci			goto err_get_sync;
13238c2ecf20Sopenharmony_ci		}
13248c2ecf20Sopenharmony_ci
13258c2ecf20Sopenharmony_ci		pci->ep.ops = ep_ops;
13268c2ecf20Sopenharmony_ci		ret = ks_pcie_add_pcie_ep(ks_pcie, pdev);
13278c2ecf20Sopenharmony_ci		if (ret < 0)
13288c2ecf20Sopenharmony_ci			goto err_get_sync;
13298c2ecf20Sopenharmony_ci		break;
13308c2ecf20Sopenharmony_ci	default:
13318c2ecf20Sopenharmony_ci		dev_err(dev, "INVALID device type %d\n", mode);
13328c2ecf20Sopenharmony_ci	}
13338c2ecf20Sopenharmony_ci
13348c2ecf20Sopenharmony_ci	ks_pcie_enable_error_irq(ks_pcie);
13358c2ecf20Sopenharmony_ci
13368c2ecf20Sopenharmony_ci	return 0;
13378c2ecf20Sopenharmony_ci
13388c2ecf20Sopenharmony_cierr_get_sync:
13398c2ecf20Sopenharmony_ci	pm_runtime_put(dev);
13408c2ecf20Sopenharmony_ci	pm_runtime_disable(dev);
13418c2ecf20Sopenharmony_ci	ks_pcie_disable_phy(ks_pcie);
13428c2ecf20Sopenharmony_ci
13438c2ecf20Sopenharmony_cierr_link:
13448c2ecf20Sopenharmony_ci	while (--i >= 0 && link[i])
13458c2ecf20Sopenharmony_ci		device_link_del(link[i]);
13468c2ecf20Sopenharmony_ci
13478c2ecf20Sopenharmony_ci	return ret;
13488c2ecf20Sopenharmony_ci}
13498c2ecf20Sopenharmony_ci
13508c2ecf20Sopenharmony_cistatic int ks_pcie_remove(struct platform_device *pdev)
13518c2ecf20Sopenharmony_ci{
13528c2ecf20Sopenharmony_ci	struct keystone_pcie *ks_pcie = platform_get_drvdata(pdev);
13538c2ecf20Sopenharmony_ci	struct device_link **link = ks_pcie->link;
13548c2ecf20Sopenharmony_ci	int num_lanes = ks_pcie->num_lanes;
13558c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
13568c2ecf20Sopenharmony_ci
13578c2ecf20Sopenharmony_ci	pm_runtime_put(dev);
13588c2ecf20Sopenharmony_ci	pm_runtime_disable(dev);
13598c2ecf20Sopenharmony_ci	ks_pcie_disable_phy(ks_pcie);
13608c2ecf20Sopenharmony_ci	while (num_lanes--)
13618c2ecf20Sopenharmony_ci		device_link_del(link[num_lanes]);
13628c2ecf20Sopenharmony_ci
13638c2ecf20Sopenharmony_ci	return 0;
13648c2ecf20Sopenharmony_ci}
13658c2ecf20Sopenharmony_ci
13668c2ecf20Sopenharmony_cistatic struct platform_driver ks_pcie_driver = {
13678c2ecf20Sopenharmony_ci	.probe  = ks_pcie_probe,
13688c2ecf20Sopenharmony_ci	.remove = ks_pcie_remove,
13698c2ecf20Sopenharmony_ci	.driver = {
13708c2ecf20Sopenharmony_ci		.name	= "keystone-pcie",
13718c2ecf20Sopenharmony_ci		.of_match_table = of_match_ptr(ks_pcie_of_match),
13728c2ecf20Sopenharmony_ci	},
13738c2ecf20Sopenharmony_ci};
13748c2ecf20Sopenharmony_cibuiltin_platform_driver(ks_pcie_driver);
1375