18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * PCIe host controller driver for Samsung Exynos SoCs
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2013 Samsung Electronics Co., Ltd.
68c2ecf20Sopenharmony_ci *		https://www.samsung.com
78c2ecf20Sopenharmony_ci *
88c2ecf20Sopenharmony_ci * Author: Jingoo Han <jg1.han@samsung.com>
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/clk.h>
128c2ecf20Sopenharmony_ci#include <linux/delay.h>
138c2ecf20Sopenharmony_ci#include <linux/gpio.h>
148c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
158c2ecf20Sopenharmony_ci#include <linux/kernel.h>
168c2ecf20Sopenharmony_ci#include <linux/init.h>
178c2ecf20Sopenharmony_ci#include <linux/of_device.h>
188c2ecf20Sopenharmony_ci#include <linux/of_gpio.h>
198c2ecf20Sopenharmony_ci#include <linux/pci.h>
208c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
218c2ecf20Sopenharmony_ci#include <linux/phy/phy.h>
228c2ecf20Sopenharmony_ci#include <linux/resource.h>
238c2ecf20Sopenharmony_ci#include <linux/signal.h>
248c2ecf20Sopenharmony_ci#include <linux/types.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include "pcie-designware.h"
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define to_exynos_pcie(x)	dev_get_drvdata((x)->dev)
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci/* PCIe ELBI registers */
318c2ecf20Sopenharmony_ci#define PCIE_IRQ_PULSE			0x000
328c2ecf20Sopenharmony_ci#define IRQ_INTA_ASSERT			BIT(0)
338c2ecf20Sopenharmony_ci#define IRQ_INTB_ASSERT			BIT(2)
348c2ecf20Sopenharmony_ci#define IRQ_INTC_ASSERT			BIT(4)
358c2ecf20Sopenharmony_ci#define IRQ_INTD_ASSERT			BIT(6)
368c2ecf20Sopenharmony_ci#define PCIE_IRQ_LEVEL			0x004
378c2ecf20Sopenharmony_ci#define PCIE_IRQ_SPECIAL		0x008
388c2ecf20Sopenharmony_ci#define PCIE_IRQ_EN_PULSE		0x00c
398c2ecf20Sopenharmony_ci#define PCIE_IRQ_EN_LEVEL		0x010
408c2ecf20Sopenharmony_ci#define IRQ_MSI_ENABLE			BIT(2)
418c2ecf20Sopenharmony_ci#define PCIE_IRQ_EN_SPECIAL		0x014
428c2ecf20Sopenharmony_ci#define PCIE_PWR_RESET			0x018
438c2ecf20Sopenharmony_ci#define PCIE_CORE_RESET			0x01c
448c2ecf20Sopenharmony_ci#define PCIE_CORE_RESET_ENABLE		BIT(0)
458c2ecf20Sopenharmony_ci#define PCIE_STICKY_RESET		0x020
468c2ecf20Sopenharmony_ci#define PCIE_NONSTICKY_RESET		0x024
478c2ecf20Sopenharmony_ci#define PCIE_APP_INIT_RESET		0x028
488c2ecf20Sopenharmony_ci#define PCIE_APP_LTSSM_ENABLE		0x02c
498c2ecf20Sopenharmony_ci#define PCIE_ELBI_RDLH_LINKUP		0x064
508c2ecf20Sopenharmony_ci#define PCIE_ELBI_LTSSM_ENABLE		0x1
518c2ecf20Sopenharmony_ci#define PCIE_ELBI_SLV_AWMISC		0x11c
528c2ecf20Sopenharmony_ci#define PCIE_ELBI_SLV_ARMISC		0x120
538c2ecf20Sopenharmony_ci#define PCIE_ELBI_SLV_DBI_ENABLE	BIT(21)
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistruct exynos_pcie_mem_res {
568c2ecf20Sopenharmony_ci	void __iomem *elbi_base;   /* DT 0th resource: PCIe CTRL */
578c2ecf20Sopenharmony_ci};
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_cistruct exynos_pcie_clk_res {
608c2ecf20Sopenharmony_ci	struct clk *clk;
618c2ecf20Sopenharmony_ci	struct clk *bus_clk;
628c2ecf20Sopenharmony_ci};
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistruct exynos_pcie {
658c2ecf20Sopenharmony_ci	struct dw_pcie			*pci;
668c2ecf20Sopenharmony_ci	struct exynos_pcie_mem_res	*mem_res;
678c2ecf20Sopenharmony_ci	struct exynos_pcie_clk_res	*clk_res;
688c2ecf20Sopenharmony_ci	const struct exynos_pcie_ops	*ops;
698c2ecf20Sopenharmony_ci	int				reset_gpio;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	struct phy			*phy;
728c2ecf20Sopenharmony_ci};
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistruct exynos_pcie_ops {
758c2ecf20Sopenharmony_ci	int (*get_mem_resources)(struct platform_device *pdev,
768c2ecf20Sopenharmony_ci			struct exynos_pcie *ep);
778c2ecf20Sopenharmony_ci	int (*get_clk_resources)(struct exynos_pcie *ep);
788c2ecf20Sopenharmony_ci	int (*init_clk_resources)(struct exynos_pcie *ep);
798c2ecf20Sopenharmony_ci	void (*deinit_clk_resources)(struct exynos_pcie *ep);
808c2ecf20Sopenharmony_ci};
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic int exynos5440_pcie_get_mem_resources(struct platform_device *pdev,
838c2ecf20Sopenharmony_ci					     struct exynos_pcie *ep)
848c2ecf20Sopenharmony_ci{
858c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
868c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_ci	ep->mem_res = devm_kzalloc(dev, sizeof(*ep->mem_res), GFP_KERNEL);
898c2ecf20Sopenharmony_ci	if (!ep->mem_res)
908c2ecf20Sopenharmony_ci		return -ENOMEM;
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_ci	ep->mem_res->elbi_base = devm_platform_ioremap_resource(pdev, 0);
938c2ecf20Sopenharmony_ci	if (IS_ERR(ep->mem_res->elbi_base))
948c2ecf20Sopenharmony_ci		return PTR_ERR(ep->mem_res->elbi_base);
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	return 0;
978c2ecf20Sopenharmony_ci}
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_cistatic int exynos5440_pcie_get_clk_resources(struct exynos_pcie *ep)
1008c2ecf20Sopenharmony_ci{
1018c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
1028c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci	ep->clk_res = devm_kzalloc(dev, sizeof(*ep->clk_res), GFP_KERNEL);
1058c2ecf20Sopenharmony_ci	if (!ep->clk_res)
1068c2ecf20Sopenharmony_ci		return -ENOMEM;
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	ep->clk_res->clk = devm_clk_get(dev, "pcie");
1098c2ecf20Sopenharmony_ci	if (IS_ERR(ep->clk_res->clk)) {
1108c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to get pcie rc clock\n");
1118c2ecf20Sopenharmony_ci		return PTR_ERR(ep->clk_res->clk);
1128c2ecf20Sopenharmony_ci	}
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci	ep->clk_res->bus_clk = devm_clk_get(dev, "pcie_bus");
1158c2ecf20Sopenharmony_ci	if (IS_ERR(ep->clk_res->bus_clk)) {
1168c2ecf20Sopenharmony_ci		dev_err(dev, "Failed to get pcie bus clock\n");
1178c2ecf20Sopenharmony_ci		return PTR_ERR(ep->clk_res->bus_clk);
1188c2ecf20Sopenharmony_ci	}
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	return 0;
1218c2ecf20Sopenharmony_ci}
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_cistatic int exynos5440_pcie_init_clk_resources(struct exynos_pcie *ep)
1248c2ecf20Sopenharmony_ci{
1258c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
1268c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
1278c2ecf20Sopenharmony_ci	int ret;
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(ep->clk_res->clk);
1308c2ecf20Sopenharmony_ci	if (ret) {
1318c2ecf20Sopenharmony_ci		dev_err(dev, "cannot enable pcie rc clock");
1328c2ecf20Sopenharmony_ci		return ret;
1338c2ecf20Sopenharmony_ci	}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(ep->clk_res->bus_clk);
1368c2ecf20Sopenharmony_ci	if (ret) {
1378c2ecf20Sopenharmony_ci		dev_err(dev, "cannot enable pcie bus clock");
1388c2ecf20Sopenharmony_ci		goto err_bus_clk;
1398c2ecf20Sopenharmony_ci	}
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci	return 0;
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cierr_bus_clk:
1448c2ecf20Sopenharmony_ci	clk_disable_unprepare(ep->clk_res->clk);
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	return ret;
1478c2ecf20Sopenharmony_ci}
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_cistatic void exynos5440_pcie_deinit_clk_resources(struct exynos_pcie *ep)
1508c2ecf20Sopenharmony_ci{
1518c2ecf20Sopenharmony_ci	clk_disable_unprepare(ep->clk_res->bus_clk);
1528c2ecf20Sopenharmony_ci	clk_disable_unprepare(ep->clk_res->clk);
1538c2ecf20Sopenharmony_ci}
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_cistatic const struct exynos_pcie_ops exynos5440_pcie_ops = {
1568c2ecf20Sopenharmony_ci	.get_mem_resources	= exynos5440_pcie_get_mem_resources,
1578c2ecf20Sopenharmony_ci	.get_clk_resources	= exynos5440_pcie_get_clk_resources,
1588c2ecf20Sopenharmony_ci	.init_clk_resources	= exynos5440_pcie_init_clk_resources,
1598c2ecf20Sopenharmony_ci	.deinit_clk_resources	= exynos5440_pcie_deinit_clk_resources,
1608c2ecf20Sopenharmony_ci};
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_cistatic void exynos_pcie_writel(void __iomem *base, u32 val, u32 reg)
1638c2ecf20Sopenharmony_ci{
1648c2ecf20Sopenharmony_ci	writel(val, base + reg);
1658c2ecf20Sopenharmony_ci}
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_cistatic u32 exynos_pcie_readl(void __iomem *base, u32 reg)
1688c2ecf20Sopenharmony_ci{
1698c2ecf20Sopenharmony_ci	return readl(base + reg);
1708c2ecf20Sopenharmony_ci}
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_cistatic void exynos_pcie_sideband_dbi_w_mode(struct exynos_pcie *ep, bool on)
1738c2ecf20Sopenharmony_ci{
1748c2ecf20Sopenharmony_ci	u32 val;
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_ELBI_SLV_AWMISC);
1778c2ecf20Sopenharmony_ci	if (on)
1788c2ecf20Sopenharmony_ci		val |= PCIE_ELBI_SLV_DBI_ENABLE;
1798c2ecf20Sopenharmony_ci	else
1808c2ecf20Sopenharmony_ci		val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
1818c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_ELBI_SLV_AWMISC);
1828c2ecf20Sopenharmony_ci}
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_cistatic void exynos_pcie_sideband_dbi_r_mode(struct exynos_pcie *ep, bool on)
1858c2ecf20Sopenharmony_ci{
1868c2ecf20Sopenharmony_ci	u32 val;
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_ELBI_SLV_ARMISC);
1898c2ecf20Sopenharmony_ci	if (on)
1908c2ecf20Sopenharmony_ci		val |= PCIE_ELBI_SLV_DBI_ENABLE;
1918c2ecf20Sopenharmony_ci	else
1928c2ecf20Sopenharmony_ci		val &= ~PCIE_ELBI_SLV_DBI_ENABLE;
1938c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_ELBI_SLV_ARMISC);
1948c2ecf20Sopenharmony_ci}
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_cistatic void exynos_pcie_assert_core_reset(struct exynos_pcie *ep)
1978c2ecf20Sopenharmony_ci{
1988c2ecf20Sopenharmony_ci	u32 val;
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_CORE_RESET);
2018c2ecf20Sopenharmony_ci	val &= ~PCIE_CORE_RESET_ENABLE;
2028c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_CORE_RESET);
2038c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 0, PCIE_PWR_RESET);
2048c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 0, PCIE_STICKY_RESET);
2058c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 0, PCIE_NONSTICKY_RESET);
2068c2ecf20Sopenharmony_ci}
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_cistatic void exynos_pcie_deassert_core_reset(struct exynos_pcie *ep)
2098c2ecf20Sopenharmony_ci{
2108c2ecf20Sopenharmony_ci	u32 val;
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_CORE_RESET);
2138c2ecf20Sopenharmony_ci	val |= PCIE_CORE_RESET_ENABLE;
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_CORE_RESET);
2168c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 1, PCIE_STICKY_RESET);
2178c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 1, PCIE_NONSTICKY_RESET);
2188c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 1, PCIE_APP_INIT_RESET);
2198c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 0, PCIE_APP_INIT_RESET);
2208c2ecf20Sopenharmony_ci}
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_cistatic void exynos_pcie_assert_reset(struct exynos_pcie *ep)
2238c2ecf20Sopenharmony_ci{
2248c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
2258c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_ci	if (ep->reset_gpio >= 0)
2288c2ecf20Sopenharmony_ci		devm_gpio_request_one(dev, ep->reset_gpio,
2298c2ecf20Sopenharmony_ci				GPIOF_OUT_INIT_HIGH, "RESET");
2308c2ecf20Sopenharmony_ci}
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_cistatic int exynos_pcie_establish_link(struct exynos_pcie *ep)
2338c2ecf20Sopenharmony_ci{
2348c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
2358c2ecf20Sopenharmony_ci	struct pcie_port *pp = &pci->pp;
2368c2ecf20Sopenharmony_ci	struct device *dev = pci->dev;
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	if (dw_pcie_link_up(pci)) {
2398c2ecf20Sopenharmony_ci		dev_err(dev, "Link already up\n");
2408c2ecf20Sopenharmony_ci		return 0;
2418c2ecf20Sopenharmony_ci	}
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci	exynos_pcie_assert_core_reset(ep);
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	phy_reset(ep->phy);
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, 1,
2488c2ecf20Sopenharmony_ci			PCIE_PWR_RESET);
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci	phy_power_on(ep->phy);
2518c2ecf20Sopenharmony_ci	phy_init(ep->phy);
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	exynos_pcie_deassert_core_reset(ep);
2548c2ecf20Sopenharmony_ci	dw_pcie_setup_rc(pp);
2558c2ecf20Sopenharmony_ci	exynos_pcie_assert_reset(ep);
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	/* assert LTSSM enable */
2588c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, PCIE_ELBI_LTSSM_ENABLE,
2598c2ecf20Sopenharmony_ci			  PCIE_APP_LTSSM_ENABLE);
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci	/* check if the link is up or not */
2628c2ecf20Sopenharmony_ci	if (!dw_pcie_wait_for_link(pci))
2638c2ecf20Sopenharmony_ci		return 0;
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	phy_power_off(ep->phy);
2668c2ecf20Sopenharmony_ci	return -ETIMEDOUT;
2678c2ecf20Sopenharmony_ci}
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_cistatic void exynos_pcie_clear_irq_pulse(struct exynos_pcie *ep)
2708c2ecf20Sopenharmony_ci{
2718c2ecf20Sopenharmony_ci	u32 val;
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_IRQ_PULSE);
2748c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_IRQ_PULSE);
2758c2ecf20Sopenharmony_ci}
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_cistatic void exynos_pcie_enable_irq_pulse(struct exynos_pcie *ep)
2788c2ecf20Sopenharmony_ci{
2798c2ecf20Sopenharmony_ci	u32 val;
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci	/* enable INTX interrupt */
2828c2ecf20Sopenharmony_ci	val = IRQ_INTA_ASSERT | IRQ_INTB_ASSERT |
2838c2ecf20Sopenharmony_ci		IRQ_INTC_ASSERT | IRQ_INTD_ASSERT;
2848c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_IRQ_EN_PULSE);
2858c2ecf20Sopenharmony_ci}
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_cistatic irqreturn_t exynos_pcie_irq_handler(int irq, void *arg)
2888c2ecf20Sopenharmony_ci{
2898c2ecf20Sopenharmony_ci	struct exynos_pcie *ep = arg;
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci	exynos_pcie_clear_irq_pulse(ep);
2928c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
2938c2ecf20Sopenharmony_ci}
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_cistatic void exynos_pcie_msi_init(struct exynos_pcie *ep)
2968c2ecf20Sopenharmony_ci{
2978c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
2988c2ecf20Sopenharmony_ci	struct pcie_port *pp = &pci->pp;
2998c2ecf20Sopenharmony_ci	u32 val;
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	dw_pcie_msi_init(pp);
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	/* enable MSI interrupt */
3048c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_IRQ_EN_LEVEL);
3058c2ecf20Sopenharmony_ci	val |= IRQ_MSI_ENABLE;
3068c2ecf20Sopenharmony_ci	exynos_pcie_writel(ep->mem_res->elbi_base, val, PCIE_IRQ_EN_LEVEL);
3078c2ecf20Sopenharmony_ci}
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_cistatic void exynos_pcie_enable_interrupts(struct exynos_pcie *ep)
3108c2ecf20Sopenharmony_ci{
3118c2ecf20Sopenharmony_ci	exynos_pcie_enable_irq_pulse(ep);
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci	if (IS_ENABLED(CONFIG_PCI_MSI))
3148c2ecf20Sopenharmony_ci		exynos_pcie_msi_init(ep);
3158c2ecf20Sopenharmony_ci}
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_cistatic u32 exynos_pcie_read_dbi(struct dw_pcie *pci, void __iomem *base,
3188c2ecf20Sopenharmony_ci				u32 reg, size_t size)
3198c2ecf20Sopenharmony_ci{
3208c2ecf20Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
3218c2ecf20Sopenharmony_ci	u32 val;
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci	exynos_pcie_sideband_dbi_r_mode(ep, true);
3248c2ecf20Sopenharmony_ci	dw_pcie_read(base + reg, size, &val);
3258c2ecf20Sopenharmony_ci	exynos_pcie_sideband_dbi_r_mode(ep, false);
3268c2ecf20Sopenharmony_ci	return val;
3278c2ecf20Sopenharmony_ci}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_cistatic void exynos_pcie_write_dbi(struct dw_pcie *pci, void __iomem *base,
3308c2ecf20Sopenharmony_ci				  u32 reg, size_t size, u32 val)
3318c2ecf20Sopenharmony_ci{
3328c2ecf20Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	exynos_pcie_sideband_dbi_w_mode(ep, true);
3358c2ecf20Sopenharmony_ci	dw_pcie_write(base + reg, size, val);
3368c2ecf20Sopenharmony_ci	exynos_pcie_sideband_dbi_w_mode(ep, false);
3378c2ecf20Sopenharmony_ci}
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_cistatic int exynos_pcie_rd_own_conf(struct pci_bus *bus, unsigned int devfn,
3408c2ecf20Sopenharmony_ci				   int where, int size, u32 *val)
3418c2ecf20Sopenharmony_ci{
3428c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_ci	if (PCI_SLOT(devfn)) {
3458c2ecf20Sopenharmony_ci		*val = ~0;
3468c2ecf20Sopenharmony_ci		return PCIBIOS_DEVICE_NOT_FOUND;
3478c2ecf20Sopenharmony_ci	}
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	*val = dw_pcie_read_dbi(pci, where, size);
3508c2ecf20Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
3518c2ecf20Sopenharmony_ci}
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_cistatic int exynos_pcie_wr_own_conf(struct pci_bus *bus, unsigned int devfn,
3548c2ecf20Sopenharmony_ci				   int where, int size, u32 val)
3558c2ecf20Sopenharmony_ci{
3568c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(bus->sysdata);
3578c2ecf20Sopenharmony_ci
3588c2ecf20Sopenharmony_ci	if (PCI_SLOT(devfn))
3598c2ecf20Sopenharmony_ci		return PCIBIOS_DEVICE_NOT_FOUND;
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci	dw_pcie_write_dbi(pci, where, size, val);
3628c2ecf20Sopenharmony_ci	return PCIBIOS_SUCCESSFUL;
3638c2ecf20Sopenharmony_ci}
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_cistatic struct pci_ops exynos_pci_ops = {
3668c2ecf20Sopenharmony_ci	.read = exynos_pcie_rd_own_conf,
3678c2ecf20Sopenharmony_ci	.write = exynos_pcie_wr_own_conf,
3688c2ecf20Sopenharmony_ci};
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_cistatic int exynos_pcie_link_up(struct dw_pcie *pci)
3718c2ecf20Sopenharmony_ci{
3728c2ecf20Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
3738c2ecf20Sopenharmony_ci	u32 val;
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci	val = exynos_pcie_readl(ep->mem_res->elbi_base, PCIE_ELBI_RDLH_LINKUP);
3768c2ecf20Sopenharmony_ci	if (val == PCIE_ELBI_LTSSM_ENABLE)
3778c2ecf20Sopenharmony_ci		return 1;
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci	return 0;
3808c2ecf20Sopenharmony_ci}
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_cistatic int exynos_pcie_host_init(struct pcie_port *pp)
3838c2ecf20Sopenharmony_ci{
3848c2ecf20Sopenharmony_ci	struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
3858c2ecf20Sopenharmony_ci	struct exynos_pcie *ep = to_exynos_pcie(pci);
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ci	pp->bridge->ops = &exynos_pci_ops;
3888c2ecf20Sopenharmony_ci
3898c2ecf20Sopenharmony_ci	exynos_pcie_establish_link(ep);
3908c2ecf20Sopenharmony_ci	exynos_pcie_enable_interrupts(ep);
3918c2ecf20Sopenharmony_ci
3928c2ecf20Sopenharmony_ci	return 0;
3938c2ecf20Sopenharmony_ci}
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_cistatic const struct dw_pcie_host_ops exynos_pcie_host_ops = {
3968c2ecf20Sopenharmony_ci	.host_init = exynos_pcie_host_init,
3978c2ecf20Sopenharmony_ci};
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_cistatic int __init exynos_add_pcie_port(struct exynos_pcie *ep,
4008c2ecf20Sopenharmony_ci				       struct platform_device *pdev)
4018c2ecf20Sopenharmony_ci{
4028c2ecf20Sopenharmony_ci	struct dw_pcie *pci = ep->pci;
4038c2ecf20Sopenharmony_ci	struct pcie_port *pp = &pci->pp;
4048c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
4058c2ecf20Sopenharmony_ci	int ret;
4068c2ecf20Sopenharmony_ci
4078c2ecf20Sopenharmony_ci	pp->irq = platform_get_irq(pdev, 1);
4088c2ecf20Sopenharmony_ci	if (pp->irq < 0)
4098c2ecf20Sopenharmony_ci		return pp->irq;
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	ret = devm_request_irq(dev, pp->irq, exynos_pcie_irq_handler,
4128c2ecf20Sopenharmony_ci				IRQF_SHARED, "exynos-pcie", ep);
4138c2ecf20Sopenharmony_ci	if (ret) {
4148c2ecf20Sopenharmony_ci		dev_err(dev, "failed to request irq\n");
4158c2ecf20Sopenharmony_ci		return ret;
4168c2ecf20Sopenharmony_ci	}
4178c2ecf20Sopenharmony_ci
4188c2ecf20Sopenharmony_ci	if (IS_ENABLED(CONFIG_PCI_MSI)) {
4198c2ecf20Sopenharmony_ci		pp->msi_irq = platform_get_irq(pdev, 0);
4208c2ecf20Sopenharmony_ci		if (pp->msi_irq < 0)
4218c2ecf20Sopenharmony_ci			return pp->msi_irq;
4228c2ecf20Sopenharmony_ci	}
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	pp->ops = &exynos_pcie_host_ops;
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_ci	ret = dw_pcie_host_init(pp);
4278c2ecf20Sopenharmony_ci	if (ret) {
4288c2ecf20Sopenharmony_ci		dev_err(dev, "failed to initialize host\n");
4298c2ecf20Sopenharmony_ci		return ret;
4308c2ecf20Sopenharmony_ci	}
4318c2ecf20Sopenharmony_ci
4328c2ecf20Sopenharmony_ci	return 0;
4338c2ecf20Sopenharmony_ci}
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_cistatic const struct dw_pcie_ops dw_pcie_ops = {
4368c2ecf20Sopenharmony_ci	.read_dbi = exynos_pcie_read_dbi,
4378c2ecf20Sopenharmony_ci	.write_dbi = exynos_pcie_write_dbi,
4388c2ecf20Sopenharmony_ci	.link_up = exynos_pcie_link_up,
4398c2ecf20Sopenharmony_ci};
4408c2ecf20Sopenharmony_ci
4418c2ecf20Sopenharmony_cistatic int __init exynos_pcie_probe(struct platform_device *pdev)
4428c2ecf20Sopenharmony_ci{
4438c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
4448c2ecf20Sopenharmony_ci	struct dw_pcie *pci;
4458c2ecf20Sopenharmony_ci	struct exynos_pcie *ep;
4468c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
4478c2ecf20Sopenharmony_ci	int ret;
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci	ep = devm_kzalloc(dev, sizeof(*ep), GFP_KERNEL);
4508c2ecf20Sopenharmony_ci	if (!ep)
4518c2ecf20Sopenharmony_ci		return -ENOMEM;
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci	pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
4548c2ecf20Sopenharmony_ci	if (!pci)
4558c2ecf20Sopenharmony_ci		return -ENOMEM;
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_ci	pci->dev = dev;
4588c2ecf20Sopenharmony_ci	pci->ops = &dw_pcie_ops;
4598c2ecf20Sopenharmony_ci
4608c2ecf20Sopenharmony_ci	ep->pci = pci;
4618c2ecf20Sopenharmony_ci	ep->ops = (const struct exynos_pcie_ops *)
4628c2ecf20Sopenharmony_ci		of_device_get_match_data(dev);
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	ep->reset_gpio = of_get_named_gpio(np, "reset-gpio", 0);
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci	ep->phy = devm_of_phy_get(dev, np, NULL);
4678c2ecf20Sopenharmony_ci	if (IS_ERR(ep->phy)) {
4688c2ecf20Sopenharmony_ci		if (PTR_ERR(ep->phy) != -ENODEV)
4698c2ecf20Sopenharmony_ci			return PTR_ERR(ep->phy);
4708c2ecf20Sopenharmony_ci
4718c2ecf20Sopenharmony_ci		ep->phy = NULL;
4728c2ecf20Sopenharmony_ci	}
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ci	if (ep->ops && ep->ops->get_mem_resources) {
4758c2ecf20Sopenharmony_ci		ret = ep->ops->get_mem_resources(pdev, ep);
4768c2ecf20Sopenharmony_ci		if (ret)
4778c2ecf20Sopenharmony_ci			return ret;
4788c2ecf20Sopenharmony_ci	}
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci	if (ep->ops && ep->ops->get_clk_resources &&
4818c2ecf20Sopenharmony_ci			ep->ops->init_clk_resources) {
4828c2ecf20Sopenharmony_ci		ret = ep->ops->get_clk_resources(ep);
4838c2ecf20Sopenharmony_ci		if (ret)
4848c2ecf20Sopenharmony_ci			return ret;
4858c2ecf20Sopenharmony_ci		ret = ep->ops->init_clk_resources(ep);
4868c2ecf20Sopenharmony_ci		if (ret)
4878c2ecf20Sopenharmony_ci			return ret;
4888c2ecf20Sopenharmony_ci	}
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, ep);
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_ci	ret = exynos_add_pcie_port(ep, pdev);
4938c2ecf20Sopenharmony_ci	if (ret < 0)
4948c2ecf20Sopenharmony_ci		goto fail_probe;
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci	return 0;
4978c2ecf20Sopenharmony_ci
4988c2ecf20Sopenharmony_cifail_probe:
4998c2ecf20Sopenharmony_ci	phy_exit(ep->phy);
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci	if (ep->ops && ep->ops->deinit_clk_resources)
5028c2ecf20Sopenharmony_ci		ep->ops->deinit_clk_resources(ep);
5038c2ecf20Sopenharmony_ci	return ret;
5048c2ecf20Sopenharmony_ci}
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_cistatic int exynos_pcie_remove(struct platform_device *pdev)
5078c2ecf20Sopenharmony_ci{
5088c2ecf20Sopenharmony_ci	struct exynos_pcie *ep = platform_get_drvdata(pdev);
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	if (ep->ops && ep->ops->deinit_clk_resources)
5118c2ecf20Sopenharmony_ci		ep->ops->deinit_clk_resources(ep);
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci	return 0;
5148c2ecf20Sopenharmony_ci}
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_cistatic const struct of_device_id exynos_pcie_of_match[] = {
5178c2ecf20Sopenharmony_ci	{
5188c2ecf20Sopenharmony_ci		.compatible = "samsung,exynos5440-pcie",
5198c2ecf20Sopenharmony_ci		.data = &exynos5440_pcie_ops
5208c2ecf20Sopenharmony_ci	},
5218c2ecf20Sopenharmony_ci	{},
5228c2ecf20Sopenharmony_ci};
5238c2ecf20Sopenharmony_ci
5248c2ecf20Sopenharmony_cistatic struct platform_driver exynos_pcie_driver = {
5258c2ecf20Sopenharmony_ci	.remove		= exynos_pcie_remove,
5268c2ecf20Sopenharmony_ci	.driver = {
5278c2ecf20Sopenharmony_ci		.name	= "exynos-pcie",
5288c2ecf20Sopenharmony_ci		.of_match_table = exynos_pcie_of_match,
5298c2ecf20Sopenharmony_ci	},
5308c2ecf20Sopenharmony_ci};
5318c2ecf20Sopenharmony_ci
5328c2ecf20Sopenharmony_ci/* Exynos PCIe driver does not allow module unload */
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_cistatic int __init exynos_pcie_init(void)
5358c2ecf20Sopenharmony_ci{
5368c2ecf20Sopenharmony_ci	return platform_driver_probe(&exynos_pcie_driver, exynos_pcie_probe);
5378c2ecf20Sopenharmony_ci}
5388c2ecf20Sopenharmony_cisubsys_initcall(exynos_pcie_init);
539