18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause 28c2ecf20Sopenharmony_ci/* Copyright(c) 2018-2019 Realtek Corporation 38c2ecf20Sopenharmony_ci */ 48c2ecf20Sopenharmony_ci 58c2ecf20Sopenharmony_ci#include <linux/module.h> 68c2ecf20Sopenharmony_ci#include <linux/pci.h> 78c2ecf20Sopenharmony_ci#include "main.h" 88c2ecf20Sopenharmony_ci#include "pci.h" 98c2ecf20Sopenharmony_ci#include "reg.h" 108c2ecf20Sopenharmony_ci#include "tx.h" 118c2ecf20Sopenharmony_ci#include "rx.h" 128c2ecf20Sopenharmony_ci#include "fw.h" 138c2ecf20Sopenharmony_ci#include "ps.h" 148c2ecf20Sopenharmony_ci#include "debug.h" 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_cistatic bool rtw_disable_msi; 178c2ecf20Sopenharmony_cistatic bool rtw_pci_disable_aspm; 188c2ecf20Sopenharmony_cimodule_param_named(disable_msi, rtw_disable_msi, bool, 0644); 198c2ecf20Sopenharmony_cimodule_param_named(disable_aspm, rtw_pci_disable_aspm, bool, 0644); 208c2ecf20Sopenharmony_ciMODULE_PARM_DESC(disable_msi, "Set Y to disable MSI interrupt support"); 218c2ecf20Sopenharmony_ciMODULE_PARM_DESC(disable_aspm, "Set Y to disable PCI ASPM support"); 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_cistatic u32 rtw_pci_tx_queue_idx_addr[] = { 248c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_BK] = RTK_PCI_TXBD_IDX_BKQ, 258c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_BE] = RTK_PCI_TXBD_IDX_BEQ, 268c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_VI] = RTK_PCI_TXBD_IDX_VIQ, 278c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_VO] = RTK_PCI_TXBD_IDX_VOQ, 288c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_MGMT] = RTK_PCI_TXBD_IDX_MGMTQ, 298c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_HI0] = RTK_PCI_TXBD_IDX_HI0Q, 308c2ecf20Sopenharmony_ci [RTW_TX_QUEUE_H2C] = RTK_PCI_TXBD_IDX_H2CQ, 318c2ecf20Sopenharmony_ci}; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_cistatic u8 rtw_pci_get_tx_qsel(struct sk_buff *skb, u8 queue) 348c2ecf20Sopenharmony_ci{ 358c2ecf20Sopenharmony_ci switch (queue) { 368c2ecf20Sopenharmony_ci case RTW_TX_QUEUE_BCN: 378c2ecf20Sopenharmony_ci return TX_DESC_QSEL_BEACON; 388c2ecf20Sopenharmony_ci case RTW_TX_QUEUE_H2C: 398c2ecf20Sopenharmony_ci return TX_DESC_QSEL_H2C; 408c2ecf20Sopenharmony_ci case RTW_TX_QUEUE_MGMT: 418c2ecf20Sopenharmony_ci return TX_DESC_QSEL_MGMT; 428c2ecf20Sopenharmony_ci case RTW_TX_QUEUE_HI0: 438c2ecf20Sopenharmony_ci return TX_DESC_QSEL_HIGH; 448c2ecf20Sopenharmony_ci default: 458c2ecf20Sopenharmony_ci return skb->priority; 468c2ecf20Sopenharmony_ci } 478c2ecf20Sopenharmony_ci}; 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_cistatic u8 rtw_pci_read8(struct rtw_dev *rtwdev, u32 addr) 508c2ecf20Sopenharmony_ci{ 518c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci return readb(rtwpci->mmap + addr); 548c2ecf20Sopenharmony_ci} 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic u16 rtw_pci_read16(struct rtw_dev *rtwdev, u32 addr) 578c2ecf20Sopenharmony_ci{ 588c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci return readw(rtwpci->mmap + addr); 618c2ecf20Sopenharmony_ci} 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_cistatic u32 rtw_pci_read32(struct rtw_dev *rtwdev, u32 addr) 648c2ecf20Sopenharmony_ci{ 658c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci return readl(rtwpci->mmap + addr); 688c2ecf20Sopenharmony_ci} 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_cistatic void rtw_pci_write8(struct rtw_dev *rtwdev, u32 addr, u8 val) 718c2ecf20Sopenharmony_ci{ 728c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci writeb(val, rtwpci->mmap + addr); 758c2ecf20Sopenharmony_ci} 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_cistatic void rtw_pci_write16(struct rtw_dev *rtwdev, u32 addr, u16 val) 788c2ecf20Sopenharmony_ci{ 798c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci writew(val, rtwpci->mmap + addr); 828c2ecf20Sopenharmony_ci} 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_cistatic void rtw_pci_write32(struct rtw_dev *rtwdev, u32 addr, u32 val) 858c2ecf20Sopenharmony_ci{ 868c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci writel(val, rtwpci->mmap + addr); 898c2ecf20Sopenharmony_ci} 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_cistatic inline void *rtw_pci_get_tx_desc(struct rtw_pci_tx_ring *tx_ring, u8 idx) 928c2ecf20Sopenharmony_ci{ 938c2ecf20Sopenharmony_ci int offset = tx_ring->r.desc_size * idx; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci return tx_ring->r.head + offset; 968c2ecf20Sopenharmony_ci} 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_cistatic void rtw_pci_free_tx_ring_skbs(struct rtw_dev *rtwdev, 998c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 1028c2ecf20Sopenharmony_ci struct rtw_pci_tx_data *tx_data; 1038c2ecf20Sopenharmony_ci struct sk_buff *skb, *tmp; 1048c2ecf20Sopenharmony_ci dma_addr_t dma; 1058c2ecf20Sopenharmony_ci 1068c2ecf20Sopenharmony_ci /* free every skb remained in tx list */ 1078c2ecf20Sopenharmony_ci skb_queue_walk_safe(&tx_ring->queue, skb, tmp) { 1088c2ecf20Sopenharmony_ci __skb_unlink(skb, &tx_ring->queue); 1098c2ecf20Sopenharmony_ci tx_data = rtw_pci_get_tx_data(skb); 1108c2ecf20Sopenharmony_ci dma = tx_data->dma; 1118c2ecf20Sopenharmony_ci 1128c2ecf20Sopenharmony_ci dma_unmap_single(&pdev->dev, dma, skb->len, DMA_TO_DEVICE); 1138c2ecf20Sopenharmony_ci dev_kfree_skb_any(skb); 1148c2ecf20Sopenharmony_ci } 1158c2ecf20Sopenharmony_ci} 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic void rtw_pci_free_tx_ring(struct rtw_dev *rtwdev, 1188c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring) 1198c2ecf20Sopenharmony_ci{ 1208c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 1218c2ecf20Sopenharmony_ci u8 *head = tx_ring->r.head; 1228c2ecf20Sopenharmony_ci u32 len = tx_ring->r.len; 1238c2ecf20Sopenharmony_ci int ring_sz = len * tx_ring->r.desc_size; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci rtw_pci_free_tx_ring_skbs(rtwdev, tx_ring); 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci /* free the ring itself */ 1288c2ecf20Sopenharmony_ci dma_free_coherent(&pdev->dev, ring_sz, head, tx_ring->r.dma); 1298c2ecf20Sopenharmony_ci tx_ring->r.head = NULL; 1308c2ecf20Sopenharmony_ci} 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_cistatic void rtw_pci_free_rx_ring_skbs(struct rtw_dev *rtwdev, 1338c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring) 1348c2ecf20Sopenharmony_ci{ 1358c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 1368c2ecf20Sopenharmony_ci struct sk_buff *skb; 1378c2ecf20Sopenharmony_ci int buf_sz = RTK_PCI_RX_BUF_SIZE; 1388c2ecf20Sopenharmony_ci dma_addr_t dma; 1398c2ecf20Sopenharmony_ci int i; 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci for (i = 0; i < rx_ring->r.len; i++) { 1428c2ecf20Sopenharmony_ci skb = rx_ring->buf[i]; 1438c2ecf20Sopenharmony_ci if (!skb) 1448c2ecf20Sopenharmony_ci continue; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci dma = *((dma_addr_t *)skb->cb); 1478c2ecf20Sopenharmony_ci dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE); 1488c2ecf20Sopenharmony_ci dev_kfree_skb(skb); 1498c2ecf20Sopenharmony_ci rx_ring->buf[i] = NULL; 1508c2ecf20Sopenharmony_ci } 1518c2ecf20Sopenharmony_ci} 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_cistatic void rtw_pci_free_rx_ring(struct rtw_dev *rtwdev, 1548c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring) 1558c2ecf20Sopenharmony_ci{ 1568c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 1578c2ecf20Sopenharmony_ci u8 *head = rx_ring->r.head; 1588c2ecf20Sopenharmony_ci int ring_sz = rx_ring->r.desc_size * rx_ring->r.len; 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_ci rtw_pci_free_rx_ring_skbs(rtwdev, rx_ring); 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_ci dma_free_coherent(&pdev->dev, ring_sz, head, rx_ring->r.dma); 1638c2ecf20Sopenharmony_ci} 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_cistatic void rtw_pci_free_trx_ring(struct rtw_dev *rtwdev) 1668c2ecf20Sopenharmony_ci{ 1678c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 1688c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring; 1698c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring; 1708c2ecf20Sopenharmony_ci int i; 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci for (i = 0; i < RTK_MAX_TX_QUEUE_NUM; i++) { 1738c2ecf20Sopenharmony_ci tx_ring = &rtwpci->tx_rings[i]; 1748c2ecf20Sopenharmony_ci rtw_pci_free_tx_ring(rtwdev, tx_ring); 1758c2ecf20Sopenharmony_ci } 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci for (i = 0; i < RTK_MAX_RX_QUEUE_NUM; i++) { 1788c2ecf20Sopenharmony_ci rx_ring = &rtwpci->rx_rings[i]; 1798c2ecf20Sopenharmony_ci rtw_pci_free_rx_ring(rtwdev, rx_ring); 1808c2ecf20Sopenharmony_ci } 1818c2ecf20Sopenharmony_ci} 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_cistatic int rtw_pci_init_tx_ring(struct rtw_dev *rtwdev, 1848c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring, 1858c2ecf20Sopenharmony_ci u8 desc_size, u32 len) 1868c2ecf20Sopenharmony_ci{ 1878c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 1888c2ecf20Sopenharmony_ci int ring_sz = desc_size * len; 1898c2ecf20Sopenharmony_ci dma_addr_t dma; 1908c2ecf20Sopenharmony_ci u8 *head; 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci if (len > TRX_BD_IDX_MASK) { 1938c2ecf20Sopenharmony_ci rtw_err(rtwdev, "len %d exceeds maximum TX entries\n", len); 1948c2ecf20Sopenharmony_ci return -EINVAL; 1958c2ecf20Sopenharmony_ci } 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL); 1988c2ecf20Sopenharmony_ci if (!head) { 1998c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to allocate tx ring\n"); 2008c2ecf20Sopenharmony_ci return -ENOMEM; 2018c2ecf20Sopenharmony_ci } 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci skb_queue_head_init(&tx_ring->queue); 2048c2ecf20Sopenharmony_ci tx_ring->r.head = head; 2058c2ecf20Sopenharmony_ci tx_ring->r.dma = dma; 2068c2ecf20Sopenharmony_ci tx_ring->r.len = len; 2078c2ecf20Sopenharmony_ci tx_ring->r.desc_size = desc_size; 2088c2ecf20Sopenharmony_ci tx_ring->r.wp = 0; 2098c2ecf20Sopenharmony_ci tx_ring->r.rp = 0; 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci return 0; 2128c2ecf20Sopenharmony_ci} 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_cistatic int rtw_pci_reset_rx_desc(struct rtw_dev *rtwdev, struct sk_buff *skb, 2158c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring, 2168c2ecf20Sopenharmony_ci u32 idx, u32 desc_sz) 2178c2ecf20Sopenharmony_ci{ 2188c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 2198c2ecf20Sopenharmony_ci struct rtw_pci_rx_buffer_desc *buf_desc; 2208c2ecf20Sopenharmony_ci int buf_sz = RTK_PCI_RX_BUF_SIZE; 2218c2ecf20Sopenharmony_ci dma_addr_t dma; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci if (!skb) 2248c2ecf20Sopenharmony_ci return -EINVAL; 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci dma = dma_map_single(&pdev->dev, skb->data, buf_sz, DMA_FROM_DEVICE); 2278c2ecf20Sopenharmony_ci if (dma_mapping_error(&pdev->dev, dma)) 2288c2ecf20Sopenharmony_ci return -EBUSY; 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci *((dma_addr_t *)skb->cb) = dma; 2318c2ecf20Sopenharmony_ci buf_desc = (struct rtw_pci_rx_buffer_desc *)(rx_ring->r.head + 2328c2ecf20Sopenharmony_ci idx * desc_sz); 2338c2ecf20Sopenharmony_ci memset(buf_desc, 0, sizeof(*buf_desc)); 2348c2ecf20Sopenharmony_ci buf_desc->buf_size = cpu_to_le16(RTK_PCI_RX_BUF_SIZE); 2358c2ecf20Sopenharmony_ci buf_desc->dma = cpu_to_le32(dma); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci return 0; 2388c2ecf20Sopenharmony_ci} 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_cistatic void rtw_pci_sync_rx_desc_device(struct rtw_dev *rtwdev, dma_addr_t dma, 2418c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring, 2428c2ecf20Sopenharmony_ci u32 idx, u32 desc_sz) 2438c2ecf20Sopenharmony_ci{ 2448c2ecf20Sopenharmony_ci struct device *dev = rtwdev->dev; 2458c2ecf20Sopenharmony_ci struct rtw_pci_rx_buffer_desc *buf_desc; 2468c2ecf20Sopenharmony_ci int buf_sz = RTK_PCI_RX_BUF_SIZE; 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci dma_sync_single_for_device(dev, dma, buf_sz, DMA_FROM_DEVICE); 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci buf_desc = (struct rtw_pci_rx_buffer_desc *)(rx_ring->r.head + 2518c2ecf20Sopenharmony_ci idx * desc_sz); 2528c2ecf20Sopenharmony_ci memset(buf_desc, 0, sizeof(*buf_desc)); 2538c2ecf20Sopenharmony_ci buf_desc->buf_size = cpu_to_le16(RTK_PCI_RX_BUF_SIZE); 2548c2ecf20Sopenharmony_ci buf_desc->dma = cpu_to_le32(dma); 2558c2ecf20Sopenharmony_ci} 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_cistatic int rtw_pci_init_rx_ring(struct rtw_dev *rtwdev, 2588c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring, 2598c2ecf20Sopenharmony_ci u8 desc_size, u32 len) 2608c2ecf20Sopenharmony_ci{ 2618c2ecf20Sopenharmony_ci struct pci_dev *pdev = to_pci_dev(rtwdev->dev); 2628c2ecf20Sopenharmony_ci struct sk_buff *skb = NULL; 2638c2ecf20Sopenharmony_ci dma_addr_t dma; 2648c2ecf20Sopenharmony_ci u8 *head; 2658c2ecf20Sopenharmony_ci int ring_sz = desc_size * len; 2668c2ecf20Sopenharmony_ci int buf_sz = RTK_PCI_RX_BUF_SIZE; 2678c2ecf20Sopenharmony_ci int i, allocated; 2688c2ecf20Sopenharmony_ci int ret = 0; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci if (len > TRX_BD_IDX_MASK) { 2718c2ecf20Sopenharmony_ci rtw_err(rtwdev, "len %d exceeds maximum RX entries\n", len); 2728c2ecf20Sopenharmony_ci return -EINVAL; 2738c2ecf20Sopenharmony_ci } 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_ci head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL); 2768c2ecf20Sopenharmony_ci if (!head) { 2778c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to allocate rx ring\n"); 2788c2ecf20Sopenharmony_ci return -ENOMEM; 2798c2ecf20Sopenharmony_ci } 2808c2ecf20Sopenharmony_ci rx_ring->r.head = head; 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_ci for (i = 0; i < len; i++) { 2838c2ecf20Sopenharmony_ci skb = dev_alloc_skb(buf_sz); 2848c2ecf20Sopenharmony_ci if (!skb) { 2858c2ecf20Sopenharmony_ci allocated = i; 2868c2ecf20Sopenharmony_ci ret = -ENOMEM; 2878c2ecf20Sopenharmony_ci goto err_out; 2888c2ecf20Sopenharmony_ci } 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci memset(skb->data, 0, buf_sz); 2918c2ecf20Sopenharmony_ci rx_ring->buf[i] = skb; 2928c2ecf20Sopenharmony_ci ret = rtw_pci_reset_rx_desc(rtwdev, skb, rx_ring, i, desc_size); 2938c2ecf20Sopenharmony_ci if (ret) { 2948c2ecf20Sopenharmony_ci allocated = i; 2958c2ecf20Sopenharmony_ci dev_kfree_skb_any(skb); 2968c2ecf20Sopenharmony_ci goto err_out; 2978c2ecf20Sopenharmony_ci } 2988c2ecf20Sopenharmony_ci } 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci rx_ring->r.dma = dma; 3018c2ecf20Sopenharmony_ci rx_ring->r.len = len; 3028c2ecf20Sopenharmony_ci rx_ring->r.desc_size = desc_size; 3038c2ecf20Sopenharmony_ci rx_ring->r.wp = 0; 3048c2ecf20Sopenharmony_ci rx_ring->r.rp = 0; 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci return 0; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_cierr_out: 3098c2ecf20Sopenharmony_ci for (i = 0; i < allocated; i++) { 3108c2ecf20Sopenharmony_ci skb = rx_ring->buf[i]; 3118c2ecf20Sopenharmony_ci if (!skb) 3128c2ecf20Sopenharmony_ci continue; 3138c2ecf20Sopenharmony_ci dma = *((dma_addr_t *)skb->cb); 3148c2ecf20Sopenharmony_ci dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE); 3158c2ecf20Sopenharmony_ci dev_kfree_skb_any(skb); 3168c2ecf20Sopenharmony_ci rx_ring->buf[i] = NULL; 3178c2ecf20Sopenharmony_ci } 3188c2ecf20Sopenharmony_ci dma_free_coherent(&pdev->dev, ring_sz, head, dma); 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to init rx buffer\n"); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci return ret; 3238c2ecf20Sopenharmony_ci} 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_cistatic int rtw_pci_init_trx_ring(struct rtw_dev *rtwdev) 3268c2ecf20Sopenharmony_ci{ 3278c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 3288c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring; 3298c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring; 3308c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 3318c2ecf20Sopenharmony_ci int i = 0, j = 0, tx_alloced = 0, rx_alloced = 0; 3328c2ecf20Sopenharmony_ci int tx_desc_size, rx_desc_size; 3338c2ecf20Sopenharmony_ci u32 len; 3348c2ecf20Sopenharmony_ci int ret; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci tx_desc_size = chip->tx_buf_desc_sz; 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci for (i = 0; i < RTK_MAX_TX_QUEUE_NUM; i++) { 3398c2ecf20Sopenharmony_ci tx_ring = &rtwpci->tx_rings[i]; 3408c2ecf20Sopenharmony_ci len = max_num_of_tx_queue(i); 3418c2ecf20Sopenharmony_ci ret = rtw_pci_init_tx_ring(rtwdev, tx_ring, tx_desc_size, len); 3428c2ecf20Sopenharmony_ci if (ret) 3438c2ecf20Sopenharmony_ci goto out; 3448c2ecf20Sopenharmony_ci } 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_ci rx_desc_size = chip->rx_buf_desc_sz; 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci for (j = 0; j < RTK_MAX_RX_QUEUE_NUM; j++) { 3498c2ecf20Sopenharmony_ci rx_ring = &rtwpci->rx_rings[j]; 3508c2ecf20Sopenharmony_ci ret = rtw_pci_init_rx_ring(rtwdev, rx_ring, rx_desc_size, 3518c2ecf20Sopenharmony_ci RTK_MAX_RX_DESC_NUM); 3528c2ecf20Sopenharmony_ci if (ret) 3538c2ecf20Sopenharmony_ci goto out; 3548c2ecf20Sopenharmony_ci } 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci return 0; 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ciout: 3598c2ecf20Sopenharmony_ci tx_alloced = i; 3608c2ecf20Sopenharmony_ci for (i = 0; i < tx_alloced; i++) { 3618c2ecf20Sopenharmony_ci tx_ring = &rtwpci->tx_rings[i]; 3628c2ecf20Sopenharmony_ci rtw_pci_free_tx_ring(rtwdev, tx_ring); 3638c2ecf20Sopenharmony_ci } 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci rx_alloced = j; 3668c2ecf20Sopenharmony_ci for (j = 0; j < rx_alloced; j++) { 3678c2ecf20Sopenharmony_ci rx_ring = &rtwpci->rx_rings[j]; 3688c2ecf20Sopenharmony_ci rtw_pci_free_rx_ring(rtwdev, rx_ring); 3698c2ecf20Sopenharmony_ci } 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci return ret; 3728c2ecf20Sopenharmony_ci} 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_cistatic void rtw_pci_deinit(struct rtw_dev *rtwdev) 3758c2ecf20Sopenharmony_ci{ 3768c2ecf20Sopenharmony_ci rtw_pci_free_trx_ring(rtwdev); 3778c2ecf20Sopenharmony_ci} 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_cistatic int rtw_pci_init(struct rtw_dev *rtwdev) 3808c2ecf20Sopenharmony_ci{ 3818c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 3828c2ecf20Sopenharmony_ci int ret = 0; 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci rtwpci->irq_mask[0] = IMR_HIGHDOK | 3858c2ecf20Sopenharmony_ci IMR_MGNTDOK | 3868c2ecf20Sopenharmony_ci IMR_BKDOK | 3878c2ecf20Sopenharmony_ci IMR_BEDOK | 3888c2ecf20Sopenharmony_ci IMR_VIDOK | 3898c2ecf20Sopenharmony_ci IMR_VODOK | 3908c2ecf20Sopenharmony_ci IMR_ROK | 3918c2ecf20Sopenharmony_ci IMR_BCNDMAINT_E | 3928c2ecf20Sopenharmony_ci IMR_C2HCMD | 3938c2ecf20Sopenharmony_ci 0; 3948c2ecf20Sopenharmony_ci rtwpci->irq_mask[1] = IMR_TXFOVW | 3958c2ecf20Sopenharmony_ci 0; 3968c2ecf20Sopenharmony_ci rtwpci->irq_mask[3] = IMR_H2CDOK | 3978c2ecf20Sopenharmony_ci 0; 3988c2ecf20Sopenharmony_ci spin_lock_init(&rtwpci->irq_lock); 3998c2ecf20Sopenharmony_ci spin_lock_init(&rtwpci->hwirq_lock); 4008c2ecf20Sopenharmony_ci ret = rtw_pci_init_trx_ring(rtwdev); 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci return ret; 4038c2ecf20Sopenharmony_ci} 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_cistatic void rtw_pci_reset_buf_desc(struct rtw_dev *rtwdev) 4068c2ecf20Sopenharmony_ci{ 4078c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 4088c2ecf20Sopenharmony_ci u32 len; 4098c2ecf20Sopenharmony_ci u8 tmp; 4108c2ecf20Sopenharmony_ci dma_addr_t dma; 4118c2ecf20Sopenharmony_ci 4128c2ecf20Sopenharmony_ci tmp = rtw_read8(rtwdev, RTK_PCI_CTRL + 3); 4138c2ecf20Sopenharmony_ci rtw_write8(rtwdev, RTK_PCI_CTRL + 3, tmp | 0xf7); 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_BCN].r.dma; 4168c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_BCNQ, dma); 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci if (!rtw_chip_wcpu_11n(rtwdev)) { 4198c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.len; 4208c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.dma; 4218c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.rp = 0; 4228c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_H2C].r.wp = 0; 4238c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_H2CQ, len & TRX_BD_IDX_MASK); 4248c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_H2CQ, dma); 4258c2ecf20Sopenharmony_ci } 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.len; 4288c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.dma; 4298c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.rp = 0; 4308c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_BK].r.wp = 0; 4318c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_BKQ, len & TRX_BD_IDX_MASK); 4328c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_BKQ, dma); 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.len; 4358c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.dma; 4368c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.rp = 0; 4378c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_BE].r.wp = 0; 4388c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_BEQ, len & TRX_BD_IDX_MASK); 4398c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_BEQ, dma); 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.len; 4428c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.dma; 4438c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.rp = 0; 4448c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_VO].r.wp = 0; 4458c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_VOQ, len & TRX_BD_IDX_MASK); 4468c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_VOQ, dma); 4478c2ecf20Sopenharmony_ci 4488c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.len; 4498c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.dma; 4508c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.rp = 0; 4518c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_VI].r.wp = 0; 4528c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_VIQ, len & TRX_BD_IDX_MASK); 4538c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_VIQ, dma); 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.len; 4568c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.dma; 4578c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.rp = 0; 4588c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_MGMT].r.wp = 0; 4598c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_MGMTQ, len & TRX_BD_IDX_MASK); 4608c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_MGMTQ, dma); 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ci len = rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.len; 4638c2ecf20Sopenharmony_ci dma = rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.dma; 4648c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.rp = 0; 4658c2ecf20Sopenharmony_ci rtwpci->tx_rings[RTW_TX_QUEUE_HI0].r.wp = 0; 4668c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_TXBD_NUM_HI0Q, len & TRX_BD_IDX_MASK); 4678c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_DESA_HI0Q, dma); 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_ci len = rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.len; 4708c2ecf20Sopenharmony_ci dma = rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.dma; 4718c2ecf20Sopenharmony_ci rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.rp = 0; 4728c2ecf20Sopenharmony_ci rtwpci->rx_rings[RTW_RX_QUEUE_MPDU].r.wp = 0; 4738c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_RXBD_NUM_MPDUQ, len & TRX_BD_IDX_MASK); 4748c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_RXBD_DESA_MPDUQ, dma); 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci /* reset read/write point */ 4778c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_TXBD_RWPTR_CLR, 0xffffffff); 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_ci /* reset H2C Queue index in a single write */ 4808c2ecf20Sopenharmony_ci if (rtw_chip_wcpu_11ac(rtwdev)) 4818c2ecf20Sopenharmony_ci rtw_write32_set(rtwdev, RTK_PCI_TXBD_H2CQ_CSR, 4828c2ecf20Sopenharmony_ci BIT_CLR_H2CQ_HOST_IDX | BIT_CLR_H2CQ_HW_IDX); 4838c2ecf20Sopenharmony_ci} 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_cistatic void rtw_pci_reset_trx_ring(struct rtw_dev *rtwdev) 4868c2ecf20Sopenharmony_ci{ 4878c2ecf20Sopenharmony_ci rtw_pci_reset_buf_desc(rtwdev); 4888c2ecf20Sopenharmony_ci} 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_cistatic void rtw_pci_enable_interrupt(struct rtw_dev *rtwdev, 4918c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci) 4928c2ecf20Sopenharmony_ci{ 4938c2ecf20Sopenharmony_ci unsigned long flags; 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci spin_lock_irqsave(&rtwpci->hwirq_lock, flags); 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HIMR0, rtwpci->irq_mask[0]); 4988c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HIMR1, rtwpci->irq_mask[1]); 4998c2ecf20Sopenharmony_ci if (rtw_chip_wcpu_11ac(rtwdev)) 5008c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HIMR3, rtwpci->irq_mask[3]); 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci rtwpci->irq_enabled = true; 5038c2ecf20Sopenharmony_ci 5048c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rtwpci->hwirq_lock, flags); 5058c2ecf20Sopenharmony_ci} 5068c2ecf20Sopenharmony_ci 5078c2ecf20Sopenharmony_cistatic void rtw_pci_disable_interrupt(struct rtw_dev *rtwdev, 5088c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci) 5098c2ecf20Sopenharmony_ci{ 5108c2ecf20Sopenharmony_ci unsigned long flags; 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_ci spin_lock_irqsave(&rtwpci->hwirq_lock, flags); 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci if (!rtwpci->irq_enabled) 5158c2ecf20Sopenharmony_ci goto out; 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HIMR0, 0); 5188c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HIMR1, 0); 5198c2ecf20Sopenharmony_ci if (rtw_chip_wcpu_11ac(rtwdev)) 5208c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HIMR3, 0); 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci rtwpci->irq_enabled = false; 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ciout: 5258c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rtwpci->hwirq_lock, flags); 5268c2ecf20Sopenharmony_ci} 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_cistatic void rtw_pci_dma_reset(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci) 5298c2ecf20Sopenharmony_ci{ 5308c2ecf20Sopenharmony_ci /* reset dma and rx tag */ 5318c2ecf20Sopenharmony_ci rtw_write32_set(rtwdev, RTK_PCI_CTRL, 5328c2ecf20Sopenharmony_ci BIT_RST_TRXDMA_INTF | BIT_RX_TAG_EN); 5338c2ecf20Sopenharmony_ci rtwpci->rx_tag = 0; 5348c2ecf20Sopenharmony_ci} 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_cistatic int rtw_pci_setup(struct rtw_dev *rtwdev) 5378c2ecf20Sopenharmony_ci{ 5388c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 5398c2ecf20Sopenharmony_ci 5408c2ecf20Sopenharmony_ci rtw_pci_reset_trx_ring(rtwdev); 5418c2ecf20Sopenharmony_ci rtw_pci_dma_reset(rtwdev, rtwpci); 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci return 0; 5448c2ecf20Sopenharmony_ci} 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_cistatic void rtw_pci_dma_release(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci) 5478c2ecf20Sopenharmony_ci{ 5488c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring; 5498c2ecf20Sopenharmony_ci u8 queue; 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci rtw_pci_reset_trx_ring(rtwdev); 5528c2ecf20Sopenharmony_ci for (queue = 0; queue < RTK_MAX_TX_QUEUE_NUM; queue++) { 5538c2ecf20Sopenharmony_ci tx_ring = &rtwpci->tx_rings[queue]; 5548c2ecf20Sopenharmony_ci rtw_pci_free_tx_ring_skbs(rtwdev, tx_ring); 5558c2ecf20Sopenharmony_ci } 5568c2ecf20Sopenharmony_ci} 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_cistatic int rtw_pci_start(struct rtw_dev *rtwdev) 5598c2ecf20Sopenharmony_ci{ 5608c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci spin_lock_bh(&rtwpci->irq_lock); 5638c2ecf20Sopenharmony_ci rtw_pci_enable_interrupt(rtwdev, rtwpci); 5648c2ecf20Sopenharmony_ci spin_unlock_bh(&rtwpci->irq_lock); 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_ci return 0; 5678c2ecf20Sopenharmony_ci} 5688c2ecf20Sopenharmony_ci 5698c2ecf20Sopenharmony_cistatic void rtw_pci_stop(struct rtw_dev *rtwdev) 5708c2ecf20Sopenharmony_ci{ 5718c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 5728c2ecf20Sopenharmony_ci 5738c2ecf20Sopenharmony_ci spin_lock_bh(&rtwpci->irq_lock); 5748c2ecf20Sopenharmony_ci rtw_pci_disable_interrupt(rtwdev, rtwpci); 5758c2ecf20Sopenharmony_ci rtw_pci_dma_release(rtwdev, rtwpci); 5768c2ecf20Sopenharmony_ci spin_unlock_bh(&rtwpci->irq_lock); 5778c2ecf20Sopenharmony_ci} 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_cistatic void rtw_pci_deep_ps_enter(struct rtw_dev *rtwdev) 5808c2ecf20Sopenharmony_ci{ 5818c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 5828c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *tx_ring; 5838c2ecf20Sopenharmony_ci bool tx_empty = true; 5848c2ecf20Sopenharmony_ci u8 queue; 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_ci lockdep_assert_held(&rtwpci->irq_lock); 5878c2ecf20Sopenharmony_ci 5888c2ecf20Sopenharmony_ci /* Deep PS state is not allowed to TX-DMA */ 5898c2ecf20Sopenharmony_ci for (queue = 0; queue < RTK_MAX_TX_QUEUE_NUM; queue++) { 5908c2ecf20Sopenharmony_ci /* BCN queue is rsvd page, does not have DMA interrupt 5918c2ecf20Sopenharmony_ci * H2C queue is managed by firmware 5928c2ecf20Sopenharmony_ci */ 5938c2ecf20Sopenharmony_ci if (queue == RTW_TX_QUEUE_BCN || 5948c2ecf20Sopenharmony_ci queue == RTW_TX_QUEUE_H2C) 5958c2ecf20Sopenharmony_ci continue; 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci tx_ring = &rtwpci->tx_rings[queue]; 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci /* check if there is any skb DMAing */ 6008c2ecf20Sopenharmony_ci if (skb_queue_len(&tx_ring->queue)) { 6018c2ecf20Sopenharmony_ci tx_empty = false; 6028c2ecf20Sopenharmony_ci break; 6038c2ecf20Sopenharmony_ci } 6048c2ecf20Sopenharmony_ci } 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci if (!tx_empty) { 6078c2ecf20Sopenharmony_ci rtw_dbg(rtwdev, RTW_DBG_PS, 6088c2ecf20Sopenharmony_ci "TX path not empty, cannot enter deep power save state\n"); 6098c2ecf20Sopenharmony_ci return; 6108c2ecf20Sopenharmony_ci } 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci set_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags); 6138c2ecf20Sopenharmony_ci rtw_power_mode_change(rtwdev, true); 6148c2ecf20Sopenharmony_ci} 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_cistatic void rtw_pci_deep_ps_leave(struct rtw_dev *rtwdev) 6178c2ecf20Sopenharmony_ci{ 6188c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_ci lockdep_assert_held(&rtwpci->irq_lock); 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci if (test_and_clear_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags)) 6238c2ecf20Sopenharmony_ci rtw_power_mode_change(rtwdev, false); 6248c2ecf20Sopenharmony_ci} 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_cistatic void rtw_pci_deep_ps(struct rtw_dev *rtwdev, bool enter) 6278c2ecf20Sopenharmony_ci{ 6288c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci spin_lock_bh(&rtwpci->irq_lock); 6318c2ecf20Sopenharmony_ci 6328c2ecf20Sopenharmony_ci if (enter && !test_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags)) 6338c2ecf20Sopenharmony_ci rtw_pci_deep_ps_enter(rtwdev); 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_ci if (!enter && test_bit(RTW_FLAG_LEISURE_PS_DEEP, rtwdev->flags)) 6368c2ecf20Sopenharmony_ci rtw_pci_deep_ps_leave(rtwdev); 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci spin_unlock_bh(&rtwpci->irq_lock); 6398c2ecf20Sopenharmony_ci} 6408c2ecf20Sopenharmony_ci 6418c2ecf20Sopenharmony_cistatic u8 ac_to_hwq[] = { 6428c2ecf20Sopenharmony_ci [IEEE80211_AC_VO] = RTW_TX_QUEUE_VO, 6438c2ecf20Sopenharmony_ci [IEEE80211_AC_VI] = RTW_TX_QUEUE_VI, 6448c2ecf20Sopenharmony_ci [IEEE80211_AC_BE] = RTW_TX_QUEUE_BE, 6458c2ecf20Sopenharmony_ci [IEEE80211_AC_BK] = RTW_TX_QUEUE_BK, 6468c2ecf20Sopenharmony_ci}; 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_cistatic u8 rtw_hw_queue_mapping(struct sk_buff *skb) 6498c2ecf20Sopenharmony_ci{ 6508c2ecf20Sopenharmony_ci struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; 6518c2ecf20Sopenharmony_ci __le16 fc = hdr->frame_control; 6528c2ecf20Sopenharmony_ci u8 q_mapping = skb_get_queue_mapping(skb); 6538c2ecf20Sopenharmony_ci u8 queue; 6548c2ecf20Sopenharmony_ci 6558c2ecf20Sopenharmony_ci if (unlikely(ieee80211_is_beacon(fc))) 6568c2ecf20Sopenharmony_ci queue = RTW_TX_QUEUE_BCN; 6578c2ecf20Sopenharmony_ci else if (unlikely(ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))) 6588c2ecf20Sopenharmony_ci queue = RTW_TX_QUEUE_MGMT; 6598c2ecf20Sopenharmony_ci else if (WARN_ON_ONCE(q_mapping >= ARRAY_SIZE(ac_to_hwq))) 6608c2ecf20Sopenharmony_ci queue = ac_to_hwq[IEEE80211_AC_BE]; 6618c2ecf20Sopenharmony_ci else 6628c2ecf20Sopenharmony_ci queue = ac_to_hwq[q_mapping]; 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci return queue; 6658c2ecf20Sopenharmony_ci} 6668c2ecf20Sopenharmony_ci 6678c2ecf20Sopenharmony_cistatic void rtw_pci_release_rsvd_page(struct rtw_pci *rtwpci, 6688c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *ring) 6698c2ecf20Sopenharmony_ci{ 6708c2ecf20Sopenharmony_ci struct sk_buff *prev = skb_dequeue(&ring->queue); 6718c2ecf20Sopenharmony_ci struct rtw_pci_tx_data *tx_data; 6728c2ecf20Sopenharmony_ci dma_addr_t dma; 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci if (!prev) 6758c2ecf20Sopenharmony_ci return; 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci tx_data = rtw_pci_get_tx_data(prev); 6788c2ecf20Sopenharmony_ci dma = tx_data->dma; 6798c2ecf20Sopenharmony_ci dma_unmap_single(&rtwpci->pdev->dev, dma, prev->len, DMA_TO_DEVICE); 6808c2ecf20Sopenharmony_ci dev_kfree_skb_any(prev); 6818c2ecf20Sopenharmony_ci} 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_cistatic void rtw_pci_dma_check(struct rtw_dev *rtwdev, 6848c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *rx_ring, 6858c2ecf20Sopenharmony_ci u32 idx) 6868c2ecf20Sopenharmony_ci{ 6878c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 6888c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 6898c2ecf20Sopenharmony_ci struct rtw_pci_rx_buffer_desc *buf_desc; 6908c2ecf20Sopenharmony_ci u32 desc_sz = chip->rx_buf_desc_sz; 6918c2ecf20Sopenharmony_ci u16 total_pkt_size; 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_ci buf_desc = (struct rtw_pci_rx_buffer_desc *)(rx_ring->r.head + 6948c2ecf20Sopenharmony_ci idx * desc_sz); 6958c2ecf20Sopenharmony_ci total_pkt_size = le16_to_cpu(buf_desc->total_pkt_size); 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci /* rx tag mismatch, throw a warning */ 6988c2ecf20Sopenharmony_ci if (total_pkt_size != rtwpci->rx_tag) 6998c2ecf20Sopenharmony_ci rtw_warn(rtwdev, "pci bus timeout, check dma status\n"); 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_ci rtwpci->rx_tag = (rtwpci->rx_tag + 1) % RX_TAG_MAX; 7028c2ecf20Sopenharmony_ci} 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_cistatic void rtw_pci_tx_kick_off_queue(struct rtw_dev *rtwdev, u8 queue) 7058c2ecf20Sopenharmony_ci{ 7068c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 7078c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *ring; 7088c2ecf20Sopenharmony_ci u32 bd_idx; 7098c2ecf20Sopenharmony_ci 7108c2ecf20Sopenharmony_ci ring = &rtwpci->tx_rings[queue]; 7118c2ecf20Sopenharmony_ci bd_idx = rtw_pci_tx_queue_idx_addr[queue]; 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci spin_lock_bh(&rtwpci->irq_lock); 7148c2ecf20Sopenharmony_ci rtw_pci_deep_ps_leave(rtwdev); 7158c2ecf20Sopenharmony_ci rtw_write16(rtwdev, bd_idx, ring->r.wp & TRX_BD_IDX_MASK); 7168c2ecf20Sopenharmony_ci spin_unlock_bh(&rtwpci->irq_lock); 7178c2ecf20Sopenharmony_ci} 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_cistatic void rtw_pci_tx_kick_off(struct rtw_dev *rtwdev) 7208c2ecf20Sopenharmony_ci{ 7218c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 7228c2ecf20Sopenharmony_ci u8 queue; 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ci for (queue = 0; queue < RTK_MAX_TX_QUEUE_NUM; queue++) 7258c2ecf20Sopenharmony_ci if (test_and_clear_bit(queue, rtwpci->tx_queued)) 7268c2ecf20Sopenharmony_ci rtw_pci_tx_kick_off_queue(rtwdev, queue); 7278c2ecf20Sopenharmony_ci} 7288c2ecf20Sopenharmony_ci 7298c2ecf20Sopenharmony_cistatic int rtw_pci_tx_write_data(struct rtw_dev *rtwdev, 7308c2ecf20Sopenharmony_ci struct rtw_tx_pkt_info *pkt_info, 7318c2ecf20Sopenharmony_ci struct sk_buff *skb, u8 queue) 7328c2ecf20Sopenharmony_ci{ 7338c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 7348c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 7358c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *ring; 7368c2ecf20Sopenharmony_ci struct rtw_pci_tx_data *tx_data; 7378c2ecf20Sopenharmony_ci dma_addr_t dma; 7388c2ecf20Sopenharmony_ci u32 tx_pkt_desc_sz = chip->tx_pkt_desc_sz; 7398c2ecf20Sopenharmony_ci u32 tx_buf_desc_sz = chip->tx_buf_desc_sz; 7408c2ecf20Sopenharmony_ci u32 size; 7418c2ecf20Sopenharmony_ci u32 psb_len; 7428c2ecf20Sopenharmony_ci u8 *pkt_desc; 7438c2ecf20Sopenharmony_ci struct rtw_pci_tx_buffer_desc *buf_desc; 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_ci ring = &rtwpci->tx_rings[queue]; 7468c2ecf20Sopenharmony_ci 7478c2ecf20Sopenharmony_ci size = skb->len; 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci if (queue == RTW_TX_QUEUE_BCN) 7508c2ecf20Sopenharmony_ci rtw_pci_release_rsvd_page(rtwpci, ring); 7518c2ecf20Sopenharmony_ci else if (!avail_desc(ring->r.wp, ring->r.rp, ring->r.len)) 7528c2ecf20Sopenharmony_ci return -ENOSPC; 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_ci pkt_desc = skb_push(skb, chip->tx_pkt_desc_sz); 7558c2ecf20Sopenharmony_ci memset(pkt_desc, 0, tx_pkt_desc_sz); 7568c2ecf20Sopenharmony_ci pkt_info->qsel = rtw_pci_get_tx_qsel(skb, queue); 7578c2ecf20Sopenharmony_ci rtw_tx_fill_tx_desc(pkt_info, skb); 7588c2ecf20Sopenharmony_ci dma = dma_map_single(&rtwpci->pdev->dev, skb->data, skb->len, 7598c2ecf20Sopenharmony_ci DMA_TO_DEVICE); 7608c2ecf20Sopenharmony_ci if (dma_mapping_error(&rtwpci->pdev->dev, dma)) 7618c2ecf20Sopenharmony_ci return -EBUSY; 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci /* after this we got dma mapped, there is no way back */ 7648c2ecf20Sopenharmony_ci buf_desc = get_tx_buffer_desc(ring, tx_buf_desc_sz); 7658c2ecf20Sopenharmony_ci memset(buf_desc, 0, tx_buf_desc_sz); 7668c2ecf20Sopenharmony_ci psb_len = (skb->len - 1) / 128 + 1; 7678c2ecf20Sopenharmony_ci if (queue == RTW_TX_QUEUE_BCN) 7688c2ecf20Sopenharmony_ci psb_len |= 1 << RTK_PCI_TXBD_OWN_OFFSET; 7698c2ecf20Sopenharmony_ci 7708c2ecf20Sopenharmony_ci buf_desc[0].psb_len = cpu_to_le16(psb_len); 7718c2ecf20Sopenharmony_ci buf_desc[0].buf_size = cpu_to_le16(tx_pkt_desc_sz); 7728c2ecf20Sopenharmony_ci buf_desc[0].dma = cpu_to_le32(dma); 7738c2ecf20Sopenharmony_ci buf_desc[1].buf_size = cpu_to_le16(size); 7748c2ecf20Sopenharmony_ci buf_desc[1].dma = cpu_to_le32(dma + tx_pkt_desc_sz); 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci tx_data = rtw_pci_get_tx_data(skb); 7778c2ecf20Sopenharmony_ci tx_data->dma = dma; 7788c2ecf20Sopenharmony_ci tx_data->sn = pkt_info->sn; 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci spin_lock_bh(&rtwpci->irq_lock); 7818c2ecf20Sopenharmony_ci 7828c2ecf20Sopenharmony_ci skb_queue_tail(&ring->queue, skb); 7838c2ecf20Sopenharmony_ci 7848c2ecf20Sopenharmony_ci if (queue == RTW_TX_QUEUE_BCN) 7858c2ecf20Sopenharmony_ci goto out_unlock; 7868c2ecf20Sopenharmony_ci 7878c2ecf20Sopenharmony_ci /* update write-index, and kick it off later */ 7888c2ecf20Sopenharmony_ci set_bit(queue, rtwpci->tx_queued); 7898c2ecf20Sopenharmony_ci if (++ring->r.wp >= ring->r.len) 7908c2ecf20Sopenharmony_ci ring->r.wp = 0; 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ciout_unlock: 7938c2ecf20Sopenharmony_ci spin_unlock_bh(&rtwpci->irq_lock); 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_ci return 0; 7968c2ecf20Sopenharmony_ci} 7978c2ecf20Sopenharmony_ci 7988c2ecf20Sopenharmony_cistatic int rtw_pci_write_data_rsvd_page(struct rtw_dev *rtwdev, u8 *buf, 7998c2ecf20Sopenharmony_ci u32 size) 8008c2ecf20Sopenharmony_ci{ 8018c2ecf20Sopenharmony_ci struct sk_buff *skb; 8028c2ecf20Sopenharmony_ci struct rtw_tx_pkt_info pkt_info = {0}; 8038c2ecf20Sopenharmony_ci u8 reg_bcn_work; 8048c2ecf20Sopenharmony_ci int ret; 8058c2ecf20Sopenharmony_ci 8068c2ecf20Sopenharmony_ci skb = rtw_tx_write_data_rsvd_page_get(rtwdev, &pkt_info, buf, size); 8078c2ecf20Sopenharmony_ci if (!skb) 8088c2ecf20Sopenharmony_ci return -ENOMEM; 8098c2ecf20Sopenharmony_ci 8108c2ecf20Sopenharmony_ci ret = rtw_pci_tx_write_data(rtwdev, &pkt_info, skb, RTW_TX_QUEUE_BCN); 8118c2ecf20Sopenharmony_ci if (ret) { 8128c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to write rsvd page data\n"); 8138c2ecf20Sopenharmony_ci return ret; 8148c2ecf20Sopenharmony_ci } 8158c2ecf20Sopenharmony_ci 8168c2ecf20Sopenharmony_ci /* reserved pages go through beacon queue */ 8178c2ecf20Sopenharmony_ci reg_bcn_work = rtw_read8(rtwdev, RTK_PCI_TXBD_BCN_WORK); 8188c2ecf20Sopenharmony_ci reg_bcn_work |= BIT_PCI_BCNQ_FLAG; 8198c2ecf20Sopenharmony_ci rtw_write8(rtwdev, RTK_PCI_TXBD_BCN_WORK, reg_bcn_work); 8208c2ecf20Sopenharmony_ci 8218c2ecf20Sopenharmony_ci return 0; 8228c2ecf20Sopenharmony_ci} 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_cistatic int rtw_pci_write_data_h2c(struct rtw_dev *rtwdev, u8 *buf, u32 size) 8258c2ecf20Sopenharmony_ci{ 8268c2ecf20Sopenharmony_ci struct sk_buff *skb; 8278c2ecf20Sopenharmony_ci struct rtw_tx_pkt_info pkt_info = {0}; 8288c2ecf20Sopenharmony_ci int ret; 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci skb = rtw_tx_write_data_h2c_get(rtwdev, &pkt_info, buf, size); 8318c2ecf20Sopenharmony_ci if (!skb) 8328c2ecf20Sopenharmony_ci return -ENOMEM; 8338c2ecf20Sopenharmony_ci 8348c2ecf20Sopenharmony_ci ret = rtw_pci_tx_write_data(rtwdev, &pkt_info, skb, RTW_TX_QUEUE_H2C); 8358c2ecf20Sopenharmony_ci if (ret) { 8368c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to write h2c data\n"); 8378c2ecf20Sopenharmony_ci return ret; 8388c2ecf20Sopenharmony_ci } 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_ci rtw_pci_tx_kick_off_queue(rtwdev, RTW_TX_QUEUE_H2C); 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci return 0; 8438c2ecf20Sopenharmony_ci} 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_cistatic int rtw_pci_tx_write(struct rtw_dev *rtwdev, 8468c2ecf20Sopenharmony_ci struct rtw_tx_pkt_info *pkt_info, 8478c2ecf20Sopenharmony_ci struct sk_buff *skb) 8488c2ecf20Sopenharmony_ci{ 8498c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 8508c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *ring; 8518c2ecf20Sopenharmony_ci u8 queue = rtw_hw_queue_mapping(skb); 8528c2ecf20Sopenharmony_ci int ret; 8538c2ecf20Sopenharmony_ci 8548c2ecf20Sopenharmony_ci ret = rtw_pci_tx_write_data(rtwdev, pkt_info, skb, queue); 8558c2ecf20Sopenharmony_ci if (ret) 8568c2ecf20Sopenharmony_ci return ret; 8578c2ecf20Sopenharmony_ci 8588c2ecf20Sopenharmony_ci ring = &rtwpci->tx_rings[queue]; 8598c2ecf20Sopenharmony_ci if (avail_desc(ring->r.wp, ring->r.rp, ring->r.len) < 2) { 8608c2ecf20Sopenharmony_ci ieee80211_stop_queue(rtwdev->hw, skb_get_queue_mapping(skb)); 8618c2ecf20Sopenharmony_ci ring->queue_stopped = true; 8628c2ecf20Sopenharmony_ci } 8638c2ecf20Sopenharmony_ci 8648c2ecf20Sopenharmony_ci return 0; 8658c2ecf20Sopenharmony_ci} 8668c2ecf20Sopenharmony_ci 8678c2ecf20Sopenharmony_cistatic void rtw_pci_tx_isr(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci, 8688c2ecf20Sopenharmony_ci u8 hw_queue) 8698c2ecf20Sopenharmony_ci{ 8708c2ecf20Sopenharmony_ci struct ieee80211_hw *hw = rtwdev->hw; 8718c2ecf20Sopenharmony_ci struct ieee80211_tx_info *info; 8728c2ecf20Sopenharmony_ci struct rtw_pci_tx_ring *ring; 8738c2ecf20Sopenharmony_ci struct rtw_pci_tx_data *tx_data; 8748c2ecf20Sopenharmony_ci struct sk_buff *skb; 8758c2ecf20Sopenharmony_ci u32 count; 8768c2ecf20Sopenharmony_ci u32 bd_idx_addr; 8778c2ecf20Sopenharmony_ci u32 bd_idx, cur_rp; 8788c2ecf20Sopenharmony_ci u16 q_map; 8798c2ecf20Sopenharmony_ci 8808c2ecf20Sopenharmony_ci ring = &rtwpci->tx_rings[hw_queue]; 8818c2ecf20Sopenharmony_ci 8828c2ecf20Sopenharmony_ci bd_idx_addr = rtw_pci_tx_queue_idx_addr[hw_queue]; 8838c2ecf20Sopenharmony_ci bd_idx = rtw_read32(rtwdev, bd_idx_addr); 8848c2ecf20Sopenharmony_ci cur_rp = bd_idx >> 16; 8858c2ecf20Sopenharmony_ci cur_rp &= TRX_BD_IDX_MASK; 8868c2ecf20Sopenharmony_ci if (cur_rp >= ring->r.rp) 8878c2ecf20Sopenharmony_ci count = cur_rp - ring->r.rp; 8888c2ecf20Sopenharmony_ci else 8898c2ecf20Sopenharmony_ci count = ring->r.len - (ring->r.rp - cur_rp); 8908c2ecf20Sopenharmony_ci 8918c2ecf20Sopenharmony_ci while (count--) { 8928c2ecf20Sopenharmony_ci skb = skb_dequeue(&ring->queue); 8938c2ecf20Sopenharmony_ci if (!skb) { 8948c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to dequeue %d skb TX queue %d, BD=0x%08x, rp %d -> %d\n", 8958c2ecf20Sopenharmony_ci count, hw_queue, bd_idx, ring->r.rp, cur_rp); 8968c2ecf20Sopenharmony_ci break; 8978c2ecf20Sopenharmony_ci } 8988c2ecf20Sopenharmony_ci tx_data = rtw_pci_get_tx_data(skb); 8998c2ecf20Sopenharmony_ci dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len, 9008c2ecf20Sopenharmony_ci DMA_TO_DEVICE); 9018c2ecf20Sopenharmony_ci 9028c2ecf20Sopenharmony_ci /* just free command packets from host to card */ 9038c2ecf20Sopenharmony_ci if (hw_queue == RTW_TX_QUEUE_H2C) { 9048c2ecf20Sopenharmony_ci dev_kfree_skb_irq(skb); 9058c2ecf20Sopenharmony_ci continue; 9068c2ecf20Sopenharmony_ci } 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci if (ring->queue_stopped && 9098c2ecf20Sopenharmony_ci avail_desc(ring->r.wp, ring->r.rp, ring->r.len) > 4) { 9108c2ecf20Sopenharmony_ci q_map = skb_get_queue_mapping(skb); 9118c2ecf20Sopenharmony_ci ieee80211_wake_queue(hw, q_map); 9128c2ecf20Sopenharmony_ci ring->queue_stopped = false; 9138c2ecf20Sopenharmony_ci } 9148c2ecf20Sopenharmony_ci 9158c2ecf20Sopenharmony_ci skb_pull(skb, rtwdev->chip->tx_pkt_desc_sz); 9168c2ecf20Sopenharmony_ci 9178c2ecf20Sopenharmony_ci info = IEEE80211_SKB_CB(skb); 9188c2ecf20Sopenharmony_ci 9198c2ecf20Sopenharmony_ci /* enqueue to wait for tx report */ 9208c2ecf20Sopenharmony_ci if (info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS) { 9218c2ecf20Sopenharmony_ci rtw_tx_report_enqueue(rtwdev, skb, tx_data->sn); 9228c2ecf20Sopenharmony_ci continue; 9238c2ecf20Sopenharmony_ci } 9248c2ecf20Sopenharmony_ci 9258c2ecf20Sopenharmony_ci /* always ACK for others, then they won't be marked as drop */ 9268c2ecf20Sopenharmony_ci if (info->flags & IEEE80211_TX_CTL_NO_ACK) 9278c2ecf20Sopenharmony_ci info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED; 9288c2ecf20Sopenharmony_ci else 9298c2ecf20Sopenharmony_ci info->flags |= IEEE80211_TX_STAT_ACK; 9308c2ecf20Sopenharmony_ci 9318c2ecf20Sopenharmony_ci ieee80211_tx_info_clear_status(info); 9328c2ecf20Sopenharmony_ci ieee80211_tx_status_irqsafe(hw, skb); 9338c2ecf20Sopenharmony_ci } 9348c2ecf20Sopenharmony_ci 9358c2ecf20Sopenharmony_ci ring->r.rp = cur_rp; 9368c2ecf20Sopenharmony_ci} 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_cistatic void rtw_pci_rx_isr(struct rtw_dev *rtwdev, struct rtw_pci *rtwpci, 9398c2ecf20Sopenharmony_ci u8 hw_queue) 9408c2ecf20Sopenharmony_ci{ 9418c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 9428c2ecf20Sopenharmony_ci struct rtw_pci_rx_ring *ring; 9438c2ecf20Sopenharmony_ci struct rtw_rx_pkt_stat pkt_stat; 9448c2ecf20Sopenharmony_ci struct ieee80211_rx_status rx_status; 9458c2ecf20Sopenharmony_ci struct sk_buff *skb, *new; 9468c2ecf20Sopenharmony_ci u32 cur_wp, cur_rp, tmp; 9478c2ecf20Sopenharmony_ci u32 count; 9488c2ecf20Sopenharmony_ci u32 pkt_offset; 9498c2ecf20Sopenharmony_ci u32 pkt_desc_sz = chip->rx_pkt_desc_sz; 9508c2ecf20Sopenharmony_ci u32 buf_desc_sz = chip->rx_buf_desc_sz; 9518c2ecf20Sopenharmony_ci u32 new_len; 9528c2ecf20Sopenharmony_ci u8 *rx_desc; 9538c2ecf20Sopenharmony_ci dma_addr_t dma; 9548c2ecf20Sopenharmony_ci 9558c2ecf20Sopenharmony_ci ring = &rtwpci->rx_rings[RTW_RX_QUEUE_MPDU]; 9568c2ecf20Sopenharmony_ci 9578c2ecf20Sopenharmony_ci tmp = rtw_read32(rtwdev, RTK_PCI_RXBD_IDX_MPDUQ); 9588c2ecf20Sopenharmony_ci cur_wp = tmp >> 16; 9598c2ecf20Sopenharmony_ci cur_wp &= TRX_BD_IDX_MASK; 9608c2ecf20Sopenharmony_ci if (cur_wp >= ring->r.wp) 9618c2ecf20Sopenharmony_ci count = cur_wp - ring->r.wp; 9628c2ecf20Sopenharmony_ci else 9638c2ecf20Sopenharmony_ci count = ring->r.len - (ring->r.wp - cur_wp); 9648c2ecf20Sopenharmony_ci 9658c2ecf20Sopenharmony_ci cur_rp = ring->r.rp; 9668c2ecf20Sopenharmony_ci while (count--) { 9678c2ecf20Sopenharmony_ci rtw_pci_dma_check(rtwdev, ring, cur_rp); 9688c2ecf20Sopenharmony_ci skb = ring->buf[cur_rp]; 9698c2ecf20Sopenharmony_ci dma = *((dma_addr_t *)skb->cb); 9708c2ecf20Sopenharmony_ci dma_sync_single_for_cpu(rtwdev->dev, dma, RTK_PCI_RX_BUF_SIZE, 9718c2ecf20Sopenharmony_ci DMA_FROM_DEVICE); 9728c2ecf20Sopenharmony_ci rx_desc = skb->data; 9738c2ecf20Sopenharmony_ci chip->ops->query_rx_desc(rtwdev, rx_desc, &pkt_stat, &rx_status); 9748c2ecf20Sopenharmony_ci 9758c2ecf20Sopenharmony_ci /* offset from rx_desc to payload */ 9768c2ecf20Sopenharmony_ci pkt_offset = pkt_desc_sz + pkt_stat.drv_info_sz + 9778c2ecf20Sopenharmony_ci pkt_stat.shift; 9788c2ecf20Sopenharmony_ci 9798c2ecf20Sopenharmony_ci /* allocate a new skb for this frame, 9808c2ecf20Sopenharmony_ci * discard the frame if none available 9818c2ecf20Sopenharmony_ci */ 9828c2ecf20Sopenharmony_ci new_len = pkt_stat.pkt_len + pkt_offset; 9838c2ecf20Sopenharmony_ci new = dev_alloc_skb(new_len); 9848c2ecf20Sopenharmony_ci if (WARN_ONCE(!new, "rx routine starvation\n")) 9858c2ecf20Sopenharmony_ci goto next_rp; 9868c2ecf20Sopenharmony_ci 9878c2ecf20Sopenharmony_ci /* put the DMA data including rx_desc from phy to new skb */ 9888c2ecf20Sopenharmony_ci skb_put_data(new, skb->data, new_len); 9898c2ecf20Sopenharmony_ci 9908c2ecf20Sopenharmony_ci if (pkt_stat.is_c2h) { 9918c2ecf20Sopenharmony_ci rtw_fw_c2h_cmd_rx_irqsafe(rtwdev, pkt_offset, new); 9928c2ecf20Sopenharmony_ci } else { 9938c2ecf20Sopenharmony_ci /* remove rx_desc */ 9948c2ecf20Sopenharmony_ci skb_pull(new, pkt_offset); 9958c2ecf20Sopenharmony_ci 9968c2ecf20Sopenharmony_ci rtw_rx_stats(rtwdev, pkt_stat.vif, new); 9978c2ecf20Sopenharmony_ci memcpy(new->cb, &rx_status, sizeof(rx_status)); 9988c2ecf20Sopenharmony_ci ieee80211_rx_irqsafe(rtwdev->hw, new); 9998c2ecf20Sopenharmony_ci } 10008c2ecf20Sopenharmony_ci 10018c2ecf20Sopenharmony_cinext_rp: 10028c2ecf20Sopenharmony_ci /* new skb delivered to mac80211, re-enable original skb DMA */ 10038c2ecf20Sopenharmony_ci rtw_pci_sync_rx_desc_device(rtwdev, dma, ring, cur_rp, 10048c2ecf20Sopenharmony_ci buf_desc_sz); 10058c2ecf20Sopenharmony_ci 10068c2ecf20Sopenharmony_ci /* host read next element in ring */ 10078c2ecf20Sopenharmony_ci if (++cur_rp >= ring->r.len) 10088c2ecf20Sopenharmony_ci cur_rp = 0; 10098c2ecf20Sopenharmony_ci } 10108c2ecf20Sopenharmony_ci 10118c2ecf20Sopenharmony_ci ring->r.rp = cur_rp; 10128c2ecf20Sopenharmony_ci ring->r.wp = cur_wp; 10138c2ecf20Sopenharmony_ci rtw_write16(rtwdev, RTK_PCI_RXBD_IDX_MPDUQ, ring->r.rp); 10148c2ecf20Sopenharmony_ci} 10158c2ecf20Sopenharmony_ci 10168c2ecf20Sopenharmony_cistatic void rtw_pci_irq_recognized(struct rtw_dev *rtwdev, 10178c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci, u32 *irq_status) 10188c2ecf20Sopenharmony_ci{ 10198c2ecf20Sopenharmony_ci unsigned long flags; 10208c2ecf20Sopenharmony_ci 10218c2ecf20Sopenharmony_ci spin_lock_irqsave(&rtwpci->hwirq_lock, flags); 10228c2ecf20Sopenharmony_ci 10238c2ecf20Sopenharmony_ci irq_status[0] = rtw_read32(rtwdev, RTK_PCI_HISR0); 10248c2ecf20Sopenharmony_ci irq_status[1] = rtw_read32(rtwdev, RTK_PCI_HISR1); 10258c2ecf20Sopenharmony_ci if (rtw_chip_wcpu_11ac(rtwdev)) 10268c2ecf20Sopenharmony_ci irq_status[3] = rtw_read32(rtwdev, RTK_PCI_HISR3); 10278c2ecf20Sopenharmony_ci else 10288c2ecf20Sopenharmony_ci irq_status[3] = 0; 10298c2ecf20Sopenharmony_ci irq_status[0] &= rtwpci->irq_mask[0]; 10308c2ecf20Sopenharmony_ci irq_status[1] &= rtwpci->irq_mask[1]; 10318c2ecf20Sopenharmony_ci irq_status[3] &= rtwpci->irq_mask[3]; 10328c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HISR0, irq_status[0]); 10338c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HISR1, irq_status[1]); 10348c2ecf20Sopenharmony_ci if (rtw_chip_wcpu_11ac(rtwdev)) 10358c2ecf20Sopenharmony_ci rtw_write32(rtwdev, RTK_PCI_HISR3, irq_status[3]); 10368c2ecf20Sopenharmony_ci 10378c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&rtwpci->hwirq_lock, flags); 10388c2ecf20Sopenharmony_ci} 10398c2ecf20Sopenharmony_ci 10408c2ecf20Sopenharmony_cistatic irqreturn_t rtw_pci_interrupt_handler(int irq, void *dev) 10418c2ecf20Sopenharmony_ci{ 10428c2ecf20Sopenharmony_ci struct rtw_dev *rtwdev = dev; 10438c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 10448c2ecf20Sopenharmony_ci 10458c2ecf20Sopenharmony_ci /* disable RTW PCI interrupt to avoid more interrupts before the end of 10468c2ecf20Sopenharmony_ci * thread function 10478c2ecf20Sopenharmony_ci * 10488c2ecf20Sopenharmony_ci * disable HIMR here to also avoid new HISR flag being raised before 10498c2ecf20Sopenharmony_ci * the HISRs have been Write-1-cleared for MSI. If not all of the HISRs 10508c2ecf20Sopenharmony_ci * are cleared, the edge-triggered interrupt will not be generated when 10518c2ecf20Sopenharmony_ci * a new HISR flag is set. 10528c2ecf20Sopenharmony_ci */ 10538c2ecf20Sopenharmony_ci rtw_pci_disable_interrupt(rtwdev, rtwpci); 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_ci return IRQ_WAKE_THREAD; 10568c2ecf20Sopenharmony_ci} 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_cistatic irqreturn_t rtw_pci_interrupt_threadfn(int irq, void *dev) 10598c2ecf20Sopenharmony_ci{ 10608c2ecf20Sopenharmony_ci struct rtw_dev *rtwdev = dev; 10618c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 10628c2ecf20Sopenharmony_ci u32 irq_status[4]; 10638c2ecf20Sopenharmony_ci 10648c2ecf20Sopenharmony_ci spin_lock_bh(&rtwpci->irq_lock); 10658c2ecf20Sopenharmony_ci rtw_pci_irq_recognized(rtwdev, rtwpci, irq_status); 10668c2ecf20Sopenharmony_ci 10678c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_MGNTDOK) 10688c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_MGMT); 10698c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_HIGHDOK) 10708c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_HI0); 10718c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_BEDOK) 10728c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_BE); 10738c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_BKDOK) 10748c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_BK); 10758c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_VODOK) 10768c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_VO); 10778c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_VIDOK) 10788c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_VI); 10798c2ecf20Sopenharmony_ci if (irq_status[3] & IMR_H2CDOK) 10808c2ecf20Sopenharmony_ci rtw_pci_tx_isr(rtwdev, rtwpci, RTW_TX_QUEUE_H2C); 10818c2ecf20Sopenharmony_ci if (irq_status[0] & IMR_ROK) 10828c2ecf20Sopenharmony_ci rtw_pci_rx_isr(rtwdev, rtwpci, RTW_RX_QUEUE_MPDU); 10838c2ecf20Sopenharmony_ci if (unlikely(irq_status[0] & IMR_C2HCMD)) 10848c2ecf20Sopenharmony_ci rtw_fw_c2h_cmd_isr(rtwdev); 10858c2ecf20Sopenharmony_ci 10868c2ecf20Sopenharmony_ci /* all of the jobs for this interrupt have been done */ 10878c2ecf20Sopenharmony_ci rtw_pci_enable_interrupt(rtwdev, rtwpci); 10888c2ecf20Sopenharmony_ci spin_unlock_bh(&rtwpci->irq_lock); 10898c2ecf20Sopenharmony_ci 10908c2ecf20Sopenharmony_ci return IRQ_HANDLED; 10918c2ecf20Sopenharmony_ci} 10928c2ecf20Sopenharmony_ci 10938c2ecf20Sopenharmony_cistatic int rtw_pci_io_mapping(struct rtw_dev *rtwdev, 10948c2ecf20Sopenharmony_ci struct pci_dev *pdev) 10958c2ecf20Sopenharmony_ci{ 10968c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 10978c2ecf20Sopenharmony_ci unsigned long len; 10988c2ecf20Sopenharmony_ci u8 bar_id = 2; 10998c2ecf20Sopenharmony_ci int ret; 11008c2ecf20Sopenharmony_ci 11018c2ecf20Sopenharmony_ci ret = pci_request_regions(pdev, KBUILD_MODNAME); 11028c2ecf20Sopenharmony_ci if (ret) { 11038c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to request pci regions\n"); 11048c2ecf20Sopenharmony_ci return ret; 11058c2ecf20Sopenharmony_ci } 11068c2ecf20Sopenharmony_ci 11078c2ecf20Sopenharmony_ci len = pci_resource_len(pdev, bar_id); 11088c2ecf20Sopenharmony_ci rtwpci->mmap = pci_iomap(pdev, bar_id, len); 11098c2ecf20Sopenharmony_ci if (!rtwpci->mmap) { 11108c2ecf20Sopenharmony_ci pci_release_regions(pdev); 11118c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to map pci memory\n"); 11128c2ecf20Sopenharmony_ci return -ENOMEM; 11138c2ecf20Sopenharmony_ci } 11148c2ecf20Sopenharmony_ci 11158c2ecf20Sopenharmony_ci return 0; 11168c2ecf20Sopenharmony_ci} 11178c2ecf20Sopenharmony_ci 11188c2ecf20Sopenharmony_cistatic void rtw_pci_io_unmapping(struct rtw_dev *rtwdev, 11198c2ecf20Sopenharmony_ci struct pci_dev *pdev) 11208c2ecf20Sopenharmony_ci{ 11218c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 11228c2ecf20Sopenharmony_ci 11238c2ecf20Sopenharmony_ci if (rtwpci->mmap) { 11248c2ecf20Sopenharmony_ci pci_iounmap(pdev, rtwpci->mmap); 11258c2ecf20Sopenharmony_ci pci_release_regions(pdev); 11268c2ecf20Sopenharmony_ci } 11278c2ecf20Sopenharmony_ci} 11288c2ecf20Sopenharmony_ci 11298c2ecf20Sopenharmony_cistatic void rtw_dbi_write8(struct rtw_dev *rtwdev, u16 addr, u8 data) 11308c2ecf20Sopenharmony_ci{ 11318c2ecf20Sopenharmony_ci u16 write_addr; 11328c2ecf20Sopenharmony_ci u16 remainder = addr & ~(BITS_DBI_WREN | BITS_DBI_ADDR_MASK); 11338c2ecf20Sopenharmony_ci u8 flag; 11348c2ecf20Sopenharmony_ci u8 cnt; 11358c2ecf20Sopenharmony_ci 11368c2ecf20Sopenharmony_ci write_addr = addr & BITS_DBI_ADDR_MASK; 11378c2ecf20Sopenharmony_ci write_addr |= u16_encode_bits(BIT(remainder), BITS_DBI_WREN); 11388c2ecf20Sopenharmony_ci rtw_write8(rtwdev, REG_DBI_WDATA_V1 + remainder, data); 11398c2ecf20Sopenharmony_ci rtw_write16(rtwdev, REG_DBI_FLAG_V1, write_addr); 11408c2ecf20Sopenharmony_ci rtw_write8(rtwdev, REG_DBI_FLAG_V1 + 2, BIT_DBI_WFLAG >> 16); 11418c2ecf20Sopenharmony_ci 11428c2ecf20Sopenharmony_ci for (cnt = 0; cnt < RTW_PCI_WR_RETRY_CNT; cnt++) { 11438c2ecf20Sopenharmony_ci flag = rtw_read8(rtwdev, REG_DBI_FLAG_V1 + 2); 11448c2ecf20Sopenharmony_ci if (flag == 0) 11458c2ecf20Sopenharmony_ci return; 11468c2ecf20Sopenharmony_ci 11478c2ecf20Sopenharmony_ci udelay(10); 11488c2ecf20Sopenharmony_ci } 11498c2ecf20Sopenharmony_ci 11508c2ecf20Sopenharmony_ci WARN(flag, "failed to write to DBI register, addr=0x%04x\n", addr); 11518c2ecf20Sopenharmony_ci} 11528c2ecf20Sopenharmony_ci 11538c2ecf20Sopenharmony_cistatic int rtw_dbi_read8(struct rtw_dev *rtwdev, u16 addr, u8 *value) 11548c2ecf20Sopenharmony_ci{ 11558c2ecf20Sopenharmony_ci u16 read_addr = addr & BITS_DBI_ADDR_MASK; 11568c2ecf20Sopenharmony_ci u8 flag; 11578c2ecf20Sopenharmony_ci u8 cnt; 11588c2ecf20Sopenharmony_ci 11598c2ecf20Sopenharmony_ci rtw_write16(rtwdev, REG_DBI_FLAG_V1, read_addr); 11608c2ecf20Sopenharmony_ci rtw_write8(rtwdev, REG_DBI_FLAG_V1 + 2, BIT_DBI_RFLAG >> 16); 11618c2ecf20Sopenharmony_ci 11628c2ecf20Sopenharmony_ci for (cnt = 0; cnt < RTW_PCI_WR_RETRY_CNT; cnt++) { 11638c2ecf20Sopenharmony_ci flag = rtw_read8(rtwdev, REG_DBI_FLAG_V1 + 2); 11648c2ecf20Sopenharmony_ci if (flag == 0) { 11658c2ecf20Sopenharmony_ci read_addr = REG_DBI_RDATA_V1 + (addr & 3); 11668c2ecf20Sopenharmony_ci *value = rtw_read8(rtwdev, read_addr); 11678c2ecf20Sopenharmony_ci return 0; 11688c2ecf20Sopenharmony_ci } 11698c2ecf20Sopenharmony_ci 11708c2ecf20Sopenharmony_ci udelay(10); 11718c2ecf20Sopenharmony_ci } 11728c2ecf20Sopenharmony_ci 11738c2ecf20Sopenharmony_ci WARN(1, "failed to read DBI register, addr=0x%04x\n", addr); 11748c2ecf20Sopenharmony_ci return -EIO; 11758c2ecf20Sopenharmony_ci} 11768c2ecf20Sopenharmony_ci 11778c2ecf20Sopenharmony_cistatic void rtw_mdio_write(struct rtw_dev *rtwdev, u8 addr, u16 data, bool g1) 11788c2ecf20Sopenharmony_ci{ 11798c2ecf20Sopenharmony_ci u8 page; 11808c2ecf20Sopenharmony_ci u8 wflag; 11818c2ecf20Sopenharmony_ci u8 cnt; 11828c2ecf20Sopenharmony_ci 11838c2ecf20Sopenharmony_ci rtw_write16(rtwdev, REG_MDIO_V1, data); 11848c2ecf20Sopenharmony_ci 11858c2ecf20Sopenharmony_ci page = addr < RTW_PCI_MDIO_PG_SZ ? 0 : 1; 11868c2ecf20Sopenharmony_ci page += g1 ? RTW_PCI_MDIO_PG_OFFS_G1 : RTW_PCI_MDIO_PG_OFFS_G2; 11878c2ecf20Sopenharmony_ci rtw_write8(rtwdev, REG_PCIE_MIX_CFG, addr & BITS_MDIO_ADDR_MASK); 11888c2ecf20Sopenharmony_ci rtw_write8(rtwdev, REG_PCIE_MIX_CFG + 3, page); 11898c2ecf20Sopenharmony_ci rtw_write32_mask(rtwdev, REG_PCIE_MIX_CFG, BIT_MDIO_WFLAG_V1, 1); 11908c2ecf20Sopenharmony_ci 11918c2ecf20Sopenharmony_ci for (cnt = 0; cnt < RTW_PCI_WR_RETRY_CNT; cnt++) { 11928c2ecf20Sopenharmony_ci wflag = rtw_read32_mask(rtwdev, REG_PCIE_MIX_CFG, 11938c2ecf20Sopenharmony_ci BIT_MDIO_WFLAG_V1); 11948c2ecf20Sopenharmony_ci if (wflag == 0) 11958c2ecf20Sopenharmony_ci return; 11968c2ecf20Sopenharmony_ci 11978c2ecf20Sopenharmony_ci udelay(10); 11988c2ecf20Sopenharmony_ci } 11998c2ecf20Sopenharmony_ci 12008c2ecf20Sopenharmony_ci WARN(wflag, "failed to write to MDIO register, addr=0x%02x\n", addr); 12018c2ecf20Sopenharmony_ci} 12028c2ecf20Sopenharmony_ci 12038c2ecf20Sopenharmony_cistatic void rtw_pci_clkreq_set(struct rtw_dev *rtwdev, bool enable) 12048c2ecf20Sopenharmony_ci{ 12058c2ecf20Sopenharmony_ci u8 value; 12068c2ecf20Sopenharmony_ci int ret; 12078c2ecf20Sopenharmony_ci 12088c2ecf20Sopenharmony_ci if (rtw_pci_disable_aspm) 12098c2ecf20Sopenharmony_ci return; 12108c2ecf20Sopenharmony_ci 12118c2ecf20Sopenharmony_ci ret = rtw_dbi_read8(rtwdev, RTK_PCIE_LINK_CFG, &value); 12128c2ecf20Sopenharmony_ci if (ret) { 12138c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to read CLKREQ_L1, ret=%d", ret); 12148c2ecf20Sopenharmony_ci return; 12158c2ecf20Sopenharmony_ci } 12168c2ecf20Sopenharmony_ci 12178c2ecf20Sopenharmony_ci if (enable) 12188c2ecf20Sopenharmony_ci value |= BIT_CLKREQ_SW_EN; 12198c2ecf20Sopenharmony_ci else 12208c2ecf20Sopenharmony_ci value &= ~BIT_CLKREQ_SW_EN; 12218c2ecf20Sopenharmony_ci 12228c2ecf20Sopenharmony_ci rtw_dbi_write8(rtwdev, RTK_PCIE_LINK_CFG, value); 12238c2ecf20Sopenharmony_ci} 12248c2ecf20Sopenharmony_ci 12258c2ecf20Sopenharmony_cistatic void rtw_pci_aspm_set(struct rtw_dev *rtwdev, bool enable) 12268c2ecf20Sopenharmony_ci{ 12278c2ecf20Sopenharmony_ci u8 value; 12288c2ecf20Sopenharmony_ci int ret; 12298c2ecf20Sopenharmony_ci 12308c2ecf20Sopenharmony_ci if (rtw_pci_disable_aspm) 12318c2ecf20Sopenharmony_ci return; 12328c2ecf20Sopenharmony_ci 12338c2ecf20Sopenharmony_ci ret = rtw_dbi_read8(rtwdev, RTK_PCIE_LINK_CFG, &value); 12348c2ecf20Sopenharmony_ci if (ret) { 12358c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to read ASPM, ret=%d", ret); 12368c2ecf20Sopenharmony_ci return; 12378c2ecf20Sopenharmony_ci } 12388c2ecf20Sopenharmony_ci 12398c2ecf20Sopenharmony_ci if (enable) 12408c2ecf20Sopenharmony_ci value |= BIT_L1_SW_EN; 12418c2ecf20Sopenharmony_ci else 12428c2ecf20Sopenharmony_ci value &= ~BIT_L1_SW_EN; 12438c2ecf20Sopenharmony_ci 12448c2ecf20Sopenharmony_ci rtw_dbi_write8(rtwdev, RTK_PCIE_LINK_CFG, value); 12458c2ecf20Sopenharmony_ci} 12468c2ecf20Sopenharmony_ci 12478c2ecf20Sopenharmony_cistatic void rtw_pci_link_ps(struct rtw_dev *rtwdev, bool enter) 12488c2ecf20Sopenharmony_ci{ 12498c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 12508c2ecf20Sopenharmony_ci 12518c2ecf20Sopenharmony_ci /* Like CLKREQ, ASPM is also implemented by two HW modules, and can 12528c2ecf20Sopenharmony_ci * only be enabled when host supports it. 12538c2ecf20Sopenharmony_ci * 12548c2ecf20Sopenharmony_ci * And ASPM mechanism should be enabled when driver/firmware enters 12558c2ecf20Sopenharmony_ci * power save mode, without having heavy traffic. Because we've 12568c2ecf20Sopenharmony_ci * experienced some inter-operability issues that the link tends 12578c2ecf20Sopenharmony_ci * to enter L1 state on the fly even when driver is having high 12588c2ecf20Sopenharmony_ci * throughput. This is probably because the ASPM behavior slightly 12598c2ecf20Sopenharmony_ci * varies from different SOC. 12608c2ecf20Sopenharmony_ci */ 12618c2ecf20Sopenharmony_ci if (rtwpci->link_ctrl & PCI_EXP_LNKCTL_ASPM_L1) 12628c2ecf20Sopenharmony_ci rtw_pci_aspm_set(rtwdev, enter); 12638c2ecf20Sopenharmony_ci} 12648c2ecf20Sopenharmony_ci 12658c2ecf20Sopenharmony_cistatic void rtw_pci_link_cfg(struct rtw_dev *rtwdev) 12668c2ecf20Sopenharmony_ci{ 12678c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 12688c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci = (struct rtw_pci *)rtwdev->priv; 12698c2ecf20Sopenharmony_ci struct pci_dev *pdev = rtwpci->pdev; 12708c2ecf20Sopenharmony_ci u16 link_ctrl; 12718c2ecf20Sopenharmony_ci int ret; 12728c2ecf20Sopenharmony_ci 12738c2ecf20Sopenharmony_ci /* RTL8822CE has enabled REFCLK auto calibration, it does not need 12748c2ecf20Sopenharmony_ci * to add clock delay to cover the REFCLK timing gap. 12758c2ecf20Sopenharmony_ci */ 12768c2ecf20Sopenharmony_ci if (chip->id == RTW_CHIP_TYPE_8822C) 12778c2ecf20Sopenharmony_ci rtw_dbi_write8(rtwdev, RTK_PCIE_CLKDLY_CTRL, 0); 12788c2ecf20Sopenharmony_ci 12798c2ecf20Sopenharmony_ci /* Though there is standard PCIE configuration space to set the 12808c2ecf20Sopenharmony_ci * link control register, but by Realtek's design, driver should 12818c2ecf20Sopenharmony_ci * check if host supports CLKREQ/ASPM to enable the HW module. 12828c2ecf20Sopenharmony_ci * 12838c2ecf20Sopenharmony_ci * These functions are implemented by two HW modules associated, 12848c2ecf20Sopenharmony_ci * one is responsible to access PCIE configuration space to 12858c2ecf20Sopenharmony_ci * follow the host settings, and another is in charge of doing 12868c2ecf20Sopenharmony_ci * CLKREQ/ASPM mechanisms, it is default disabled. Because sometimes 12878c2ecf20Sopenharmony_ci * the host does not support it, and due to some reasons or wrong 12888c2ecf20Sopenharmony_ci * settings (ex. CLKREQ# not Bi-Direction), it could lead to device 12898c2ecf20Sopenharmony_ci * loss if HW misbehaves on the link. 12908c2ecf20Sopenharmony_ci * 12918c2ecf20Sopenharmony_ci * Hence it's designed that driver should first check the PCIE 12928c2ecf20Sopenharmony_ci * configuration space is sync'ed and enabled, then driver can turn 12938c2ecf20Sopenharmony_ci * on the other module that is actually working on the mechanism. 12948c2ecf20Sopenharmony_ci */ 12958c2ecf20Sopenharmony_ci ret = pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &link_ctrl); 12968c2ecf20Sopenharmony_ci if (ret) { 12978c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to read PCI cap, ret=%d\n", ret); 12988c2ecf20Sopenharmony_ci return; 12998c2ecf20Sopenharmony_ci } 13008c2ecf20Sopenharmony_ci 13018c2ecf20Sopenharmony_ci if (link_ctrl & PCI_EXP_LNKCTL_CLKREQ_EN) 13028c2ecf20Sopenharmony_ci rtw_pci_clkreq_set(rtwdev, true); 13038c2ecf20Sopenharmony_ci 13048c2ecf20Sopenharmony_ci rtwpci->link_ctrl = link_ctrl; 13058c2ecf20Sopenharmony_ci} 13068c2ecf20Sopenharmony_ci 13078c2ecf20Sopenharmony_cistatic void rtw_pci_interface_cfg(struct rtw_dev *rtwdev) 13088c2ecf20Sopenharmony_ci{ 13098c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 13108c2ecf20Sopenharmony_ci 13118c2ecf20Sopenharmony_ci switch (chip->id) { 13128c2ecf20Sopenharmony_ci case RTW_CHIP_TYPE_8822C: 13138c2ecf20Sopenharmony_ci if (rtwdev->hal.cut_version >= RTW_CHIP_VER_CUT_D) 13148c2ecf20Sopenharmony_ci rtw_write32_mask(rtwdev, REG_HCI_MIX_CFG, 13158c2ecf20Sopenharmony_ci BIT_PCIE_EMAC_PDN_AUX_TO_FAST_CLK, 1); 13168c2ecf20Sopenharmony_ci break; 13178c2ecf20Sopenharmony_ci default: 13188c2ecf20Sopenharmony_ci break; 13198c2ecf20Sopenharmony_ci } 13208c2ecf20Sopenharmony_ci} 13218c2ecf20Sopenharmony_ci 13228c2ecf20Sopenharmony_cistatic void rtw_pci_phy_cfg(struct rtw_dev *rtwdev) 13238c2ecf20Sopenharmony_ci{ 13248c2ecf20Sopenharmony_ci struct rtw_chip_info *chip = rtwdev->chip; 13258c2ecf20Sopenharmony_ci const struct rtw_intf_phy_para *para; 13268c2ecf20Sopenharmony_ci u16 cut; 13278c2ecf20Sopenharmony_ci u16 value; 13288c2ecf20Sopenharmony_ci u16 offset; 13298c2ecf20Sopenharmony_ci int i; 13308c2ecf20Sopenharmony_ci 13318c2ecf20Sopenharmony_ci cut = BIT(0) << rtwdev->hal.cut_version; 13328c2ecf20Sopenharmony_ci 13338c2ecf20Sopenharmony_ci for (i = 0; i < chip->intf_table->n_gen1_para; i++) { 13348c2ecf20Sopenharmony_ci para = &chip->intf_table->gen1_para[i]; 13358c2ecf20Sopenharmony_ci if (!(para->cut_mask & cut)) 13368c2ecf20Sopenharmony_ci continue; 13378c2ecf20Sopenharmony_ci if (para->offset == 0xffff) 13388c2ecf20Sopenharmony_ci break; 13398c2ecf20Sopenharmony_ci offset = para->offset; 13408c2ecf20Sopenharmony_ci value = para->value; 13418c2ecf20Sopenharmony_ci if (para->ip_sel == RTW_IP_SEL_PHY) 13428c2ecf20Sopenharmony_ci rtw_mdio_write(rtwdev, offset, value, true); 13438c2ecf20Sopenharmony_ci else 13448c2ecf20Sopenharmony_ci rtw_dbi_write8(rtwdev, offset, value); 13458c2ecf20Sopenharmony_ci } 13468c2ecf20Sopenharmony_ci 13478c2ecf20Sopenharmony_ci for (i = 0; i < chip->intf_table->n_gen2_para; i++) { 13488c2ecf20Sopenharmony_ci para = &chip->intf_table->gen2_para[i]; 13498c2ecf20Sopenharmony_ci if (!(para->cut_mask & cut)) 13508c2ecf20Sopenharmony_ci continue; 13518c2ecf20Sopenharmony_ci if (para->offset == 0xffff) 13528c2ecf20Sopenharmony_ci break; 13538c2ecf20Sopenharmony_ci offset = para->offset; 13548c2ecf20Sopenharmony_ci value = para->value; 13558c2ecf20Sopenharmony_ci if (para->ip_sel == RTW_IP_SEL_PHY) 13568c2ecf20Sopenharmony_ci rtw_mdio_write(rtwdev, offset, value, false); 13578c2ecf20Sopenharmony_ci else 13588c2ecf20Sopenharmony_ci rtw_dbi_write8(rtwdev, offset, value); 13598c2ecf20Sopenharmony_ci } 13608c2ecf20Sopenharmony_ci 13618c2ecf20Sopenharmony_ci rtw_pci_link_cfg(rtwdev); 13628c2ecf20Sopenharmony_ci} 13638c2ecf20Sopenharmony_ci 13648c2ecf20Sopenharmony_cistatic int __maybe_unused rtw_pci_suspend(struct device *dev) 13658c2ecf20Sopenharmony_ci{ 13668c2ecf20Sopenharmony_ci return 0; 13678c2ecf20Sopenharmony_ci} 13688c2ecf20Sopenharmony_ci 13698c2ecf20Sopenharmony_cistatic int __maybe_unused rtw_pci_resume(struct device *dev) 13708c2ecf20Sopenharmony_ci{ 13718c2ecf20Sopenharmony_ci return 0; 13728c2ecf20Sopenharmony_ci} 13738c2ecf20Sopenharmony_ci 13748c2ecf20Sopenharmony_ciSIMPLE_DEV_PM_OPS(rtw_pm_ops, rtw_pci_suspend, rtw_pci_resume); 13758c2ecf20Sopenharmony_ciEXPORT_SYMBOL(rtw_pm_ops); 13768c2ecf20Sopenharmony_ci 13778c2ecf20Sopenharmony_cistatic int rtw_pci_claim(struct rtw_dev *rtwdev, struct pci_dev *pdev) 13788c2ecf20Sopenharmony_ci{ 13798c2ecf20Sopenharmony_ci int ret; 13808c2ecf20Sopenharmony_ci 13818c2ecf20Sopenharmony_ci ret = pci_enable_device(pdev); 13828c2ecf20Sopenharmony_ci if (ret) { 13838c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to enable pci device\n"); 13848c2ecf20Sopenharmony_ci return ret; 13858c2ecf20Sopenharmony_ci } 13868c2ecf20Sopenharmony_ci 13878c2ecf20Sopenharmony_ci pci_set_master(pdev); 13888c2ecf20Sopenharmony_ci pci_set_drvdata(pdev, rtwdev->hw); 13898c2ecf20Sopenharmony_ci SET_IEEE80211_DEV(rtwdev->hw, &pdev->dev); 13908c2ecf20Sopenharmony_ci 13918c2ecf20Sopenharmony_ci return 0; 13928c2ecf20Sopenharmony_ci} 13938c2ecf20Sopenharmony_ci 13948c2ecf20Sopenharmony_cistatic void rtw_pci_declaim(struct rtw_dev *rtwdev, struct pci_dev *pdev) 13958c2ecf20Sopenharmony_ci{ 13968c2ecf20Sopenharmony_ci pci_clear_master(pdev); 13978c2ecf20Sopenharmony_ci pci_disable_device(pdev); 13988c2ecf20Sopenharmony_ci} 13998c2ecf20Sopenharmony_ci 14008c2ecf20Sopenharmony_cistatic int rtw_pci_setup_resource(struct rtw_dev *rtwdev, struct pci_dev *pdev) 14018c2ecf20Sopenharmony_ci{ 14028c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci; 14038c2ecf20Sopenharmony_ci int ret; 14048c2ecf20Sopenharmony_ci 14058c2ecf20Sopenharmony_ci rtwpci = (struct rtw_pci *)rtwdev->priv; 14068c2ecf20Sopenharmony_ci rtwpci->pdev = pdev; 14078c2ecf20Sopenharmony_ci 14088c2ecf20Sopenharmony_ci /* after this driver can access to hw registers */ 14098c2ecf20Sopenharmony_ci ret = rtw_pci_io_mapping(rtwdev, pdev); 14108c2ecf20Sopenharmony_ci if (ret) { 14118c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to request pci io region\n"); 14128c2ecf20Sopenharmony_ci goto err_out; 14138c2ecf20Sopenharmony_ci } 14148c2ecf20Sopenharmony_ci 14158c2ecf20Sopenharmony_ci ret = rtw_pci_init(rtwdev); 14168c2ecf20Sopenharmony_ci if (ret) { 14178c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to allocate pci resources\n"); 14188c2ecf20Sopenharmony_ci goto err_io_unmap; 14198c2ecf20Sopenharmony_ci } 14208c2ecf20Sopenharmony_ci 14218c2ecf20Sopenharmony_ci return 0; 14228c2ecf20Sopenharmony_ci 14238c2ecf20Sopenharmony_cierr_io_unmap: 14248c2ecf20Sopenharmony_ci rtw_pci_io_unmapping(rtwdev, pdev); 14258c2ecf20Sopenharmony_ci 14268c2ecf20Sopenharmony_cierr_out: 14278c2ecf20Sopenharmony_ci return ret; 14288c2ecf20Sopenharmony_ci} 14298c2ecf20Sopenharmony_ci 14308c2ecf20Sopenharmony_cistatic void rtw_pci_destroy(struct rtw_dev *rtwdev, struct pci_dev *pdev) 14318c2ecf20Sopenharmony_ci{ 14328c2ecf20Sopenharmony_ci rtw_pci_deinit(rtwdev); 14338c2ecf20Sopenharmony_ci rtw_pci_io_unmapping(rtwdev, pdev); 14348c2ecf20Sopenharmony_ci} 14358c2ecf20Sopenharmony_ci 14368c2ecf20Sopenharmony_cistatic struct rtw_hci_ops rtw_pci_ops = { 14378c2ecf20Sopenharmony_ci .tx_write = rtw_pci_tx_write, 14388c2ecf20Sopenharmony_ci .tx_kick_off = rtw_pci_tx_kick_off, 14398c2ecf20Sopenharmony_ci .setup = rtw_pci_setup, 14408c2ecf20Sopenharmony_ci .start = rtw_pci_start, 14418c2ecf20Sopenharmony_ci .stop = rtw_pci_stop, 14428c2ecf20Sopenharmony_ci .deep_ps = rtw_pci_deep_ps, 14438c2ecf20Sopenharmony_ci .link_ps = rtw_pci_link_ps, 14448c2ecf20Sopenharmony_ci .interface_cfg = rtw_pci_interface_cfg, 14458c2ecf20Sopenharmony_ci 14468c2ecf20Sopenharmony_ci .read8 = rtw_pci_read8, 14478c2ecf20Sopenharmony_ci .read16 = rtw_pci_read16, 14488c2ecf20Sopenharmony_ci .read32 = rtw_pci_read32, 14498c2ecf20Sopenharmony_ci .write8 = rtw_pci_write8, 14508c2ecf20Sopenharmony_ci .write16 = rtw_pci_write16, 14518c2ecf20Sopenharmony_ci .write32 = rtw_pci_write32, 14528c2ecf20Sopenharmony_ci .write_data_rsvd_page = rtw_pci_write_data_rsvd_page, 14538c2ecf20Sopenharmony_ci .write_data_h2c = rtw_pci_write_data_h2c, 14548c2ecf20Sopenharmony_ci}; 14558c2ecf20Sopenharmony_ci 14568c2ecf20Sopenharmony_cistatic int rtw_pci_request_irq(struct rtw_dev *rtwdev, struct pci_dev *pdev) 14578c2ecf20Sopenharmony_ci{ 14588c2ecf20Sopenharmony_ci unsigned int flags = PCI_IRQ_LEGACY; 14598c2ecf20Sopenharmony_ci int ret; 14608c2ecf20Sopenharmony_ci 14618c2ecf20Sopenharmony_ci if (!rtw_disable_msi) 14628c2ecf20Sopenharmony_ci flags |= PCI_IRQ_MSI; 14638c2ecf20Sopenharmony_ci 14648c2ecf20Sopenharmony_ci ret = pci_alloc_irq_vectors(pdev, 1, 1, flags); 14658c2ecf20Sopenharmony_ci if (ret < 0) { 14668c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to alloc PCI irq vectors\n"); 14678c2ecf20Sopenharmony_ci return ret; 14688c2ecf20Sopenharmony_ci } 14698c2ecf20Sopenharmony_ci 14708c2ecf20Sopenharmony_ci ret = devm_request_threaded_irq(rtwdev->dev, pdev->irq, 14718c2ecf20Sopenharmony_ci rtw_pci_interrupt_handler, 14728c2ecf20Sopenharmony_ci rtw_pci_interrupt_threadfn, 14738c2ecf20Sopenharmony_ci IRQF_SHARED, KBUILD_MODNAME, rtwdev); 14748c2ecf20Sopenharmony_ci if (ret) { 14758c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to request irq %d\n", ret); 14768c2ecf20Sopenharmony_ci pci_free_irq_vectors(pdev); 14778c2ecf20Sopenharmony_ci } 14788c2ecf20Sopenharmony_ci 14798c2ecf20Sopenharmony_ci return ret; 14808c2ecf20Sopenharmony_ci} 14818c2ecf20Sopenharmony_ci 14828c2ecf20Sopenharmony_cistatic void rtw_pci_free_irq(struct rtw_dev *rtwdev, struct pci_dev *pdev) 14838c2ecf20Sopenharmony_ci{ 14848c2ecf20Sopenharmony_ci devm_free_irq(rtwdev->dev, pdev->irq, rtwdev); 14858c2ecf20Sopenharmony_ci pci_free_irq_vectors(pdev); 14868c2ecf20Sopenharmony_ci} 14878c2ecf20Sopenharmony_ci 14888c2ecf20Sopenharmony_ciint rtw_pci_probe(struct pci_dev *pdev, 14898c2ecf20Sopenharmony_ci const struct pci_device_id *id) 14908c2ecf20Sopenharmony_ci{ 14918c2ecf20Sopenharmony_ci struct ieee80211_hw *hw; 14928c2ecf20Sopenharmony_ci struct rtw_dev *rtwdev; 14938c2ecf20Sopenharmony_ci int drv_data_size; 14948c2ecf20Sopenharmony_ci int ret; 14958c2ecf20Sopenharmony_ci 14968c2ecf20Sopenharmony_ci drv_data_size = sizeof(struct rtw_dev) + sizeof(struct rtw_pci); 14978c2ecf20Sopenharmony_ci hw = ieee80211_alloc_hw(drv_data_size, &rtw_ops); 14988c2ecf20Sopenharmony_ci if (!hw) { 14998c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to allocate hw\n"); 15008c2ecf20Sopenharmony_ci return -ENOMEM; 15018c2ecf20Sopenharmony_ci } 15028c2ecf20Sopenharmony_ci 15038c2ecf20Sopenharmony_ci rtwdev = hw->priv; 15048c2ecf20Sopenharmony_ci rtwdev->hw = hw; 15058c2ecf20Sopenharmony_ci rtwdev->dev = &pdev->dev; 15068c2ecf20Sopenharmony_ci rtwdev->chip = (struct rtw_chip_info *)id->driver_data; 15078c2ecf20Sopenharmony_ci rtwdev->hci.ops = &rtw_pci_ops; 15088c2ecf20Sopenharmony_ci rtwdev->hci.type = RTW_HCI_TYPE_PCIE; 15098c2ecf20Sopenharmony_ci 15108c2ecf20Sopenharmony_ci ret = rtw_core_init(rtwdev); 15118c2ecf20Sopenharmony_ci if (ret) 15128c2ecf20Sopenharmony_ci goto err_release_hw; 15138c2ecf20Sopenharmony_ci 15148c2ecf20Sopenharmony_ci rtw_dbg(rtwdev, RTW_DBG_PCI, 15158c2ecf20Sopenharmony_ci "rtw88 pci probe: vendor=0x%4.04X device=0x%4.04X rev=%d\n", 15168c2ecf20Sopenharmony_ci pdev->vendor, pdev->device, pdev->revision); 15178c2ecf20Sopenharmony_ci 15188c2ecf20Sopenharmony_ci ret = rtw_pci_claim(rtwdev, pdev); 15198c2ecf20Sopenharmony_ci if (ret) { 15208c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to claim pci device\n"); 15218c2ecf20Sopenharmony_ci goto err_deinit_core; 15228c2ecf20Sopenharmony_ci } 15238c2ecf20Sopenharmony_ci 15248c2ecf20Sopenharmony_ci ret = rtw_pci_setup_resource(rtwdev, pdev); 15258c2ecf20Sopenharmony_ci if (ret) { 15268c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to setup pci resources\n"); 15278c2ecf20Sopenharmony_ci goto err_pci_declaim; 15288c2ecf20Sopenharmony_ci } 15298c2ecf20Sopenharmony_ci 15308c2ecf20Sopenharmony_ci ret = rtw_chip_info_setup(rtwdev); 15318c2ecf20Sopenharmony_ci if (ret) { 15328c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to setup chip information\n"); 15338c2ecf20Sopenharmony_ci goto err_destroy_pci; 15348c2ecf20Sopenharmony_ci } 15358c2ecf20Sopenharmony_ci 15368c2ecf20Sopenharmony_ci rtw_pci_phy_cfg(rtwdev); 15378c2ecf20Sopenharmony_ci 15388c2ecf20Sopenharmony_ci ret = rtw_register_hw(rtwdev, hw); 15398c2ecf20Sopenharmony_ci if (ret) { 15408c2ecf20Sopenharmony_ci rtw_err(rtwdev, "failed to register hw\n"); 15418c2ecf20Sopenharmony_ci goto err_destroy_pci; 15428c2ecf20Sopenharmony_ci } 15438c2ecf20Sopenharmony_ci 15448c2ecf20Sopenharmony_ci ret = rtw_pci_request_irq(rtwdev, pdev); 15458c2ecf20Sopenharmony_ci if (ret) { 15468c2ecf20Sopenharmony_ci ieee80211_unregister_hw(hw); 15478c2ecf20Sopenharmony_ci goto err_destroy_pci; 15488c2ecf20Sopenharmony_ci } 15498c2ecf20Sopenharmony_ci 15508c2ecf20Sopenharmony_ci return 0; 15518c2ecf20Sopenharmony_ci 15528c2ecf20Sopenharmony_cierr_destroy_pci: 15538c2ecf20Sopenharmony_ci rtw_pci_destroy(rtwdev, pdev); 15548c2ecf20Sopenharmony_ci 15558c2ecf20Sopenharmony_cierr_pci_declaim: 15568c2ecf20Sopenharmony_ci rtw_pci_declaim(rtwdev, pdev); 15578c2ecf20Sopenharmony_ci 15588c2ecf20Sopenharmony_cierr_deinit_core: 15598c2ecf20Sopenharmony_ci rtw_core_deinit(rtwdev); 15608c2ecf20Sopenharmony_ci 15618c2ecf20Sopenharmony_cierr_release_hw: 15628c2ecf20Sopenharmony_ci ieee80211_free_hw(hw); 15638c2ecf20Sopenharmony_ci 15648c2ecf20Sopenharmony_ci return ret; 15658c2ecf20Sopenharmony_ci} 15668c2ecf20Sopenharmony_ciEXPORT_SYMBOL(rtw_pci_probe); 15678c2ecf20Sopenharmony_ci 15688c2ecf20Sopenharmony_civoid rtw_pci_remove(struct pci_dev *pdev) 15698c2ecf20Sopenharmony_ci{ 15708c2ecf20Sopenharmony_ci struct ieee80211_hw *hw = pci_get_drvdata(pdev); 15718c2ecf20Sopenharmony_ci struct rtw_dev *rtwdev; 15728c2ecf20Sopenharmony_ci struct rtw_pci *rtwpci; 15738c2ecf20Sopenharmony_ci 15748c2ecf20Sopenharmony_ci if (!hw) 15758c2ecf20Sopenharmony_ci return; 15768c2ecf20Sopenharmony_ci 15778c2ecf20Sopenharmony_ci rtwdev = hw->priv; 15788c2ecf20Sopenharmony_ci rtwpci = (struct rtw_pci *)rtwdev->priv; 15798c2ecf20Sopenharmony_ci 15808c2ecf20Sopenharmony_ci rtw_unregister_hw(rtwdev, hw); 15818c2ecf20Sopenharmony_ci rtw_pci_disable_interrupt(rtwdev, rtwpci); 15828c2ecf20Sopenharmony_ci rtw_pci_destroy(rtwdev, pdev); 15838c2ecf20Sopenharmony_ci rtw_pci_declaim(rtwdev, pdev); 15848c2ecf20Sopenharmony_ci rtw_pci_free_irq(rtwdev, pdev); 15858c2ecf20Sopenharmony_ci rtw_core_deinit(rtwdev); 15868c2ecf20Sopenharmony_ci ieee80211_free_hw(hw); 15878c2ecf20Sopenharmony_ci} 15888c2ecf20Sopenharmony_ciEXPORT_SYMBOL(rtw_pci_remove); 15898c2ecf20Sopenharmony_ci 15908c2ecf20Sopenharmony_civoid rtw_pci_shutdown(struct pci_dev *pdev) 15918c2ecf20Sopenharmony_ci{ 15928c2ecf20Sopenharmony_ci struct ieee80211_hw *hw = pci_get_drvdata(pdev); 15938c2ecf20Sopenharmony_ci struct rtw_dev *rtwdev; 15948c2ecf20Sopenharmony_ci struct rtw_chip_info *chip; 15958c2ecf20Sopenharmony_ci 15968c2ecf20Sopenharmony_ci if (!hw) 15978c2ecf20Sopenharmony_ci return; 15988c2ecf20Sopenharmony_ci 15998c2ecf20Sopenharmony_ci rtwdev = hw->priv; 16008c2ecf20Sopenharmony_ci chip = rtwdev->chip; 16018c2ecf20Sopenharmony_ci 16028c2ecf20Sopenharmony_ci if (chip->ops->shutdown) 16038c2ecf20Sopenharmony_ci chip->ops->shutdown(rtwdev); 16048c2ecf20Sopenharmony_ci 16058c2ecf20Sopenharmony_ci pci_set_power_state(pdev, PCI_D3hot); 16068c2ecf20Sopenharmony_ci} 16078c2ecf20Sopenharmony_ciEXPORT_SYMBOL(rtw_pci_shutdown); 16088c2ecf20Sopenharmony_ci 16098c2ecf20Sopenharmony_ciMODULE_AUTHOR("Realtek Corporation"); 16108c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Realtek 802.11ac wireless PCI driver"); 16118c2ecf20Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL"); 1612