18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: (GPL-2.0 OR MIT)
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Driver for Microsemi VSC85xx PHYs - timestamping and PHC support
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Authors: Quentin Schulz & Antoine Tenart
68c2ecf20Sopenharmony_ci * License: Dual MIT/GPL
78c2ecf20Sopenharmony_ci * Copyright (c) 2020 Microsemi Corporation
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h>
118c2ecf20Sopenharmony_ci#include <linux/ip.h>
128c2ecf20Sopenharmony_ci#include <linux/net_tstamp.h>
138c2ecf20Sopenharmony_ci#include <linux/mii.h>
148c2ecf20Sopenharmony_ci#include <linux/phy.h>
158c2ecf20Sopenharmony_ci#include <linux/ptp_classify.h>
168c2ecf20Sopenharmony_ci#include <linux/ptp_clock_kernel.h>
178c2ecf20Sopenharmony_ci#include <linux/udp.h>
188c2ecf20Sopenharmony_ci#include <asm/unaligned.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include "mscc.h"
218c2ecf20Sopenharmony_ci#include "mscc_ptp.h"
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci/* Two PHYs share the same 1588 processor and it's to be entirely configured
248c2ecf20Sopenharmony_ci * through the base PHY of this processor.
258c2ecf20Sopenharmony_ci */
268c2ecf20Sopenharmony_ci/* phydev->bus->mdio_lock should be locked when using this function */
278c2ecf20Sopenharmony_cistatic int phy_ts_base_write(struct phy_device *phydev, u32 regnum, u16 val)
288c2ecf20Sopenharmony_ci{
298c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci	WARN_ON_ONCE(!mutex_is_locked(&phydev->mdio.bus->mdio_lock));
328c2ecf20Sopenharmony_ci	return __mdiobus_write(phydev->mdio.bus, priv->ts_base_addr, regnum,
338c2ecf20Sopenharmony_ci			       val);
348c2ecf20Sopenharmony_ci}
358c2ecf20Sopenharmony_ci
368c2ecf20Sopenharmony_ci/* phydev->bus->mdio_lock should be locked when using this function */
378c2ecf20Sopenharmony_cistatic int phy_ts_base_read(struct phy_device *phydev, u32 regnum)
388c2ecf20Sopenharmony_ci{
398c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	WARN_ON_ONCE(!mutex_is_locked(&phydev->mdio.bus->mdio_lock));
428c2ecf20Sopenharmony_ci	return __mdiobus_read(phydev->mdio.bus, priv->ts_base_addr, regnum);
438c2ecf20Sopenharmony_ci}
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_cienum ts_blk_hw {
468c2ecf20Sopenharmony_ci	INGRESS_ENGINE_0,
478c2ecf20Sopenharmony_ci	EGRESS_ENGINE_0,
488c2ecf20Sopenharmony_ci	INGRESS_ENGINE_1,
498c2ecf20Sopenharmony_ci	EGRESS_ENGINE_1,
508c2ecf20Sopenharmony_ci	INGRESS_ENGINE_2,
518c2ecf20Sopenharmony_ci	EGRESS_ENGINE_2,
528c2ecf20Sopenharmony_ci	PROCESSOR_0,
538c2ecf20Sopenharmony_ci	PROCESSOR_1,
548c2ecf20Sopenharmony_ci};
558c2ecf20Sopenharmony_ci
568c2ecf20Sopenharmony_cienum ts_blk {
578c2ecf20Sopenharmony_ci	INGRESS,
588c2ecf20Sopenharmony_ci	EGRESS,
598c2ecf20Sopenharmony_ci	PROCESSOR,
608c2ecf20Sopenharmony_ci};
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_cistatic u32 vsc85xx_ts_read_csr(struct phy_device *phydev, enum ts_blk blk,
638c2ecf20Sopenharmony_ci			       u16 addr)
648c2ecf20Sopenharmony_ci{
658c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
668c2ecf20Sopenharmony_ci	bool base_port = phydev->mdio.addr == priv->ts_base_addr;
678c2ecf20Sopenharmony_ci	u32 val, cnt = 0;
688c2ecf20Sopenharmony_ci	enum ts_blk_hw blk_hw;
698c2ecf20Sopenharmony_ci
708c2ecf20Sopenharmony_ci	switch (blk) {
718c2ecf20Sopenharmony_ci	case INGRESS:
728c2ecf20Sopenharmony_ci		blk_hw = base_port ? INGRESS_ENGINE_0 : INGRESS_ENGINE_1;
738c2ecf20Sopenharmony_ci		break;
748c2ecf20Sopenharmony_ci	case EGRESS:
758c2ecf20Sopenharmony_ci		blk_hw = base_port ? EGRESS_ENGINE_0 : EGRESS_ENGINE_1;
768c2ecf20Sopenharmony_ci		break;
778c2ecf20Sopenharmony_ci	case PROCESSOR:
788c2ecf20Sopenharmony_ci	default:
798c2ecf20Sopenharmony_ci		blk_hw = base_port ? PROCESSOR_0 : PROCESSOR_1;
808c2ecf20Sopenharmony_ci		break;
818c2ecf20Sopenharmony_ci	}
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci	phy_lock_mdio_bus(phydev);
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_1588);
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL, BIU_ADDR_EXE |
888c2ecf20Sopenharmony_ci			  BIU_ADDR_READ | BIU_BLK_ID(blk_hw) |
898c2ecf20Sopenharmony_ci			  BIU_CSR_ADDR(addr));
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ci	do {
928c2ecf20Sopenharmony_ci		val = phy_ts_base_read(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL);
938c2ecf20Sopenharmony_ci	} while (!(val & BIU_ADDR_EXE) && cnt++ < BIU_ADDR_CNT_MAX);
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci	val = phy_ts_base_read(phydev, MSCC_PHY_TS_CSR_DATA_MSB);
968c2ecf20Sopenharmony_ci	val <<= 16;
978c2ecf20Sopenharmony_ci	val |= phy_ts_base_read(phydev, MSCC_PHY_TS_CSR_DATA_LSB);
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	phy_unlock_mdio_bus(phydev);
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci	return val;
1048c2ecf20Sopenharmony_ci}
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_cistatic void vsc85xx_ts_write_csr(struct phy_device *phydev, enum ts_blk blk,
1078c2ecf20Sopenharmony_ci				 u16 addr, u32 val)
1088c2ecf20Sopenharmony_ci{
1098c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
1108c2ecf20Sopenharmony_ci	bool base_port = phydev->mdio.addr == priv->ts_base_addr;
1118c2ecf20Sopenharmony_ci	u32 reg, bypass, cnt = 0, lower = val & 0xffff, upper = val >> 16;
1128c2ecf20Sopenharmony_ci	bool cond = (addr == MSCC_PHY_PTP_LTC_CTRL ||
1138c2ecf20Sopenharmony_ci		     addr == MSCC_PHY_1588_INGR_VSC85XX_INT_MASK ||
1148c2ecf20Sopenharmony_ci		     addr == MSCC_PHY_1588_VSC85XX_INT_MASK ||
1158c2ecf20Sopenharmony_ci		     addr == MSCC_PHY_1588_INGR_VSC85XX_INT_STATUS ||
1168c2ecf20Sopenharmony_ci		     addr == MSCC_PHY_1588_VSC85XX_INT_STATUS) &&
1178c2ecf20Sopenharmony_ci		    blk == PROCESSOR;
1188c2ecf20Sopenharmony_ci	enum ts_blk_hw blk_hw;
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci	switch (blk) {
1218c2ecf20Sopenharmony_ci	case INGRESS:
1228c2ecf20Sopenharmony_ci		blk_hw = base_port ? INGRESS_ENGINE_0 : INGRESS_ENGINE_1;
1238c2ecf20Sopenharmony_ci		break;
1248c2ecf20Sopenharmony_ci	case EGRESS:
1258c2ecf20Sopenharmony_ci		blk_hw = base_port ? EGRESS_ENGINE_0 : EGRESS_ENGINE_1;
1268c2ecf20Sopenharmony_ci		break;
1278c2ecf20Sopenharmony_ci	case PROCESSOR:
1288c2ecf20Sopenharmony_ci	default:
1298c2ecf20Sopenharmony_ci		blk_hw = base_port ? PROCESSOR_0 : PROCESSOR_1;
1308c2ecf20Sopenharmony_ci		break;
1318c2ecf20Sopenharmony_ci	}
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci	phy_lock_mdio_bus(phydev);
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	bypass = phy_ts_base_read(phydev, MSCC_PHY_BYPASS_CONTROL);
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_1588);
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	if (!cond || (cond && upper))
1408c2ecf20Sopenharmony_ci		phy_ts_base_write(phydev, MSCC_PHY_TS_CSR_DATA_MSB, upper);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_PHY_TS_CSR_DATA_LSB, lower);
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL, BIU_ADDR_EXE |
1458c2ecf20Sopenharmony_ci			  BIU_ADDR_WRITE | BIU_BLK_ID(blk_hw) |
1468c2ecf20Sopenharmony_ci			  BIU_CSR_ADDR(addr));
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci	do {
1498c2ecf20Sopenharmony_ci		reg = phy_ts_base_read(phydev, MSCC_PHY_TS_BIU_ADDR_CNTL);
1508c2ecf20Sopenharmony_ci	} while (!(reg & BIU_ADDR_EXE) && cnt++ < BIU_ADDR_CNT_MAX);
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci	phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS, MSCC_PHY_PAGE_STANDARD);
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	if (cond && upper)
1558c2ecf20Sopenharmony_ci		phy_ts_base_write(phydev, MSCC_PHY_BYPASS_CONTROL, bypass);
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	phy_unlock_mdio_bus(phydev);
1588c2ecf20Sopenharmony_ci}
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_ci/* Pick bytes from PTP header */
1618c2ecf20Sopenharmony_ci#define PTP_HEADER_TRNSP_MSG		26
1628c2ecf20Sopenharmony_ci#define PTP_HEADER_DOMAIN_NUM		25
1638c2ecf20Sopenharmony_ci#define PTP_HEADER_BYTE_8_31(x)		(31 - (x))
1648c2ecf20Sopenharmony_ci#define MAC_ADDRESS_BYTE(x)		((x) + (35 - ETH_ALEN + 1))
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_cistatic int vsc85xx_ts_fsb_init(struct phy_device *phydev)
1678c2ecf20Sopenharmony_ci{
1688c2ecf20Sopenharmony_ci	u8 sig_sel[16] = {};
1698c2ecf20Sopenharmony_ci	signed char i, pos = 0;
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci	/* Seq ID is 2B long and starts at 30th byte */
1728c2ecf20Sopenharmony_ci	for (i = 1; i >= 0; i--)
1738c2ecf20Sopenharmony_ci		sig_sel[pos++] = PTP_HEADER_BYTE_8_31(30 + i);
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci	/* DomainNum */
1768c2ecf20Sopenharmony_ci	sig_sel[pos++] = PTP_HEADER_DOMAIN_NUM;
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci	/* MsgType */
1798c2ecf20Sopenharmony_ci	sig_sel[pos++] = PTP_HEADER_TRNSP_MSG;
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci	/* MAC address is 6B long */
1828c2ecf20Sopenharmony_ci	for (i = ETH_ALEN - 1; i >= 0; i--)
1838c2ecf20Sopenharmony_ci		sig_sel[pos++] = MAC_ADDRESS_BYTE(i);
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci	/* Fill the last bytes of the signature to reach a 16B signature */
1868c2ecf20Sopenharmony_ci	for (; pos < ARRAY_SIZE(sig_sel); pos++)
1878c2ecf20Sopenharmony_ci		sig_sel[pos] = PTP_HEADER_TRNSP_MSG;
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	for (i = 0; i <= 2; i++) {
1908c2ecf20Sopenharmony_ci		u32 val = 0;
1918c2ecf20Sopenharmony_ci
1928c2ecf20Sopenharmony_ci		for (pos = i * 5 + 4; pos >= i * 5; pos--)
1938c2ecf20Sopenharmony_ci			val = (val << 6) | sig_sel[pos];
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_REG(i),
1968c2ecf20Sopenharmony_ci				     val);
1978c2ecf20Sopenharmony_ci	}
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_REG(3),
2008c2ecf20Sopenharmony_ci			     sig_sel[15]);
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci	return 0;
2038c2ecf20Sopenharmony_ci}
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_cistatic const u32 vsc85xx_egr_latency[] = {
2068c2ecf20Sopenharmony_ci	/* Copper Egress */
2078c2ecf20Sopenharmony_ci	1272, /* 1000Mbps */
2088c2ecf20Sopenharmony_ci	12516, /* 100Mbps */
2098c2ecf20Sopenharmony_ci	125444, /* 10Mbps */
2108c2ecf20Sopenharmony_ci	/* Fiber Egress */
2118c2ecf20Sopenharmony_ci	1277, /* 1000Mbps */
2128c2ecf20Sopenharmony_ci	12537, /* 100Mbps */
2138c2ecf20Sopenharmony_ci};
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistatic const u32 vsc85xx_egr_latency_macsec[] = {
2168c2ecf20Sopenharmony_ci	/* Copper Egress ON */
2178c2ecf20Sopenharmony_ci	3496, /* 1000Mbps */
2188c2ecf20Sopenharmony_ci	34760, /* 100Mbps */
2198c2ecf20Sopenharmony_ci	347844, /* 10Mbps */
2208c2ecf20Sopenharmony_ci	/* Fiber Egress ON */
2218c2ecf20Sopenharmony_ci	3502, /* 1000Mbps */
2228c2ecf20Sopenharmony_ci	34780, /* 100Mbps */
2238c2ecf20Sopenharmony_ci};
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_cistatic const u32 vsc85xx_ingr_latency[] = {
2268c2ecf20Sopenharmony_ci	/* Copper Ingress */
2278c2ecf20Sopenharmony_ci	208, /* 1000Mbps */
2288c2ecf20Sopenharmony_ci	304, /* 100Mbps */
2298c2ecf20Sopenharmony_ci	2023, /* 10Mbps */
2308c2ecf20Sopenharmony_ci	/* Fiber Ingress */
2318c2ecf20Sopenharmony_ci	98, /* 1000Mbps */
2328c2ecf20Sopenharmony_ci	197, /* 100Mbps */
2338c2ecf20Sopenharmony_ci};
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_cistatic const u32 vsc85xx_ingr_latency_macsec[] = {
2368c2ecf20Sopenharmony_ci	/* Copper Ingress */
2378c2ecf20Sopenharmony_ci	2408, /* 1000Mbps */
2388c2ecf20Sopenharmony_ci	22300, /* 100Mbps */
2398c2ecf20Sopenharmony_ci	222009, /* 10Mbps */
2408c2ecf20Sopenharmony_ci	/* Fiber Ingress */
2418c2ecf20Sopenharmony_ci	2299, /* 1000Mbps */
2428c2ecf20Sopenharmony_ci	22192, /* 100Mbps */
2438c2ecf20Sopenharmony_ci};
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_cistatic void vsc85xx_ts_set_latencies(struct phy_device *phydev)
2468c2ecf20Sopenharmony_ci{
2478c2ecf20Sopenharmony_ci	u32 val, ingr_latency, egr_latency;
2488c2ecf20Sopenharmony_ci	u8 idx;
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci	/* No need to set latencies of packets if the PHY is not connected */
2518c2ecf20Sopenharmony_ci	if (!phydev->link)
2528c2ecf20Sopenharmony_ci		return;
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_STALL_LATENCY,
2558c2ecf20Sopenharmony_ci			     STALL_EGR_LATENCY(phydev->speed));
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	switch (phydev->speed) {
2588c2ecf20Sopenharmony_ci	case SPEED_100:
2598c2ecf20Sopenharmony_ci		idx = 1;
2608c2ecf20Sopenharmony_ci		break;
2618c2ecf20Sopenharmony_ci	case SPEED_1000:
2628c2ecf20Sopenharmony_ci		idx = 0;
2638c2ecf20Sopenharmony_ci		break;
2648c2ecf20Sopenharmony_ci	default:
2658c2ecf20Sopenharmony_ci		idx = 2;
2668c2ecf20Sopenharmony_ci		break;
2678c2ecf20Sopenharmony_ci	}
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	ingr_latency = IS_ENABLED(CONFIG_MACSEC) ?
2708c2ecf20Sopenharmony_ci		vsc85xx_ingr_latency_macsec[idx] : vsc85xx_ingr_latency[idx];
2718c2ecf20Sopenharmony_ci	egr_latency = IS_ENABLED(CONFIG_MACSEC) ?
2728c2ecf20Sopenharmony_ci		vsc85xx_egr_latency_macsec[idx] : vsc85xx_egr_latency[idx];
2738c2ecf20Sopenharmony_ci
2748c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_LOCAL_LATENCY,
2758c2ecf20Sopenharmony_ci			     PTP_INGR_LOCAL_LATENCY(ingr_latency));
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
2788c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_TSP_CTRL);
2798c2ecf20Sopenharmony_ci	val |= PHY_PTP_INGR_TSP_CTRL_LOAD_DELAYS;
2808c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_TSP_CTRL,
2818c2ecf20Sopenharmony_ci			     val);
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_LOCAL_LATENCY,
2848c2ecf20Sopenharmony_ci			     PTP_EGR_LOCAL_LATENCY(egr_latency));
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL);
2878c2ecf20Sopenharmony_ci	val |= PHY_PTP_EGR_TSP_CTRL_LOAD_DELAYS;
2888c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL, val);
2898c2ecf20Sopenharmony_ci}
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_cistatic int vsc85xx_ts_disable_flows(struct phy_device *phydev, enum ts_blk blk)
2928c2ecf20Sopenharmony_ci{
2938c2ecf20Sopenharmony_ci	u8 i;
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_NXT_COMP, 0);
2968c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM,
2978c2ecf20Sopenharmony_ci			     IP1_NXT_PROT_UDP_CHKSUM_WIDTH(2));
2988c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP2_NXT_PROT_NXT_COMP, 0);
2998c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP2_NXT_PROT_UDP_CHKSUM,
3008c2ecf20Sopenharmony_ci			     IP2_NXT_PROT_UDP_CHKSUM_WIDTH(2));
3018c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_MPLS_COMP_NXT_COMP, 0);
3028c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT, 0);
3038c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH2_NTX_PROT, 0);
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	for (i = 0; i < COMP_MAX_FLOWS; i++) {
3068c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(i),
3078c2ecf20Sopenharmony_ci				     IP1_FLOW_VALID_CH0 | IP1_FLOW_VALID_CH1);
3088c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP2_FLOW_ENA(i),
3098c2ecf20Sopenharmony_ci				     IP2_FLOW_VALID_CH0 | IP2_FLOW_VALID_CH1);
3108c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(i),
3118c2ecf20Sopenharmony_ci				     ETH1_FLOW_VALID_CH0 | ETH1_FLOW_VALID_CH1);
3128c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH2_FLOW_ENA(i),
3138c2ecf20Sopenharmony_ci				     ETH2_FLOW_VALID_CH0 | ETH2_FLOW_VALID_CH1);
3148c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_MPLS_FLOW_CTRL(i),
3158c2ecf20Sopenharmony_ci				     MPLS_FLOW_VALID_CH0 | MPLS_FLOW_VALID_CH1);
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci		if (i >= PTP_COMP_MAX_FLOWS)
3188c2ecf20Sopenharmony_ci			continue;
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_ENA(i), 0);
3218c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3228c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(i), 0);
3238c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3248c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_MASK_UPPER(i), 0);
3258c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3268c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_MASK_LOWER(i), 0);
3278c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3288c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_MATCH_UPPER(i), 0);
3298c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3308c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_MATCH_LOWER(i), 0);
3318c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3328c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_PTP_ACTION(i), 0);
3338c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3348c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_PTP_ACTION2(i), 0);
3358c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
3368c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_PTP_0_FIELD(i), 0);
3378c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_OAM_PTP_FLOW_ENA(i),
3388c2ecf20Sopenharmony_ci				     0);
3398c2ecf20Sopenharmony_ci	}
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_ci	return 0;
3428c2ecf20Sopenharmony_ci}
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_cistatic int vsc85xx_ts_eth_cmp1_sig(struct phy_device *phydev)
3458c2ecf20Sopenharmony_ci{
3468c2ecf20Sopenharmony_ci	u32 val;
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, EGRESS, MSCC_PHY_ANA_ETH1_NTX_PROT);
3498c2ecf20Sopenharmony_ci	val &= ~ANA_ETH1_NTX_PROT_SIG_OFF_MASK;
3508c2ecf20Sopenharmony_ci	val |= ANA_ETH1_NTX_PROT_SIG_OFF(0);
3518c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_ETH1_NTX_PROT, val);
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_CFG);
3548c2ecf20Sopenharmony_ci	val &= ~ANA_FSB_ADDR_FROM_BLOCK_SEL_MASK;
3558c2ecf20Sopenharmony_ci	val |= ANA_FSB_ADDR_FROM_ETH1;
3568c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, EGRESS, MSCC_PHY_ANA_FSB_CFG, val);
3578c2ecf20Sopenharmony_ci
3588c2ecf20Sopenharmony_ci	return 0;
3598c2ecf20Sopenharmony_ci}
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_cistatic struct vsc85xx_ptphdr *get_ptp_header_l4(struct sk_buff *skb,
3628c2ecf20Sopenharmony_ci						struct iphdr *iphdr,
3638c2ecf20Sopenharmony_ci						struct udphdr *udphdr)
3648c2ecf20Sopenharmony_ci{
3658c2ecf20Sopenharmony_ci	if (iphdr->version != 4 || iphdr->protocol != IPPROTO_UDP)
3668c2ecf20Sopenharmony_ci		return NULL;
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci	return (struct vsc85xx_ptphdr *)(((unsigned char *)udphdr) + UDP_HLEN);
3698c2ecf20Sopenharmony_ci}
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_cistatic struct vsc85xx_ptphdr *get_ptp_header_tx(struct sk_buff *skb)
3728c2ecf20Sopenharmony_ci{
3738c2ecf20Sopenharmony_ci	struct ethhdr *ethhdr = eth_hdr(skb);
3748c2ecf20Sopenharmony_ci	struct udphdr *udphdr;
3758c2ecf20Sopenharmony_ci	struct iphdr *iphdr;
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci	if (ethhdr->h_proto == htons(ETH_P_1588))
3788c2ecf20Sopenharmony_ci		return (struct vsc85xx_ptphdr *)(((unsigned char *)ethhdr) +
3798c2ecf20Sopenharmony_ci						 skb_mac_header_len(skb));
3808c2ecf20Sopenharmony_ci
3818c2ecf20Sopenharmony_ci	if (ethhdr->h_proto != htons(ETH_P_IP))
3828c2ecf20Sopenharmony_ci		return NULL;
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci	iphdr = ip_hdr(skb);
3858c2ecf20Sopenharmony_ci	udphdr = udp_hdr(skb);
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ci	return get_ptp_header_l4(skb, iphdr, udphdr);
3888c2ecf20Sopenharmony_ci}
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_cistatic struct vsc85xx_ptphdr *get_ptp_header_rx(struct sk_buff *skb,
3918c2ecf20Sopenharmony_ci						enum hwtstamp_rx_filters rx_filter)
3928c2ecf20Sopenharmony_ci{
3938c2ecf20Sopenharmony_ci	struct udphdr *udphdr;
3948c2ecf20Sopenharmony_ci	struct iphdr *iphdr;
3958c2ecf20Sopenharmony_ci
3968c2ecf20Sopenharmony_ci	if (rx_filter == HWTSTAMP_FILTER_PTP_V2_L2_EVENT)
3978c2ecf20Sopenharmony_ci		return (struct vsc85xx_ptphdr *)skb->data;
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	iphdr = (struct iphdr *)skb->data;
4008c2ecf20Sopenharmony_ci	udphdr = (struct udphdr *)(skb->data + iphdr->ihl * 4);
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	return get_ptp_header_l4(skb, iphdr, udphdr);
4038c2ecf20Sopenharmony_ci}
4048c2ecf20Sopenharmony_ci
4058c2ecf20Sopenharmony_cistatic int get_sig(struct sk_buff *skb, u8 *sig)
4068c2ecf20Sopenharmony_ci{
4078c2ecf20Sopenharmony_ci	struct vsc85xx_ptphdr *ptphdr = get_ptp_header_tx(skb);
4088c2ecf20Sopenharmony_ci	struct ethhdr *ethhdr = eth_hdr(skb);
4098c2ecf20Sopenharmony_ci	unsigned int i;
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	if (!ptphdr)
4128c2ecf20Sopenharmony_ci		return -EOPNOTSUPP;
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	sig[0] = (__force u16)ptphdr->seq_id >> 8;
4158c2ecf20Sopenharmony_ci	sig[1] = (__force u16)ptphdr->seq_id & GENMASK(7, 0);
4168c2ecf20Sopenharmony_ci	sig[2] = ptphdr->domain;
4178c2ecf20Sopenharmony_ci	sig[3] = ptphdr->tsmt & GENMASK(3, 0);
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	memcpy(&sig[4], ethhdr->h_dest, ETH_ALEN);
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci	/* Fill the last bytes of the signature to reach a 16B signature */
4228c2ecf20Sopenharmony_ci	for (i = 10; i < 16; i++)
4238c2ecf20Sopenharmony_ci		sig[i] = ptphdr->tsmt & GENMASK(3, 0);
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	return 0;
4268c2ecf20Sopenharmony_ci}
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_cistatic void vsc85xx_dequeue_skb(struct vsc85xx_ptp *ptp)
4298c2ecf20Sopenharmony_ci{
4308c2ecf20Sopenharmony_ci	struct skb_shared_hwtstamps shhwtstamps;
4318c2ecf20Sopenharmony_ci	struct vsc85xx_ts_fifo fifo;
4328c2ecf20Sopenharmony_ci	struct sk_buff *skb;
4338c2ecf20Sopenharmony_ci	u8 skb_sig[16], *p;
4348c2ecf20Sopenharmony_ci	int i, len;
4358c2ecf20Sopenharmony_ci	u32 reg;
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_ci	memset(&fifo, 0, sizeof(fifo));
4388c2ecf20Sopenharmony_ci	p = (u8 *)&fifo;
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci	reg = vsc85xx_ts_read_csr(ptp->phydev, PROCESSOR,
4418c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_TS_FIFO(0));
4428c2ecf20Sopenharmony_ci	if (reg & PTP_EGR_TS_FIFO_EMPTY)
4438c2ecf20Sopenharmony_ci		return;
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_ci	*p++ = reg & 0xff;
4468c2ecf20Sopenharmony_ci	*p++ = (reg >> 8) & 0xff;
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci	/* Read the current FIFO item. Reading FIFO6 pops the next one. */
4498c2ecf20Sopenharmony_ci	for (i = 1; i < 7; i++) {
4508c2ecf20Sopenharmony_ci		reg = vsc85xx_ts_read_csr(ptp->phydev, PROCESSOR,
4518c2ecf20Sopenharmony_ci					  MSCC_PHY_PTP_EGR_TS_FIFO(i));
4528c2ecf20Sopenharmony_ci		*p++ = reg & 0xff;
4538c2ecf20Sopenharmony_ci		*p++ = (reg >> 8) & 0xff;
4548c2ecf20Sopenharmony_ci		*p++ = (reg >> 16) & 0xff;
4558c2ecf20Sopenharmony_ci		*p++ = (reg >> 24) & 0xff;
4568c2ecf20Sopenharmony_ci	}
4578c2ecf20Sopenharmony_ci
4588c2ecf20Sopenharmony_ci	len = skb_queue_len(&ptp->tx_queue);
4598c2ecf20Sopenharmony_ci	if (len < 1)
4608c2ecf20Sopenharmony_ci		return;
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ci	while (len--) {
4638c2ecf20Sopenharmony_ci		skb = __skb_dequeue(&ptp->tx_queue);
4648c2ecf20Sopenharmony_ci		if (!skb)
4658c2ecf20Sopenharmony_ci			return;
4668c2ecf20Sopenharmony_ci
4678c2ecf20Sopenharmony_ci		/* Can't get the signature of the packet, won't ever
4688c2ecf20Sopenharmony_ci		 * be able to have one so let's dequeue the packet.
4698c2ecf20Sopenharmony_ci		 */
4708c2ecf20Sopenharmony_ci		if (get_sig(skb, skb_sig) < 0) {
4718c2ecf20Sopenharmony_ci			kfree_skb(skb);
4728c2ecf20Sopenharmony_ci			continue;
4738c2ecf20Sopenharmony_ci		}
4748c2ecf20Sopenharmony_ci
4758c2ecf20Sopenharmony_ci		/* Check if we found the signature we were looking for. */
4768c2ecf20Sopenharmony_ci		if (!memcmp(skb_sig, fifo.sig, sizeof(fifo.sig))) {
4778c2ecf20Sopenharmony_ci			memset(&shhwtstamps, 0, sizeof(shhwtstamps));
4788c2ecf20Sopenharmony_ci			shhwtstamps.hwtstamp = ktime_set(fifo.secs, fifo.ns);
4798c2ecf20Sopenharmony_ci			skb_complete_tx_timestamp(skb, &shhwtstamps);
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_ci			return;
4828c2ecf20Sopenharmony_ci		}
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_ci		/* Valid signature but does not match the one of the
4858c2ecf20Sopenharmony_ci		 * packet in the FIFO right now, reschedule it for later
4868c2ecf20Sopenharmony_ci		 * packets.
4878c2ecf20Sopenharmony_ci		 */
4888c2ecf20Sopenharmony_ci		__skb_queue_tail(&ptp->tx_queue, skb);
4898c2ecf20Sopenharmony_ci	}
4908c2ecf20Sopenharmony_ci}
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_cistatic void vsc85xx_get_tx_ts(struct vsc85xx_ptp *ptp)
4938c2ecf20Sopenharmony_ci{
4948c2ecf20Sopenharmony_ci	u32 reg;
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci	do {
4978c2ecf20Sopenharmony_ci		vsc85xx_dequeue_skb(ptp);
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_ci		/* If other timestamps are available in the FIFO, process them. */
5008c2ecf20Sopenharmony_ci		reg = vsc85xx_ts_read_csr(ptp->phydev, PROCESSOR,
5018c2ecf20Sopenharmony_ci					  MSCC_PHY_PTP_EGR_TS_FIFO_CTRL);
5028c2ecf20Sopenharmony_ci	} while (PTP_EGR_FIFO_LEVEL_LAST_READ(reg) > 1);
5038c2ecf20Sopenharmony_ci}
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_cistatic int vsc85xx_ptp_cmp_init(struct phy_device *phydev, enum ts_blk blk)
5068c2ecf20Sopenharmony_ci{
5078c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
5088c2ecf20Sopenharmony_ci	bool base = phydev->mdio.addr == vsc8531->ts_base_addr;
5098c2ecf20Sopenharmony_ci	enum vsc85xx_ptp_msg_type msgs[] = {
5108c2ecf20Sopenharmony_ci		PTP_MSG_TYPE_SYNC,
5118c2ecf20Sopenharmony_ci		PTP_MSG_TYPE_DELAY_REQ
5128c2ecf20Sopenharmony_ci	};
5138c2ecf20Sopenharmony_ci	u32 val;
5148c2ecf20Sopenharmony_ci	u8 i;
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(msgs); i++) {
5178c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_ENA(i),
5188c2ecf20Sopenharmony_ci				     base ? PTP_FLOW_VALID_CH0 :
5198c2ecf20Sopenharmony_ci				     PTP_FLOW_VALID_CH1);
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci		val = vsc85xx_ts_read_csr(phydev, blk,
5228c2ecf20Sopenharmony_ci					  MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(i));
5238c2ecf20Sopenharmony_ci		val &= ~PTP_FLOW_DOMAIN_RANGE_ENA;
5248c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
5258c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_DOMAIN_RANGE(i), val);
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
5288c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_MATCH_UPPER(i),
5298c2ecf20Sopenharmony_ci				     msgs[i] << 24);
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
5328c2ecf20Sopenharmony_ci				     MSCC_ANA_PTP_FLOW_MASK_UPPER(i),
5338c2ecf20Sopenharmony_ci				     PTP_FLOW_MSG_TYPE_MASK);
5348c2ecf20Sopenharmony_ci	}
5358c2ecf20Sopenharmony_ci
5368c2ecf20Sopenharmony_ci	return 0;
5378c2ecf20Sopenharmony_ci}
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_cistatic int vsc85xx_eth_cmp1_init(struct phy_device *phydev, enum ts_blk blk)
5408c2ecf20Sopenharmony_ci{
5418c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
5428c2ecf20Sopenharmony_ci	bool base = phydev->mdio.addr == vsc8531->ts_base_addr;
5438c2ecf20Sopenharmony_ci	u32 val;
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NXT_PROT_TAG, 0);
5468c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT_VLAN_TPID,
5478c2ecf20Sopenharmony_ci			     ANA_ETH1_NTX_PROT_VLAN_TPID(ETH_P_8021AD));
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(0),
5508c2ecf20Sopenharmony_ci			     base ? ETH1_FLOW_VALID_CH0 : ETH1_FLOW_VALID_CH1);
5518c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_MATCH_MODE(0),
5528c2ecf20Sopenharmony_ci			     ANA_ETH1_FLOW_MATCH_VLAN_TAG2);
5538c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(0), 0);
5548c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(0), 0);
5558c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk,
5568c2ecf20Sopenharmony_ci			     MSCC_ANA_ETH1_FLOW_VLAN_RANGE_I_TAG(0), 0);
5578c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_VLAN_TAG1(0), 0);
5588c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk,
5598c2ecf20Sopenharmony_ci			     MSCC_ANA_ETH1_FLOW_VLAN_TAG2_I_TAG(0), 0);
5608c2ecf20Sopenharmony_ci
5618c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, blk,
5628c2ecf20Sopenharmony_ci				  MSCC_ANA_ETH1_FLOW_MATCH_MODE(0));
5638c2ecf20Sopenharmony_ci	val &= ~ANA_ETH1_FLOW_MATCH_VLAN_TAG_MASK;
5648c2ecf20Sopenharmony_ci	val |= ANA_ETH1_FLOW_MATCH_VLAN_VERIFY;
5658c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_MATCH_MODE(0),
5668c2ecf20Sopenharmony_ci			     val);
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ci	return 0;
5698c2ecf20Sopenharmony_ci}
5708c2ecf20Sopenharmony_ci
5718c2ecf20Sopenharmony_cistatic int vsc85xx_ip_cmp1_init(struct phy_device *phydev, enum ts_blk blk)
5728c2ecf20Sopenharmony_ci{
5738c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
5748c2ecf20Sopenharmony_ci	bool base = phydev->mdio.addr == vsc8531->ts_base_addr;
5758c2ecf20Sopenharmony_ci	u32 val;
5768c2ecf20Sopenharmony_ci
5778c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MATCH2_UPPER,
5788c2ecf20Sopenharmony_ci			     PTP_EV_PORT);
5798c2ecf20Sopenharmony_ci	/* Match on dest port only, ignore src */
5808c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MASK2_UPPER,
5818c2ecf20Sopenharmony_ci			     0xffff);
5828c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MATCH2_LOWER,
5838c2ecf20Sopenharmony_ci			     0);
5848c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_MASK2_LOWER, 0);
5858c2ecf20Sopenharmony_ci
5868c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0));
5878c2ecf20Sopenharmony_ci	val &= ~IP1_FLOW_ENA_CHANNEL_MASK_MASK;
5888c2ecf20Sopenharmony_ci	val |= base ? IP1_FLOW_VALID_CH0 : IP1_FLOW_VALID_CH1;
5898c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0), val);
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci	/* Match all IPs */
5928c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_UPPER(0), 0);
5938c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_UPPER(0), 0);
5948c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_UPPER_MID(0),
5958c2ecf20Sopenharmony_ci			     0);
5968c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_UPPER_MID(0),
5978c2ecf20Sopenharmony_ci			     0);
5988c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_LOWER_MID(0),
5998c2ecf20Sopenharmony_ci			     0);
6008c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_LOWER_MID(0),
6018c2ecf20Sopenharmony_ci			     0);
6028c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MATCH_LOWER(0), 0);
6038c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_MASK_LOWER(0), 0);
6048c2ecf20Sopenharmony_ci
6058c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_IP_CHKSUM_SEL, 0);
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_ci	return 0;
6088c2ecf20Sopenharmony_ci}
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_cistatic int vsc85xx_adjfine(struct ptp_clock_info *info, long scaled_ppm)
6118c2ecf20Sopenharmony_ci{
6128c2ecf20Sopenharmony_ci	struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
6138c2ecf20Sopenharmony_ci	struct phy_device *phydev = ptp->phydev;
6148c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
6158c2ecf20Sopenharmony_ci	u64 adj = 0;
6168c2ecf20Sopenharmony_ci	u32 val;
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_ci	if (abs(scaled_ppm) < 66 || abs(scaled_ppm) > 65536UL * 1000000UL)
6198c2ecf20Sopenharmony_ci		return 0;
6208c2ecf20Sopenharmony_ci
6218c2ecf20Sopenharmony_ci	adj = div64_u64(1000000ULL * 65536ULL, abs(scaled_ppm));
6228c2ecf20Sopenharmony_ci	if (adj > 1000000000L)
6238c2ecf20Sopenharmony_ci		adj = 1000000000L;
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_ci	val = PTP_AUTO_ADJ_NS_ROLLOVER(adj);
6268c2ecf20Sopenharmony_ci	val |= scaled_ppm > 0 ? PTP_AUTO_ADJ_ADD_1NS : PTP_AUTO_ADJ_SUB_1NS;
6278c2ecf20Sopenharmony_ci
6288c2ecf20Sopenharmony_ci	mutex_lock(&priv->phc_lock);
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	/* Update the ppb val in nano seconds to the auto adjust reg. */
6318c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_AUTO_ADJ,
6328c2ecf20Sopenharmony_ci			     val);
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_ci	/* The auto adjust update val is set to 0 after write operation. */
6358c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
6368c2ecf20Sopenharmony_ci	val |= PTP_LTC_CTRL_AUTO_ADJ_UPDATE;
6378c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci	mutex_unlock(&priv->phc_lock);
6408c2ecf20Sopenharmony_ci
6418c2ecf20Sopenharmony_ci	return 0;
6428c2ecf20Sopenharmony_ci}
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_cistatic int __vsc85xx_gettime(struct ptp_clock_info *info, struct timespec64 *ts)
6458c2ecf20Sopenharmony_ci{
6468c2ecf20Sopenharmony_ci	struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
6478c2ecf20Sopenharmony_ci	struct phy_device *phydev = ptp->phydev;
6488c2ecf20Sopenharmony_ci	struct vsc85xx_shared_private *shared =
6498c2ecf20Sopenharmony_ci		(struct vsc85xx_shared_private *)phydev->shared->priv;
6508c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
6518c2ecf20Sopenharmony_ci	u32 val;
6528c2ecf20Sopenharmony_ci
6538c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
6548c2ecf20Sopenharmony_ci	val |= PTP_LTC_CTRL_SAVE_ENA;
6558c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_ci	/* Local Time Counter (LTC) is put in SAVE* regs on rising edge of
6588c2ecf20Sopenharmony_ci	 * LOAD_SAVE pin.
6598c2ecf20Sopenharmony_ci	 */
6608c2ecf20Sopenharmony_ci	mutex_lock(&shared->gpio_lock);
6618c2ecf20Sopenharmony_ci	gpiod_set_value(priv->load_save, 1);
6628c2ecf20Sopenharmony_ci
6638c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
6648c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_LTC_SAVED_SEC_MSB);
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_ci	ts->tv_sec = ((time64_t)val) << 32;
6678c2ecf20Sopenharmony_ci
6688c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
6698c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_LTC_SAVED_SEC_LSB);
6708c2ecf20Sopenharmony_ci	ts->tv_sec += val;
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci	ts->tv_nsec = vsc85xx_ts_read_csr(phydev, PROCESSOR,
6738c2ecf20Sopenharmony_ci					  MSCC_PHY_PTP_LTC_SAVED_NS);
6748c2ecf20Sopenharmony_ci
6758c2ecf20Sopenharmony_ci	gpiod_set_value(priv->load_save, 0);
6768c2ecf20Sopenharmony_ci	mutex_unlock(&shared->gpio_lock);
6778c2ecf20Sopenharmony_ci
6788c2ecf20Sopenharmony_ci	return 0;
6798c2ecf20Sopenharmony_ci}
6808c2ecf20Sopenharmony_ci
6818c2ecf20Sopenharmony_cistatic int vsc85xx_gettime(struct ptp_clock_info *info, struct timespec64 *ts)
6828c2ecf20Sopenharmony_ci{
6838c2ecf20Sopenharmony_ci	struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
6848c2ecf20Sopenharmony_ci	struct phy_device *phydev = ptp->phydev;
6858c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
6868c2ecf20Sopenharmony_ci
6878c2ecf20Sopenharmony_ci	mutex_lock(&priv->phc_lock);
6888c2ecf20Sopenharmony_ci	__vsc85xx_gettime(info, ts);
6898c2ecf20Sopenharmony_ci	mutex_unlock(&priv->phc_lock);
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_ci	return 0;
6928c2ecf20Sopenharmony_ci}
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_cistatic int __vsc85xx_settime(struct ptp_clock_info *info,
6958c2ecf20Sopenharmony_ci			     const struct timespec64 *ts)
6968c2ecf20Sopenharmony_ci{
6978c2ecf20Sopenharmony_ci	struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
6988c2ecf20Sopenharmony_ci	struct phy_device *phydev = ptp->phydev;
6998c2ecf20Sopenharmony_ci	struct vsc85xx_shared_private *shared =
7008c2ecf20Sopenharmony_ci		(struct vsc85xx_shared_private *)phydev->shared->priv;
7018c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
7028c2ecf20Sopenharmony_ci	u32 val;
7038c2ecf20Sopenharmony_ci
7048c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_LOAD_SEC_MSB,
7058c2ecf20Sopenharmony_ci			     PTP_LTC_LOAD_SEC_MSB(ts->tv_sec));
7068c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_LOAD_SEC_LSB,
7078c2ecf20Sopenharmony_ci			     PTP_LTC_LOAD_SEC_LSB(ts->tv_sec));
7088c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_LOAD_NS,
7098c2ecf20Sopenharmony_ci			     PTP_LTC_LOAD_NS(ts->tv_nsec));
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
7128c2ecf20Sopenharmony_ci	val |= PTP_LTC_CTRL_LOAD_ENA;
7138c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ci	/* Local Time Counter (LTC) is set from LOAD* regs on rising edge of
7168c2ecf20Sopenharmony_ci	 * LOAD_SAVE pin.
7178c2ecf20Sopenharmony_ci	 */
7188c2ecf20Sopenharmony_ci	mutex_lock(&shared->gpio_lock);
7198c2ecf20Sopenharmony_ci	gpiod_set_value(priv->load_save, 1);
7208c2ecf20Sopenharmony_ci
7218c2ecf20Sopenharmony_ci	val &= ~PTP_LTC_CTRL_LOAD_ENA;
7228c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
7238c2ecf20Sopenharmony_ci
7248c2ecf20Sopenharmony_ci	gpiod_set_value(priv->load_save, 0);
7258c2ecf20Sopenharmony_ci	mutex_unlock(&shared->gpio_lock);
7268c2ecf20Sopenharmony_ci
7278c2ecf20Sopenharmony_ci	return 0;
7288c2ecf20Sopenharmony_ci}
7298c2ecf20Sopenharmony_ci
7308c2ecf20Sopenharmony_cistatic int vsc85xx_settime(struct ptp_clock_info *info,
7318c2ecf20Sopenharmony_ci			   const struct timespec64 *ts)
7328c2ecf20Sopenharmony_ci{
7338c2ecf20Sopenharmony_ci	struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
7348c2ecf20Sopenharmony_ci	struct phy_device *phydev = ptp->phydev;
7358c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
7368c2ecf20Sopenharmony_ci
7378c2ecf20Sopenharmony_ci	mutex_lock(&priv->phc_lock);
7388c2ecf20Sopenharmony_ci	__vsc85xx_settime(info, ts);
7398c2ecf20Sopenharmony_ci	mutex_unlock(&priv->phc_lock);
7408c2ecf20Sopenharmony_ci
7418c2ecf20Sopenharmony_ci	return 0;
7428c2ecf20Sopenharmony_ci}
7438c2ecf20Sopenharmony_ci
7448c2ecf20Sopenharmony_cistatic int vsc85xx_adjtime(struct ptp_clock_info *info, s64 delta)
7458c2ecf20Sopenharmony_ci{
7468c2ecf20Sopenharmony_ci	struct vsc85xx_ptp *ptp = container_of(info, struct vsc85xx_ptp, caps);
7478c2ecf20Sopenharmony_ci	struct phy_device *phydev = ptp->phydev;
7488c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
7498c2ecf20Sopenharmony_ci	u32 val;
7508c2ecf20Sopenharmony_ci
7518c2ecf20Sopenharmony_ci	/* Can't recover that big of an offset. Let's set the time directly. */
7528c2ecf20Sopenharmony_ci	if (abs(delta) >= NSEC_PER_SEC) {
7538c2ecf20Sopenharmony_ci		struct timespec64 ts;
7548c2ecf20Sopenharmony_ci		u64 now;
7558c2ecf20Sopenharmony_ci
7568c2ecf20Sopenharmony_ci		mutex_lock(&priv->phc_lock);
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci		__vsc85xx_gettime(info, &ts);
7598c2ecf20Sopenharmony_ci		now = ktime_to_ns(timespec64_to_ktime(ts));
7608c2ecf20Sopenharmony_ci		ts = ns_to_timespec64(now + delta);
7618c2ecf20Sopenharmony_ci		__vsc85xx_settime(info, &ts);
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci		mutex_unlock(&priv->phc_lock);
7648c2ecf20Sopenharmony_ci
7658c2ecf20Sopenharmony_ci		return 0;
7668c2ecf20Sopenharmony_ci	}
7678c2ecf20Sopenharmony_ci
7688c2ecf20Sopenharmony_ci	mutex_lock(&priv->phc_lock);
7698c2ecf20Sopenharmony_ci
7708c2ecf20Sopenharmony_ci	val = PTP_LTC_OFFSET_VAL(abs(delta)) | PTP_LTC_OFFSET_ADJ;
7718c2ecf20Sopenharmony_ci	if (delta > 0)
7728c2ecf20Sopenharmony_ci		val |= PTP_LTC_OFFSET_ADD;
7738c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_OFFSET, val);
7748c2ecf20Sopenharmony_ci
7758c2ecf20Sopenharmony_ci	mutex_unlock(&priv->phc_lock);
7768c2ecf20Sopenharmony_ci
7778c2ecf20Sopenharmony_ci	return 0;
7788c2ecf20Sopenharmony_ci}
7798c2ecf20Sopenharmony_ci
7808c2ecf20Sopenharmony_cistatic int vsc85xx_eth1_next_comp(struct phy_device *phydev, enum ts_blk blk,
7818c2ecf20Sopenharmony_ci				  u32 next_comp, u32 etype)
7828c2ecf20Sopenharmony_ci{
7838c2ecf20Sopenharmony_ci	u32 val;
7848c2ecf20Sopenharmony_ci
7858c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT);
7868c2ecf20Sopenharmony_ci	val &= ~ANA_ETH1_NTX_PROT_COMPARATOR_MASK;
7878c2ecf20Sopenharmony_ci	val |= next_comp;
7888c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_PHY_ANA_ETH1_NTX_PROT, val);
7898c2ecf20Sopenharmony_ci
7908c2ecf20Sopenharmony_ci	val = ANA_ETH1_NXT_PROT_ETYPE_MATCH(etype) |
7918c2ecf20Sopenharmony_ci		ANA_ETH1_NXT_PROT_ETYPE_MATCH_ENA;
7928c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk,
7938c2ecf20Sopenharmony_ci			     MSCC_PHY_ANA_ETH1_NXT_PROT_ETYPE_MATCH, val);
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_ci	return 0;
7968c2ecf20Sopenharmony_ci}
7978c2ecf20Sopenharmony_ci
7988c2ecf20Sopenharmony_cistatic int vsc85xx_ip1_next_comp(struct phy_device *phydev, enum ts_blk blk,
7998c2ecf20Sopenharmony_ci				 u32 next_comp, u32 header)
8008c2ecf20Sopenharmony_ci{
8018c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_NXT_COMP,
8028c2ecf20Sopenharmony_ci			     ANA_IP1_NXT_PROT_NXT_COMP_BYTES_HDR(header) |
8038c2ecf20Sopenharmony_ci			     next_comp);
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_ci	return 0;
8068c2ecf20Sopenharmony_ci}
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_cistatic int vsc85xx_ts_ptp_action_flow(struct phy_device *phydev, enum ts_blk blk, u8 flow, enum ptp_cmd cmd)
8098c2ecf20Sopenharmony_ci{
8108c2ecf20Sopenharmony_ci	u32 val;
8118c2ecf20Sopenharmony_ci
8128c2ecf20Sopenharmony_ci	/* Check non-zero reserved field */
8138c2ecf20Sopenharmony_ci	val = PTP_FLOW_PTP_0_FIELD_PTP_FRAME | PTP_FLOW_PTP_0_FIELD_RSVRD_CHECK;
8148c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk,
8158c2ecf20Sopenharmony_ci			     MSCC_ANA_PTP_FLOW_PTP_0_FIELD(flow), val);
8168c2ecf20Sopenharmony_ci
8178c2ecf20Sopenharmony_ci	val = PTP_FLOW_PTP_ACTION_CORR_OFFSET(8) |
8188c2ecf20Sopenharmony_ci	      PTP_FLOW_PTP_ACTION_TIME_OFFSET(8) |
8198c2ecf20Sopenharmony_ci	      PTP_FLOW_PTP_ACTION_PTP_CMD(cmd == PTP_SAVE_IN_TS_FIFO ?
8208c2ecf20Sopenharmony_ci					  PTP_NOP : cmd);
8218c2ecf20Sopenharmony_ci	if (cmd == PTP_SAVE_IN_TS_FIFO)
8228c2ecf20Sopenharmony_ci		val |= PTP_FLOW_PTP_ACTION_SAVE_LOCAL_TIME;
8238c2ecf20Sopenharmony_ci	else if (cmd == PTP_WRITE_NS)
8248c2ecf20Sopenharmony_ci		val |= PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_UPDATE |
8258c2ecf20Sopenharmony_ci		       PTP_FLOW_PTP_ACTION_MOD_FRAME_STATUS_BYTE_OFFSET(6);
8268c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_PTP_ACTION(flow),
8278c2ecf20Sopenharmony_ci			     val);
8288c2ecf20Sopenharmony_ci
8298c2ecf20Sopenharmony_ci	if (cmd == PTP_WRITE_1588)
8308c2ecf20Sopenharmony_ci		/* Rewrite timestamp directly in frame */
8318c2ecf20Sopenharmony_ci		val = PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(34) |
8328c2ecf20Sopenharmony_ci		      PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(10);
8338c2ecf20Sopenharmony_ci	else if (cmd == PTP_SAVE_IN_TS_FIFO)
8348c2ecf20Sopenharmony_ci		/* no rewrite */
8358c2ecf20Sopenharmony_ci		val = PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(0) |
8368c2ecf20Sopenharmony_ci		      PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(0);
8378c2ecf20Sopenharmony_ci	else
8388c2ecf20Sopenharmony_ci		/* Write in reserved field */
8398c2ecf20Sopenharmony_ci		val = PTP_FLOW_PTP_ACTION2_REWRITE_OFFSET(16) |
8408c2ecf20Sopenharmony_ci		      PTP_FLOW_PTP_ACTION2_REWRITE_BYTES(4);
8418c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk,
8428c2ecf20Sopenharmony_ci			     MSCC_ANA_PTP_FLOW_PTP_ACTION2(flow), val);
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_ci	return 0;
8458c2ecf20Sopenharmony_ci}
8468c2ecf20Sopenharmony_ci
8478c2ecf20Sopenharmony_cistatic int vsc85xx_ptp_conf(struct phy_device *phydev, enum ts_blk blk,
8488c2ecf20Sopenharmony_ci			    bool one_step, bool enable)
8498c2ecf20Sopenharmony_ci{
8508c2ecf20Sopenharmony_ci	enum vsc85xx_ptp_msg_type msgs[] = {
8518c2ecf20Sopenharmony_ci		PTP_MSG_TYPE_SYNC,
8528c2ecf20Sopenharmony_ci		PTP_MSG_TYPE_DELAY_REQ
8538c2ecf20Sopenharmony_ci	};
8548c2ecf20Sopenharmony_ci	u32 val;
8558c2ecf20Sopenharmony_ci	u8 i;
8568c2ecf20Sopenharmony_ci
8578c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(msgs); i++) {
8588c2ecf20Sopenharmony_ci		if (blk == INGRESS)
8598c2ecf20Sopenharmony_ci			vsc85xx_ts_ptp_action_flow(phydev, blk, msgs[i],
8608c2ecf20Sopenharmony_ci						   PTP_WRITE_NS);
8618c2ecf20Sopenharmony_ci		else if (msgs[i] == PTP_MSG_TYPE_SYNC && one_step)
8628c2ecf20Sopenharmony_ci			/* no need to know Sync t when sending in one_step */
8638c2ecf20Sopenharmony_ci			vsc85xx_ts_ptp_action_flow(phydev, blk, msgs[i],
8648c2ecf20Sopenharmony_ci						   PTP_WRITE_1588);
8658c2ecf20Sopenharmony_ci		else
8668c2ecf20Sopenharmony_ci			vsc85xx_ts_ptp_action_flow(phydev, blk, msgs[i],
8678c2ecf20Sopenharmony_ci						   PTP_SAVE_IN_TS_FIFO);
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_ci		val = vsc85xx_ts_read_csr(phydev, blk,
8708c2ecf20Sopenharmony_ci					  MSCC_ANA_PTP_FLOW_ENA(i));
8718c2ecf20Sopenharmony_ci		val &= ~PTP_FLOW_ENA;
8728c2ecf20Sopenharmony_ci		if (enable)
8738c2ecf20Sopenharmony_ci			val |= PTP_FLOW_ENA;
8748c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_PTP_FLOW_ENA(i),
8758c2ecf20Sopenharmony_ci				     val);
8768c2ecf20Sopenharmony_ci	}
8778c2ecf20Sopenharmony_ci
8788c2ecf20Sopenharmony_ci	return 0;
8798c2ecf20Sopenharmony_ci}
8808c2ecf20Sopenharmony_ci
8818c2ecf20Sopenharmony_cistatic int vsc85xx_eth1_conf(struct phy_device *phydev, enum ts_blk blk,
8828c2ecf20Sopenharmony_ci			     bool enable)
8838c2ecf20Sopenharmony_ci{
8848c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
8858c2ecf20Sopenharmony_ci	u32 val = ANA_ETH1_FLOW_ADDR_MATCH2_DEST;
8868c2ecf20Sopenharmony_ci
8878c2ecf20Sopenharmony_ci	if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_PTP_V2_L2_EVENT) {
8888c2ecf20Sopenharmony_ci		/* PTP over Ethernet multicast address for SYNC and DELAY msg */
8898c2ecf20Sopenharmony_ci		u8 ptp_multicast[6] = {0x01, 0x1b, 0x19, 0x00, 0x00, 0x00};
8908c2ecf20Sopenharmony_ci
8918c2ecf20Sopenharmony_ci		val |= ANA_ETH1_FLOW_ADDR_MATCH2_FULL_ADDR |
8928c2ecf20Sopenharmony_ci		       get_unaligned_be16(&ptp_multicast[4]);
8938c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
8948c2ecf20Sopenharmony_ci				     MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(0), val);
8958c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
8968c2ecf20Sopenharmony_ci				     MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(0),
8978c2ecf20Sopenharmony_ci				     get_unaligned_be32(ptp_multicast));
8988c2ecf20Sopenharmony_ci	} else {
8998c2ecf20Sopenharmony_ci		val |= ANA_ETH1_FLOW_ADDR_MATCH2_ANY_MULTICAST;
9008c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
9018c2ecf20Sopenharmony_ci				     MSCC_ANA_ETH1_FLOW_ADDR_MATCH2(0), val);
9028c2ecf20Sopenharmony_ci		vsc85xx_ts_write_csr(phydev, blk,
9038c2ecf20Sopenharmony_ci				     MSCC_ANA_ETH1_FLOW_ADDR_MATCH1(0), 0);
9048c2ecf20Sopenharmony_ci	}
9058c2ecf20Sopenharmony_ci
9068c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(0));
9078c2ecf20Sopenharmony_ci	val &= ~ETH1_FLOW_ENA;
9088c2ecf20Sopenharmony_ci	if (enable)
9098c2ecf20Sopenharmony_ci		val |= ETH1_FLOW_ENA;
9108c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_ETH1_FLOW_ENA(0), val);
9118c2ecf20Sopenharmony_ci
9128c2ecf20Sopenharmony_ci	return 0;
9138c2ecf20Sopenharmony_ci}
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_cistatic int vsc85xx_ip1_conf(struct phy_device *phydev, enum ts_blk blk,
9168c2ecf20Sopenharmony_ci			    bool enable)
9178c2ecf20Sopenharmony_ci{
9188c2ecf20Sopenharmony_ci	u32 val;
9198c2ecf20Sopenharmony_ci
9208c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_IP1_MODE,
9218c2ecf20Sopenharmony_ci			     ANA_IP1_NXT_PROT_IPV4 |
9228c2ecf20Sopenharmony_ci			     ANA_IP1_NXT_PROT_FLOW_OFFSET_IPV4);
9238c2ecf20Sopenharmony_ci
9248c2ecf20Sopenharmony_ci	/* Matching UDP protocol number */
9258c2ecf20Sopenharmony_ci	val = ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MASK(0xff) |
9268c2ecf20Sopenharmony_ci	      ANA_IP1_NXT_PROT_IP_MATCH1_PROT_MATCH(IPPROTO_UDP) |
9278c2ecf20Sopenharmony_ci	      ANA_IP1_NXT_PROT_IP_MATCH1_PROT_OFF(9);
9288c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_IP_MATCH1,
9298c2ecf20Sopenharmony_ci			     val);
9308c2ecf20Sopenharmony_ci
9318c2ecf20Sopenharmony_ci	/* End of IP protocol, start of next protocol (UDP) */
9328c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_OFFSET2,
9338c2ecf20Sopenharmony_ci			     ANA_IP1_NXT_PROT_OFFSET2(20));
9348c2ecf20Sopenharmony_ci
9358c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, blk,
9368c2ecf20Sopenharmony_ci				  MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM);
9378c2ecf20Sopenharmony_ci	val &= ~(IP1_NXT_PROT_UDP_CHKSUM_OFF_MASK |
9388c2ecf20Sopenharmony_ci		 IP1_NXT_PROT_UDP_CHKSUM_WIDTH_MASK);
9398c2ecf20Sopenharmony_ci	val |= IP1_NXT_PROT_UDP_CHKSUM_WIDTH(2);
9408c2ecf20Sopenharmony_ci
9418c2ecf20Sopenharmony_ci	val &= ~(IP1_NXT_PROT_UDP_CHKSUM_UPDATE |
9428c2ecf20Sopenharmony_ci		 IP1_NXT_PROT_UDP_CHKSUM_CLEAR);
9438c2ecf20Sopenharmony_ci	/* UDP checksum offset in IPv4 packet
9448c2ecf20Sopenharmony_ci	 * according to: https://tools.ietf.org/html/rfc768
9458c2ecf20Sopenharmony_ci	 */
9468c2ecf20Sopenharmony_ci	val |= IP1_NXT_PROT_UDP_CHKSUM_OFF(26) | IP1_NXT_PROT_UDP_CHKSUM_CLEAR;
9478c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_NXT_PROT_UDP_CHKSUM,
9488c2ecf20Sopenharmony_ci			     val);
9498c2ecf20Sopenharmony_ci
9508c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0));
9518c2ecf20Sopenharmony_ci	val &= ~(IP1_FLOW_MATCH_ADDR_MASK | IP1_FLOW_ENA);
9528c2ecf20Sopenharmony_ci	val |= IP1_FLOW_MATCH_DEST_SRC_ADDR;
9538c2ecf20Sopenharmony_ci	if (enable)
9548c2ecf20Sopenharmony_ci		val |= IP1_FLOW_ENA;
9558c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, blk, MSCC_ANA_IP1_FLOW_ENA(0), val);
9568c2ecf20Sopenharmony_ci
9578c2ecf20Sopenharmony_ci	return 0;
9588c2ecf20Sopenharmony_ci}
9598c2ecf20Sopenharmony_ci
9608c2ecf20Sopenharmony_cistatic int vsc85xx_ts_engine_init(struct phy_device *phydev, bool one_step)
9618c2ecf20Sopenharmony_ci{
9628c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
9638c2ecf20Sopenharmony_ci	bool ptp_l4, base = phydev->mdio.addr == vsc8531->ts_base_addr;
9648c2ecf20Sopenharmony_ci	u8 eng_id = base ? 0 : 1;
9658c2ecf20Sopenharmony_ci	u32 val;
9668c2ecf20Sopenharmony_ci
9678c2ecf20Sopenharmony_ci	ptp_l4 = vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
9688c2ecf20Sopenharmony_ci
9698c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
9708c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ANALYZER_MODE);
9718c2ecf20Sopenharmony_ci	/* Disable INGRESS and EGRESS so engine eng_id can be reconfigured */
9728c2ecf20Sopenharmony_ci	val &= ~(PTP_ANALYZER_MODE_EGR_ENA(BIT(eng_id)) |
9738c2ecf20Sopenharmony_ci		 PTP_ANALYZER_MODE_INGR_ENA(BIT(eng_id)));
9748c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ANALYZER_MODE,
9758c2ecf20Sopenharmony_ci			     val);
9768c2ecf20Sopenharmony_ci
9778c2ecf20Sopenharmony_ci	if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_PTP_V2_L2_EVENT) {
9788c2ecf20Sopenharmony_ci		vsc85xx_eth1_next_comp(phydev, INGRESS,
9798c2ecf20Sopenharmony_ci				       ANA_ETH1_NTX_PROT_PTP_OAM, ETH_P_1588);
9808c2ecf20Sopenharmony_ci		vsc85xx_eth1_next_comp(phydev, EGRESS,
9818c2ecf20Sopenharmony_ci				       ANA_ETH1_NTX_PROT_PTP_OAM, ETH_P_1588);
9828c2ecf20Sopenharmony_ci	} else {
9838c2ecf20Sopenharmony_ci		vsc85xx_eth1_next_comp(phydev, INGRESS,
9848c2ecf20Sopenharmony_ci				       ANA_ETH1_NTX_PROT_IP_UDP_ACH_1,
9858c2ecf20Sopenharmony_ci				       ETH_P_IP);
9868c2ecf20Sopenharmony_ci		vsc85xx_eth1_next_comp(phydev, EGRESS,
9878c2ecf20Sopenharmony_ci				       ANA_ETH1_NTX_PROT_IP_UDP_ACH_1,
9888c2ecf20Sopenharmony_ci				       ETH_P_IP);
9898c2ecf20Sopenharmony_ci		/* Header length of IPv[4/6] + UDP */
9908c2ecf20Sopenharmony_ci		vsc85xx_ip1_next_comp(phydev, INGRESS,
9918c2ecf20Sopenharmony_ci				      ANA_ETH1_NTX_PROT_PTP_OAM, 28);
9928c2ecf20Sopenharmony_ci		vsc85xx_ip1_next_comp(phydev, EGRESS,
9938c2ecf20Sopenharmony_ci				      ANA_ETH1_NTX_PROT_PTP_OAM, 28);
9948c2ecf20Sopenharmony_ci	}
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_ci	vsc85xx_eth1_conf(phydev, INGRESS,
9978c2ecf20Sopenharmony_ci			  vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE);
9988c2ecf20Sopenharmony_ci	vsc85xx_ip1_conf(phydev, INGRESS,
9998c2ecf20Sopenharmony_ci			 ptp_l4 && vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE);
10008c2ecf20Sopenharmony_ci	vsc85xx_ptp_conf(phydev, INGRESS, one_step,
10018c2ecf20Sopenharmony_ci			 vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE);
10028c2ecf20Sopenharmony_ci
10038c2ecf20Sopenharmony_ci	vsc85xx_eth1_conf(phydev, EGRESS,
10048c2ecf20Sopenharmony_ci			  vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF);
10058c2ecf20Sopenharmony_ci	vsc85xx_ip1_conf(phydev, EGRESS,
10068c2ecf20Sopenharmony_ci			 ptp_l4 && vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF);
10078c2ecf20Sopenharmony_ci	vsc85xx_ptp_conf(phydev, EGRESS, one_step,
10088c2ecf20Sopenharmony_ci			 vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF);
10098c2ecf20Sopenharmony_ci
10108c2ecf20Sopenharmony_ci	val &= ~PTP_ANALYZER_MODE_EGR_ENA(BIT(eng_id));
10118c2ecf20Sopenharmony_ci	if (vsc8531->ptp->tx_type != HWTSTAMP_TX_OFF)
10128c2ecf20Sopenharmony_ci		val |= PTP_ANALYZER_MODE_EGR_ENA(BIT(eng_id));
10138c2ecf20Sopenharmony_ci
10148c2ecf20Sopenharmony_ci	val &= ~PTP_ANALYZER_MODE_INGR_ENA(BIT(eng_id));
10158c2ecf20Sopenharmony_ci	if (vsc8531->ptp->rx_filter != HWTSTAMP_FILTER_NONE)
10168c2ecf20Sopenharmony_ci		val |= PTP_ANALYZER_MODE_INGR_ENA(BIT(eng_id));
10178c2ecf20Sopenharmony_ci
10188c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ANALYZER_MODE,
10198c2ecf20Sopenharmony_ci			     val);
10208c2ecf20Sopenharmony_ci
10218c2ecf20Sopenharmony_ci	return 0;
10228c2ecf20Sopenharmony_ci}
10238c2ecf20Sopenharmony_ci
10248c2ecf20Sopenharmony_civoid vsc85xx_link_change_notify(struct phy_device *phydev)
10258c2ecf20Sopenharmony_ci{
10268c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
10278c2ecf20Sopenharmony_ci
10288c2ecf20Sopenharmony_ci	mutex_lock(&priv->ts_lock);
10298c2ecf20Sopenharmony_ci	vsc85xx_ts_set_latencies(phydev);
10308c2ecf20Sopenharmony_ci	mutex_unlock(&priv->ts_lock);
10318c2ecf20Sopenharmony_ci}
10328c2ecf20Sopenharmony_ci
10338c2ecf20Sopenharmony_cistatic void vsc85xx_ts_reset_fifo(struct phy_device *phydev)
10348c2ecf20Sopenharmony_ci{
10358c2ecf20Sopenharmony_ci	u32 val;
10368c2ecf20Sopenharmony_ci
10378c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
10388c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_TS_FIFO_CTRL);
10398c2ecf20Sopenharmony_ci	val |= PTP_EGR_TS_FIFO_RESET;
10408c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TS_FIFO_CTRL,
10418c2ecf20Sopenharmony_ci			     val);
10428c2ecf20Sopenharmony_ci
10438c2ecf20Sopenharmony_ci	val &= ~PTP_EGR_TS_FIFO_RESET;
10448c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TS_FIFO_CTRL,
10458c2ecf20Sopenharmony_ci			     val);
10468c2ecf20Sopenharmony_ci}
10478c2ecf20Sopenharmony_ci
10488c2ecf20Sopenharmony_cistatic int vsc85xx_hwtstamp(struct mii_timestamper *mii_ts, struct ifreq *ifr)
10498c2ecf20Sopenharmony_ci{
10508c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 =
10518c2ecf20Sopenharmony_ci		container_of(mii_ts, struct vsc8531_private, mii_ts);
10528c2ecf20Sopenharmony_ci	struct phy_device *phydev = vsc8531->ptp->phydev;
10538c2ecf20Sopenharmony_ci	struct hwtstamp_config cfg;
10548c2ecf20Sopenharmony_ci	bool one_step = false;
10558c2ecf20Sopenharmony_ci	u32 val;
10568c2ecf20Sopenharmony_ci
10578c2ecf20Sopenharmony_ci	if (copy_from_user(&cfg, ifr->ifr_data, sizeof(cfg)))
10588c2ecf20Sopenharmony_ci		return -EFAULT;
10598c2ecf20Sopenharmony_ci
10608c2ecf20Sopenharmony_ci	if (cfg.flags)
10618c2ecf20Sopenharmony_ci		return -EINVAL;
10628c2ecf20Sopenharmony_ci
10638c2ecf20Sopenharmony_ci	switch (cfg.tx_type) {
10648c2ecf20Sopenharmony_ci	case HWTSTAMP_TX_ONESTEP_SYNC:
10658c2ecf20Sopenharmony_ci		one_step = true;
10668c2ecf20Sopenharmony_ci		break;
10678c2ecf20Sopenharmony_ci	case HWTSTAMP_TX_ON:
10688c2ecf20Sopenharmony_ci		break;
10698c2ecf20Sopenharmony_ci	case HWTSTAMP_TX_OFF:
10708c2ecf20Sopenharmony_ci		break;
10718c2ecf20Sopenharmony_ci	default:
10728c2ecf20Sopenharmony_ci		return -ERANGE;
10738c2ecf20Sopenharmony_ci	}
10748c2ecf20Sopenharmony_ci
10758c2ecf20Sopenharmony_ci	vsc8531->ptp->tx_type = cfg.tx_type;
10768c2ecf20Sopenharmony_ci
10778c2ecf20Sopenharmony_ci	switch (cfg.rx_filter) {
10788c2ecf20Sopenharmony_ci	case HWTSTAMP_FILTER_NONE:
10798c2ecf20Sopenharmony_ci		break;
10808c2ecf20Sopenharmony_ci	case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
10818c2ecf20Sopenharmony_ci		/* ETH->IP->UDP->PTP */
10828c2ecf20Sopenharmony_ci		break;
10838c2ecf20Sopenharmony_ci	case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
10848c2ecf20Sopenharmony_ci		/* ETH->PTP */
10858c2ecf20Sopenharmony_ci		break;
10868c2ecf20Sopenharmony_ci	default:
10878c2ecf20Sopenharmony_ci		return -ERANGE;
10888c2ecf20Sopenharmony_ci	}
10898c2ecf20Sopenharmony_ci
10908c2ecf20Sopenharmony_ci	vsc8531->ptp->rx_filter = cfg.rx_filter;
10918c2ecf20Sopenharmony_ci
10928c2ecf20Sopenharmony_ci	mutex_lock(&vsc8531->ts_lock);
10938c2ecf20Sopenharmony_ci
10948c2ecf20Sopenharmony_ci	__skb_queue_purge(&vsc8531->ptp->tx_queue);
10958c2ecf20Sopenharmony_ci	__skb_queue_head_init(&vsc8531->ptp->tx_queue);
10968c2ecf20Sopenharmony_ci
10978c2ecf20Sopenharmony_ci	/* Disable predictor while configuring the 1588 block */
10988c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
10998c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_PREDICTOR);
11008c2ecf20Sopenharmony_ci	val &= ~PTP_INGR_PREDICTOR_EN;
11018c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_PREDICTOR,
11028c2ecf20Sopenharmony_ci			     val);
11038c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
11048c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_PREDICTOR);
11058c2ecf20Sopenharmony_ci	val &= ~PTP_EGR_PREDICTOR_EN;
11068c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_PREDICTOR,
11078c2ecf20Sopenharmony_ci			     val);
11088c2ecf20Sopenharmony_ci
11098c2ecf20Sopenharmony_ci	/* Bypass egress or ingress blocks if timestamping isn't used */
11108c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL);
11118c2ecf20Sopenharmony_ci	val &= ~(PTP_IFACE_CTRL_EGR_BYPASS | PTP_IFACE_CTRL_INGR_BYPASS);
11128c2ecf20Sopenharmony_ci	if (vsc8531->ptp->tx_type == HWTSTAMP_TX_OFF)
11138c2ecf20Sopenharmony_ci		val |= PTP_IFACE_CTRL_EGR_BYPASS;
11148c2ecf20Sopenharmony_ci	if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_NONE)
11158c2ecf20Sopenharmony_ci		val |= PTP_IFACE_CTRL_INGR_BYPASS;
11168c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL, val);
11178c2ecf20Sopenharmony_ci
11188c2ecf20Sopenharmony_ci	/* Resetting FIFO so that it's empty after reconfiguration */
11198c2ecf20Sopenharmony_ci	vsc85xx_ts_reset_fifo(phydev);
11208c2ecf20Sopenharmony_ci
11218c2ecf20Sopenharmony_ci	vsc85xx_ts_engine_init(phydev, one_step);
11228c2ecf20Sopenharmony_ci
11238c2ecf20Sopenharmony_ci	/* Re-enable predictors now */
11248c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
11258c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_PREDICTOR);
11268c2ecf20Sopenharmony_ci	val |= PTP_INGR_PREDICTOR_EN;
11278c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_PREDICTOR,
11288c2ecf20Sopenharmony_ci			     val);
11298c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
11308c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_PREDICTOR);
11318c2ecf20Sopenharmony_ci	val |= PTP_EGR_PREDICTOR_EN;
11328c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_PREDICTOR,
11338c2ecf20Sopenharmony_ci			     val);
11348c2ecf20Sopenharmony_ci
11358c2ecf20Sopenharmony_ci	vsc8531->ptp->configured = 1;
11368c2ecf20Sopenharmony_ci	mutex_unlock(&vsc8531->ts_lock);
11378c2ecf20Sopenharmony_ci
11388c2ecf20Sopenharmony_ci	return copy_to_user(ifr->ifr_data, &cfg, sizeof(cfg)) ? -EFAULT : 0;
11398c2ecf20Sopenharmony_ci}
11408c2ecf20Sopenharmony_ci
11418c2ecf20Sopenharmony_cistatic int vsc85xx_ts_info(struct mii_timestamper *mii_ts,
11428c2ecf20Sopenharmony_ci			   struct ethtool_ts_info *info)
11438c2ecf20Sopenharmony_ci{
11448c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 =
11458c2ecf20Sopenharmony_ci		container_of(mii_ts, struct vsc8531_private, mii_ts);
11468c2ecf20Sopenharmony_ci
11478c2ecf20Sopenharmony_ci	info->phc_index = ptp_clock_index(vsc8531->ptp->ptp_clock);
11488c2ecf20Sopenharmony_ci	info->so_timestamping =
11498c2ecf20Sopenharmony_ci		SOF_TIMESTAMPING_TX_HARDWARE |
11508c2ecf20Sopenharmony_ci		SOF_TIMESTAMPING_RX_HARDWARE |
11518c2ecf20Sopenharmony_ci		SOF_TIMESTAMPING_RAW_HARDWARE;
11528c2ecf20Sopenharmony_ci	info->tx_types =
11538c2ecf20Sopenharmony_ci		(1 << HWTSTAMP_TX_OFF) |
11548c2ecf20Sopenharmony_ci		(1 << HWTSTAMP_TX_ON) |
11558c2ecf20Sopenharmony_ci		(1 << HWTSTAMP_TX_ONESTEP_SYNC);
11568c2ecf20Sopenharmony_ci	info->rx_filters =
11578c2ecf20Sopenharmony_ci		(1 << HWTSTAMP_FILTER_NONE) |
11588c2ecf20Sopenharmony_ci		(1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
11598c2ecf20Sopenharmony_ci		(1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
11608c2ecf20Sopenharmony_ci
11618c2ecf20Sopenharmony_ci	return 0;
11628c2ecf20Sopenharmony_ci}
11638c2ecf20Sopenharmony_ci
11648c2ecf20Sopenharmony_cistatic void vsc85xx_txtstamp(struct mii_timestamper *mii_ts,
11658c2ecf20Sopenharmony_ci			     struct sk_buff *skb, int type)
11668c2ecf20Sopenharmony_ci{
11678c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 =
11688c2ecf20Sopenharmony_ci		container_of(mii_ts, struct vsc8531_private, mii_ts);
11698c2ecf20Sopenharmony_ci
11708c2ecf20Sopenharmony_ci	if (!vsc8531->ptp->configured)
11718c2ecf20Sopenharmony_ci		return;
11728c2ecf20Sopenharmony_ci
11738c2ecf20Sopenharmony_ci	if (vsc8531->ptp->tx_type == HWTSTAMP_TX_OFF) {
11748c2ecf20Sopenharmony_ci		kfree_skb(skb);
11758c2ecf20Sopenharmony_ci		return;
11768c2ecf20Sopenharmony_ci	}
11778c2ecf20Sopenharmony_ci
11788c2ecf20Sopenharmony_ci	skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
11798c2ecf20Sopenharmony_ci
11808c2ecf20Sopenharmony_ci	mutex_lock(&vsc8531->ts_lock);
11818c2ecf20Sopenharmony_ci	__skb_queue_tail(&vsc8531->ptp->tx_queue, skb);
11828c2ecf20Sopenharmony_ci	mutex_unlock(&vsc8531->ts_lock);
11838c2ecf20Sopenharmony_ci}
11848c2ecf20Sopenharmony_ci
11858c2ecf20Sopenharmony_cistatic bool vsc85xx_rxtstamp(struct mii_timestamper *mii_ts,
11868c2ecf20Sopenharmony_ci			     struct sk_buff *skb, int type)
11878c2ecf20Sopenharmony_ci{
11888c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 =
11898c2ecf20Sopenharmony_ci		container_of(mii_ts, struct vsc8531_private, mii_ts);
11908c2ecf20Sopenharmony_ci	struct skb_shared_hwtstamps *shhwtstamps = NULL;
11918c2ecf20Sopenharmony_ci	struct vsc85xx_ptphdr *ptphdr;
11928c2ecf20Sopenharmony_ci	struct timespec64 ts;
11938c2ecf20Sopenharmony_ci	unsigned long ns;
11948c2ecf20Sopenharmony_ci
11958c2ecf20Sopenharmony_ci	if (!vsc8531->ptp->configured)
11968c2ecf20Sopenharmony_ci		return false;
11978c2ecf20Sopenharmony_ci
11988c2ecf20Sopenharmony_ci	if (vsc8531->ptp->rx_filter == HWTSTAMP_FILTER_NONE ||
11998c2ecf20Sopenharmony_ci	    type == PTP_CLASS_NONE)
12008c2ecf20Sopenharmony_ci		return false;
12018c2ecf20Sopenharmony_ci
12028c2ecf20Sopenharmony_ci	vsc85xx_gettime(&vsc8531->ptp->caps, &ts);
12038c2ecf20Sopenharmony_ci
12048c2ecf20Sopenharmony_ci	ptphdr = get_ptp_header_rx(skb, vsc8531->ptp->rx_filter);
12058c2ecf20Sopenharmony_ci	if (!ptphdr)
12068c2ecf20Sopenharmony_ci		return false;
12078c2ecf20Sopenharmony_ci
12088c2ecf20Sopenharmony_ci	shhwtstamps = skb_hwtstamps(skb);
12098c2ecf20Sopenharmony_ci	memset(shhwtstamps, 0, sizeof(struct skb_shared_hwtstamps));
12108c2ecf20Sopenharmony_ci
12118c2ecf20Sopenharmony_ci	ns = ntohl(ptphdr->rsrvd2);
12128c2ecf20Sopenharmony_ci
12138c2ecf20Sopenharmony_ci	/* nsec is in reserved field */
12148c2ecf20Sopenharmony_ci	if (ts.tv_nsec < ns)
12158c2ecf20Sopenharmony_ci		ts.tv_sec--;
12168c2ecf20Sopenharmony_ci
12178c2ecf20Sopenharmony_ci	shhwtstamps->hwtstamp = ktime_set(ts.tv_sec, ns);
12188c2ecf20Sopenharmony_ci	netif_rx_ni(skb);
12198c2ecf20Sopenharmony_ci
12208c2ecf20Sopenharmony_ci	return true;
12218c2ecf20Sopenharmony_ci}
12228c2ecf20Sopenharmony_ci
12238c2ecf20Sopenharmony_cistatic const struct ptp_clock_info vsc85xx_clk_caps = {
12248c2ecf20Sopenharmony_ci	.owner		= THIS_MODULE,
12258c2ecf20Sopenharmony_ci	.name		= "VSC85xx timer",
12268c2ecf20Sopenharmony_ci	.max_adj	= S32_MAX,
12278c2ecf20Sopenharmony_ci	.n_alarm	= 0,
12288c2ecf20Sopenharmony_ci	.n_pins		= 0,
12298c2ecf20Sopenharmony_ci	.n_ext_ts	= 0,
12308c2ecf20Sopenharmony_ci	.n_per_out	= 0,
12318c2ecf20Sopenharmony_ci	.pps		= 0,
12328c2ecf20Sopenharmony_ci	.adjtime        = &vsc85xx_adjtime,
12338c2ecf20Sopenharmony_ci	.adjfine	= &vsc85xx_adjfine,
12348c2ecf20Sopenharmony_ci	.gettime64	= &vsc85xx_gettime,
12358c2ecf20Sopenharmony_ci	.settime64	= &vsc85xx_settime,
12368c2ecf20Sopenharmony_ci};
12378c2ecf20Sopenharmony_ci
12388c2ecf20Sopenharmony_cistatic struct vsc8531_private *vsc8584_base_priv(struct phy_device *phydev)
12398c2ecf20Sopenharmony_ci{
12408c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
12418c2ecf20Sopenharmony_ci
12428c2ecf20Sopenharmony_ci	if (vsc8531->ts_base_addr != phydev->mdio.addr) {
12438c2ecf20Sopenharmony_ci		struct mdio_device *dev;
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_ci		dev = phydev->mdio.bus->mdio_map[vsc8531->ts_base_addr];
12468c2ecf20Sopenharmony_ci		phydev = container_of(dev, struct phy_device, mdio);
12478c2ecf20Sopenharmony_ci
12488c2ecf20Sopenharmony_ci		return phydev->priv;
12498c2ecf20Sopenharmony_ci	}
12508c2ecf20Sopenharmony_ci
12518c2ecf20Sopenharmony_ci	return vsc8531;
12528c2ecf20Sopenharmony_ci}
12538c2ecf20Sopenharmony_ci
12548c2ecf20Sopenharmony_cistatic bool vsc8584_is_1588_input_clk_configured(struct phy_device *phydev)
12558c2ecf20Sopenharmony_ci{
12568c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = vsc8584_base_priv(phydev);
12578c2ecf20Sopenharmony_ci
12588c2ecf20Sopenharmony_ci	return vsc8531->input_clk_init;
12598c2ecf20Sopenharmony_ci}
12608c2ecf20Sopenharmony_ci
12618c2ecf20Sopenharmony_cistatic void vsc8584_set_input_clk_configured(struct phy_device *phydev)
12628c2ecf20Sopenharmony_ci{
12638c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = vsc8584_base_priv(phydev);
12648c2ecf20Sopenharmony_ci
12658c2ecf20Sopenharmony_ci	vsc8531->input_clk_init = true;
12668c2ecf20Sopenharmony_ci}
12678c2ecf20Sopenharmony_ci
12688c2ecf20Sopenharmony_cistatic int __vsc8584_init_ptp(struct phy_device *phydev)
12698c2ecf20Sopenharmony_ci{
12708c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
12718c2ecf20Sopenharmony_ci	u32 ltc_seq_e[] = { 0, 400000, 0, 0, 0 };
12728c2ecf20Sopenharmony_ci	u8  ltc_seq_a[] = { 8, 6, 5, 4, 2 };
12738c2ecf20Sopenharmony_ci	u32 val;
12748c2ecf20Sopenharmony_ci
12758c2ecf20Sopenharmony_ci	if (!vsc8584_is_1588_input_clk_configured(phydev)) {
12768c2ecf20Sopenharmony_ci		phy_lock_mdio_bus(phydev);
12778c2ecf20Sopenharmony_ci
12788c2ecf20Sopenharmony_ci		/* 1588_DIFF_INPUT_CLK configuration: Use an external clock for
12798c2ecf20Sopenharmony_ci		 * the LTC, as per 3.13.29 in the VSC8584 datasheet.
12808c2ecf20Sopenharmony_ci		 */
12818c2ecf20Sopenharmony_ci		phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
12828c2ecf20Sopenharmony_ci				  MSCC_PHY_PAGE_1588);
12838c2ecf20Sopenharmony_ci		phy_ts_base_write(phydev, 29, 0x7ae0);
12848c2ecf20Sopenharmony_ci		phy_ts_base_write(phydev, 30, 0xb71c);
12858c2ecf20Sopenharmony_ci		phy_ts_base_write(phydev, MSCC_EXT_PAGE_ACCESS,
12868c2ecf20Sopenharmony_ci				  MSCC_PHY_PAGE_STANDARD);
12878c2ecf20Sopenharmony_ci
12888c2ecf20Sopenharmony_ci		phy_unlock_mdio_bus(phydev);
12898c2ecf20Sopenharmony_ci
12908c2ecf20Sopenharmony_ci		vsc8584_set_input_clk_configured(phydev);
12918c2ecf20Sopenharmony_ci	}
12928c2ecf20Sopenharmony_ci
12938c2ecf20Sopenharmony_ci	/* Disable predictor before configuring the 1588 block */
12948c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
12958c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_PREDICTOR);
12968c2ecf20Sopenharmony_ci	val &= ~PTP_INGR_PREDICTOR_EN;
12978c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_PREDICTOR,
12988c2ecf20Sopenharmony_ci			     val);
12998c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13008c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_PREDICTOR);
13018c2ecf20Sopenharmony_ci	val &= ~PTP_EGR_PREDICTOR_EN;
13028c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_PREDICTOR,
13038c2ecf20Sopenharmony_ci			     val);
13048c2ecf20Sopenharmony_ci
13058c2ecf20Sopenharmony_ci	/* By default, the internal clock of fixed rate 250MHz is used */
13068c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL);
13078c2ecf20Sopenharmony_ci	val &= ~PTP_LTC_CTRL_CLK_SEL_MASK;
13088c2ecf20Sopenharmony_ci	val |= PTP_LTC_CTRL_CLK_SEL_INTERNAL_250;
13098c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_CTRL, val);
13108c2ecf20Sopenharmony_ci
13118c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQUENCE);
13128c2ecf20Sopenharmony_ci	val &= ~PTP_LTC_SEQUENCE_A_MASK;
13138c2ecf20Sopenharmony_ci	val |= PTP_LTC_SEQUENCE_A(ltc_seq_a[PHC_CLK_250MHZ]);
13148c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQUENCE, val);
13158c2ecf20Sopenharmony_ci
13168c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQ);
13178c2ecf20Sopenharmony_ci	val &= ~(PTP_LTC_SEQ_ERR_MASK | PTP_LTC_SEQ_ADD_SUB);
13188c2ecf20Sopenharmony_ci	if (ltc_seq_e[PHC_CLK_250MHZ])
13198c2ecf20Sopenharmony_ci		val |= PTP_LTC_SEQ_ADD_SUB;
13208c2ecf20Sopenharmony_ci	val |= PTP_LTC_SEQ_ERR(ltc_seq_e[PHC_CLK_250MHZ]);
13218c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_SEQ, val);
13228c2ecf20Sopenharmony_ci
13238c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_LTC_1PPS_WIDTH_ADJ,
13248c2ecf20Sopenharmony_ci			     PPS_WIDTH_ADJ);
13258c2ecf20Sopenharmony_ci
13268c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_DELAY_FIFO,
13278c2ecf20Sopenharmony_ci			     IS_ENABLED(CONFIG_MACSEC) ?
13288c2ecf20Sopenharmony_ci			     PTP_INGR_DELAY_FIFO_DEPTH_MACSEC :
13298c2ecf20Sopenharmony_ci			     PTP_INGR_DELAY_FIFO_DEPTH_DEFAULT);
13308c2ecf20Sopenharmony_ci
13318c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_DELAY_FIFO,
13328c2ecf20Sopenharmony_ci			     IS_ENABLED(CONFIG_MACSEC) ?
13338c2ecf20Sopenharmony_ci			     PTP_EGR_DELAY_FIFO_DEPTH_MACSEC :
13348c2ecf20Sopenharmony_ci			     PTP_EGR_DELAY_FIFO_DEPTH_DEFAULT);
13358c2ecf20Sopenharmony_ci
13368c2ecf20Sopenharmony_ci	/* Enable n-phase sampler for Viper Rev-B */
13378c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13388c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ACCUR_CFG_STATUS);
13398c2ecf20Sopenharmony_ci	val &= ~(PTP_ACCUR_PPS_OUT_BYPASS | PTP_ACCUR_PPS_IN_BYPASS |
13408c2ecf20Sopenharmony_ci		 PTP_ACCUR_EGR_SOF_BYPASS | PTP_ACCUR_INGR_SOF_BYPASS |
13418c2ecf20Sopenharmony_ci		 PTP_ACCUR_LOAD_SAVE_BYPASS);
13428c2ecf20Sopenharmony_ci	val |= PTP_ACCUR_PPS_OUT_CALIB_ERR | PTP_ACCUR_PPS_OUT_CALIB_DONE |
13438c2ecf20Sopenharmony_ci	       PTP_ACCUR_PPS_IN_CALIB_ERR | PTP_ACCUR_PPS_IN_CALIB_DONE |
13448c2ecf20Sopenharmony_ci	       PTP_ACCUR_EGR_SOF_CALIB_ERR | PTP_ACCUR_EGR_SOF_CALIB_DONE |
13458c2ecf20Sopenharmony_ci	       PTP_ACCUR_INGR_SOF_CALIB_ERR | PTP_ACCUR_INGR_SOF_CALIB_DONE |
13468c2ecf20Sopenharmony_ci	       PTP_ACCUR_LOAD_SAVE_CALIB_ERR | PTP_ACCUR_LOAD_SAVE_CALIB_DONE;
13478c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
13488c2ecf20Sopenharmony_ci			     val);
13498c2ecf20Sopenharmony_ci
13508c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13518c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ACCUR_CFG_STATUS);
13528c2ecf20Sopenharmony_ci	val |= PTP_ACCUR_CALIB_TRIGG;
13538c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
13548c2ecf20Sopenharmony_ci			     val);
13558c2ecf20Sopenharmony_ci
13568c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13578c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ACCUR_CFG_STATUS);
13588c2ecf20Sopenharmony_ci	val &= ~PTP_ACCUR_CALIB_TRIGG;
13598c2ecf20Sopenharmony_ci	val |= PTP_ACCUR_PPS_OUT_CALIB_ERR | PTP_ACCUR_PPS_OUT_CALIB_DONE |
13608c2ecf20Sopenharmony_ci	       PTP_ACCUR_PPS_IN_CALIB_ERR | PTP_ACCUR_PPS_IN_CALIB_DONE |
13618c2ecf20Sopenharmony_ci	       PTP_ACCUR_EGR_SOF_CALIB_ERR | PTP_ACCUR_EGR_SOF_CALIB_DONE |
13628c2ecf20Sopenharmony_ci	       PTP_ACCUR_INGR_SOF_CALIB_ERR | PTP_ACCUR_INGR_SOF_CALIB_DONE |
13638c2ecf20Sopenharmony_ci	       PTP_ACCUR_LOAD_SAVE_CALIB_ERR | PTP_ACCUR_LOAD_SAVE_CALIB_DONE;
13648c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
13658c2ecf20Sopenharmony_ci			     val);
13668c2ecf20Sopenharmony_ci
13678c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13688c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ACCUR_CFG_STATUS);
13698c2ecf20Sopenharmony_ci	val |= PTP_ACCUR_CALIB_TRIGG;
13708c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
13718c2ecf20Sopenharmony_ci			     val);
13728c2ecf20Sopenharmony_ci
13738c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13748c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ACCUR_CFG_STATUS);
13758c2ecf20Sopenharmony_ci	val &= ~PTP_ACCUR_CALIB_TRIGG;
13768c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ACCUR_CFG_STATUS,
13778c2ecf20Sopenharmony_ci			     val);
13788c2ecf20Sopenharmony_ci
13798c2ecf20Sopenharmony_ci	/* Do not access FIFO via SI */
13808c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13818c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_TSTAMP_FIFO_SI);
13828c2ecf20Sopenharmony_ci	val &= ~PTP_TSTAMP_FIFO_SI_EN;
13838c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_TSTAMP_FIFO_SI,
13848c2ecf20Sopenharmony_ci			     val);
13858c2ecf20Sopenharmony_ci
13868c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13878c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_REWRITER_CTRL);
13888c2ecf20Sopenharmony_ci	val &= ~PTP_INGR_REWRITER_REDUCE_PREAMBLE;
13898c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_REWRITER_CTRL,
13908c2ecf20Sopenharmony_ci			     val);
13918c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13928c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_REWRITER_CTRL);
13938c2ecf20Sopenharmony_ci	val &= ~PTP_EGR_REWRITER_REDUCE_PREAMBLE;
13948c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_REWRITER_CTRL,
13958c2ecf20Sopenharmony_ci			     val);
13968c2ecf20Sopenharmony_ci
13978c2ecf20Sopenharmony_ci	/* Put the flag that indicates the frame has been modified to bit 7 */
13988c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
13998c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_REWRITER_CTRL);
14008c2ecf20Sopenharmony_ci	val |= PTP_INGR_REWRITER_FLAG_BIT_OFF(7) | PTP_INGR_REWRITER_FLAG_VAL;
14018c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_REWRITER_CTRL,
14028c2ecf20Sopenharmony_ci			     val);
14038c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
14048c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_REWRITER_CTRL);
14058c2ecf20Sopenharmony_ci	val |= PTP_EGR_REWRITER_FLAG_BIT_OFF(7);
14068c2ecf20Sopenharmony_ci	val &= ~PTP_EGR_REWRITER_FLAG_VAL;
14078c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_REWRITER_CTRL,
14088c2ecf20Sopenharmony_ci			     val);
14098c2ecf20Sopenharmony_ci
14108c2ecf20Sopenharmony_ci	/* 30bit mode for RX timestamp, only the nanoseconds are kept in
14118c2ecf20Sopenharmony_ci	 * reserved field.
14128c2ecf20Sopenharmony_ci	 */
14138c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
14148c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_INGR_TSP_CTRL);
14158c2ecf20Sopenharmony_ci	val |= PHY_PTP_INGR_TSP_CTRL_FRACT_NS;
14168c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_INGR_TSP_CTRL,
14178c2ecf20Sopenharmony_ci			     val);
14188c2ecf20Sopenharmony_ci
14198c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL);
14208c2ecf20Sopenharmony_ci	val |= PHY_PTP_EGR_TSP_CTRL_FRACT_NS;
14218c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TSP_CTRL, val);
14228c2ecf20Sopenharmony_ci
14238c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
14248c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_SERIAL_TOD_IFACE);
14258c2ecf20Sopenharmony_ci	val |= PTP_SERIAL_TOD_IFACE_LS_AUTO_CLR;
14268c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_SERIAL_TOD_IFACE,
14278c2ecf20Sopenharmony_ci			     val);
14288c2ecf20Sopenharmony_ci
14298c2ecf20Sopenharmony_ci	vsc85xx_ts_fsb_init(phydev);
14308c2ecf20Sopenharmony_ci
14318c2ecf20Sopenharmony_ci	/* Set the Egress timestamp FIFO configuration and status register */
14328c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
14338c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_EGR_TS_FIFO_CTRL);
14348c2ecf20Sopenharmony_ci	val &= ~(PTP_EGR_TS_FIFO_SIG_BYTES_MASK | PTP_EGR_TS_FIFO_THRESH_MASK);
14358c2ecf20Sopenharmony_ci	/* 16 bytes for the signature, 10 for the timestamp in the TS FIFO */
14368c2ecf20Sopenharmony_ci	val |= PTP_EGR_TS_FIFO_SIG_BYTES(16) | PTP_EGR_TS_FIFO_THRESH(7);
14378c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_EGR_TS_FIFO_CTRL,
14388c2ecf20Sopenharmony_ci			     val);
14398c2ecf20Sopenharmony_ci
14408c2ecf20Sopenharmony_ci	vsc85xx_ts_reset_fifo(phydev);
14418c2ecf20Sopenharmony_ci
14428c2ecf20Sopenharmony_ci	val = PTP_IFACE_CTRL_CLK_ENA;
14438c2ecf20Sopenharmony_ci	if (!IS_ENABLED(CONFIG_MACSEC))
14448c2ecf20Sopenharmony_ci		val |= PTP_IFACE_CTRL_GMII_PROT;
14458c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL, val);
14468c2ecf20Sopenharmony_ci
14478c2ecf20Sopenharmony_ci	vsc85xx_ts_set_latencies(phydev);
14488c2ecf20Sopenharmony_ci
14498c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_VERSION_CODE);
14508c2ecf20Sopenharmony_ci
14518c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL);
14528c2ecf20Sopenharmony_ci	val |= PTP_IFACE_CTRL_EGR_BYPASS;
14538c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_IFACE_CTRL, val);
14548c2ecf20Sopenharmony_ci
14558c2ecf20Sopenharmony_ci	vsc85xx_ts_disable_flows(phydev, EGRESS);
14568c2ecf20Sopenharmony_ci	vsc85xx_ts_disable_flows(phydev, INGRESS);
14578c2ecf20Sopenharmony_ci
14588c2ecf20Sopenharmony_ci	val = vsc85xx_ts_read_csr(phydev, PROCESSOR,
14598c2ecf20Sopenharmony_ci				  MSCC_PHY_PTP_ANALYZER_MODE);
14608c2ecf20Sopenharmony_ci	/* Disable INGRESS and EGRESS so engine eng_id can be reconfigured */
14618c2ecf20Sopenharmony_ci	val &= ~(PTP_ANALYZER_MODE_EGR_ENA_MASK |
14628c2ecf20Sopenharmony_ci		 PTP_ANALYZER_MODE_INGR_ENA_MASK |
14638c2ecf20Sopenharmony_ci		 PTP_ANA_INGR_ENCAP_FLOW_MODE_MASK |
14648c2ecf20Sopenharmony_ci		 PTP_ANA_EGR_ENCAP_FLOW_MODE_MASK);
14658c2ecf20Sopenharmony_ci	/* Strict matching in flow (packets should match flows from the same
14668c2ecf20Sopenharmony_ci	 * index in all enabled comparators (except PTP)).
14678c2ecf20Sopenharmony_ci	 */
14688c2ecf20Sopenharmony_ci	val |= PTP_ANA_SPLIT_ENCAP_FLOW | PTP_ANA_INGR_ENCAP_FLOW_MODE(0x7) |
14698c2ecf20Sopenharmony_ci	       PTP_ANA_EGR_ENCAP_FLOW_MODE(0x7);
14708c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_PTP_ANALYZER_MODE,
14718c2ecf20Sopenharmony_ci			     val);
14728c2ecf20Sopenharmony_ci
14738c2ecf20Sopenharmony_ci	/* Initialized for ingress and egress flows:
14748c2ecf20Sopenharmony_ci	 * - The Ethernet comparator.
14758c2ecf20Sopenharmony_ci	 * - The IP comparator.
14768c2ecf20Sopenharmony_ci	 * - The PTP comparator.
14778c2ecf20Sopenharmony_ci	 */
14788c2ecf20Sopenharmony_ci	vsc85xx_eth_cmp1_init(phydev, INGRESS);
14798c2ecf20Sopenharmony_ci	vsc85xx_ip_cmp1_init(phydev, INGRESS);
14808c2ecf20Sopenharmony_ci	vsc85xx_ptp_cmp_init(phydev, INGRESS);
14818c2ecf20Sopenharmony_ci	vsc85xx_eth_cmp1_init(phydev, EGRESS);
14828c2ecf20Sopenharmony_ci	vsc85xx_ip_cmp1_init(phydev, EGRESS);
14838c2ecf20Sopenharmony_ci	vsc85xx_ptp_cmp_init(phydev, EGRESS);
14848c2ecf20Sopenharmony_ci
14858c2ecf20Sopenharmony_ci	vsc85xx_ts_eth_cmp1_sig(phydev);
14868c2ecf20Sopenharmony_ci
14878c2ecf20Sopenharmony_ci	vsc8531->mii_ts.rxtstamp = vsc85xx_rxtstamp;
14888c2ecf20Sopenharmony_ci	vsc8531->mii_ts.txtstamp = vsc85xx_txtstamp;
14898c2ecf20Sopenharmony_ci	vsc8531->mii_ts.hwtstamp = vsc85xx_hwtstamp;
14908c2ecf20Sopenharmony_ci	vsc8531->mii_ts.ts_info  = vsc85xx_ts_info;
14918c2ecf20Sopenharmony_ci	phydev->mii_ts = &vsc8531->mii_ts;
14928c2ecf20Sopenharmony_ci
14938c2ecf20Sopenharmony_ci	memcpy(&vsc8531->ptp->caps, &vsc85xx_clk_caps, sizeof(vsc85xx_clk_caps));
14948c2ecf20Sopenharmony_ci
14958c2ecf20Sopenharmony_ci	vsc8531->ptp->ptp_clock = ptp_clock_register(&vsc8531->ptp->caps,
14968c2ecf20Sopenharmony_ci						     &phydev->mdio.dev);
14978c2ecf20Sopenharmony_ci	return PTR_ERR_OR_ZERO(vsc8531->ptp->ptp_clock);
14988c2ecf20Sopenharmony_ci}
14998c2ecf20Sopenharmony_ci
15008c2ecf20Sopenharmony_civoid vsc8584_config_ts_intr(struct phy_device *phydev)
15018c2ecf20Sopenharmony_ci{
15028c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
15038c2ecf20Sopenharmony_ci
15048c2ecf20Sopenharmony_ci	mutex_lock(&priv->ts_lock);
15058c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR, MSCC_PHY_1588_VSC85XX_INT_MASK,
15068c2ecf20Sopenharmony_ci			     VSC85XX_1588_INT_MASK_MASK);
15078c2ecf20Sopenharmony_ci	mutex_unlock(&priv->ts_lock);
15088c2ecf20Sopenharmony_ci}
15098c2ecf20Sopenharmony_ci
15108c2ecf20Sopenharmony_ciint vsc8584_ptp_init(struct phy_device *phydev)
15118c2ecf20Sopenharmony_ci{
15128c2ecf20Sopenharmony_ci	switch (phydev->phy_id & phydev->drv->phy_id_mask) {
15138c2ecf20Sopenharmony_ci	case PHY_ID_VSC8575:
15148c2ecf20Sopenharmony_ci	case PHY_ID_VSC8582:
15158c2ecf20Sopenharmony_ci	case PHY_ID_VSC8584:
15168c2ecf20Sopenharmony_ci		return __vsc8584_init_ptp(phydev);
15178c2ecf20Sopenharmony_ci	}
15188c2ecf20Sopenharmony_ci
15198c2ecf20Sopenharmony_ci	return 0;
15208c2ecf20Sopenharmony_ci}
15218c2ecf20Sopenharmony_ci
15228c2ecf20Sopenharmony_ciirqreturn_t vsc8584_handle_ts_interrupt(struct phy_device *phydev)
15238c2ecf20Sopenharmony_ci{
15248c2ecf20Sopenharmony_ci	struct vsc8531_private *priv = phydev->priv;
15258c2ecf20Sopenharmony_ci	int rc;
15268c2ecf20Sopenharmony_ci
15278c2ecf20Sopenharmony_ci	mutex_lock(&priv->ts_lock);
15288c2ecf20Sopenharmony_ci	rc = vsc85xx_ts_read_csr(phydev, PROCESSOR,
15298c2ecf20Sopenharmony_ci				 MSCC_PHY_1588_VSC85XX_INT_STATUS);
15308c2ecf20Sopenharmony_ci	/* Ack the PTP interrupt */
15318c2ecf20Sopenharmony_ci	vsc85xx_ts_write_csr(phydev, PROCESSOR,
15328c2ecf20Sopenharmony_ci			     MSCC_PHY_1588_VSC85XX_INT_STATUS, rc);
15338c2ecf20Sopenharmony_ci
15348c2ecf20Sopenharmony_ci	if (!(rc & VSC85XX_1588_INT_MASK_MASK)) {
15358c2ecf20Sopenharmony_ci		mutex_unlock(&priv->ts_lock);
15368c2ecf20Sopenharmony_ci		return IRQ_NONE;
15378c2ecf20Sopenharmony_ci	}
15388c2ecf20Sopenharmony_ci
15398c2ecf20Sopenharmony_ci	if (rc & VSC85XX_1588_INT_FIFO_ADD) {
15408c2ecf20Sopenharmony_ci		vsc85xx_get_tx_ts(priv->ptp);
15418c2ecf20Sopenharmony_ci	} else if (rc & VSC85XX_1588_INT_FIFO_OVERFLOW) {
15428c2ecf20Sopenharmony_ci		__skb_queue_purge(&priv->ptp->tx_queue);
15438c2ecf20Sopenharmony_ci		vsc85xx_ts_reset_fifo(phydev);
15448c2ecf20Sopenharmony_ci	}
15458c2ecf20Sopenharmony_ci
15468c2ecf20Sopenharmony_ci	mutex_unlock(&priv->ts_lock);
15478c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
15488c2ecf20Sopenharmony_ci}
15498c2ecf20Sopenharmony_ci
15508c2ecf20Sopenharmony_ciint vsc8584_ptp_probe(struct phy_device *phydev)
15518c2ecf20Sopenharmony_ci{
15528c2ecf20Sopenharmony_ci	struct vsc8531_private *vsc8531 = phydev->priv;
15538c2ecf20Sopenharmony_ci
15548c2ecf20Sopenharmony_ci	vsc8531->ptp = devm_kzalloc(&phydev->mdio.dev, sizeof(*vsc8531->ptp),
15558c2ecf20Sopenharmony_ci				    GFP_KERNEL);
15568c2ecf20Sopenharmony_ci	if (!vsc8531->ptp)
15578c2ecf20Sopenharmony_ci		return -ENOMEM;
15588c2ecf20Sopenharmony_ci
15598c2ecf20Sopenharmony_ci	mutex_init(&vsc8531->phc_lock);
15608c2ecf20Sopenharmony_ci	mutex_init(&vsc8531->ts_lock);
15618c2ecf20Sopenharmony_ci
15628c2ecf20Sopenharmony_ci	/* Retrieve the shared load/save GPIO. Request it as non exclusive as
15638c2ecf20Sopenharmony_ci	 * the same GPIO can be requested by all the PHYs of the same package.
15648c2ecf20Sopenharmony_ci	 * This GPIO must be used with the gpio_lock taken (the lock is shared
15658c2ecf20Sopenharmony_ci	 * between all PHYs).
15668c2ecf20Sopenharmony_ci	 */
15678c2ecf20Sopenharmony_ci	vsc8531->load_save = devm_gpiod_get_optional(&phydev->mdio.dev, "load-save",
15688c2ecf20Sopenharmony_ci						     GPIOD_FLAGS_BIT_NONEXCLUSIVE |
15698c2ecf20Sopenharmony_ci						     GPIOD_OUT_LOW);
15708c2ecf20Sopenharmony_ci	if (IS_ERR(vsc8531->load_save)) {
15718c2ecf20Sopenharmony_ci		phydev_err(phydev, "Can't get load-save GPIO (%ld)\n",
15728c2ecf20Sopenharmony_ci			   PTR_ERR(vsc8531->load_save));
15738c2ecf20Sopenharmony_ci		return PTR_ERR(vsc8531->load_save);
15748c2ecf20Sopenharmony_ci	}
15758c2ecf20Sopenharmony_ci
15768c2ecf20Sopenharmony_ci	vsc8531->ptp->phydev = phydev;
15778c2ecf20Sopenharmony_ci
15788c2ecf20Sopenharmony_ci	return 0;
15798c2ecf20Sopenharmony_ci}
15808c2ecf20Sopenharmony_ci
15818c2ecf20Sopenharmony_ciint vsc8584_ptp_probe_once(struct phy_device *phydev)
15828c2ecf20Sopenharmony_ci{
15838c2ecf20Sopenharmony_ci	struct vsc85xx_shared_private *shared =
15848c2ecf20Sopenharmony_ci		(struct vsc85xx_shared_private *)phydev->shared->priv;
15858c2ecf20Sopenharmony_ci
15868c2ecf20Sopenharmony_ci	/* Initialize shared GPIO lock */
15878c2ecf20Sopenharmony_ci	mutex_init(&shared->gpio_lock);
15888c2ecf20Sopenharmony_ci
15898c2ecf20Sopenharmony_ci	return 0;
15908c2ecf20Sopenharmony_ci}
1591