18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 28c2ecf20Sopenharmony_ci/** 38c2ecf20Sopenharmony_ci * Driver for Analog Devices Industrial Ethernet PHYs 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright 2019 Analog Devices Inc. 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci#include <linux/kernel.h> 88c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 98c2ecf20Sopenharmony_ci#include <linux/delay.h> 108c2ecf20Sopenharmony_ci#include <linux/errno.h> 118c2ecf20Sopenharmony_ci#include <linux/init.h> 128c2ecf20Sopenharmony_ci#include <linux/module.h> 138c2ecf20Sopenharmony_ci#include <linux/mii.h> 148c2ecf20Sopenharmony_ci#include <linux/phy.h> 158c2ecf20Sopenharmony_ci#include <linux/property.h> 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#define PHY_ID_ADIN1200 0x0283bc20 188c2ecf20Sopenharmony_ci#define PHY_ID_ADIN1300 0x0283bc30 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#define ADIN1300_MII_EXT_REG_PTR 0x0010 218c2ecf20Sopenharmony_ci#define ADIN1300_MII_EXT_REG_DATA 0x0011 228c2ecf20Sopenharmony_ci 238c2ecf20Sopenharmony_ci#define ADIN1300_PHY_CTRL1 0x0012 248c2ecf20Sopenharmony_ci#define ADIN1300_AUTO_MDI_EN BIT(10) 258c2ecf20Sopenharmony_ci#define ADIN1300_MAN_MDIX_EN BIT(9) 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_ci#define ADIN1300_RX_ERR_CNT 0x0014 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci#define ADIN1300_PHY_CTRL_STATUS2 0x0015 308c2ecf20Sopenharmony_ci#define ADIN1300_NRG_PD_EN BIT(3) 318c2ecf20Sopenharmony_ci#define ADIN1300_NRG_PD_TX_EN BIT(2) 328c2ecf20Sopenharmony_ci#define ADIN1300_NRG_PD_STATUS BIT(1) 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define ADIN1300_PHY_CTRL2 0x0016 358c2ecf20Sopenharmony_ci#define ADIN1300_DOWNSPEED_AN_100_EN BIT(11) 368c2ecf20Sopenharmony_ci#define ADIN1300_DOWNSPEED_AN_10_EN BIT(10) 378c2ecf20Sopenharmony_ci#define ADIN1300_GROUP_MDIO_EN BIT(6) 388c2ecf20Sopenharmony_ci#define ADIN1300_DOWNSPEEDS_EN \ 398c2ecf20Sopenharmony_ci (ADIN1300_DOWNSPEED_AN_100_EN | ADIN1300_DOWNSPEED_AN_10_EN) 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci#define ADIN1300_PHY_CTRL3 0x0017 428c2ecf20Sopenharmony_ci#define ADIN1300_LINKING_EN BIT(13) 438c2ecf20Sopenharmony_ci#define ADIN1300_DOWNSPEED_RETRIES_MSK GENMASK(12, 10) 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_ci#define ADIN1300_INT_MASK_REG 0x0018 468c2ecf20Sopenharmony_ci#define ADIN1300_INT_MDIO_SYNC_EN BIT(9) 478c2ecf20Sopenharmony_ci#define ADIN1300_INT_ANEG_STAT_CHNG_EN BIT(8) 488c2ecf20Sopenharmony_ci#define ADIN1300_INT_ANEG_PAGE_RX_EN BIT(6) 498c2ecf20Sopenharmony_ci#define ADIN1300_INT_IDLE_ERR_CNT_EN BIT(5) 508c2ecf20Sopenharmony_ci#define ADIN1300_INT_MAC_FIFO_OU_EN BIT(4) 518c2ecf20Sopenharmony_ci#define ADIN1300_INT_RX_STAT_CHNG_EN BIT(3) 528c2ecf20Sopenharmony_ci#define ADIN1300_INT_LINK_STAT_CHNG_EN BIT(2) 538c2ecf20Sopenharmony_ci#define ADIN1300_INT_SPEED_CHNG_EN BIT(1) 548c2ecf20Sopenharmony_ci#define ADIN1300_INT_HW_IRQ_EN BIT(0) 558c2ecf20Sopenharmony_ci#define ADIN1300_INT_MASK_EN \ 568c2ecf20Sopenharmony_ci (ADIN1300_INT_LINK_STAT_CHNG_EN | ADIN1300_INT_HW_IRQ_EN) 578c2ecf20Sopenharmony_ci#define ADIN1300_INT_STATUS_REG 0x0019 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci#define ADIN1300_PHY_STATUS1 0x001a 608c2ecf20Sopenharmony_ci#define ADIN1300_PAIR_01_SWAP BIT(11) 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci/* EEE register addresses, accessible via Clause 22 access using 638c2ecf20Sopenharmony_ci * ADIN1300_MII_EXT_REG_PTR & ADIN1300_MII_EXT_REG_DATA. 648c2ecf20Sopenharmony_ci * The bit-fields are the same as specified by IEEE for EEE. 658c2ecf20Sopenharmony_ci */ 668c2ecf20Sopenharmony_ci#define ADIN1300_EEE_CAP_REG 0x8000 678c2ecf20Sopenharmony_ci#define ADIN1300_EEE_ADV_REG 0x8001 688c2ecf20Sopenharmony_ci#define ADIN1300_EEE_LPABLE_REG 0x8002 698c2ecf20Sopenharmony_ci#define ADIN1300_CLOCK_STOP_REG 0x9400 708c2ecf20Sopenharmony_ci#define ADIN1300_LPI_WAKE_ERR_CNT_REG 0xa000 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci#define ADIN1300_GE_SOFT_RESET_REG 0xff0c 738c2ecf20Sopenharmony_ci#define ADIN1300_GE_SOFT_RESET BIT(0) 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_CFG_REG 0xff23 768c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_RX_MSK GENMASK(8, 6) 778c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_RX_SEL(x) \ 788c2ecf20Sopenharmony_ci FIELD_PREP(ADIN1300_GE_RGMII_RX_MSK, x) 798c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_GTX_MSK GENMASK(5, 3) 808c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_GTX_SEL(x) \ 818c2ecf20Sopenharmony_ci FIELD_PREP(ADIN1300_GE_RGMII_GTX_MSK, x) 828c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_RXID_EN BIT(2) 838c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_TXID_EN BIT(1) 848c2ecf20Sopenharmony_ci#define ADIN1300_GE_RGMII_EN BIT(0) 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci/* RGMII internal delay settings for rx and tx for ADIN1300 */ 878c2ecf20Sopenharmony_ci#define ADIN1300_RGMII_1_60_NS 0x0001 888c2ecf20Sopenharmony_ci#define ADIN1300_RGMII_1_80_NS 0x0002 898c2ecf20Sopenharmony_ci#define ADIN1300_RGMII_2_00_NS 0x0000 908c2ecf20Sopenharmony_ci#define ADIN1300_RGMII_2_20_NS 0x0006 918c2ecf20Sopenharmony_ci#define ADIN1300_RGMII_2_40_NS 0x0007 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci#define ADIN1300_GE_RMII_CFG_REG 0xff24 948c2ecf20Sopenharmony_ci#define ADIN1300_GE_RMII_FIFO_DEPTH_MSK GENMASK(6, 4) 958c2ecf20Sopenharmony_ci#define ADIN1300_GE_RMII_FIFO_DEPTH_SEL(x) \ 968c2ecf20Sopenharmony_ci FIELD_PREP(ADIN1300_GE_RMII_FIFO_DEPTH_MSK, x) 978c2ecf20Sopenharmony_ci#define ADIN1300_GE_RMII_EN BIT(0) 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci/* RMII fifo depth values */ 1008c2ecf20Sopenharmony_ci#define ADIN1300_RMII_4_BITS 0x0000 1018c2ecf20Sopenharmony_ci#define ADIN1300_RMII_8_BITS 0x0001 1028c2ecf20Sopenharmony_ci#define ADIN1300_RMII_12_BITS 0x0002 1038c2ecf20Sopenharmony_ci#define ADIN1300_RMII_16_BITS 0x0003 1048c2ecf20Sopenharmony_ci#define ADIN1300_RMII_20_BITS 0x0004 1058c2ecf20Sopenharmony_ci#define ADIN1300_RMII_24_BITS 0x0005 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci/** 1088c2ecf20Sopenharmony_ci * struct adin_cfg_reg_map - map a config value to aregister value 1098c2ecf20Sopenharmony_ci * @cfg: value in device configuration 1108c2ecf20Sopenharmony_ci * @reg: value in the register 1118c2ecf20Sopenharmony_ci */ 1128c2ecf20Sopenharmony_cistruct adin_cfg_reg_map { 1138c2ecf20Sopenharmony_ci int cfg; 1148c2ecf20Sopenharmony_ci int reg; 1158c2ecf20Sopenharmony_ci}; 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic const struct adin_cfg_reg_map adin_rgmii_delays[] = { 1188c2ecf20Sopenharmony_ci { 1600, ADIN1300_RGMII_1_60_NS }, 1198c2ecf20Sopenharmony_ci { 1800, ADIN1300_RGMII_1_80_NS }, 1208c2ecf20Sopenharmony_ci { 2000, ADIN1300_RGMII_2_00_NS }, 1218c2ecf20Sopenharmony_ci { 2200, ADIN1300_RGMII_2_20_NS }, 1228c2ecf20Sopenharmony_ci { 2400, ADIN1300_RGMII_2_40_NS }, 1238c2ecf20Sopenharmony_ci { }, 1248c2ecf20Sopenharmony_ci}; 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_cistatic const struct adin_cfg_reg_map adin_rmii_fifo_depths[] = { 1278c2ecf20Sopenharmony_ci { 4, ADIN1300_RMII_4_BITS }, 1288c2ecf20Sopenharmony_ci { 8, ADIN1300_RMII_8_BITS }, 1298c2ecf20Sopenharmony_ci { 12, ADIN1300_RMII_12_BITS }, 1308c2ecf20Sopenharmony_ci { 16, ADIN1300_RMII_16_BITS }, 1318c2ecf20Sopenharmony_ci { 20, ADIN1300_RMII_20_BITS }, 1328c2ecf20Sopenharmony_ci { 24, ADIN1300_RMII_24_BITS }, 1338c2ecf20Sopenharmony_ci { }, 1348c2ecf20Sopenharmony_ci}; 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci/** 1378c2ecf20Sopenharmony_ci * struct adin_clause45_mmd_map - map to convert Clause 45 regs to Clause 22 1388c2ecf20Sopenharmony_ci * @devad: device address used in Clause 45 access 1398c2ecf20Sopenharmony_ci * @cl45_regnum: register address defined by Clause 45 1408c2ecf20Sopenharmony_ci * @adin_regnum: equivalent register address accessible via Clause 22 1418c2ecf20Sopenharmony_ci */ 1428c2ecf20Sopenharmony_cistruct adin_clause45_mmd_map { 1438c2ecf20Sopenharmony_ci int devad; 1448c2ecf20Sopenharmony_ci u16 cl45_regnum; 1458c2ecf20Sopenharmony_ci u16 adin_regnum; 1468c2ecf20Sopenharmony_ci}; 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_cistatic const struct adin_clause45_mmd_map adin_clause45_mmd_map[] = { 1498c2ecf20Sopenharmony_ci { MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE, ADIN1300_EEE_CAP_REG }, 1508c2ecf20Sopenharmony_ci { MDIO_MMD_AN, MDIO_AN_EEE_LPABLE, ADIN1300_EEE_LPABLE_REG }, 1518c2ecf20Sopenharmony_ci { MDIO_MMD_AN, MDIO_AN_EEE_ADV, ADIN1300_EEE_ADV_REG }, 1528c2ecf20Sopenharmony_ci { MDIO_MMD_PCS, MDIO_CTRL1, ADIN1300_CLOCK_STOP_REG }, 1538c2ecf20Sopenharmony_ci { MDIO_MMD_PCS, MDIO_PCS_EEE_WK_ERR, ADIN1300_LPI_WAKE_ERR_CNT_REG }, 1548c2ecf20Sopenharmony_ci}; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_cistruct adin_hw_stat { 1578c2ecf20Sopenharmony_ci const char *string; 1588c2ecf20Sopenharmony_ci u16 reg1; 1598c2ecf20Sopenharmony_ci u16 reg2; 1608c2ecf20Sopenharmony_ci}; 1618c2ecf20Sopenharmony_ci 1628c2ecf20Sopenharmony_cistatic const struct adin_hw_stat adin_hw_stats[] = { 1638c2ecf20Sopenharmony_ci { "total_frames_checked_count", 0x940A, 0x940B }, /* hi + lo */ 1648c2ecf20Sopenharmony_ci { "length_error_frames_count", 0x940C }, 1658c2ecf20Sopenharmony_ci { "alignment_error_frames_count", 0x940D }, 1668c2ecf20Sopenharmony_ci { "symbol_error_count", 0x940E }, 1678c2ecf20Sopenharmony_ci { "oversized_frames_count", 0x940F }, 1688c2ecf20Sopenharmony_ci { "undersized_frames_count", 0x9410 }, 1698c2ecf20Sopenharmony_ci { "odd_nibble_frames_count", 0x9411 }, 1708c2ecf20Sopenharmony_ci { "odd_preamble_packet_count", 0x9412 }, 1718c2ecf20Sopenharmony_ci { "dribble_bits_frames_count", 0x9413 }, 1728c2ecf20Sopenharmony_ci { "false_carrier_events_count", 0x9414 }, 1738c2ecf20Sopenharmony_ci}; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci/** 1768c2ecf20Sopenharmony_ci * struct adin_priv - ADIN PHY driver private data 1778c2ecf20Sopenharmony_ci * @stats: statistic counters for the PHY 1788c2ecf20Sopenharmony_ci */ 1798c2ecf20Sopenharmony_cistruct adin_priv { 1808c2ecf20Sopenharmony_ci u64 stats[ARRAY_SIZE(adin_hw_stats)]; 1818c2ecf20Sopenharmony_ci}; 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_cistatic int adin_lookup_reg_value(const struct adin_cfg_reg_map *tbl, int cfg) 1848c2ecf20Sopenharmony_ci{ 1858c2ecf20Sopenharmony_ci size_t i; 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci for (i = 0; tbl[i].cfg; i++) { 1888c2ecf20Sopenharmony_ci if (tbl[i].cfg == cfg) 1898c2ecf20Sopenharmony_ci return tbl[i].reg; 1908c2ecf20Sopenharmony_ci } 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci return -EINVAL; 1938c2ecf20Sopenharmony_ci} 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_cistatic u32 adin_get_reg_value(struct phy_device *phydev, 1968c2ecf20Sopenharmony_ci const char *prop_name, 1978c2ecf20Sopenharmony_ci const struct adin_cfg_reg_map *tbl, 1988c2ecf20Sopenharmony_ci u32 dflt) 1998c2ecf20Sopenharmony_ci{ 2008c2ecf20Sopenharmony_ci struct device *dev = &phydev->mdio.dev; 2018c2ecf20Sopenharmony_ci u32 val; 2028c2ecf20Sopenharmony_ci int rc; 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci if (device_property_read_u32(dev, prop_name, &val)) 2058c2ecf20Sopenharmony_ci return dflt; 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci rc = adin_lookup_reg_value(tbl, val); 2088c2ecf20Sopenharmony_ci if (rc < 0) { 2098c2ecf20Sopenharmony_ci phydev_warn(phydev, 2108c2ecf20Sopenharmony_ci "Unsupported value %u for %s using default (%u)\n", 2118c2ecf20Sopenharmony_ci val, prop_name, dflt); 2128c2ecf20Sopenharmony_ci return dflt; 2138c2ecf20Sopenharmony_ci } 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci return rc; 2168c2ecf20Sopenharmony_ci} 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_cistatic int adin_config_rgmii_mode(struct phy_device *phydev) 2198c2ecf20Sopenharmony_ci{ 2208c2ecf20Sopenharmony_ci u32 val; 2218c2ecf20Sopenharmony_ci int reg; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci if (!phy_interface_is_rgmii(phydev)) 2248c2ecf20Sopenharmony_ci return phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, 2258c2ecf20Sopenharmony_ci ADIN1300_GE_RGMII_CFG_REG, 2268c2ecf20Sopenharmony_ci ADIN1300_GE_RGMII_EN); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci reg = phy_read_mmd(phydev, MDIO_MMD_VEND1, ADIN1300_GE_RGMII_CFG_REG); 2298c2ecf20Sopenharmony_ci if (reg < 0) 2308c2ecf20Sopenharmony_ci return reg; 2318c2ecf20Sopenharmony_ci 2328c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RGMII_EN; 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID || 2358c2ecf20Sopenharmony_ci phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) { 2368c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RGMII_RXID_EN; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci val = adin_get_reg_value(phydev, "adi,rx-internal-delay-ps", 2398c2ecf20Sopenharmony_ci adin_rgmii_delays, 2408c2ecf20Sopenharmony_ci ADIN1300_RGMII_2_00_NS); 2418c2ecf20Sopenharmony_ci reg &= ~ADIN1300_GE_RGMII_RX_MSK; 2428c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RGMII_RX_SEL(val); 2438c2ecf20Sopenharmony_ci } else { 2448c2ecf20Sopenharmony_ci reg &= ~ADIN1300_GE_RGMII_RXID_EN; 2458c2ecf20Sopenharmony_ci } 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID || 2488c2ecf20Sopenharmony_ci phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) { 2498c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RGMII_TXID_EN; 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci val = adin_get_reg_value(phydev, "adi,tx-internal-delay-ps", 2528c2ecf20Sopenharmony_ci adin_rgmii_delays, 2538c2ecf20Sopenharmony_ci ADIN1300_RGMII_2_00_NS); 2548c2ecf20Sopenharmony_ci reg &= ~ADIN1300_GE_RGMII_GTX_MSK; 2558c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RGMII_GTX_SEL(val); 2568c2ecf20Sopenharmony_ci } else { 2578c2ecf20Sopenharmony_ci reg &= ~ADIN1300_GE_RGMII_TXID_EN; 2588c2ecf20Sopenharmony_ci } 2598c2ecf20Sopenharmony_ci 2608c2ecf20Sopenharmony_ci return phy_write_mmd(phydev, MDIO_MMD_VEND1, 2618c2ecf20Sopenharmony_ci ADIN1300_GE_RGMII_CFG_REG, reg); 2628c2ecf20Sopenharmony_ci} 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_cistatic int adin_config_rmii_mode(struct phy_device *phydev) 2658c2ecf20Sopenharmony_ci{ 2668c2ecf20Sopenharmony_ci u32 val; 2678c2ecf20Sopenharmony_ci int reg; 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ci if (phydev->interface != PHY_INTERFACE_MODE_RMII) 2708c2ecf20Sopenharmony_ci return phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, 2718c2ecf20Sopenharmony_ci ADIN1300_GE_RMII_CFG_REG, 2728c2ecf20Sopenharmony_ci ADIN1300_GE_RMII_EN); 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci reg = phy_read_mmd(phydev, MDIO_MMD_VEND1, ADIN1300_GE_RMII_CFG_REG); 2758c2ecf20Sopenharmony_ci if (reg < 0) 2768c2ecf20Sopenharmony_ci return reg; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RMII_EN; 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci val = adin_get_reg_value(phydev, "adi,fifo-depth-bits", 2818c2ecf20Sopenharmony_ci adin_rmii_fifo_depths, 2828c2ecf20Sopenharmony_ci ADIN1300_RMII_8_BITS); 2838c2ecf20Sopenharmony_ci 2848c2ecf20Sopenharmony_ci reg &= ~ADIN1300_GE_RMII_FIFO_DEPTH_MSK; 2858c2ecf20Sopenharmony_ci reg |= ADIN1300_GE_RMII_FIFO_DEPTH_SEL(val); 2868c2ecf20Sopenharmony_ci 2878c2ecf20Sopenharmony_ci return phy_write_mmd(phydev, MDIO_MMD_VEND1, 2888c2ecf20Sopenharmony_ci ADIN1300_GE_RMII_CFG_REG, reg); 2898c2ecf20Sopenharmony_ci} 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_cistatic int adin_get_downshift(struct phy_device *phydev, u8 *data) 2928c2ecf20Sopenharmony_ci{ 2938c2ecf20Sopenharmony_ci int val, cnt, enable; 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci val = phy_read(phydev, ADIN1300_PHY_CTRL2); 2968c2ecf20Sopenharmony_ci if (val < 0) 2978c2ecf20Sopenharmony_ci return val; 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci cnt = phy_read(phydev, ADIN1300_PHY_CTRL3); 3008c2ecf20Sopenharmony_ci if (cnt < 0) 3018c2ecf20Sopenharmony_ci return cnt; 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci enable = FIELD_GET(ADIN1300_DOWNSPEEDS_EN, val); 3048c2ecf20Sopenharmony_ci cnt = FIELD_GET(ADIN1300_DOWNSPEED_RETRIES_MSK, cnt); 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci *data = (enable && cnt) ? cnt : DOWNSHIFT_DEV_DISABLE; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci return 0; 3098c2ecf20Sopenharmony_ci} 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_cistatic int adin_set_downshift(struct phy_device *phydev, u8 cnt) 3128c2ecf20Sopenharmony_ci{ 3138c2ecf20Sopenharmony_ci u16 val; 3148c2ecf20Sopenharmony_ci int rc; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci if (cnt == DOWNSHIFT_DEV_DISABLE) 3178c2ecf20Sopenharmony_ci return phy_clear_bits(phydev, ADIN1300_PHY_CTRL2, 3188c2ecf20Sopenharmony_ci ADIN1300_DOWNSPEEDS_EN); 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci if (cnt > 7) 3218c2ecf20Sopenharmony_ci return -E2BIG; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci val = FIELD_PREP(ADIN1300_DOWNSPEED_RETRIES_MSK, cnt); 3248c2ecf20Sopenharmony_ci val |= ADIN1300_LINKING_EN; 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci rc = phy_modify(phydev, ADIN1300_PHY_CTRL3, 3278c2ecf20Sopenharmony_ci ADIN1300_LINKING_EN | ADIN1300_DOWNSPEED_RETRIES_MSK, 3288c2ecf20Sopenharmony_ci val); 3298c2ecf20Sopenharmony_ci if (rc < 0) 3308c2ecf20Sopenharmony_ci return rc; 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci return phy_set_bits(phydev, ADIN1300_PHY_CTRL2, 3338c2ecf20Sopenharmony_ci ADIN1300_DOWNSPEEDS_EN); 3348c2ecf20Sopenharmony_ci} 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_cistatic int adin_get_edpd(struct phy_device *phydev, u16 *tx_interval) 3378c2ecf20Sopenharmony_ci{ 3388c2ecf20Sopenharmony_ci int val; 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci val = phy_read(phydev, ADIN1300_PHY_CTRL_STATUS2); 3418c2ecf20Sopenharmony_ci if (val < 0) 3428c2ecf20Sopenharmony_ci return val; 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci if (ADIN1300_NRG_PD_EN & val) { 3458c2ecf20Sopenharmony_ci if (val & ADIN1300_NRG_PD_TX_EN) 3468c2ecf20Sopenharmony_ci /* default is 1 second */ 3478c2ecf20Sopenharmony_ci *tx_interval = ETHTOOL_PHY_EDPD_DFLT_TX_MSECS; 3488c2ecf20Sopenharmony_ci else 3498c2ecf20Sopenharmony_ci *tx_interval = ETHTOOL_PHY_EDPD_NO_TX; 3508c2ecf20Sopenharmony_ci } else { 3518c2ecf20Sopenharmony_ci *tx_interval = ETHTOOL_PHY_EDPD_DISABLE; 3528c2ecf20Sopenharmony_ci } 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci return 0; 3558c2ecf20Sopenharmony_ci} 3568c2ecf20Sopenharmony_ci 3578c2ecf20Sopenharmony_cistatic int adin_set_edpd(struct phy_device *phydev, u16 tx_interval) 3588c2ecf20Sopenharmony_ci{ 3598c2ecf20Sopenharmony_ci u16 val; 3608c2ecf20Sopenharmony_ci 3618c2ecf20Sopenharmony_ci if (tx_interval == ETHTOOL_PHY_EDPD_DISABLE) 3628c2ecf20Sopenharmony_ci return phy_clear_bits(phydev, ADIN1300_PHY_CTRL_STATUS2, 3638c2ecf20Sopenharmony_ci (ADIN1300_NRG_PD_EN | ADIN1300_NRG_PD_TX_EN)); 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci val = ADIN1300_NRG_PD_EN; 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci switch (tx_interval) { 3688c2ecf20Sopenharmony_ci case 1000: /* 1 second */ 3698c2ecf20Sopenharmony_ci fallthrough; 3708c2ecf20Sopenharmony_ci case ETHTOOL_PHY_EDPD_DFLT_TX_MSECS: 3718c2ecf20Sopenharmony_ci val |= ADIN1300_NRG_PD_TX_EN; 3728c2ecf20Sopenharmony_ci fallthrough; 3738c2ecf20Sopenharmony_ci case ETHTOOL_PHY_EDPD_NO_TX: 3748c2ecf20Sopenharmony_ci break; 3758c2ecf20Sopenharmony_ci default: 3768c2ecf20Sopenharmony_ci return -EINVAL; 3778c2ecf20Sopenharmony_ci } 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci return phy_modify(phydev, ADIN1300_PHY_CTRL_STATUS2, 3808c2ecf20Sopenharmony_ci (ADIN1300_NRG_PD_EN | ADIN1300_NRG_PD_TX_EN), 3818c2ecf20Sopenharmony_ci val); 3828c2ecf20Sopenharmony_ci} 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_cistatic int adin_get_tunable(struct phy_device *phydev, 3858c2ecf20Sopenharmony_ci struct ethtool_tunable *tuna, void *data) 3868c2ecf20Sopenharmony_ci{ 3878c2ecf20Sopenharmony_ci switch (tuna->id) { 3888c2ecf20Sopenharmony_ci case ETHTOOL_PHY_DOWNSHIFT: 3898c2ecf20Sopenharmony_ci return adin_get_downshift(phydev, data); 3908c2ecf20Sopenharmony_ci case ETHTOOL_PHY_EDPD: 3918c2ecf20Sopenharmony_ci return adin_get_edpd(phydev, data); 3928c2ecf20Sopenharmony_ci default: 3938c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 3948c2ecf20Sopenharmony_ci } 3958c2ecf20Sopenharmony_ci} 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_cistatic int adin_set_tunable(struct phy_device *phydev, 3988c2ecf20Sopenharmony_ci struct ethtool_tunable *tuna, const void *data) 3998c2ecf20Sopenharmony_ci{ 4008c2ecf20Sopenharmony_ci switch (tuna->id) { 4018c2ecf20Sopenharmony_ci case ETHTOOL_PHY_DOWNSHIFT: 4028c2ecf20Sopenharmony_ci return adin_set_downshift(phydev, *(const u8 *)data); 4038c2ecf20Sopenharmony_ci case ETHTOOL_PHY_EDPD: 4048c2ecf20Sopenharmony_ci return adin_set_edpd(phydev, *(const u16 *)data); 4058c2ecf20Sopenharmony_ci default: 4068c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 4078c2ecf20Sopenharmony_ci } 4088c2ecf20Sopenharmony_ci} 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_cistatic int adin_config_init(struct phy_device *phydev) 4118c2ecf20Sopenharmony_ci{ 4128c2ecf20Sopenharmony_ci int rc; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci phydev->mdix_ctrl = ETH_TP_MDI_AUTO; 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci rc = adin_config_rgmii_mode(phydev); 4178c2ecf20Sopenharmony_ci if (rc < 0) 4188c2ecf20Sopenharmony_ci return rc; 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci rc = adin_config_rmii_mode(phydev); 4218c2ecf20Sopenharmony_ci if (rc < 0) 4228c2ecf20Sopenharmony_ci return rc; 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci rc = adin_set_downshift(phydev, 4); 4258c2ecf20Sopenharmony_ci if (rc < 0) 4268c2ecf20Sopenharmony_ci return rc; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci rc = adin_set_edpd(phydev, ETHTOOL_PHY_EDPD_DFLT_TX_MSECS); 4298c2ecf20Sopenharmony_ci if (rc < 0) 4308c2ecf20Sopenharmony_ci return rc; 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_ci phydev_dbg(phydev, "PHY is using mode '%s'\n", 4338c2ecf20Sopenharmony_ci phy_modes(phydev->interface)); 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci return 0; 4368c2ecf20Sopenharmony_ci} 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_cistatic int adin_phy_ack_intr(struct phy_device *phydev) 4398c2ecf20Sopenharmony_ci{ 4408c2ecf20Sopenharmony_ci /* Clear pending interrupts */ 4418c2ecf20Sopenharmony_ci int rc = phy_read(phydev, ADIN1300_INT_STATUS_REG); 4428c2ecf20Sopenharmony_ci 4438c2ecf20Sopenharmony_ci return rc < 0 ? rc : 0; 4448c2ecf20Sopenharmony_ci} 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_cistatic int adin_phy_config_intr(struct phy_device *phydev) 4478c2ecf20Sopenharmony_ci{ 4488c2ecf20Sopenharmony_ci if (phydev->interrupts == PHY_INTERRUPT_ENABLED) 4498c2ecf20Sopenharmony_ci return phy_set_bits(phydev, ADIN1300_INT_MASK_REG, 4508c2ecf20Sopenharmony_ci ADIN1300_INT_MASK_EN); 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci return phy_clear_bits(phydev, ADIN1300_INT_MASK_REG, 4538c2ecf20Sopenharmony_ci ADIN1300_INT_MASK_EN); 4548c2ecf20Sopenharmony_ci} 4558c2ecf20Sopenharmony_ci 4568c2ecf20Sopenharmony_cistatic int adin_cl45_to_adin_reg(struct phy_device *phydev, int devad, 4578c2ecf20Sopenharmony_ci u16 cl45_regnum) 4588c2ecf20Sopenharmony_ci{ 4598c2ecf20Sopenharmony_ci const struct adin_clause45_mmd_map *m; 4608c2ecf20Sopenharmony_ci int i; 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ci if (devad == MDIO_MMD_VEND1) 4638c2ecf20Sopenharmony_ci return cl45_regnum; 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(adin_clause45_mmd_map); i++) { 4668c2ecf20Sopenharmony_ci m = &adin_clause45_mmd_map[i]; 4678c2ecf20Sopenharmony_ci if (m->devad == devad && m->cl45_regnum == cl45_regnum) 4688c2ecf20Sopenharmony_ci return m->adin_regnum; 4698c2ecf20Sopenharmony_ci } 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci phydev_err(phydev, 4728c2ecf20Sopenharmony_ci "No translation available for devad: %d reg: %04x\n", 4738c2ecf20Sopenharmony_ci devad, cl45_regnum); 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_ci return -EINVAL; 4768c2ecf20Sopenharmony_ci} 4778c2ecf20Sopenharmony_ci 4788c2ecf20Sopenharmony_cistatic int adin_read_mmd(struct phy_device *phydev, int devad, u16 regnum) 4798c2ecf20Sopenharmony_ci{ 4808c2ecf20Sopenharmony_ci struct mii_bus *bus = phydev->mdio.bus; 4818c2ecf20Sopenharmony_ci int phy_addr = phydev->mdio.addr; 4828c2ecf20Sopenharmony_ci int adin_regnum; 4838c2ecf20Sopenharmony_ci int err; 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_ci adin_regnum = adin_cl45_to_adin_reg(phydev, devad, regnum); 4868c2ecf20Sopenharmony_ci if (adin_regnum < 0) 4878c2ecf20Sopenharmony_ci return adin_regnum; 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci err = __mdiobus_write(bus, phy_addr, ADIN1300_MII_EXT_REG_PTR, 4908c2ecf20Sopenharmony_ci adin_regnum); 4918c2ecf20Sopenharmony_ci if (err) 4928c2ecf20Sopenharmony_ci return err; 4938c2ecf20Sopenharmony_ci 4948c2ecf20Sopenharmony_ci return __mdiobus_read(bus, phy_addr, ADIN1300_MII_EXT_REG_DATA); 4958c2ecf20Sopenharmony_ci} 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_cistatic int adin_write_mmd(struct phy_device *phydev, int devad, u16 regnum, 4988c2ecf20Sopenharmony_ci u16 val) 4998c2ecf20Sopenharmony_ci{ 5008c2ecf20Sopenharmony_ci struct mii_bus *bus = phydev->mdio.bus; 5018c2ecf20Sopenharmony_ci int phy_addr = phydev->mdio.addr; 5028c2ecf20Sopenharmony_ci int adin_regnum; 5038c2ecf20Sopenharmony_ci int err; 5048c2ecf20Sopenharmony_ci 5058c2ecf20Sopenharmony_ci adin_regnum = adin_cl45_to_adin_reg(phydev, devad, regnum); 5068c2ecf20Sopenharmony_ci if (adin_regnum < 0) 5078c2ecf20Sopenharmony_ci return adin_regnum; 5088c2ecf20Sopenharmony_ci 5098c2ecf20Sopenharmony_ci err = __mdiobus_write(bus, phy_addr, ADIN1300_MII_EXT_REG_PTR, 5108c2ecf20Sopenharmony_ci adin_regnum); 5118c2ecf20Sopenharmony_ci if (err) 5128c2ecf20Sopenharmony_ci return err; 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci return __mdiobus_write(bus, phy_addr, ADIN1300_MII_EXT_REG_DATA, val); 5158c2ecf20Sopenharmony_ci} 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_cistatic int adin_config_mdix(struct phy_device *phydev) 5188c2ecf20Sopenharmony_ci{ 5198c2ecf20Sopenharmony_ci bool auto_en, mdix_en; 5208c2ecf20Sopenharmony_ci int reg; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci mdix_en = false; 5238c2ecf20Sopenharmony_ci auto_en = false; 5248c2ecf20Sopenharmony_ci switch (phydev->mdix_ctrl) { 5258c2ecf20Sopenharmony_ci case ETH_TP_MDI: 5268c2ecf20Sopenharmony_ci break; 5278c2ecf20Sopenharmony_ci case ETH_TP_MDI_X: 5288c2ecf20Sopenharmony_ci mdix_en = true; 5298c2ecf20Sopenharmony_ci break; 5308c2ecf20Sopenharmony_ci case ETH_TP_MDI_AUTO: 5318c2ecf20Sopenharmony_ci auto_en = true; 5328c2ecf20Sopenharmony_ci break; 5338c2ecf20Sopenharmony_ci default: 5348c2ecf20Sopenharmony_ci return -EINVAL; 5358c2ecf20Sopenharmony_ci } 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci reg = phy_read(phydev, ADIN1300_PHY_CTRL1); 5388c2ecf20Sopenharmony_ci if (reg < 0) 5398c2ecf20Sopenharmony_ci return reg; 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci if (mdix_en) 5428c2ecf20Sopenharmony_ci reg |= ADIN1300_MAN_MDIX_EN; 5438c2ecf20Sopenharmony_ci else 5448c2ecf20Sopenharmony_ci reg &= ~ADIN1300_MAN_MDIX_EN; 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_ci if (auto_en) 5478c2ecf20Sopenharmony_ci reg |= ADIN1300_AUTO_MDI_EN; 5488c2ecf20Sopenharmony_ci else 5498c2ecf20Sopenharmony_ci reg &= ~ADIN1300_AUTO_MDI_EN; 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci return phy_write(phydev, ADIN1300_PHY_CTRL1, reg); 5528c2ecf20Sopenharmony_ci} 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_cistatic int adin_config_aneg(struct phy_device *phydev) 5558c2ecf20Sopenharmony_ci{ 5568c2ecf20Sopenharmony_ci int ret; 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_ci ret = adin_config_mdix(phydev); 5598c2ecf20Sopenharmony_ci if (ret) 5608c2ecf20Sopenharmony_ci return ret; 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci return genphy_config_aneg(phydev); 5638c2ecf20Sopenharmony_ci} 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_cistatic int adin_mdix_update(struct phy_device *phydev) 5668c2ecf20Sopenharmony_ci{ 5678c2ecf20Sopenharmony_ci bool auto_en, mdix_en; 5688c2ecf20Sopenharmony_ci bool swapped; 5698c2ecf20Sopenharmony_ci int reg; 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci reg = phy_read(phydev, ADIN1300_PHY_CTRL1); 5728c2ecf20Sopenharmony_ci if (reg < 0) 5738c2ecf20Sopenharmony_ci return reg; 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci auto_en = !!(reg & ADIN1300_AUTO_MDI_EN); 5768c2ecf20Sopenharmony_ci mdix_en = !!(reg & ADIN1300_MAN_MDIX_EN); 5778c2ecf20Sopenharmony_ci 5788c2ecf20Sopenharmony_ci /* If MDI/MDIX is forced, just read it from the control reg */ 5798c2ecf20Sopenharmony_ci if (!auto_en) { 5808c2ecf20Sopenharmony_ci if (mdix_en) 5818c2ecf20Sopenharmony_ci phydev->mdix = ETH_TP_MDI_X; 5828c2ecf20Sopenharmony_ci else 5838c2ecf20Sopenharmony_ci phydev->mdix = ETH_TP_MDI; 5848c2ecf20Sopenharmony_ci return 0; 5858c2ecf20Sopenharmony_ci } 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci /** 5888c2ecf20Sopenharmony_ci * Otherwise, we need to deduce it from the PHY status2 reg. 5898c2ecf20Sopenharmony_ci * When Auto-MDI is enabled, the ADIN1300_MAN_MDIX_EN bit implies 5908c2ecf20Sopenharmony_ci * a preference for MDIX when it is set. 5918c2ecf20Sopenharmony_ci */ 5928c2ecf20Sopenharmony_ci reg = phy_read(phydev, ADIN1300_PHY_STATUS1); 5938c2ecf20Sopenharmony_ci if (reg < 0) 5948c2ecf20Sopenharmony_ci return reg; 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci swapped = !!(reg & ADIN1300_PAIR_01_SWAP); 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci if (mdix_en != swapped) 5998c2ecf20Sopenharmony_ci phydev->mdix = ETH_TP_MDI_X; 6008c2ecf20Sopenharmony_ci else 6018c2ecf20Sopenharmony_ci phydev->mdix = ETH_TP_MDI; 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci return 0; 6048c2ecf20Sopenharmony_ci} 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_cistatic int adin_read_status(struct phy_device *phydev) 6078c2ecf20Sopenharmony_ci{ 6088c2ecf20Sopenharmony_ci int ret; 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci ret = adin_mdix_update(phydev); 6118c2ecf20Sopenharmony_ci if (ret < 0) 6128c2ecf20Sopenharmony_ci return ret; 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_ci return genphy_read_status(phydev); 6158c2ecf20Sopenharmony_ci} 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_cistatic int adin_soft_reset(struct phy_device *phydev) 6188c2ecf20Sopenharmony_ci{ 6198c2ecf20Sopenharmony_ci int rc; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci /* The reset bit is self-clearing, set it and wait */ 6228c2ecf20Sopenharmony_ci rc = phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, 6238c2ecf20Sopenharmony_ci ADIN1300_GE_SOFT_RESET_REG, 6248c2ecf20Sopenharmony_ci ADIN1300_GE_SOFT_RESET); 6258c2ecf20Sopenharmony_ci if (rc < 0) 6268c2ecf20Sopenharmony_ci return rc; 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci msleep(20); 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci /* If we get a read error something may be wrong */ 6318c2ecf20Sopenharmony_ci rc = phy_read_mmd(phydev, MDIO_MMD_VEND1, 6328c2ecf20Sopenharmony_ci ADIN1300_GE_SOFT_RESET_REG); 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_ci return rc < 0 ? rc : 0; 6358c2ecf20Sopenharmony_ci} 6368c2ecf20Sopenharmony_ci 6378c2ecf20Sopenharmony_cistatic int adin_get_sset_count(struct phy_device *phydev) 6388c2ecf20Sopenharmony_ci{ 6398c2ecf20Sopenharmony_ci return ARRAY_SIZE(adin_hw_stats); 6408c2ecf20Sopenharmony_ci} 6418c2ecf20Sopenharmony_ci 6428c2ecf20Sopenharmony_cistatic void adin_get_strings(struct phy_device *phydev, u8 *data) 6438c2ecf20Sopenharmony_ci{ 6448c2ecf20Sopenharmony_ci int i; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(adin_hw_stats); i++) { 6478c2ecf20Sopenharmony_ci strlcpy(&data[i * ETH_GSTRING_LEN], 6488c2ecf20Sopenharmony_ci adin_hw_stats[i].string, ETH_GSTRING_LEN); 6498c2ecf20Sopenharmony_ci } 6508c2ecf20Sopenharmony_ci} 6518c2ecf20Sopenharmony_ci 6528c2ecf20Sopenharmony_cistatic int adin_read_mmd_stat_regs(struct phy_device *phydev, 6538c2ecf20Sopenharmony_ci const struct adin_hw_stat *stat, 6548c2ecf20Sopenharmony_ci u32 *val) 6558c2ecf20Sopenharmony_ci{ 6568c2ecf20Sopenharmony_ci int ret; 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_ci ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, stat->reg1); 6598c2ecf20Sopenharmony_ci if (ret < 0) 6608c2ecf20Sopenharmony_ci return ret; 6618c2ecf20Sopenharmony_ci 6628c2ecf20Sopenharmony_ci *val = (ret & 0xffff); 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci if (stat->reg2 == 0) 6658c2ecf20Sopenharmony_ci return 0; 6668c2ecf20Sopenharmony_ci 6678c2ecf20Sopenharmony_ci ret = phy_read_mmd(phydev, MDIO_MMD_VEND1, stat->reg2); 6688c2ecf20Sopenharmony_ci if (ret < 0) 6698c2ecf20Sopenharmony_ci return ret; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_ci *val <<= 16; 6728c2ecf20Sopenharmony_ci *val |= (ret & 0xffff); 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci return 0; 6758c2ecf20Sopenharmony_ci} 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_cistatic u64 adin_get_stat(struct phy_device *phydev, int i) 6788c2ecf20Sopenharmony_ci{ 6798c2ecf20Sopenharmony_ci const struct adin_hw_stat *stat = &adin_hw_stats[i]; 6808c2ecf20Sopenharmony_ci struct adin_priv *priv = phydev->priv; 6818c2ecf20Sopenharmony_ci u32 val; 6828c2ecf20Sopenharmony_ci int ret; 6838c2ecf20Sopenharmony_ci 6848c2ecf20Sopenharmony_ci if (stat->reg1 > 0x1f) { 6858c2ecf20Sopenharmony_ci ret = adin_read_mmd_stat_regs(phydev, stat, &val); 6868c2ecf20Sopenharmony_ci if (ret < 0) 6878c2ecf20Sopenharmony_ci return (u64)(~0); 6888c2ecf20Sopenharmony_ci } else { 6898c2ecf20Sopenharmony_ci ret = phy_read(phydev, stat->reg1); 6908c2ecf20Sopenharmony_ci if (ret < 0) 6918c2ecf20Sopenharmony_ci return (u64)(~0); 6928c2ecf20Sopenharmony_ci val = (ret & 0xffff); 6938c2ecf20Sopenharmony_ci } 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci priv->stats[i] += val; 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci return priv->stats[i]; 6988c2ecf20Sopenharmony_ci} 6998c2ecf20Sopenharmony_ci 7008c2ecf20Sopenharmony_cistatic void adin_get_stats(struct phy_device *phydev, 7018c2ecf20Sopenharmony_ci struct ethtool_stats *stats, u64 *data) 7028c2ecf20Sopenharmony_ci{ 7038c2ecf20Sopenharmony_ci int i, rc; 7048c2ecf20Sopenharmony_ci 7058c2ecf20Sopenharmony_ci /* latch copies of all the frame-checker counters */ 7068c2ecf20Sopenharmony_ci rc = phy_read(phydev, ADIN1300_RX_ERR_CNT); 7078c2ecf20Sopenharmony_ci if (rc < 0) 7088c2ecf20Sopenharmony_ci return; 7098c2ecf20Sopenharmony_ci 7108c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(adin_hw_stats); i++) 7118c2ecf20Sopenharmony_ci data[i] = adin_get_stat(phydev, i); 7128c2ecf20Sopenharmony_ci} 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_cistatic int adin_probe(struct phy_device *phydev) 7158c2ecf20Sopenharmony_ci{ 7168c2ecf20Sopenharmony_ci struct device *dev = &phydev->mdio.dev; 7178c2ecf20Sopenharmony_ci struct adin_priv *priv; 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_ci priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL); 7208c2ecf20Sopenharmony_ci if (!priv) 7218c2ecf20Sopenharmony_ci return -ENOMEM; 7228c2ecf20Sopenharmony_ci 7238c2ecf20Sopenharmony_ci phydev->priv = priv; 7248c2ecf20Sopenharmony_ci 7258c2ecf20Sopenharmony_ci return 0; 7268c2ecf20Sopenharmony_ci} 7278c2ecf20Sopenharmony_ci 7288c2ecf20Sopenharmony_cistatic struct phy_driver adin_driver[] = { 7298c2ecf20Sopenharmony_ci { 7308c2ecf20Sopenharmony_ci PHY_ID_MATCH_MODEL(PHY_ID_ADIN1200), 7318c2ecf20Sopenharmony_ci .name = "ADIN1200", 7328c2ecf20Sopenharmony_ci .probe = adin_probe, 7338c2ecf20Sopenharmony_ci .config_init = adin_config_init, 7348c2ecf20Sopenharmony_ci .soft_reset = adin_soft_reset, 7358c2ecf20Sopenharmony_ci .config_aneg = adin_config_aneg, 7368c2ecf20Sopenharmony_ci .read_status = adin_read_status, 7378c2ecf20Sopenharmony_ci .get_tunable = adin_get_tunable, 7388c2ecf20Sopenharmony_ci .set_tunable = adin_set_tunable, 7398c2ecf20Sopenharmony_ci .ack_interrupt = adin_phy_ack_intr, 7408c2ecf20Sopenharmony_ci .config_intr = adin_phy_config_intr, 7418c2ecf20Sopenharmony_ci .get_sset_count = adin_get_sset_count, 7428c2ecf20Sopenharmony_ci .get_strings = adin_get_strings, 7438c2ecf20Sopenharmony_ci .get_stats = adin_get_stats, 7448c2ecf20Sopenharmony_ci .resume = genphy_resume, 7458c2ecf20Sopenharmony_ci .suspend = genphy_suspend, 7468c2ecf20Sopenharmony_ci .read_mmd = adin_read_mmd, 7478c2ecf20Sopenharmony_ci .write_mmd = adin_write_mmd, 7488c2ecf20Sopenharmony_ci }, 7498c2ecf20Sopenharmony_ci { 7508c2ecf20Sopenharmony_ci PHY_ID_MATCH_MODEL(PHY_ID_ADIN1300), 7518c2ecf20Sopenharmony_ci .name = "ADIN1300", 7528c2ecf20Sopenharmony_ci .probe = adin_probe, 7538c2ecf20Sopenharmony_ci .config_init = adin_config_init, 7548c2ecf20Sopenharmony_ci .soft_reset = adin_soft_reset, 7558c2ecf20Sopenharmony_ci .config_aneg = adin_config_aneg, 7568c2ecf20Sopenharmony_ci .read_status = adin_read_status, 7578c2ecf20Sopenharmony_ci .get_tunable = adin_get_tunable, 7588c2ecf20Sopenharmony_ci .set_tunable = adin_set_tunable, 7598c2ecf20Sopenharmony_ci .ack_interrupt = adin_phy_ack_intr, 7608c2ecf20Sopenharmony_ci .config_intr = adin_phy_config_intr, 7618c2ecf20Sopenharmony_ci .get_sset_count = adin_get_sset_count, 7628c2ecf20Sopenharmony_ci .get_strings = adin_get_strings, 7638c2ecf20Sopenharmony_ci .get_stats = adin_get_stats, 7648c2ecf20Sopenharmony_ci .resume = genphy_resume, 7658c2ecf20Sopenharmony_ci .suspend = genphy_suspend, 7668c2ecf20Sopenharmony_ci .read_mmd = adin_read_mmd, 7678c2ecf20Sopenharmony_ci .write_mmd = adin_write_mmd, 7688c2ecf20Sopenharmony_ci }, 7698c2ecf20Sopenharmony_ci}; 7708c2ecf20Sopenharmony_ci 7718c2ecf20Sopenharmony_cimodule_phy_driver(adin_driver); 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_cistatic struct mdio_device_id __maybe_unused adin_tbl[] = { 7748c2ecf20Sopenharmony_ci { PHY_ID_MATCH_MODEL(PHY_ID_ADIN1200) }, 7758c2ecf20Sopenharmony_ci { PHY_ID_MATCH_MODEL(PHY_ID_ADIN1300) }, 7768c2ecf20Sopenharmony_ci { } 7778c2ecf20Sopenharmony_ci}; 7788c2ecf20Sopenharmony_ci 7798c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(mdio, adin_tbl); 7808c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices Industrial Ethernet PHY driver"); 7818c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 782