18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
28c2ecf20Sopenharmony_ci/* Copyright(c) 2007 - 2018 Intel Corporation. */
38c2ecf20Sopenharmony_ci
48c2ecf20Sopenharmony_ci#ifndef _E1000_DEFINES_H_
58c2ecf20Sopenharmony_ci#define _E1000_DEFINES_H_
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci/* Number of Transmit and Receive Descriptors must be a multiple of 8 */
88c2ecf20Sopenharmony_ci#define REQ_TX_DESCRIPTOR_MULTIPLE  8
98c2ecf20Sopenharmony_ci#define REQ_RX_DESCRIPTOR_MULTIPLE  8
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci/* Definitions for power management and wakeup registers */
128c2ecf20Sopenharmony_ci/* Wake Up Control */
138c2ecf20Sopenharmony_ci#define E1000_WUC_PME_EN     0x00000002 /* PME Enable */
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci/* Wake Up Filter Control */
168c2ecf20Sopenharmony_ci#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */
178c2ecf20Sopenharmony_ci#define E1000_WUFC_MAG  0x00000002 /* Magic Packet Wakeup Enable */
188c2ecf20Sopenharmony_ci#define E1000_WUFC_EX   0x00000004 /* Directed Exact Wakeup Enable */
198c2ecf20Sopenharmony_ci#define E1000_WUFC_MC   0x00000008 /* Directed Multicast Wakeup Enable */
208c2ecf20Sopenharmony_ci#define E1000_WUFC_BC   0x00000010 /* Broadcast Wakeup Enable */
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci/* Wake Up Status */
238c2ecf20Sopenharmony_ci#define E1000_WUS_EX	0x00000004 /* Directed Exact */
248c2ecf20Sopenharmony_ci#define E1000_WUS_ARPD	0x00000020 /* Directed ARP Request */
258c2ecf20Sopenharmony_ci#define E1000_WUS_IPV4	0x00000040 /* Directed IPv4 */
268c2ecf20Sopenharmony_ci#define E1000_WUS_IPV6	0x00000080 /* Directed IPv6 */
278c2ecf20Sopenharmony_ci#define E1000_WUS_NSD	0x00000400 /* Directed IPv6 Neighbor Solicitation */
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci/* Packet types that are enabled for wake packet delivery */
308c2ecf20Sopenharmony_ci#define WAKE_PKT_WUS ( \
318c2ecf20Sopenharmony_ci	E1000_WUS_EX   | \
328c2ecf20Sopenharmony_ci	E1000_WUS_ARPD | \
338c2ecf20Sopenharmony_ci	E1000_WUS_IPV4 | \
348c2ecf20Sopenharmony_ci	E1000_WUS_IPV6 | \
358c2ecf20Sopenharmony_ci	E1000_WUS_NSD)
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci/* Wake Up Packet Length */
388c2ecf20Sopenharmony_ci#define E1000_WUPL_MASK	0x00000FFF
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci/* Wake Up Packet Memory stores the first 128 bytes of the wake up packet */
418c2ecf20Sopenharmony_ci#define E1000_WUPM_BYTES	128
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci/* Extended Device Control */
448c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP2_DATA 0x00000040 /* Value of SW Defineable Pin 2 */
458c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP3_DATA 0x00000080 /* Value of SW Defineable Pin 3 */
468c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP2_DIR  0x00000400 /* SDP2 Data direction */
478c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP3_DIR  0x00000800 /* SDP3 Data direction */
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci/* Physical Func Reset Done Indication */
508c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_PFRSTD	0x00004000
518c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDLPE	0X00040000  /* SerDes Low Power Enable */
528c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_MASK	0x00C00000
538c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES	0x00C00000
548c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX	0x00400000
558c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_SGMII	0x00800000
568c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_GMII	0x00000000
578c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_EIAME	0x01000000
588c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_IRCA		0x00000001
598c2ecf20Sopenharmony_ci/* Interrupt delay cancellation */
608c2ecf20Sopenharmony_ci/* Driver loaded bit for FW */
618c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_DRV_LOAD       0x10000000
628c2ecf20Sopenharmony_ci/* Interrupt acknowledge Auto-mask */
638c2ecf20Sopenharmony_ci/* Clear Interrupt timers after IMS clear */
648c2ecf20Sopenharmony_ci/* packet buffer parity error detection enabled */
658c2ecf20Sopenharmony_ci/* descriptor FIFO parity error detection enable */
668c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_PBA_CLR		0x80000000 /* PBA Clear */
678c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_PHYPDEN		0x00100000
688c2ecf20Sopenharmony_ci#define E1000_I2CCMD_REG_ADDR_SHIFT	16
698c2ecf20Sopenharmony_ci#define E1000_I2CCMD_PHY_ADDR_SHIFT	24
708c2ecf20Sopenharmony_ci#define E1000_I2CCMD_OPCODE_READ	0x08000000
718c2ecf20Sopenharmony_ci#define E1000_I2CCMD_OPCODE_WRITE	0x00000000
728c2ecf20Sopenharmony_ci#define E1000_I2CCMD_READY		0x20000000
738c2ecf20Sopenharmony_ci#define E1000_I2CCMD_ERROR		0x80000000
748c2ecf20Sopenharmony_ci#define E1000_I2CCMD_SFP_DATA_ADDR(a)	(0x0000 + (a))
758c2ecf20Sopenharmony_ci#define E1000_I2CCMD_SFP_DIAG_ADDR(a)	(0x0100 + (a))
768c2ecf20Sopenharmony_ci#define E1000_MAX_SGMII_PHY_REG_ADDR	255
778c2ecf20Sopenharmony_ci#define E1000_I2CCMD_PHY_TIMEOUT	200
788c2ecf20Sopenharmony_ci#define E1000_IVAR_VALID		0x80
798c2ecf20Sopenharmony_ci#define E1000_GPIE_NSICR		0x00000001
808c2ecf20Sopenharmony_ci#define E1000_GPIE_MSIX_MODE		0x00000010
818c2ecf20Sopenharmony_ci#define E1000_GPIE_EIAME		0x40000000
828c2ecf20Sopenharmony_ci#define E1000_GPIE_PBA			0x80000000
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci/* Receive Descriptor bit definitions */
858c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_DD       0x01    /* Descriptor Done */
868c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_EOP      0x02    /* End of Packet */
878c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_IXSM     0x04    /* Ignore checksum */
888c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_VP       0x08    /* IEEE VLAN Packet */
898c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_UDPCS    0x10    /* UDP xsum calculated */
908c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_TCPCS    0x20    /* TCP xsum calculated */
918c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_TS       0x10000 /* Pkt was time stamped */
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_LB    0x00040000
948c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_CE    0x01000000
958c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_SE    0x02000000
968c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_SEQ   0x04000000
978c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_CXE   0x10000000
988c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_TCPE  0x20000000
998c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_IPE   0x40000000
1008c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_RXE   0x80000000
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci/* Same mask, but for extended and packet split descriptors */
1038c2ecf20Sopenharmony_ci#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
1048c2ecf20Sopenharmony_ci	E1000_RXDEXT_STATERR_CE  |            \
1058c2ecf20Sopenharmony_ci	E1000_RXDEXT_STATERR_SE  |            \
1068c2ecf20Sopenharmony_ci	E1000_RXDEXT_STATERR_SEQ |            \
1078c2ecf20Sopenharmony_ci	E1000_RXDEXT_STATERR_CXE |            \
1088c2ecf20Sopenharmony_ci	E1000_RXDEXT_STATERR_RXE)
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4_TCP          0x00010000
1118c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4              0x00020000
1128c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX       0x00040000
1138c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6              0x00100000
1148c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_TCP          0x00200000
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci/* Management Control */
1188c2ecf20Sopenharmony_ci#define E1000_MANC_SMBUS_EN      0x00000001 /* SMBus Enabled - RO */
1198c2ecf20Sopenharmony_ci#define E1000_MANC_ASF_EN        0x00000002 /* ASF Enabled - RO */
1208c2ecf20Sopenharmony_ci#define E1000_MANC_EN_BMC2OS     0x10000000 /* OSBMC is Enabled or not */
1218c2ecf20Sopenharmony_ci/* Enable Neighbor Discovery Filtering */
1228c2ecf20Sopenharmony_ci#define E1000_MANC_RCV_TCO_EN    0x00020000 /* Receive TCO Packets Enabled */
1238c2ecf20Sopenharmony_ci#define E1000_MANC_BLK_PHY_RST_ON_IDE   0x00040000 /* Block phy resets */
1248c2ecf20Sopenharmony_ci/* Enable MAC address filtering */
1258c2ecf20Sopenharmony_ci#define E1000_MANC_EN_MAC_ADDR_FILTER   0x00100000
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci/* Receive Control */
1288c2ecf20Sopenharmony_ci#define E1000_RCTL_EN             0x00000002    /* enable */
1298c2ecf20Sopenharmony_ci#define E1000_RCTL_SBP            0x00000004    /* store bad packet */
1308c2ecf20Sopenharmony_ci#define E1000_RCTL_UPE            0x00000008    /* unicast promiscuous enable */
1318c2ecf20Sopenharmony_ci#define E1000_RCTL_MPE            0x00000010    /* multicast promiscuous enab */
1328c2ecf20Sopenharmony_ci#define E1000_RCTL_LPE            0x00000020    /* long packet enable */
1338c2ecf20Sopenharmony_ci#define E1000_RCTL_LBM_MAC        0x00000040    /* MAC loopback mode */
1348c2ecf20Sopenharmony_ci#define E1000_RCTL_LBM_TCVR       0x000000C0    /* tcvr loopback mode */
1358c2ecf20Sopenharmony_ci#define E1000_RCTL_RDMTS_HALF     0x00000000    /* rx desc min threshold size */
1368c2ecf20Sopenharmony_ci#define E1000_RCTL_MO_SHIFT       12            /* multicast offset shift */
1378c2ecf20Sopenharmony_ci#define E1000_RCTL_BAM            0x00008000    /* broadcast enable */
1388c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_512         0x00020000    /* rx buffer size 512 */
1398c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_256         0x00030000    /* rx buffer size 256 */
1408c2ecf20Sopenharmony_ci#define E1000_RCTL_VFE            0x00040000    /* vlan filter enable */
1418c2ecf20Sopenharmony_ci#define E1000_RCTL_CFIEN          0x00080000    /* canonical form enable */
1428c2ecf20Sopenharmony_ci#define E1000_RCTL_DPF            0x00400000    /* Discard Pause Frames */
1438c2ecf20Sopenharmony_ci#define E1000_RCTL_PMCF           0x00800000    /* pass MAC control frames */
1448c2ecf20Sopenharmony_ci#define E1000_RCTL_SECRC          0x04000000    /* Strip Ethernet CRC */
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci/* Use byte values for the following shift parameters
1478c2ecf20Sopenharmony_ci * Usage:
1488c2ecf20Sopenharmony_ci *     psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) &
1498c2ecf20Sopenharmony_ci *                  E1000_PSRCTL_BSIZE0_MASK) |
1508c2ecf20Sopenharmony_ci *                ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) &
1518c2ecf20Sopenharmony_ci *                  E1000_PSRCTL_BSIZE1_MASK) |
1528c2ecf20Sopenharmony_ci *                ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) &
1538c2ecf20Sopenharmony_ci *                  E1000_PSRCTL_BSIZE2_MASK) |
1548c2ecf20Sopenharmony_ci *                ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |;
1558c2ecf20Sopenharmony_ci *                  E1000_PSRCTL_BSIZE3_MASK))
1568c2ecf20Sopenharmony_ci * where value0 = [128..16256],  default=256
1578c2ecf20Sopenharmony_ci *       value1 = [1024..64512], default=4096
1588c2ecf20Sopenharmony_ci *       value2 = [0..64512],    default=4096
1598c2ecf20Sopenharmony_ci *       value3 = [0..64512],    default=0
1608c2ecf20Sopenharmony_ci */
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE0_MASK   0x0000007F
1638c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE1_MASK   0x00003F00
1648c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE2_MASK   0x003F0000
1658c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE3_MASK   0x3F000000
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE0_SHIFT  7            /* Shift _right_ 7 */
1688c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE1_SHIFT  2            /* Shift _right_ 2 */
1698c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE2_SHIFT  6            /* Shift _left_ 6 */
1708c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE3_SHIFT 14            /* Shift _left_ 14 */
1718c2ecf20Sopenharmony_ci
1728c2ecf20Sopenharmony_ci/* SWFW_SYNC Definitions */
1738c2ecf20Sopenharmony_ci#define E1000_SWFW_EEP_SM   0x1
1748c2ecf20Sopenharmony_ci#define E1000_SWFW_PHY0_SM  0x2
1758c2ecf20Sopenharmony_ci#define E1000_SWFW_PHY1_SM  0x4
1768c2ecf20Sopenharmony_ci#define E1000_SWFW_PHY2_SM  0x20
1778c2ecf20Sopenharmony_ci#define E1000_SWFW_PHY3_SM  0x40
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci/* FACTPS Definitions */
1808c2ecf20Sopenharmony_ci/* Device Control */
1818c2ecf20Sopenharmony_ci#define E1000_CTRL_FD       0x00000001  /* Full duplex.0=half; 1=full */
1828c2ecf20Sopenharmony_ci#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */
1838c2ecf20Sopenharmony_ci#define E1000_CTRL_LRST     0x00000008  /* Link reset. 0=normal,1=reset */
1848c2ecf20Sopenharmony_ci#define E1000_CTRL_ASDE     0x00000020  /* Auto-speed detect enable */
1858c2ecf20Sopenharmony_ci#define E1000_CTRL_SLU      0x00000040  /* Set link up (Force Link) */
1868c2ecf20Sopenharmony_ci#define E1000_CTRL_ILOS     0x00000080  /* Invert Loss-Of Signal */
1878c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_SEL  0x00000300  /* Speed Select Mask */
1888c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_100  0x00000100  /* Force 100Mb */
1898c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_1000 0x00000200  /* Force 1Gb */
1908c2ecf20Sopenharmony_ci#define E1000_CTRL_FRCSPD   0x00000800  /* Force Speed */
1918c2ecf20Sopenharmony_ci#define E1000_CTRL_FRCDPX   0x00001000  /* Force Duplex */
1928c2ecf20Sopenharmony_ci/* Defined polarity of Dock/Undock indication in SDP[0] */
1938c2ecf20Sopenharmony_ci/* Reset both PHY ports, through PHYRST_N pin */
1948c2ecf20Sopenharmony_ci/* enable link status from external LINK_0 and LINK_1 pins */
1958c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIN0  0x00040000  /* SWDPIN 0 value */
1968c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIN1  0x00080000  /* SWDPIN 1 value */
1978c2ecf20Sopenharmony_ci#define E1000_CTRL_ADVD3WUC 0x00100000  /* D3 WUC */
1988c2ecf20Sopenharmony_ci#define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000 /* PHY PM enable */
1998c2ecf20Sopenharmony_ci#define E1000_CTRL_SDP0_DIR 0x00400000  /* SDP0 Data direction */
2008c2ecf20Sopenharmony_ci#define E1000_CTRL_SDP1_DIR 0x00800000  /* SDP1 Data direction */
2018c2ecf20Sopenharmony_ci#define E1000_CTRL_RST      0x04000000  /* Global reset */
2028c2ecf20Sopenharmony_ci#define E1000_CTRL_RFCE     0x08000000  /* Receive Flow Control enable */
2038c2ecf20Sopenharmony_ci#define E1000_CTRL_TFCE     0x10000000  /* Transmit flow control enable */
2048c2ecf20Sopenharmony_ci#define E1000_CTRL_VME      0x40000000  /* IEEE VLAN mode enable */
2058c2ecf20Sopenharmony_ci#define E1000_CTRL_PHY_RST  0x80000000  /* PHY Reset */
2068c2ecf20Sopenharmony_ci/* Initiate an interrupt to manageability engine */
2078c2ecf20Sopenharmony_ci#define E1000_CTRL_I2C_ENA  0x02000000  /* I2C enable */
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci/* Bit definitions for the Management Data IO (MDIO) and Management Data
2108c2ecf20Sopenharmony_ci * Clock (MDC) pins in the Device Control Register.
2118c2ecf20Sopenharmony_ci */
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci#define E1000_CONNSW_ENRGSRC             0x4
2148c2ecf20Sopenharmony_ci#define E1000_CONNSW_PHYSD		0x400
2158c2ecf20Sopenharmony_ci#define E1000_CONNSW_PHY_PDN		0x800
2168c2ecf20Sopenharmony_ci#define E1000_CONNSW_SERDESD		0x200
2178c2ecf20Sopenharmony_ci#define E1000_CONNSW_AUTOSENSE_CONF	0x2
2188c2ecf20Sopenharmony_ci#define E1000_CONNSW_AUTOSENSE_EN	0x1
2198c2ecf20Sopenharmony_ci#define E1000_PCS_CFG_PCS_EN             8
2208c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FLV_LINK_UP       1
2218c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FSV_100           2
2228c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FSV_1000          4
2238c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FDV_FULL          8
2248c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FSD               0x10
2258c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FORCE_LINK        0x20
2268c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FORCE_FCTRL       0x80
2278c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_AN_ENABLE         0x10000
2288c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_AN_RESTART        0x20000
2298c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_AN_TIMEOUT        0x40000
2308c2ecf20Sopenharmony_ci#define E1000_ENABLE_SERDES_LOOPBACK     0x0410
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci#define E1000_PCS_LSTS_LINK_OK           1
2338c2ecf20Sopenharmony_ci#define E1000_PCS_LSTS_SPEED_100         2
2348c2ecf20Sopenharmony_ci#define E1000_PCS_LSTS_SPEED_1000        4
2358c2ecf20Sopenharmony_ci#define E1000_PCS_LSTS_DUPLEX_FULL       8
2368c2ecf20Sopenharmony_ci#define E1000_PCS_LSTS_SYNK_OK           0x10
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci/* Device Status */
2398c2ecf20Sopenharmony_ci#define E1000_STATUS_FD         0x00000001      /* Full duplex.0=half,1=full */
2408c2ecf20Sopenharmony_ci#define E1000_STATUS_LU         0x00000002      /* Link up.0=no,1=link */
2418c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_MASK  0x0000000C      /* PCI Function Mask */
2428c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_SHIFT 2
2438c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_1     0x00000004      /* Function 1 */
2448c2ecf20Sopenharmony_ci#define E1000_STATUS_TXOFF      0x00000010      /* transmission paused */
2458c2ecf20Sopenharmony_ci#define E1000_STATUS_SPEED_100  0x00000040      /* Speed 100Mb/s */
2468c2ecf20Sopenharmony_ci#define E1000_STATUS_SPEED_1000 0x00000080      /* Speed 1000Mb/s */
2478c2ecf20Sopenharmony_ci/* Change in Dock/Undock state. Clear on write '0'. */
2488c2ecf20Sopenharmony_ci/* Status of Master requests. */
2498c2ecf20Sopenharmony_ci#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
2508c2ecf20Sopenharmony_ci/* BMC external code execution disabled */
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci#define E1000_STATUS_2P5_SKU		0x00001000 /* Val of 2.5GBE SKU strap */
2538c2ecf20Sopenharmony_ci#define E1000_STATUS_2P5_SKU_OVER	0x00002000 /* Val of 2.5GBE SKU Over */
2548c2ecf20Sopenharmony_ci/* Constants used to intrepret the masked PCI-X bus speed. */
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci#define SPEED_10    10
2578c2ecf20Sopenharmony_ci#define SPEED_100   100
2588c2ecf20Sopenharmony_ci#define SPEED_1000  1000
2598c2ecf20Sopenharmony_ci#define SPEED_2500  2500
2608c2ecf20Sopenharmony_ci#define HALF_DUPLEX 1
2618c2ecf20Sopenharmony_ci#define FULL_DUPLEX 2
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci#define ADVERTISE_10_HALF                 0x0001
2658c2ecf20Sopenharmony_ci#define ADVERTISE_10_FULL                 0x0002
2668c2ecf20Sopenharmony_ci#define ADVERTISE_100_HALF                0x0004
2678c2ecf20Sopenharmony_ci#define ADVERTISE_100_FULL                0x0008
2688c2ecf20Sopenharmony_ci#define ADVERTISE_1000_HALF               0x0010 /* Not used, just FYI */
2698c2ecf20Sopenharmony_ci#define ADVERTISE_1000_FULL               0x0020
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci/* 1000/H is not supported, nor spec-compliant. */
2728c2ecf20Sopenharmony_ci#define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF  |  ADVERTISE_10_FULL | \
2738c2ecf20Sopenharmony_ci				ADVERTISE_100_HALF |  ADVERTISE_100_FULL | \
2748c2ecf20Sopenharmony_ci						      ADVERTISE_1000_FULL)
2758c2ecf20Sopenharmony_ci#define E1000_ALL_NOT_GIG      (ADVERTISE_10_HALF  |  ADVERTISE_10_FULL | \
2768c2ecf20Sopenharmony_ci				ADVERTISE_100_HALF |  ADVERTISE_100_FULL)
2778c2ecf20Sopenharmony_ci#define E1000_ALL_100_SPEED    (ADVERTISE_100_HALF |  ADVERTISE_100_FULL)
2788c2ecf20Sopenharmony_ci#define E1000_ALL_10_SPEED     (ADVERTISE_10_HALF  |  ADVERTISE_10_FULL)
2798c2ecf20Sopenharmony_ci#define E1000_ALL_FULL_DUPLEX  (ADVERTISE_10_FULL  |  ADVERTISE_100_FULL | \
2808c2ecf20Sopenharmony_ci						      ADVERTISE_1000_FULL)
2818c2ecf20Sopenharmony_ci#define E1000_ALL_HALF_DUPLEX  (ADVERTISE_10_HALF  |  ADVERTISE_100_HALF)
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci#define AUTONEG_ADVERTISE_SPEED_DEFAULT   E1000_ALL_SPEED_DUPLEX
2848c2ecf20Sopenharmony_ci
2858c2ecf20Sopenharmony_ci/* LED Control */
2868c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_MODE_SHIFT	0
2878c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_BLINK		0x00000080
2888c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_MODE_MASK	0x0000000F
2898c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_IVRT		0x00000040
2908c2ecf20Sopenharmony_ci
2918c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LED_ON        0xE
2928c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LED_OFF       0xF
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_ci/* Transmit Descriptor bit definitions */
2958c2ecf20Sopenharmony_ci#define E1000_TXD_POPTS_IXSM 0x01       /* Insert IP checksum */
2968c2ecf20Sopenharmony_ci#define E1000_TXD_POPTS_TXSM 0x02       /* Insert TCP/UDP checksum */
2978c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_EOP    0x01000000 /* End of Packet */
2988c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_IFCS   0x02000000 /* Insert FCS (Ethernet CRC) */
2998c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_RS     0x08000000 /* Report Status */
3008c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_DEXT   0x20000000 /* Descriptor extension (0 = legacy) */
3018c2ecf20Sopenharmony_ci#define E1000_TXD_STAT_DD    0x00000001 /* Descriptor Done */
3028c2ecf20Sopenharmony_ci/* Extended desc bits for Linksec and timesync */
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci/* Transmit Control */
3058c2ecf20Sopenharmony_ci#define E1000_TCTL_EN     0x00000002    /* enable tx */
3068c2ecf20Sopenharmony_ci#define E1000_TCTL_PSP    0x00000008    /* pad short packets */
3078c2ecf20Sopenharmony_ci#define E1000_TCTL_CT     0x00000ff0    /* collision threshold */
3088c2ecf20Sopenharmony_ci#define E1000_TCTL_COLD   0x003ff000    /* collision distance */
3098c2ecf20Sopenharmony_ci#define E1000_TCTL_RTLC   0x01000000    /* Re-transmit on late collision */
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci/* DMA Coalescing register fields */
3128c2ecf20Sopenharmony_ci#define E1000_DMACR_DMACWT_MASK         0x00003FFF /* DMA Coal Watchdog Timer */
3138c2ecf20Sopenharmony_ci#define E1000_DMACR_DMACTHR_MASK        0x00FF0000 /* DMA Coal Rx Threshold */
3148c2ecf20Sopenharmony_ci#define E1000_DMACR_DMACTHR_SHIFT       16
3158c2ecf20Sopenharmony_ci#define E1000_DMACR_DMAC_LX_MASK        0x30000000 /* Lx when no PCIe trans */
3168c2ecf20Sopenharmony_ci#define E1000_DMACR_DMAC_LX_SHIFT       28
3178c2ecf20Sopenharmony_ci#define E1000_DMACR_DMAC_EN             0x80000000 /* Enable DMA Coalescing */
3188c2ecf20Sopenharmony_ci/* DMA Coalescing BMC-to-OS Watchdog Enable */
3198c2ecf20Sopenharmony_ci#define E1000_DMACR_DC_BMC2OSW_EN	0x00008000
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci#define E1000_DMCTXTH_DMCTTHR_MASK      0x00000FFF /* DMA Coal Tx Threshold */
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci#define E1000_DMCTLX_TTLX_MASK          0x00000FFF /* Time to LX request */
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci#define E1000_DMCRTRH_UTRESH_MASK       0x0007FFFF /* Rx Traffic Rate Thresh */
3268c2ecf20Sopenharmony_ci#define E1000_DMCRTRH_LRPRCW            0x80000000 /* Rx pkt rate curr window */
3278c2ecf20Sopenharmony_ci
3288c2ecf20Sopenharmony_ci#define E1000_DMCCNT_CCOUNT_MASK        0x01FFFFFF /* DMA Coal Rx Current Cnt */
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci#define E1000_FCRTC_RTH_COAL_MASK       0x0003FFF0 /* FC Rx Thresh High val */
3318c2ecf20Sopenharmony_ci#define E1000_FCRTC_RTH_COAL_SHIFT      4
3328c2ecf20Sopenharmony_ci#define E1000_PCIEMISC_LX_DECISION      0x00000080 /* Lx power decision */
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci/* Timestamp in Rx buffer */
3358c2ecf20Sopenharmony_ci#define E1000_RXPBS_CFG_TS_EN           0x80000000
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ci#define I210_RXPBSIZE_DEFAULT		0x000000A2 /* RXPBSIZE default */
3388c2ecf20Sopenharmony_ci#define I210_RXPBSIZE_MASK		0x0000003F
3398c2ecf20Sopenharmony_ci#define I210_RXPBSIZE_PB_30KB		0x0000001E
3408c2ecf20Sopenharmony_ci#define I210_RXPBSIZE_PB_32KB		0x00000020
3418c2ecf20Sopenharmony_ci#define I210_TXPBSIZE_DEFAULT		0x04000014 /* TXPBSIZE default */
3428c2ecf20Sopenharmony_ci#define I210_TXPBSIZE_MASK		0xC0FFFFFF
3438c2ecf20Sopenharmony_ci#define I210_TXPBSIZE_PB0_8KB		(8 << 0)
3448c2ecf20Sopenharmony_ci#define I210_TXPBSIZE_PB1_8KB		(8 << 6)
3458c2ecf20Sopenharmony_ci#define I210_TXPBSIZE_PB2_4KB		(4 << 12)
3468c2ecf20Sopenharmony_ci#define I210_TXPBSIZE_PB3_4KB		(4 << 18)
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci#define I210_DTXMXPKTSZ_DEFAULT		0x00000098
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci#define I210_SR_QUEUES_NUM		2
3518c2ecf20Sopenharmony_ci
3528c2ecf20Sopenharmony_ci/* SerDes Control */
3538c2ecf20Sopenharmony_ci#define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci/* Receive Checksum Control */
3568c2ecf20Sopenharmony_ci#define E1000_RXCSUM_IPOFL     0x00000100   /* IPv4 checksum offload */
3578c2ecf20Sopenharmony_ci#define E1000_RXCSUM_TUOFL     0x00000200   /* TCP / UDP checksum offload */
3588c2ecf20Sopenharmony_ci#define E1000_RXCSUM_CRCOFL    0x00000800   /* CRC32 offload enable */
3598c2ecf20Sopenharmony_ci#define E1000_RXCSUM_PCSD      0x00002000   /* packet checksum disabled */
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci/* Header split receive */
3628c2ecf20Sopenharmony_ci#define E1000_RFCTL_IPV6_EX_DIS         0x00010000
3638c2ecf20Sopenharmony_ci#define E1000_RFCTL_LEF                 0x00040000
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci/* Collision related configuration parameters */
3668c2ecf20Sopenharmony_ci#define E1000_COLLISION_THRESHOLD       15
3678c2ecf20Sopenharmony_ci#define E1000_CT_SHIFT                  4
3688c2ecf20Sopenharmony_ci#define E1000_COLLISION_DISTANCE        63
3698c2ecf20Sopenharmony_ci#define E1000_COLD_SHIFT                12
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci/* Ethertype field values */
3728c2ecf20Sopenharmony_ci#define ETHERNET_IEEE_VLAN_TYPE 0x8100  /* 802.3ac packet */
3738c2ecf20Sopenharmony_ci
3748c2ecf20Sopenharmony_ci/* As per the EAS the maximum supported size is 9.5KB (9728 bytes) */
3758c2ecf20Sopenharmony_ci#define MAX_JUMBO_FRAME_SIZE		0x2600
3768c2ecf20Sopenharmony_ci#define MAX_STD_JUMBO_FRAME_SIZE	9216
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci/* PBA constants */
3798c2ecf20Sopenharmony_ci#define E1000_PBA_34K 0x0022
3808c2ecf20Sopenharmony_ci#define E1000_PBA_64K 0x0040    /* 64KB */
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci/* SW Semaphore Register */
3838c2ecf20Sopenharmony_ci#define E1000_SWSM_SMBI         0x00000001 /* Driver Semaphore bit */
3848c2ecf20Sopenharmony_ci#define E1000_SWSM_SWESMBI      0x00000002 /* FW Semaphore bit */
3858c2ecf20Sopenharmony_ci
3868c2ecf20Sopenharmony_ci/* Interrupt Cause Read */
3878c2ecf20Sopenharmony_ci#define E1000_ICR_TXDW          0x00000001 /* Transmit desc written back */
3888c2ecf20Sopenharmony_ci#define E1000_ICR_LSC           0x00000004 /* Link Status Change */
3898c2ecf20Sopenharmony_ci#define E1000_ICR_RXSEQ         0x00000008 /* rx sequence error */
3908c2ecf20Sopenharmony_ci#define E1000_ICR_RXDMT0        0x00000010 /* rx desc min. threshold (0) */
3918c2ecf20Sopenharmony_ci#define E1000_ICR_RXT0          0x00000080 /* rx timer intr (ring 0) */
3928c2ecf20Sopenharmony_ci#define E1000_ICR_VMMB          0x00000100 /* VM MB event */
3938c2ecf20Sopenharmony_ci#define E1000_ICR_TS            0x00080000 /* Time Sync Interrupt */
3948c2ecf20Sopenharmony_ci#define E1000_ICR_DRSTA         0x40000000 /* Device Reset Asserted */
3958c2ecf20Sopenharmony_ci/* If this bit asserted, the driver should claim the interrupt */
3968c2ecf20Sopenharmony_ci#define E1000_ICR_INT_ASSERTED  0x80000000
3978c2ecf20Sopenharmony_ci/* LAN connected device generates an interrupt */
3988c2ecf20Sopenharmony_ci#define E1000_ICR_DOUTSYNC      0x10000000 /* NIC DMA out of sync */
3998c2ecf20Sopenharmony_ci
4008c2ecf20Sopenharmony_ci/* Extended Interrupt Cause Read */
4018c2ecf20Sopenharmony_ci#define E1000_EICR_RX_QUEUE0    0x00000001 /* Rx Queue 0 Interrupt */
4028c2ecf20Sopenharmony_ci#define E1000_EICR_RX_QUEUE1    0x00000002 /* Rx Queue 1 Interrupt */
4038c2ecf20Sopenharmony_ci#define E1000_EICR_RX_QUEUE2    0x00000004 /* Rx Queue 2 Interrupt */
4048c2ecf20Sopenharmony_ci#define E1000_EICR_RX_QUEUE3    0x00000008 /* Rx Queue 3 Interrupt */
4058c2ecf20Sopenharmony_ci#define E1000_EICR_TX_QUEUE0    0x00000100 /* Tx Queue 0 Interrupt */
4068c2ecf20Sopenharmony_ci#define E1000_EICR_TX_QUEUE1    0x00000200 /* Tx Queue 1 Interrupt */
4078c2ecf20Sopenharmony_ci#define E1000_EICR_TX_QUEUE2    0x00000400 /* Tx Queue 2 Interrupt */
4088c2ecf20Sopenharmony_ci#define E1000_EICR_TX_QUEUE3    0x00000800 /* Tx Queue 3 Interrupt */
4098c2ecf20Sopenharmony_ci#define E1000_EICR_OTHER        0x80000000 /* Interrupt Cause Active */
4108c2ecf20Sopenharmony_ci/* TCP Timer */
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci/* This defines the bits that are set in the Interrupt Mask
4138c2ecf20Sopenharmony_ci * Set/Read Register.  Each bit is documented below:
4148c2ecf20Sopenharmony_ci *   o RXT0   = Receiver Timer Interrupt (ring 0)
4158c2ecf20Sopenharmony_ci *   o TXDW   = Transmit Descriptor Written Back
4168c2ecf20Sopenharmony_ci *   o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0)
4178c2ecf20Sopenharmony_ci *   o RXSEQ  = Receive Sequence Error
4188c2ecf20Sopenharmony_ci *   o LSC    = Link Status Change
4198c2ecf20Sopenharmony_ci */
4208c2ecf20Sopenharmony_ci#define IMS_ENABLE_MASK ( \
4218c2ecf20Sopenharmony_ci	E1000_IMS_RXT0   |    \
4228c2ecf20Sopenharmony_ci	E1000_IMS_TXDW   |    \
4238c2ecf20Sopenharmony_ci	E1000_IMS_RXDMT0 |    \
4248c2ecf20Sopenharmony_ci	E1000_IMS_RXSEQ  |    \
4258c2ecf20Sopenharmony_ci	E1000_IMS_LSC    |    \
4268c2ecf20Sopenharmony_ci	E1000_IMS_DOUTSYNC)
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci/* Interrupt Mask Set */
4298c2ecf20Sopenharmony_ci#define E1000_IMS_TXDW      E1000_ICR_TXDW      /* Transmit desc written back */
4308c2ecf20Sopenharmony_ci#define E1000_IMS_LSC       E1000_ICR_LSC       /* Link Status Change */
4318c2ecf20Sopenharmony_ci#define E1000_IMS_VMMB      E1000_ICR_VMMB      /* Mail box activity */
4328c2ecf20Sopenharmony_ci#define E1000_IMS_TS        E1000_ICR_TS        /* Time Sync Interrupt */
4338c2ecf20Sopenharmony_ci#define E1000_IMS_RXSEQ     E1000_ICR_RXSEQ     /* rx sequence error */
4348c2ecf20Sopenharmony_ci#define E1000_IMS_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */
4358c2ecf20Sopenharmony_ci#define E1000_IMS_RXT0      E1000_ICR_RXT0      /* rx timer intr */
4368c2ecf20Sopenharmony_ci#define E1000_IMS_DRSTA     E1000_ICR_DRSTA     /* Device Reset Asserted */
4378c2ecf20Sopenharmony_ci#define E1000_IMS_DOUTSYNC  E1000_ICR_DOUTSYNC /* NIC DMA out of sync */
4388c2ecf20Sopenharmony_ci
4398c2ecf20Sopenharmony_ci/* Extended Interrupt Mask Set */
4408c2ecf20Sopenharmony_ci#define E1000_EIMS_OTHER        E1000_EICR_OTHER   /* Interrupt Cause Active */
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci/* Interrupt Cause Set */
4438c2ecf20Sopenharmony_ci#define E1000_ICS_LSC       E1000_ICR_LSC       /* Link Status Change */
4448c2ecf20Sopenharmony_ci#define E1000_ICS_RXDMT0    E1000_ICR_RXDMT0    /* rx desc min. threshold */
4458c2ecf20Sopenharmony_ci#define E1000_ICS_DRSTA     E1000_ICR_DRSTA     /* Device Reset Aserted */
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci/* Extended Interrupt Cause Set */
4488c2ecf20Sopenharmony_ci/* E1000_EITR_CNT_IGNR is only for 82576 and newer */
4498c2ecf20Sopenharmony_ci#define E1000_EITR_CNT_IGNR     0x80000000 /* Don't reset counters on write */
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_ci/* Transmit Descriptor Control */
4538c2ecf20Sopenharmony_ci/* Enable the counting of descriptors still to be processed. */
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci/* Flow Control Constants */
4568c2ecf20Sopenharmony_ci#define FLOW_CONTROL_ADDRESS_LOW  0x00C28001
4578c2ecf20Sopenharmony_ci#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
4588c2ecf20Sopenharmony_ci#define FLOW_CONTROL_TYPE         0x8808
4598c2ecf20Sopenharmony_ci
4608c2ecf20Sopenharmony_ci/* Transmit Config Word */
4618c2ecf20Sopenharmony_ci#define E1000_TXCW_ASM_DIR	0x00000100 /* TXCW astm pause direction */
4628c2ecf20Sopenharmony_ci#define E1000_TXCW_PAUSE	0x00000080 /* TXCW sym pause request */
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci/* 802.1q VLAN Packet Size */
4658c2ecf20Sopenharmony_ci#define VLAN_TAG_SIZE              4    /* 802.3ac tag (not DMA'd) */
4668c2ecf20Sopenharmony_ci#define E1000_VLAN_FILTER_TBL_SIZE 128  /* VLAN Filter Table (4096 bits) */
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_ci/* Receive Address */
4698c2ecf20Sopenharmony_ci/* Number of high/low register pairs in the RAR. The RAR (Receive Address
4708c2ecf20Sopenharmony_ci * Registers) holds the directed and multicast addresses that we monitor.
4718c2ecf20Sopenharmony_ci * Technically, we have 16 spots.  However, we reserve one of these spots
4728c2ecf20Sopenharmony_ci * (RAR[15]) for our directed address used by controllers with
4738c2ecf20Sopenharmony_ci * manageability enabled, allowing us room for 15 multicast addresses.
4748c2ecf20Sopenharmony_ci */
4758c2ecf20Sopenharmony_ci#define E1000_RAH_AV  0x80000000        /* Receive descriptor valid */
4768c2ecf20Sopenharmony_ci#define E1000_RAH_ASEL_SRC_ADDR 0x00010000
4778c2ecf20Sopenharmony_ci#define E1000_RAH_QSEL_ENABLE 0x10000000
4788c2ecf20Sopenharmony_ci#define E1000_RAL_MAC_ADDR_LEN 4
4798c2ecf20Sopenharmony_ci#define E1000_RAH_MAC_ADDR_LEN 2
4808c2ecf20Sopenharmony_ci#define E1000_RAH_POOL_MASK 0x03FC0000
4818c2ecf20Sopenharmony_ci#define E1000_RAH_POOL_1 0x00040000
4828c2ecf20Sopenharmony_ci
4838c2ecf20Sopenharmony_ci/* Error Codes */
4848c2ecf20Sopenharmony_ci#define E1000_ERR_NVM      1
4858c2ecf20Sopenharmony_ci#define E1000_ERR_PHY      2
4868c2ecf20Sopenharmony_ci#define E1000_ERR_CONFIG   3
4878c2ecf20Sopenharmony_ci#define E1000_ERR_PARAM    4
4888c2ecf20Sopenharmony_ci#define E1000_ERR_MAC_INIT 5
4898c2ecf20Sopenharmony_ci#define E1000_ERR_RESET   9
4908c2ecf20Sopenharmony_ci#define E1000_ERR_MASTER_REQUESTS_PENDING 10
4918c2ecf20Sopenharmony_ci#define E1000_BLK_PHY_RESET   12
4928c2ecf20Sopenharmony_ci#define E1000_ERR_SWFW_SYNC 13
4938c2ecf20Sopenharmony_ci#define E1000_NOT_IMPLEMENTED 14
4948c2ecf20Sopenharmony_ci#define E1000_ERR_MBX      15
4958c2ecf20Sopenharmony_ci#define E1000_ERR_INVALID_ARGUMENT  16
4968c2ecf20Sopenharmony_ci#define E1000_ERR_NO_SPACE          17
4978c2ecf20Sopenharmony_ci#define E1000_ERR_NVM_PBA_SECTION   18
4988c2ecf20Sopenharmony_ci#define E1000_ERR_INVM_VALUE_NOT_FOUND	19
4998c2ecf20Sopenharmony_ci#define E1000_ERR_I2C               20
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci/* Loop limit on how long we wait for auto-negotiation to complete */
5028c2ecf20Sopenharmony_ci#define COPPER_LINK_UP_LIMIT              10
5038c2ecf20Sopenharmony_ci#define PHY_AUTO_NEG_LIMIT                45
5048c2ecf20Sopenharmony_ci#define PHY_FORCE_LIMIT                   20
5058c2ecf20Sopenharmony_ci/* Number of 100 microseconds we wait for PCI Express master disable */
5068c2ecf20Sopenharmony_ci#define MASTER_DISABLE_TIMEOUT      800
5078c2ecf20Sopenharmony_ci/* Number of milliseconds we wait for PHY configuration done after MAC reset */
5088c2ecf20Sopenharmony_ci#define PHY_CFG_TIMEOUT             100
5098c2ecf20Sopenharmony_ci/* Number of 2 milliseconds we wait for acquiring MDIO ownership. */
5108c2ecf20Sopenharmony_ci/* Number of milliseconds for NVM auto read done after MAC reset. */
5118c2ecf20Sopenharmony_ci#define AUTO_READ_DONE_TIMEOUT      10
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci/* Flow Control */
5148c2ecf20Sopenharmony_ci#define E1000_FCRTL_XONE 0x80000000     /* Enable XON frame transmission */
5158c2ecf20Sopenharmony_ci
5168c2ecf20Sopenharmony_ci#define E1000_TSYNCTXCTL_VALID    0x00000001 /* tx timestamp valid */
5178c2ecf20Sopenharmony_ci#define E1000_TSYNCTXCTL_ENABLED  0x00000010 /* enable tx timestampping */
5188c2ecf20Sopenharmony_ci
5198c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_VALID      0x00000001 /* rx timestamp valid */
5208c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_TYPE_MASK  0x0000000E /* rx type mask */
5218c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_TYPE_L2_V2       0x00
5228c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_TYPE_L4_V1       0x02
5238c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_TYPE_L2_L4_V2    0x04
5248c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_TYPE_ALL         0x08
5258c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_TYPE_EVENT_V2    0x0A
5268c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCTL_ENABLED    0x00000010 /* enable rx timestampping */
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK   0x000000FF
5298c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE       0x00
5308c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE  0x01
5318c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE   0x02
5328c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03
5338c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04
5348c2ecf20Sopenharmony_ci
5358c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK               0x00000F00
5368c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE                 0x0000
5378c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE            0x0100
5388c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE       0x0200
5398c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE      0x0300
5408c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE             0x0800
5418c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE           0x0900
5428c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE  0x0A00
5438c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE             0x0B00
5448c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE           0x0C00
5458c2ecf20Sopenharmony_ci#define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE           0x0D00
5468c2ecf20Sopenharmony_ci
5478c2ecf20Sopenharmony_ci#define E1000_TIMINCA_16NS_SHIFT 24
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci/* Time Sync Interrupt Cause/Mask Register Bits */
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_ci#define TSINTR_SYS_WRAP  BIT(0) /* SYSTIM Wrap around. */
5528c2ecf20Sopenharmony_ci#define TSINTR_TXTS      BIT(1) /* Transmit Timestamp. */
5538c2ecf20Sopenharmony_ci#define TSINTR_RXTS      BIT(2) /* Receive Timestamp. */
5548c2ecf20Sopenharmony_ci#define TSINTR_TT0       BIT(3) /* Target Time 0 Trigger. */
5558c2ecf20Sopenharmony_ci#define TSINTR_TT1       BIT(4) /* Target Time 1 Trigger. */
5568c2ecf20Sopenharmony_ci#define TSINTR_AUTT0     BIT(5) /* Auxiliary Timestamp 0 Taken. */
5578c2ecf20Sopenharmony_ci#define TSINTR_AUTT1     BIT(6) /* Auxiliary Timestamp 1 Taken. */
5588c2ecf20Sopenharmony_ci#define TSINTR_TADJ      BIT(7) /* Time Adjust Done. */
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci#define TSYNC_INTERRUPTS TSINTR_TXTS
5618c2ecf20Sopenharmony_ci#define E1000_TSICR_TXTS TSINTR_TXTS
5628c2ecf20Sopenharmony_ci
5638c2ecf20Sopenharmony_ci/* TSAUXC Configuration Bits */
5648c2ecf20Sopenharmony_ci#define TSAUXC_EN_TT0    BIT(0)  /* Enable target time 0. */
5658c2ecf20Sopenharmony_ci#define TSAUXC_EN_TT1    BIT(1)  /* Enable target time 1. */
5668c2ecf20Sopenharmony_ci#define TSAUXC_EN_CLK0   BIT(2)  /* Enable Configurable Frequency Clock 0. */
5678c2ecf20Sopenharmony_ci#define TSAUXC_SAMP_AUT0 BIT(3)  /* Latch SYSTIML/H into AUXSTMPL/0. */
5688c2ecf20Sopenharmony_ci#define TSAUXC_ST0       BIT(4)  /* Start Clock 0 Toggle on Target Time 0. */
5698c2ecf20Sopenharmony_ci#define TSAUXC_EN_CLK1   BIT(5)  /* Enable Configurable Frequency Clock 1. */
5708c2ecf20Sopenharmony_ci#define TSAUXC_SAMP_AUT1 BIT(6)  /* Latch SYSTIML/H into AUXSTMPL/1. */
5718c2ecf20Sopenharmony_ci#define TSAUXC_ST1       BIT(7)  /* Start Clock 1 Toggle on Target Time 1. */
5728c2ecf20Sopenharmony_ci#define TSAUXC_EN_TS0    BIT(8)  /* Enable hardware timestamp 0. */
5738c2ecf20Sopenharmony_ci#define TSAUXC_AUTT0     BIT(9)  /* Auxiliary Timestamp Taken. */
5748c2ecf20Sopenharmony_ci#define TSAUXC_EN_TS1    BIT(10) /* Enable hardware timestamp 0. */
5758c2ecf20Sopenharmony_ci#define TSAUXC_AUTT1     BIT(11) /* Auxiliary Timestamp Taken. */
5768c2ecf20Sopenharmony_ci#define TSAUXC_PLSG      BIT(17) /* Generate a pulse. */
5778c2ecf20Sopenharmony_ci#define TSAUXC_DISABLE   BIT(31) /* Disable SYSTIM Count Operation. */
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_ci/* SDP Configuration Bits */
5808c2ecf20Sopenharmony_ci#define AUX0_SEL_SDP0    (0u << 0)  /* Assign SDP0 to auxiliary time stamp 0. */
5818c2ecf20Sopenharmony_ci#define AUX0_SEL_SDP1    (1u << 0)  /* Assign SDP1 to auxiliary time stamp 0. */
5828c2ecf20Sopenharmony_ci#define AUX0_SEL_SDP2    (2u << 0)  /* Assign SDP2 to auxiliary time stamp 0. */
5838c2ecf20Sopenharmony_ci#define AUX0_SEL_SDP3    (3u << 0)  /* Assign SDP3 to auxiliary time stamp 0. */
5848c2ecf20Sopenharmony_ci#define AUX0_TS_SDP_EN   (1u << 2)  /* Enable auxiliary time stamp trigger 0. */
5858c2ecf20Sopenharmony_ci#define AUX1_SEL_SDP0    (0u << 3)  /* Assign SDP0 to auxiliary time stamp 1. */
5868c2ecf20Sopenharmony_ci#define AUX1_SEL_SDP1    (1u << 3)  /* Assign SDP1 to auxiliary time stamp 1. */
5878c2ecf20Sopenharmony_ci#define AUX1_SEL_SDP2    (2u << 3)  /* Assign SDP2 to auxiliary time stamp 1. */
5888c2ecf20Sopenharmony_ci#define AUX1_SEL_SDP3    (3u << 3)  /* Assign SDP3 to auxiliary time stamp 1. */
5898c2ecf20Sopenharmony_ci#define AUX1_TS_SDP_EN   (1u << 5)  /* Enable auxiliary time stamp trigger 1. */
5908c2ecf20Sopenharmony_ci#define TS_SDP0_SEL_TT0  (0u << 6)  /* Target time 0 is output on SDP0. */
5918c2ecf20Sopenharmony_ci#define TS_SDP0_SEL_TT1  (1u << 6)  /* Target time 1 is output on SDP0. */
5928c2ecf20Sopenharmony_ci#define TS_SDP0_SEL_FC0  (2u << 6)  /* Freq clock  0 is output on SDP0. */
5938c2ecf20Sopenharmony_ci#define TS_SDP0_SEL_FC1  (3u << 6)  /* Freq clock  1 is output on SDP0. */
5948c2ecf20Sopenharmony_ci#define TS_SDP0_EN       (1u << 8)  /* SDP0 is assigned to Tsync. */
5958c2ecf20Sopenharmony_ci#define TS_SDP1_SEL_TT0  (0u << 9)  /* Target time 0 is output on SDP1. */
5968c2ecf20Sopenharmony_ci#define TS_SDP1_SEL_TT1  (1u << 9)  /* Target time 1 is output on SDP1. */
5978c2ecf20Sopenharmony_ci#define TS_SDP1_SEL_FC0  (2u << 9)  /* Freq clock  0 is output on SDP1. */
5988c2ecf20Sopenharmony_ci#define TS_SDP1_SEL_FC1  (3u << 9)  /* Freq clock  1 is output on SDP1. */
5998c2ecf20Sopenharmony_ci#define TS_SDP1_EN       (1u << 11) /* SDP1 is assigned to Tsync. */
6008c2ecf20Sopenharmony_ci#define TS_SDP2_SEL_TT0  (0u << 12) /* Target time 0 is output on SDP2. */
6018c2ecf20Sopenharmony_ci#define TS_SDP2_SEL_TT1  (1u << 12) /* Target time 1 is output on SDP2. */
6028c2ecf20Sopenharmony_ci#define TS_SDP2_SEL_FC0  (2u << 12) /* Freq clock  0 is output on SDP2. */
6038c2ecf20Sopenharmony_ci#define TS_SDP2_SEL_FC1  (3u << 12) /* Freq clock  1 is output on SDP2. */
6048c2ecf20Sopenharmony_ci#define TS_SDP2_EN       (1u << 14) /* SDP2 is assigned to Tsync. */
6058c2ecf20Sopenharmony_ci#define TS_SDP3_SEL_TT0  (0u << 15) /* Target time 0 is output on SDP3. */
6068c2ecf20Sopenharmony_ci#define TS_SDP3_SEL_TT1  (1u << 15) /* Target time 1 is output on SDP3. */
6078c2ecf20Sopenharmony_ci#define TS_SDP3_SEL_FC0  (2u << 15) /* Freq clock  0 is output on SDP3. */
6088c2ecf20Sopenharmony_ci#define TS_SDP3_SEL_FC1  (3u << 15) /* Freq clock  1 is output on SDP3. */
6098c2ecf20Sopenharmony_ci#define TS_SDP3_EN       (1u << 17) /* SDP3 is assigned to Tsync. */
6108c2ecf20Sopenharmony_ci
6118c2ecf20Sopenharmony_ci#define E1000_MDICNFG_EXT_MDIO    0x80000000      /* MDI ext/int destination */
6128c2ecf20Sopenharmony_ci#define E1000_MDICNFG_COM_MDIO    0x40000000      /* MDI shared w/ lan 0 */
6138c2ecf20Sopenharmony_ci#define E1000_MDICNFG_PHY_MASK    0x03E00000
6148c2ecf20Sopenharmony_ci#define E1000_MDICNFG_PHY_SHIFT   21
6158c2ecf20Sopenharmony_ci
6168c2ecf20Sopenharmony_ci#define E1000_MEDIA_PORT_COPPER			1
6178c2ecf20Sopenharmony_ci#define E1000_MEDIA_PORT_OTHER			2
6188c2ecf20Sopenharmony_ci#define E1000_M88E1112_AUTO_COPPER_SGMII	0x2
6198c2ecf20Sopenharmony_ci#define E1000_M88E1112_AUTO_COPPER_BASEX	0x3
6208c2ecf20Sopenharmony_ci#define E1000_M88E1112_STATUS_LINK		0x0004 /* Interface Link Bit */
6218c2ecf20Sopenharmony_ci#define E1000_M88E1112_MAC_CTRL_1		0x10
6228c2ecf20Sopenharmony_ci#define E1000_M88E1112_MAC_CTRL_1_MODE_MASK	0x0380 /* Mode Select */
6238c2ecf20Sopenharmony_ci#define E1000_M88E1112_MAC_CTRL_1_MODE_SHIFT	7
6248c2ecf20Sopenharmony_ci#define E1000_M88E1112_PAGE_ADDR		0x16
6258c2ecf20Sopenharmony_ci#define E1000_M88E1112_STATUS			0x01
6268c2ecf20Sopenharmony_ci#define E1000_M88E1512_CFG_REG_1		0x0010
6278c2ecf20Sopenharmony_ci#define E1000_M88E1512_CFG_REG_2		0x0011
6288c2ecf20Sopenharmony_ci#define E1000_M88E1512_CFG_REG_3		0x0007
6298c2ecf20Sopenharmony_ci#define E1000_M88E1512_MODE			0x0014
6308c2ecf20Sopenharmony_ci
6318c2ecf20Sopenharmony_ci/* PCI Express Control */
6328c2ecf20Sopenharmony_ci#define E1000_GCR_CMPL_TMOUT_MASK       0x0000F000
6338c2ecf20Sopenharmony_ci#define E1000_GCR_CMPL_TMOUT_10ms       0x00001000
6348c2ecf20Sopenharmony_ci#define E1000_GCR_CMPL_TMOUT_RESEND     0x00010000
6358c2ecf20Sopenharmony_ci#define E1000_GCR_CAP_VER2              0x00040000
6368c2ecf20Sopenharmony_ci
6378c2ecf20Sopenharmony_ci/* mPHY Address Control and Data Registers */
6388c2ecf20Sopenharmony_ci#define E1000_MPHY_ADDR_CTL          0x0024 /* mPHY Address Control Register */
6398c2ecf20Sopenharmony_ci#define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000
6408c2ecf20Sopenharmony_ci#define E1000_MPHY_DATA                 0x0E10 /* mPHY Data Register */
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci/* mPHY PCS CLK Register */
6438c2ecf20Sopenharmony_ci#define E1000_MPHY_PCS_CLK_REG_OFFSET  0x0004 /* mPHY PCS CLK AFE CSR Offset */
6448c2ecf20Sopenharmony_ci/* mPHY Near End Digital Loopback Override Bit */
6458c2ecf20Sopenharmony_ci#define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10
6468c2ecf20Sopenharmony_ci
6478c2ecf20Sopenharmony_ci#define E1000_PCS_LCTL_FORCE_FCTRL	0x80
6488c2ecf20Sopenharmony_ci#define E1000_PCS_LSTS_AN_COMPLETE	0x10000
6498c2ecf20Sopenharmony_ci
6508c2ecf20Sopenharmony_ci/* PHY Control Register */
6518c2ecf20Sopenharmony_ci#define MII_CR_FULL_DUPLEX      0x0100  /* FDX =1, half duplex =0 */
6528c2ecf20Sopenharmony_ci#define MII_CR_RESTART_AUTO_NEG 0x0200  /* Restart auto negotiation */
6538c2ecf20Sopenharmony_ci#define MII_CR_POWER_DOWN       0x0800  /* Power down */
6548c2ecf20Sopenharmony_ci#define MII_CR_AUTO_NEG_EN      0x1000  /* Auto Neg Enable */
6558c2ecf20Sopenharmony_ci#define MII_CR_LOOPBACK         0x4000  /* 0 = normal, 1 = loopback */
6568c2ecf20Sopenharmony_ci#define MII_CR_RESET            0x8000  /* 0 = normal, 1 = PHY reset */
6578c2ecf20Sopenharmony_ci#define MII_CR_SPEED_1000       0x0040
6588c2ecf20Sopenharmony_ci#define MII_CR_SPEED_100        0x2000
6598c2ecf20Sopenharmony_ci#define MII_CR_SPEED_10         0x0000
6608c2ecf20Sopenharmony_ci
6618c2ecf20Sopenharmony_ci/* PHY Status Register */
6628c2ecf20Sopenharmony_ci#define MII_SR_LINK_STATUS       0x0004 /* Link Status 1 = link */
6638c2ecf20Sopenharmony_ci#define MII_SR_AUTONEG_COMPLETE  0x0020 /* Auto Neg Complete */
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci/* Autoneg Advertisement Register */
6668c2ecf20Sopenharmony_ci#define NWAY_AR_10T_HD_CAPS      0x0020   /* 10T   Half Duplex Capable */
6678c2ecf20Sopenharmony_ci#define NWAY_AR_10T_FD_CAPS      0x0040   /* 10T   Full Duplex Capable */
6688c2ecf20Sopenharmony_ci#define NWAY_AR_100TX_HD_CAPS    0x0080   /* 100TX Half Duplex Capable */
6698c2ecf20Sopenharmony_ci#define NWAY_AR_100TX_FD_CAPS    0x0100   /* 100TX Full Duplex Capable */
6708c2ecf20Sopenharmony_ci#define NWAY_AR_PAUSE            0x0400   /* Pause operation desired */
6718c2ecf20Sopenharmony_ci#define NWAY_AR_ASM_DIR          0x0800   /* Asymmetric Pause Direction bit */
6728c2ecf20Sopenharmony_ci
6738c2ecf20Sopenharmony_ci/* Link Partner Ability Register (Base Page) */
6748c2ecf20Sopenharmony_ci#define NWAY_LPAR_PAUSE          0x0400 /* LP Pause operation desired */
6758c2ecf20Sopenharmony_ci#define NWAY_LPAR_ASM_DIR        0x0800 /* LP Asymmetric Pause Direction bit */
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci/* Autoneg Expansion Register */
6788c2ecf20Sopenharmony_ci
6798c2ecf20Sopenharmony_ci/* 1000BASE-T Control Register */
6808c2ecf20Sopenharmony_ci#define CR_1000T_HD_CAPS         0x0100 /* Advertise 1000T HD capability */
6818c2ecf20Sopenharmony_ci#define CR_1000T_FD_CAPS         0x0200 /* Advertise 1000T FD capability  */
6828c2ecf20Sopenharmony_ci#define CR_1000T_MS_VALUE        0x0800 /* 1=Configure PHY as Master */
6838c2ecf20Sopenharmony_ci					/* 0=Configure PHY as Slave */
6848c2ecf20Sopenharmony_ci#define CR_1000T_MS_ENABLE       0x1000 /* 1=Master/Slave manual config value */
6858c2ecf20Sopenharmony_ci					/* 0=Automatic Master/Slave config */
6868c2ecf20Sopenharmony_ci
6878c2ecf20Sopenharmony_ci/* 1000BASE-T Status Register */
6888c2ecf20Sopenharmony_ci#define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */
6898c2ecf20Sopenharmony_ci#define SR_1000T_LOCAL_RX_STATUS  0x2000 /* Local receiver OK */
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_ci
6928c2ecf20Sopenharmony_ci/* PHY 1000 MII Register/Bit Definitions */
6938c2ecf20Sopenharmony_ci/* PHY Registers defined by IEEE */
6948c2ecf20Sopenharmony_ci#define PHY_CONTROL      0x00 /* Control Register */
6958c2ecf20Sopenharmony_ci#define PHY_STATUS       0x01 /* Status Register */
6968c2ecf20Sopenharmony_ci#define PHY_ID1          0x02 /* Phy Id Reg (word 1) */
6978c2ecf20Sopenharmony_ci#define PHY_ID2          0x03 /* Phy Id Reg (word 2) */
6988c2ecf20Sopenharmony_ci#define PHY_AUTONEG_ADV  0x04 /* Autoneg Advertisement */
6998c2ecf20Sopenharmony_ci#define PHY_LP_ABILITY   0x05 /* Link Partner Ability (Base Page) */
7008c2ecf20Sopenharmony_ci#define PHY_1000T_CTRL   0x09 /* 1000Base-T Control Reg */
7018c2ecf20Sopenharmony_ci#define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */
7028c2ecf20Sopenharmony_ci
7038c2ecf20Sopenharmony_ci/* NVM Control */
7048c2ecf20Sopenharmony_ci#define E1000_EECD_SK        0x00000001 /* NVM Clock */
7058c2ecf20Sopenharmony_ci#define E1000_EECD_CS        0x00000002 /* NVM Chip Select */
7068c2ecf20Sopenharmony_ci#define E1000_EECD_DI        0x00000004 /* NVM Data In */
7078c2ecf20Sopenharmony_ci#define E1000_EECD_DO        0x00000008 /* NVM Data Out */
7088c2ecf20Sopenharmony_ci#define E1000_EECD_REQ       0x00000040 /* NVM Access Request */
7098c2ecf20Sopenharmony_ci#define E1000_EECD_GNT       0x00000080 /* NVM Access Grant */
7108c2ecf20Sopenharmony_ci#define E1000_EECD_PRES      0x00000100 /* NVM Present */
7118c2ecf20Sopenharmony_ci/* NVM Addressing bits based on type 0=small, 1=large */
7128c2ecf20Sopenharmony_ci#define E1000_EECD_ADDR_BITS 0x00000400
7138c2ecf20Sopenharmony_ci#define E1000_NVM_GRANT_ATTEMPTS   1000 /* NVM # attempts to gain grant */
7148c2ecf20Sopenharmony_ci#define E1000_EECD_AUTO_RD          0x00000200  /* NVM Auto Read done */
7158c2ecf20Sopenharmony_ci#define E1000_EECD_SIZE_EX_MASK     0x00007800  /* NVM Size */
7168c2ecf20Sopenharmony_ci#define E1000_EECD_SIZE_EX_SHIFT     11
7178c2ecf20Sopenharmony_ci#define E1000_EECD_FLUPD_I210		0x00800000 /* Update FLASH */
7188c2ecf20Sopenharmony_ci#define E1000_EECD_FLUDONE_I210		0x04000000 /* Update FLASH done*/
7198c2ecf20Sopenharmony_ci#define E1000_EECD_FLASH_DETECTED_I210	0x00080000 /* FLASH detected */
7208c2ecf20Sopenharmony_ci#define E1000_FLUDONE_ATTEMPTS		20000
7218c2ecf20Sopenharmony_ci#define E1000_EERD_EEWR_MAX_COUNT	512 /* buffered EEPROM words rw */
7228c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_RX		0x00
7238c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_TX_QAV(_i)	(0x02 + (_i))
7248c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_TX_LEGACY	E1000_I210_FIFO_SEL_TX_QAV(0)
7258c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_BMC2OS_TX	0x06
7268c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_BMC2OS_RX	0x01
7278c2ecf20Sopenharmony_ci#define E1000_I210_FLASH_SECTOR_SIZE	0x1000 /* 4KB FLASH sector unit size */
7288c2ecf20Sopenharmony_ci/* Secure FLASH mode requires removing MSb */
7298c2ecf20Sopenharmony_ci#define E1000_I210_FW_PTR_MASK		0x7FFF
7308c2ecf20Sopenharmony_ci/* Firmware code revision field word offset*/
7318c2ecf20Sopenharmony_ci#define E1000_I210_FW_VER_OFFSET	328
7328c2ecf20Sopenharmony_ci#define E1000_EECD_FLUPD_I210		0x00800000 /* Update FLASH */
7338c2ecf20Sopenharmony_ci#define E1000_EECD_FLUDONE_I210		0x04000000 /* Update FLASH done*/
7348c2ecf20Sopenharmony_ci#define E1000_FLUDONE_ATTEMPTS		20000
7358c2ecf20Sopenharmony_ci#define E1000_EERD_EEWR_MAX_COUNT	512 /* buffered EEPROM words rw */
7368c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_RX		0x00
7378c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_TX_QAV(_i)	(0x02 + (_i))
7388c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_TX_LEGACY	E1000_I210_FIFO_SEL_TX_QAV(0)
7398c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_BMC2OS_TX	0x06
7408c2ecf20Sopenharmony_ci#define E1000_I210_FIFO_SEL_BMC2OS_RX	0x01
7418c2ecf20Sopenharmony_ci
7428c2ecf20Sopenharmony_ci
7438c2ecf20Sopenharmony_ci/* Offset to data in NVM read/write registers */
7448c2ecf20Sopenharmony_ci#define E1000_NVM_RW_REG_DATA   16
7458c2ecf20Sopenharmony_ci#define E1000_NVM_RW_REG_DONE   2    /* Offset to READ/WRITE done bit */
7468c2ecf20Sopenharmony_ci#define E1000_NVM_RW_REG_START  1    /* Start operation */
7478c2ecf20Sopenharmony_ci#define E1000_NVM_RW_ADDR_SHIFT 2    /* Shift to the address bits */
7488c2ecf20Sopenharmony_ci#define E1000_NVM_POLL_READ     0    /* Flag for polling for read complete */
7498c2ecf20Sopenharmony_ci
7508c2ecf20Sopenharmony_ci/* NVM Word Offsets */
7518c2ecf20Sopenharmony_ci#define NVM_COMPAT                 0x0003
7528c2ecf20Sopenharmony_ci#define NVM_ID_LED_SETTINGS        0x0004 /* SERDES output amplitude */
7538c2ecf20Sopenharmony_ci#define NVM_VERSION                0x0005
7548c2ecf20Sopenharmony_ci#define NVM_INIT_CONTROL2_REG      0x000F
7558c2ecf20Sopenharmony_ci#define NVM_INIT_CONTROL3_PORT_B   0x0014
7568c2ecf20Sopenharmony_ci#define NVM_INIT_CONTROL3_PORT_A   0x0024
7578c2ecf20Sopenharmony_ci#define NVM_ALT_MAC_ADDR_PTR       0x0037
7588c2ecf20Sopenharmony_ci#define NVM_CHECKSUM_REG           0x003F
7598c2ecf20Sopenharmony_ci#define NVM_COMPATIBILITY_REG_3    0x0003
7608c2ecf20Sopenharmony_ci#define NVM_COMPATIBILITY_BIT_MASK 0x8000
7618c2ecf20Sopenharmony_ci#define NVM_MAC_ADDR               0x0000
7628c2ecf20Sopenharmony_ci#define NVM_SUB_DEV_ID             0x000B
7638c2ecf20Sopenharmony_ci#define NVM_SUB_VEN_ID             0x000C
7648c2ecf20Sopenharmony_ci#define NVM_DEV_ID                 0x000D
7658c2ecf20Sopenharmony_ci#define NVM_VEN_ID                 0x000E
7668c2ecf20Sopenharmony_ci#define NVM_INIT_CTRL_2            0x000F
7678c2ecf20Sopenharmony_ci#define NVM_INIT_CTRL_4            0x0013
7688c2ecf20Sopenharmony_ci#define NVM_LED_1_CFG              0x001C
7698c2ecf20Sopenharmony_ci#define NVM_LED_0_2_CFG            0x001F
7708c2ecf20Sopenharmony_ci#define NVM_ETRACK_WORD            0x0042
7718c2ecf20Sopenharmony_ci#define NVM_ETRACK_HIWORD          0x0043
7728c2ecf20Sopenharmony_ci#define NVM_COMB_VER_OFF           0x0083
7738c2ecf20Sopenharmony_ci#define NVM_COMB_VER_PTR           0x003d
7748c2ecf20Sopenharmony_ci
7758c2ecf20Sopenharmony_ci/* NVM version defines */
7768c2ecf20Sopenharmony_ci#define NVM_MAJOR_MASK			0xF000
7778c2ecf20Sopenharmony_ci#define NVM_MINOR_MASK			0x0FF0
7788c2ecf20Sopenharmony_ci#define NVM_IMAGE_ID_MASK		0x000F
7798c2ecf20Sopenharmony_ci#define NVM_COMB_VER_MASK		0x00FF
7808c2ecf20Sopenharmony_ci#define NVM_MAJOR_SHIFT			12
7818c2ecf20Sopenharmony_ci#define NVM_MINOR_SHIFT			4
7828c2ecf20Sopenharmony_ci#define NVM_COMB_VER_SHFT		8
7838c2ecf20Sopenharmony_ci#define NVM_VER_INVALID			0xFFFF
7848c2ecf20Sopenharmony_ci#define NVM_ETRACK_SHIFT		16
7858c2ecf20Sopenharmony_ci#define NVM_ETRACK_VALID		0x8000
7868c2ecf20Sopenharmony_ci#define NVM_NEW_DEC_MASK		0x0F00
7878c2ecf20Sopenharmony_ci#define NVM_HEX_CONV			16
7888c2ecf20Sopenharmony_ci#define NVM_HEX_TENS			10
7898c2ecf20Sopenharmony_ci
7908c2ecf20Sopenharmony_ci#define NVM_ETS_CFG			0x003E
7918c2ecf20Sopenharmony_ci#define NVM_ETS_LTHRES_DELTA_MASK	0x07C0
7928c2ecf20Sopenharmony_ci#define NVM_ETS_LTHRES_DELTA_SHIFT	6
7938c2ecf20Sopenharmony_ci#define NVM_ETS_TYPE_MASK		0x0038
7948c2ecf20Sopenharmony_ci#define NVM_ETS_TYPE_SHIFT		3
7958c2ecf20Sopenharmony_ci#define NVM_ETS_TYPE_EMC		0x000
7968c2ecf20Sopenharmony_ci#define NVM_ETS_NUM_SENSORS_MASK	0x0007
7978c2ecf20Sopenharmony_ci#define NVM_ETS_DATA_LOC_MASK		0x3C00
7988c2ecf20Sopenharmony_ci#define NVM_ETS_DATA_LOC_SHIFT		10
7998c2ecf20Sopenharmony_ci#define NVM_ETS_DATA_INDEX_MASK		0x0300
8008c2ecf20Sopenharmony_ci#define NVM_ETS_DATA_INDEX_SHIFT	8
8018c2ecf20Sopenharmony_ci#define NVM_ETS_DATA_HTHRESH_MASK	0x00FF
8028c2ecf20Sopenharmony_ci
8038c2ecf20Sopenharmony_ci#define E1000_NVM_CFG_DONE_PORT_0  0x040000 /* MNG config cycle done */
8048c2ecf20Sopenharmony_ci#define E1000_NVM_CFG_DONE_PORT_1  0x080000 /* ...for second port */
8058c2ecf20Sopenharmony_ci#define E1000_NVM_CFG_DONE_PORT_2  0x100000 /* ...for third port */
8068c2ecf20Sopenharmony_ci#define E1000_NVM_CFG_DONE_PORT_3  0x200000 /* ...for fourth port */
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_ci#define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0)
8098c2ecf20Sopenharmony_ci
8108c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x24 of the NVM */
8118c2ecf20Sopenharmony_ci#define NVM_WORD24_COM_MDIO         0x0008 /* MDIO interface shared */
8128c2ecf20Sopenharmony_ci#define NVM_WORD24_EXT_MDIO         0x0004 /* MDIO accesses routed external */
8138c2ecf20Sopenharmony_ci
8148c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x0f of the NVM */
8158c2ecf20Sopenharmony_ci#define NVM_WORD0F_PAUSE_MASK       0x3000
8168c2ecf20Sopenharmony_ci#define NVM_WORD0F_ASM_DIR          0x2000
8178c2ecf20Sopenharmony_ci
8188c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x1a of the NVM */
8198c2ecf20Sopenharmony_ci
8208c2ecf20Sopenharmony_ci/* length of string needed to store part num */
8218c2ecf20Sopenharmony_ci#define E1000_PBANUM_LENGTH         11
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_ci/* For checksumming, the sum of all words in the NVM should equal 0xBABA. */
8248c2ecf20Sopenharmony_ci#define NVM_SUM                    0xBABA
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci#define NVM_PBA_OFFSET_0           8
8278c2ecf20Sopenharmony_ci#define NVM_PBA_OFFSET_1           9
8288c2ecf20Sopenharmony_ci#define NVM_RESERVED_WORD		0xFFFF
8298c2ecf20Sopenharmony_ci#define NVM_PBA_PTR_GUARD          0xFAFA
8308c2ecf20Sopenharmony_ci#define NVM_WORD_SIZE_BASE_SHIFT   6
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_ci/* NVM Commands - Microwire */
8338c2ecf20Sopenharmony_ci
8348c2ecf20Sopenharmony_ci/* NVM Commands - SPI */
8358c2ecf20Sopenharmony_ci#define NVM_MAX_RETRY_SPI          5000 /* Max wait of 5ms, for RDY signal */
8368c2ecf20Sopenharmony_ci#define NVM_WRITE_OPCODE_SPI       0x02 /* NVM write opcode */
8378c2ecf20Sopenharmony_ci#define NVM_READ_OPCODE_SPI        0x03 /* NVM read opcode */
8388c2ecf20Sopenharmony_ci#define NVM_A8_OPCODE_SPI          0x08 /* opcode bit-3 = address bit-8 */
8398c2ecf20Sopenharmony_ci#define NVM_WREN_OPCODE_SPI        0x06 /* NVM set Write Enable latch */
8408c2ecf20Sopenharmony_ci#define NVM_RDSR_OPCODE_SPI        0x05 /* NVM read Status register */
8418c2ecf20Sopenharmony_ci
8428c2ecf20Sopenharmony_ci/* SPI NVM Status Register */
8438c2ecf20Sopenharmony_ci#define NVM_STATUS_RDY_SPI         0x01
8448c2ecf20Sopenharmony_ci
8458c2ecf20Sopenharmony_ci/* Word definitions for ID LED Settings */
8468c2ecf20Sopenharmony_ci#define ID_LED_RESERVED_0000 0x0000
8478c2ecf20Sopenharmony_ci#define ID_LED_RESERVED_FFFF 0xFFFF
8488c2ecf20Sopenharmony_ci#define ID_LED_DEFAULT       ((ID_LED_OFF1_ON2  << 12) | \
8498c2ecf20Sopenharmony_ci			      (ID_LED_OFF1_OFF2 <<  8) | \
8508c2ecf20Sopenharmony_ci			      (ID_LED_DEF1_DEF2 <<  4) | \
8518c2ecf20Sopenharmony_ci			      (ID_LED_DEF1_DEF2))
8528c2ecf20Sopenharmony_ci#define ID_LED_DEF1_DEF2     0x1
8538c2ecf20Sopenharmony_ci#define ID_LED_DEF1_ON2      0x2
8548c2ecf20Sopenharmony_ci#define ID_LED_DEF1_OFF2     0x3
8558c2ecf20Sopenharmony_ci#define ID_LED_ON1_DEF2      0x4
8568c2ecf20Sopenharmony_ci#define ID_LED_ON1_ON2       0x5
8578c2ecf20Sopenharmony_ci#define ID_LED_ON1_OFF2      0x6
8588c2ecf20Sopenharmony_ci#define ID_LED_OFF1_DEF2     0x7
8598c2ecf20Sopenharmony_ci#define ID_LED_OFF1_ON2      0x8
8608c2ecf20Sopenharmony_ci#define ID_LED_OFF1_OFF2     0x9
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_ci#define IGP_ACTIVITY_LED_MASK   0xFFFFF0FF
8638c2ecf20Sopenharmony_ci#define IGP_ACTIVITY_LED_ENABLE 0x0300
8648c2ecf20Sopenharmony_ci#define IGP_LED3_MODE           0x07000000
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ci/* PCI/PCI-X/PCI-EX Config space */
8678c2ecf20Sopenharmony_ci#define PCIE_DEVICE_CONTROL2         0x28
8688c2ecf20Sopenharmony_ci#define PCIE_DEVICE_CONTROL2_16ms    0x0005
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci#define PHY_REVISION_MASK      0xFFFFFFF0
8718c2ecf20Sopenharmony_ci#define MAX_PHY_REG_ADDRESS    0x1F  /* 5 bit address bus (0-0x1F) */
8728c2ecf20Sopenharmony_ci#define MAX_PHY_MULTI_PAGE_REG 0xF
8738c2ecf20Sopenharmony_ci
8748c2ecf20Sopenharmony_ci/* Bit definitions for valid PHY IDs. */
8758c2ecf20Sopenharmony_ci/* I = Integrated
8768c2ecf20Sopenharmony_ci * E = External
8778c2ecf20Sopenharmony_ci */
8788c2ecf20Sopenharmony_ci#define M88E1111_I_PHY_ID    0x01410CC0
8798c2ecf20Sopenharmony_ci#define M88E1112_E_PHY_ID    0x01410C90
8808c2ecf20Sopenharmony_ci#define I347AT4_E_PHY_ID     0x01410DC0
8818c2ecf20Sopenharmony_ci#define IGP03E1000_E_PHY_ID  0x02A80390
8828c2ecf20Sopenharmony_ci#define I82580_I_PHY_ID      0x015403A0
8838c2ecf20Sopenharmony_ci#define I350_I_PHY_ID        0x015403B0
8848c2ecf20Sopenharmony_ci#define M88_VENDOR           0x0141
8858c2ecf20Sopenharmony_ci#define I210_I_PHY_ID        0x01410C00
8868c2ecf20Sopenharmony_ci#define M88E1543_E_PHY_ID    0x01410EA0
8878c2ecf20Sopenharmony_ci#define M88E1512_E_PHY_ID    0x01410DD0
8888c2ecf20Sopenharmony_ci#define BCM54616_E_PHY_ID    0x03625D10
8898c2ecf20Sopenharmony_ci
8908c2ecf20Sopenharmony_ci/* M88E1000 Specific Registers */
8918c2ecf20Sopenharmony_ci#define M88E1000_PHY_SPEC_CTRL     0x10  /* PHY Specific Control Register */
8928c2ecf20Sopenharmony_ci#define M88E1000_PHY_SPEC_STATUS   0x11  /* PHY Specific Status Register */
8938c2ecf20Sopenharmony_ci#define M88E1000_EXT_PHY_SPEC_CTRL 0x14  /* Extended PHY Specific Control */
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_ci#define M88E1000_PHY_PAGE_SELECT   0x1D  /* Reg 29 for page number setting */
8968c2ecf20Sopenharmony_ci#define M88E1000_PHY_GEN_CONTROL   0x1E  /* Its meaning depends on reg 29 */
8978c2ecf20Sopenharmony_ci
8988c2ecf20Sopenharmony_ci/* M88E1000 PHY Specific Control Register */
8998c2ecf20Sopenharmony_ci#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */
9008c2ecf20Sopenharmony_ci/* 1=CLK125 low, 0=CLK125 toggling */
9018c2ecf20Sopenharmony_ci#define M88E1000_PSCR_MDI_MANUAL_MODE  0x0000  /* MDI Crossover Mode bits 6:5 */
9028c2ecf20Sopenharmony_ci					       /* Manual MDI configuration */
9038c2ecf20Sopenharmony_ci#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020  /* Manual MDIX configuration */
9048c2ecf20Sopenharmony_ci/* 1000BASE-T: Auto crossover, 100BASE-TX/10BASE-T: MDI Mode */
9058c2ecf20Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_1000T     0x0040
9068c2ecf20Sopenharmony_ci/* Auto crossover enabled all speeds */
9078c2ecf20Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_MODE      0x0060
9088c2ecf20Sopenharmony_ci/* 1=Enable Extended 10BASE-T distance (Lower 10BASE-T Rx Threshold
9098c2ecf20Sopenharmony_ci * 0=Normal 10BASE-T Rx Threshold
9108c2ecf20Sopenharmony_ci */
9118c2ecf20Sopenharmony_ci/* 1=5-bit interface in 100BASE-TX, 0=MII interface in 100BASE-TX */
9128c2ecf20Sopenharmony_ci#define M88E1000_PSCR_ASSERT_CRS_ON_TX     0x0800 /* 1=Assert CRS on Transmit */
9138c2ecf20Sopenharmony_ci
9148c2ecf20Sopenharmony_ci/* M88E1000 PHY Specific Status Register */
9158c2ecf20Sopenharmony_ci#define M88E1000_PSSR_REV_POLARITY       0x0002 /* 1=Polarity reversed */
9168c2ecf20Sopenharmony_ci#define M88E1000_PSSR_DOWNSHIFT          0x0020 /* 1=Downshifted */
9178c2ecf20Sopenharmony_ci#define M88E1000_PSSR_MDIX               0x0040 /* 1=MDIX; 0=MDI */
9188c2ecf20Sopenharmony_ci/* 0 = <50M
9198c2ecf20Sopenharmony_ci * 1 = 50-80M
9208c2ecf20Sopenharmony_ci * 2 = 80-110M
9218c2ecf20Sopenharmony_ci * 3 = 110-140M
9228c2ecf20Sopenharmony_ci * 4 = >140M
9238c2ecf20Sopenharmony_ci */
9248c2ecf20Sopenharmony_ci#define M88E1000_PSSR_CABLE_LENGTH       0x0380
9258c2ecf20Sopenharmony_ci#define M88E1000_PSSR_SPEED              0xC000 /* Speed, bits 14:15 */
9268c2ecf20Sopenharmony_ci#define M88E1000_PSSR_1000MBS            0x8000 /* 10=1000Mbs */
9278c2ecf20Sopenharmony_ci
9288c2ecf20Sopenharmony_ci#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
9298c2ecf20Sopenharmony_ci
9308c2ecf20Sopenharmony_ci/* M88E1000 Extended PHY Specific Control Register */
9318c2ecf20Sopenharmony_ci/* 1 = Lost lock detect enabled.
9328c2ecf20Sopenharmony_ci * Will assert lost lock and bring
9338c2ecf20Sopenharmony_ci * link down if idle not seen
9348c2ecf20Sopenharmony_ci * within 1ms in 1000BASE-T
9358c2ecf20Sopenharmony_ci */
9368c2ecf20Sopenharmony_ci/* Number of times we will attempt to autonegotiate before downshifting if we
9378c2ecf20Sopenharmony_ci * are the master
9388c2ecf20Sopenharmony_ci */
9398c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
9408c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X   0x0000
9418c2ecf20Sopenharmony_ci/* Number of times we will attempt to autonegotiate before downshifting if we
9428c2ecf20Sopenharmony_ci * are the slave
9438c2ecf20Sopenharmony_ci */
9448c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK  0x0300
9458c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X    0x0100
9468c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_25      0x0070 /* 25  MHz TX_CLK */
9478c2ecf20Sopenharmony_ci
9488c2ecf20Sopenharmony_ci/* Intel i347-AT4 Registers */
9498c2ecf20Sopenharmony_ci
9508c2ecf20Sopenharmony_ci#define I347AT4_PCDL0                  0x10 /* Pair 0 PHY Cable Diagnostics Length */
9518c2ecf20Sopenharmony_ci#define I347AT4_PCDL1                  0x11 /* Pair 1 PHY Cable Diagnostics Length */
9528c2ecf20Sopenharmony_ci#define I347AT4_PCDL2                  0x12 /* Pair 2 PHY Cable Diagnostics Length */
9538c2ecf20Sopenharmony_ci#define I347AT4_PCDL3                  0x13 /* Pair 3 PHY Cable Diagnostics Length */
9548c2ecf20Sopenharmony_ci#define I347AT4_PCDC                   0x15 /* PHY Cable Diagnostics Control */
9558c2ecf20Sopenharmony_ci#define I347AT4_PAGE_SELECT            0x16
9568c2ecf20Sopenharmony_ci
9578c2ecf20Sopenharmony_ci/* i347-AT4 Extended PHY Specific Control Register */
9588c2ecf20Sopenharmony_ci
9598c2ecf20Sopenharmony_ci/*  Number of times we will attempt to autonegotiate before downshifting if we
9608c2ecf20Sopenharmony_ci *  are the master
9618c2ecf20Sopenharmony_ci */
9628c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800
9638c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_MASK   0x7000
9648c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_1X     0x0000
9658c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_2X     0x1000
9668c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_3X     0x2000
9678c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_4X     0x3000
9688c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_5X     0x4000
9698c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_6X     0x5000
9708c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_7X     0x6000
9718c2ecf20Sopenharmony_ci#define I347AT4_PSCR_DOWNSHIFT_8X     0x7000
9728c2ecf20Sopenharmony_ci
9738c2ecf20Sopenharmony_ci/* i347-AT4 PHY Cable Diagnostics Control */
9748c2ecf20Sopenharmony_ci#define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400 /* 0=cm 1=meters */
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_ci/* Marvell 1112 only registers */
9778c2ecf20Sopenharmony_ci#define M88E1112_VCT_DSP_DISTANCE       0x001A
9788c2ecf20Sopenharmony_ci
9798c2ecf20Sopenharmony_ci/* M88EC018 Rev 2 specific DownShift settings */
9808c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK  0x0E00
9818c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X    0x0800
9828c2ecf20Sopenharmony_ci
9838c2ecf20Sopenharmony_ci/* MDI Control */
9848c2ecf20Sopenharmony_ci#define E1000_MDIC_DATA_MASK 0x0000FFFF
9858c2ecf20Sopenharmony_ci#define E1000_MDIC_REG_MASK  0x001F0000
9868c2ecf20Sopenharmony_ci#define E1000_MDIC_REG_SHIFT 16
9878c2ecf20Sopenharmony_ci#define E1000_MDIC_PHY_MASK  0x03E00000
9888c2ecf20Sopenharmony_ci#define E1000_MDIC_PHY_SHIFT 21
9898c2ecf20Sopenharmony_ci#define E1000_MDIC_OP_WRITE  0x04000000
9908c2ecf20Sopenharmony_ci#define E1000_MDIC_OP_READ   0x08000000
9918c2ecf20Sopenharmony_ci#define E1000_MDIC_READY     0x10000000
9928c2ecf20Sopenharmony_ci#define E1000_MDIC_INT_EN    0x20000000
9938c2ecf20Sopenharmony_ci#define E1000_MDIC_ERROR     0x40000000
9948c2ecf20Sopenharmony_ci#define E1000_MDIC_DEST      0x80000000
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_ci/* Thermal Sensor */
9978c2ecf20Sopenharmony_ci#define E1000_THSTAT_PWR_DOWN       0x00000001 /* Power Down Event */
9988c2ecf20Sopenharmony_ci#define E1000_THSTAT_LINK_THROTTLE  0x00000002 /* Link Speed Throttle Event */
9998c2ecf20Sopenharmony_ci
10008c2ecf20Sopenharmony_ci/* Energy Efficient Ethernet */
10018c2ecf20Sopenharmony_ci#define E1000_IPCNFG_EEE_1G_AN       0x00000008  /* EEE Enable 1G AN */
10028c2ecf20Sopenharmony_ci#define E1000_IPCNFG_EEE_100M_AN     0x00000004  /* EEE Enable 100M AN */
10038c2ecf20Sopenharmony_ci#define E1000_EEER_TX_LPI_EN         0x00010000  /* EEE Tx LPI Enable */
10048c2ecf20Sopenharmony_ci#define E1000_EEER_RX_LPI_EN         0x00020000  /* EEE Rx LPI Enable */
10058c2ecf20Sopenharmony_ci#define E1000_EEER_FRC_AN            0x10000000  /* Enable EEE in loopback */
10068c2ecf20Sopenharmony_ci#define E1000_EEER_LPI_FC            0x00040000  /* EEE Enable on FC */
10078c2ecf20Sopenharmony_ci#define E1000_EEE_SU_LPI_CLK_STP     0X00800000  /* EEE LPI Clock Stop */
10088c2ecf20Sopenharmony_ci#define E1000_EEER_EEE_NEG           0x20000000  /* EEE capability nego */
10098c2ecf20Sopenharmony_ci#define E1000_EEE_LP_ADV_ADDR_I350   0x040F      /* EEE LP Advertisement */
10108c2ecf20Sopenharmony_ci#define E1000_EEE_LP_ADV_DEV_I210    7           /* EEE LP Adv Device */
10118c2ecf20Sopenharmony_ci#define E1000_EEE_LP_ADV_ADDR_I210   61          /* EEE LP Adv Register */
10128c2ecf20Sopenharmony_ci#define E1000_MMDAC_FUNC_DATA        0x4000      /* Data, no post increment */
10138c2ecf20Sopenharmony_ci#define E1000_M88E1543_PAGE_ADDR	0x16       /* Page Offset Register */
10148c2ecf20Sopenharmony_ci#define E1000_M88E1543_EEE_CTRL_1	0x0
10158c2ecf20Sopenharmony_ci#define E1000_M88E1543_EEE_CTRL_1_MS	0x0001     /* EEE Master/Slave */
10168c2ecf20Sopenharmony_ci#define E1000_M88E1543_FIBER_CTRL	0x0
10178c2ecf20Sopenharmony_ci#define E1000_EEE_ADV_DEV_I354		7
10188c2ecf20Sopenharmony_ci#define E1000_EEE_ADV_ADDR_I354		60
10198c2ecf20Sopenharmony_ci#define E1000_EEE_ADV_100_SUPPORTED	BIT(1)   /* 100BaseTx EEE Supported */
10208c2ecf20Sopenharmony_ci#define E1000_EEE_ADV_1000_SUPPORTED	BIT(2)   /* 1000BaseT EEE Supported */
10218c2ecf20Sopenharmony_ci#define E1000_PCS_STATUS_DEV_I354	3
10228c2ecf20Sopenharmony_ci#define E1000_PCS_STATUS_ADDR_I354	1
10238c2ecf20Sopenharmony_ci#define E1000_PCS_STATUS_TX_LPI_IND	0x0200     /* Tx in LPI state */
10248c2ecf20Sopenharmony_ci#define E1000_PCS_STATUS_RX_LPI_RCVD	0x0400
10258c2ecf20Sopenharmony_ci#define E1000_PCS_STATUS_TX_LPI_RCVD	0x0800
10268c2ecf20Sopenharmony_ci
10278c2ecf20Sopenharmony_ci/* SerDes Control */
10288c2ecf20Sopenharmony_ci#define E1000_GEN_CTL_READY             0x80000000
10298c2ecf20Sopenharmony_ci#define E1000_GEN_CTL_ADDRESS_SHIFT     8
10308c2ecf20Sopenharmony_ci#define E1000_GEN_POLL_TIMEOUT          640
10318c2ecf20Sopenharmony_ci
10328c2ecf20Sopenharmony_ci#define E1000_VFTA_ENTRY_SHIFT               5
10338c2ecf20Sopenharmony_ci#define E1000_VFTA_ENTRY_MASK                0x7F
10348c2ecf20Sopenharmony_ci#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK      0x1F
10358c2ecf20Sopenharmony_ci
10368c2ecf20Sopenharmony_ci/* DMA Coalescing register fields */
10378c2ecf20Sopenharmony_ci#define E1000_PCIEMISC_LX_DECISION      0x00000080 /* Lx power on DMA coal */
10388c2ecf20Sopenharmony_ci
10398c2ecf20Sopenharmony_ci/* Tx Rate-Scheduler Config fields */
10408c2ecf20Sopenharmony_ci#define E1000_RTTBCNRC_RS_ENA		0x80000000
10418c2ecf20Sopenharmony_ci#define E1000_RTTBCNRC_RF_DEC_MASK	0x00003FFF
10428c2ecf20Sopenharmony_ci#define E1000_RTTBCNRC_RF_INT_SHIFT	14
10438c2ecf20Sopenharmony_ci#define E1000_RTTBCNRC_RF_INT_MASK	\
10448c2ecf20Sopenharmony_ci	(E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)
10458c2ecf20Sopenharmony_ci
10468c2ecf20Sopenharmony_ci#define E1000_VLAPQF_QUEUE_SEL(_n, q_idx) (q_idx << ((_n) * 4))
10478c2ecf20Sopenharmony_ci#define E1000_VLAPQF_P_VALID(_n)	(0x1 << (3 + (_n) * 4))
10488c2ecf20Sopenharmony_ci#define E1000_VLAPQF_QUEUE_MASK	0x03
10498c2ecf20Sopenharmony_ci
10508c2ecf20Sopenharmony_ci/* TX Qav Control fields */
10518c2ecf20Sopenharmony_ci#define E1000_TQAVCTRL_XMIT_MODE	BIT(0)
10528c2ecf20Sopenharmony_ci#define E1000_TQAVCTRL_DATAFETCHARB	BIT(4)
10538c2ecf20Sopenharmony_ci#define E1000_TQAVCTRL_DATATRANARB	BIT(8)
10548c2ecf20Sopenharmony_ci#define E1000_TQAVCTRL_DATATRANTIM	BIT(9)
10558c2ecf20Sopenharmony_ci#define E1000_TQAVCTRL_SP_WAIT_SR	BIT(10)
10568c2ecf20Sopenharmony_ci/* Fetch Time Delta - bits 31:16
10578c2ecf20Sopenharmony_ci *
10588c2ecf20Sopenharmony_ci * This field holds the value to be reduced from the launch time for
10598c2ecf20Sopenharmony_ci * fetch time decision. The FetchTimeDelta value is defined in 32 ns
10608c2ecf20Sopenharmony_ci * granularity.
10618c2ecf20Sopenharmony_ci *
10628c2ecf20Sopenharmony_ci * This field is 16 bits wide, and so the maximum value is:
10638c2ecf20Sopenharmony_ci *
10648c2ecf20Sopenharmony_ci * 65535 * 32 = 2097120 ~= 2.1 msec
10658c2ecf20Sopenharmony_ci *
10668c2ecf20Sopenharmony_ci * XXX: We are configuring the max value here since we couldn't come up
10678c2ecf20Sopenharmony_ci * with a reason for not doing so.
10688c2ecf20Sopenharmony_ci */
10698c2ecf20Sopenharmony_ci#define E1000_TQAVCTRL_FETCHTIME_DELTA	(0xFFFF << 16)
10708c2ecf20Sopenharmony_ci
10718c2ecf20Sopenharmony_ci/* TX Qav Credit Control fields */
10728c2ecf20Sopenharmony_ci#define E1000_TQAVCC_IDLESLOPE_MASK	0xFFFF
10738c2ecf20Sopenharmony_ci#define E1000_TQAVCC_QUEUEMODE		BIT(31)
10748c2ecf20Sopenharmony_ci
10758c2ecf20Sopenharmony_ci/* Transmit Descriptor Control fields */
10768c2ecf20Sopenharmony_ci#define E1000_TXDCTL_PRIORITY		BIT(27)
10778c2ecf20Sopenharmony_ci
10788c2ecf20Sopenharmony_ci#endif
1079