18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */
28c2ecf20Sopenharmony_ci/* Copyright(c) 2007 - 2018 Intel Corporation. */
38c2ecf20Sopenharmony_ci
48c2ecf20Sopenharmony_ci#ifndef _E1000_82575_H_
58c2ecf20Sopenharmony_ci#define _E1000_82575_H_
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_civoid igb_shutdown_serdes_link_82575(struct e1000_hw *hw);
88c2ecf20Sopenharmony_civoid igb_power_up_serdes_link_82575(struct e1000_hw *hw);
98c2ecf20Sopenharmony_civoid igb_power_down_phy_copper_82575(struct e1000_hw *hw);
108c2ecf20Sopenharmony_civoid igb_rx_fifo_flush_82575(struct e1000_hw *hw);
118c2ecf20Sopenharmony_cis32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr,
128c2ecf20Sopenharmony_ci		      u8 *data);
138c2ecf20Sopenharmony_cis32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset, u8 dev_addr,
148c2ecf20Sopenharmony_ci		       u8 data);
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#define ID_LED_DEFAULT_82575_SERDES ((ID_LED_DEF1_DEF2 << 12) | \
178c2ecf20Sopenharmony_ci				     (ID_LED_DEF1_DEF2 <<  8) | \
188c2ecf20Sopenharmony_ci				     (ID_LED_DEF1_DEF2 <<  4) | \
198c2ecf20Sopenharmony_ci				     (ID_LED_OFF1_ON2))
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#define E1000_RAR_ENTRIES_82575        16
228c2ecf20Sopenharmony_ci#define E1000_RAR_ENTRIES_82576        24
238c2ecf20Sopenharmony_ci#define E1000_RAR_ENTRIES_82580        24
248c2ecf20Sopenharmony_ci#define E1000_RAR_ENTRIES_I350         32
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#define E1000_SW_SYNCH_MB              0x00000100
278c2ecf20Sopenharmony_ci#define E1000_STAT_DEV_RST_SET         0x00100000
288c2ecf20Sopenharmony_ci#define E1000_CTRL_DEV_RST             0x20000000
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci/* SRRCTL bit definitions */
318c2ecf20Sopenharmony_ci#define E1000_SRRCTL_BSIZEPKT_SHIFT                     10 /* Shift _right_ */
328c2ecf20Sopenharmony_ci#define E1000_SRRCTL_BSIZEHDRSIZE_SHIFT                 2  /* Shift _left_ */
338c2ecf20Sopenharmony_ci#define E1000_SRRCTL_DESCTYPE_ADV_ONEBUF                0x02000000
348c2ecf20Sopenharmony_ci#define E1000_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS          0x0A000000
358c2ecf20Sopenharmony_ci#define E1000_SRRCTL_DROP_EN                            0x80000000
368c2ecf20Sopenharmony_ci#define E1000_SRRCTL_TIMESTAMP                          0x40000000
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci#define E1000_MRQC_ENABLE_RSS_MQ            0x00000002
408c2ecf20Sopenharmony_ci#define E1000_MRQC_ENABLE_VMDQ              0x00000003
418c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4_UDP       0x00400000
428c2ecf20Sopenharmony_ci#define E1000_MRQC_ENABLE_VMDQ_RSS_MQ       0x00000005
438c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_UDP       0x00800000
448c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_UDP_EX    0x01000000
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci#define E1000_EICR_TX_QUEUE ( \
478c2ecf20Sopenharmony_ci	E1000_EICR_TX_QUEUE0 |    \
488c2ecf20Sopenharmony_ci	E1000_EICR_TX_QUEUE1 |    \
498c2ecf20Sopenharmony_ci	E1000_EICR_TX_QUEUE2 |    \
508c2ecf20Sopenharmony_ci	E1000_EICR_TX_QUEUE3)
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci#define E1000_EICR_RX_QUEUE ( \
538c2ecf20Sopenharmony_ci	E1000_EICR_RX_QUEUE0 |    \
548c2ecf20Sopenharmony_ci	E1000_EICR_RX_QUEUE1 |    \
558c2ecf20Sopenharmony_ci	E1000_EICR_RX_QUEUE2 |    \
568c2ecf20Sopenharmony_ci	E1000_EICR_RX_QUEUE3)
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci/* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */
598c2ecf20Sopenharmony_ci#define E1000_IMIREXT_SIZE_BP     0x00001000  /* Packet size bypass */
608c2ecf20Sopenharmony_ci#define E1000_IMIREXT_CTRL_BP     0x00080000  /* Bypass check of ctrl bits */
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci/* Receive Descriptor - Advanced */
638c2ecf20Sopenharmony_ciunion e1000_adv_rx_desc {
648c2ecf20Sopenharmony_ci	struct {
658c2ecf20Sopenharmony_ci		__le64 pkt_addr;             /* Packet buffer address */
668c2ecf20Sopenharmony_ci		__le64 hdr_addr;             /* Header buffer address */
678c2ecf20Sopenharmony_ci	} read;
688c2ecf20Sopenharmony_ci	struct {
698c2ecf20Sopenharmony_ci		struct {
708c2ecf20Sopenharmony_ci			struct {
718c2ecf20Sopenharmony_ci				__le16 pkt_info;   /* RSS type, Packet type */
728c2ecf20Sopenharmony_ci				__le16 hdr_info;   /* Split Head, buf len */
738c2ecf20Sopenharmony_ci			} lo_dword;
748c2ecf20Sopenharmony_ci			union {
758c2ecf20Sopenharmony_ci				__le32 rss;          /* RSS Hash */
768c2ecf20Sopenharmony_ci				struct {
778c2ecf20Sopenharmony_ci					__le16 ip_id;    /* IP id */
788c2ecf20Sopenharmony_ci					__le16 csum;     /* Packet Checksum */
798c2ecf20Sopenharmony_ci				} csum_ip;
808c2ecf20Sopenharmony_ci			} hi_dword;
818c2ecf20Sopenharmony_ci		} lower;
828c2ecf20Sopenharmony_ci		struct {
838c2ecf20Sopenharmony_ci			__le32 status_error;     /* ext status/error */
848c2ecf20Sopenharmony_ci			__le16 length;           /* Packet length */
858c2ecf20Sopenharmony_ci			__le16 vlan;             /* VLAN tag */
868c2ecf20Sopenharmony_ci		} upper;
878c2ecf20Sopenharmony_ci	} wb;  /* writeback */
888c2ecf20Sopenharmony_ci};
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci#define E1000_RXDADV_HDRBUFLEN_MASK      0x7FE0
918c2ecf20Sopenharmony_ci#define E1000_RXDADV_HDRBUFLEN_SHIFT     5
928c2ecf20Sopenharmony_ci#define E1000_RXDADV_STAT_TS             0x10000 /* Pkt was time stamped */
938c2ecf20Sopenharmony_ci#define E1000_RXDADV_STAT_TSIP           0x08000 /* timestamp in packet */
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci/* Transmit Descriptor - Advanced */
968c2ecf20Sopenharmony_ciunion e1000_adv_tx_desc {
978c2ecf20Sopenharmony_ci	struct {
988c2ecf20Sopenharmony_ci		__le64 buffer_addr;    /* Address of descriptor's data buf */
998c2ecf20Sopenharmony_ci		__le32 cmd_type_len;
1008c2ecf20Sopenharmony_ci		__le32 olinfo_status;
1018c2ecf20Sopenharmony_ci	} read;
1028c2ecf20Sopenharmony_ci	struct {
1038c2ecf20Sopenharmony_ci		__le64 rsvd;       /* Reserved */
1048c2ecf20Sopenharmony_ci		__le32 nxtseq_seed;
1058c2ecf20Sopenharmony_ci		__le32 status;
1068c2ecf20Sopenharmony_ci	} wb;
1078c2ecf20Sopenharmony_ci};
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci/* Adv Transmit Descriptor Config Masks */
1108c2ecf20Sopenharmony_ci#define E1000_ADVTXD_MAC_TSTAMP   0x00080000 /* IEEE1588 Timestamp packet */
1118c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DTYP_CTXT    0x00200000 /* Advanced Context Descriptor */
1128c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DTYP_DATA    0x00300000 /* Advanced Data Descriptor */
1138c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DCMD_EOP     0x01000000 /* End of Packet */
1148c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DCMD_IFCS    0x02000000 /* Insert FCS (Ethernet CRC) */
1158c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DCMD_RS      0x08000000 /* Report Status */
1168c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DCMD_DEXT    0x20000000 /* Descriptor extension (1=Adv) */
1178c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DCMD_VLE     0x40000000 /* VLAN pkt enable */
1188c2ecf20Sopenharmony_ci#define E1000_ADVTXD_DCMD_TSE     0x80000000 /* TCP Seg enable */
1198c2ecf20Sopenharmony_ci#define E1000_ADVTXD_PAYLEN_SHIFT    14 /* Adv desc PAYLEN shift */
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci/* Context descriptors */
1228c2ecf20Sopenharmony_cistruct e1000_adv_tx_context_desc {
1238c2ecf20Sopenharmony_ci	__le32 vlan_macip_lens;
1248c2ecf20Sopenharmony_ci	__le32 seqnum_seed;
1258c2ecf20Sopenharmony_ci	__le32 type_tucmd_mlhl;
1268c2ecf20Sopenharmony_ci	__le32 mss_l4len_idx;
1278c2ecf20Sopenharmony_ci};
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci#define E1000_ADVTXD_MACLEN_SHIFT    9  /* Adv ctxt desc mac len shift */
1308c2ecf20Sopenharmony_ci#define E1000_ADVTXD_TUCMD_L4T_UDP 0x00000000  /* L4 Packet TYPE of UDP */
1318c2ecf20Sopenharmony_ci#define E1000_ADVTXD_TUCMD_IPV4    0x00000400  /* IP Packet Type: 1=IPv4 */
1328c2ecf20Sopenharmony_ci#define E1000_ADVTXD_TUCMD_L4T_TCP 0x00000800  /* L4 Packet TYPE of TCP */
1338c2ecf20Sopenharmony_ci#define E1000_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 packet TYPE of SCTP */
1348c2ecf20Sopenharmony_ci/* IPSec Encrypt Enable for ESP */
1358c2ecf20Sopenharmony_ci#define E1000_ADVTXD_L4LEN_SHIFT     8  /* Adv ctxt L4LEN shift */
1368c2ecf20Sopenharmony_ci#define E1000_ADVTXD_MSS_SHIFT      16  /* Adv ctxt MSS shift */
1378c2ecf20Sopenharmony_ci/* Adv ctxt IPSec SA IDX mask */
1388c2ecf20Sopenharmony_ci/* Adv ctxt IPSec ESP len mask */
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_ci/* Additional Transmit Descriptor Control definitions */
1418c2ecf20Sopenharmony_ci#define E1000_TXDCTL_QUEUE_ENABLE  0x02000000 /* Enable specific Tx Queue */
1428c2ecf20Sopenharmony_ci/* Tx Queue Arbitration Priority 0=low, 1=high */
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci/* Additional Receive Descriptor Control definitions */
1458c2ecf20Sopenharmony_ci#define E1000_RXDCTL_QUEUE_ENABLE  0x02000000 /* Enable specific Rx Queue */
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci/* Direct Cache Access (DCA) definitions */
1488c2ecf20Sopenharmony_ci#define E1000_DCA_CTRL_DCA_MODE_DISABLE 0x01 /* DCA Disable */
1498c2ecf20Sopenharmony_ci#define E1000_DCA_CTRL_DCA_MODE_CB2     0x02 /* DCA Mode CB2 */
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */
1528c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_DESC_DCA_EN BIT(5) /* DCA Rx Desc enable */
1538c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_HEAD_DCA_EN BIT(6) /* DCA Rx Desc header enable */
1548c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_DATA_DCA_EN BIT(7) /* DCA Rx Desc payload enable */
1558c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_DESC_RRO_EN BIT(9) /* DCA Rx rd Desc Relax Order */
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */
1588c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_DESC_DCA_EN BIT(5) /* DCA Tx Desc enable */
1598c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_DESC_RRO_EN BIT(9) /* Tx rd Desc Relax Order */
1608c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_TX_WB_RO_EN BIT(11) /* Tx Desc writeback RO bit */
1618c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_DATA_RRO_EN BIT(13) /* Tx rd data Relax Order */
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci/* Additional DCA related definitions, note change in position of CPUID */
1648c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_CPUID_MASK_82576 0xFF000000 /* Tx CPUID Mask */
1658c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_CPUID_MASK_82576 0xFF000000 /* Rx CPUID Mask */
1668c2ecf20Sopenharmony_ci#define E1000_DCA_TXCTRL_CPUID_SHIFT 24 /* Tx CPUID now in the last byte */
1678c2ecf20Sopenharmony_ci#define E1000_DCA_RXCTRL_CPUID_SHIFT 24 /* Rx CPUID now in the last byte */
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_ci/* ETQF register bit definitions */
1708c2ecf20Sopenharmony_ci#define E1000_ETQF_FILTER_ENABLE   BIT(26)
1718c2ecf20Sopenharmony_ci#define E1000_ETQF_1588            BIT(30)
1728c2ecf20Sopenharmony_ci#define E1000_ETQF_IMM_INT         BIT(29)
1738c2ecf20Sopenharmony_ci#define E1000_ETQF_QUEUE_ENABLE    BIT(31)
1748c2ecf20Sopenharmony_ci#define E1000_ETQF_QUEUE_SHIFT     16
1758c2ecf20Sopenharmony_ci#define E1000_ETQF_QUEUE_MASK      0x00070000
1768c2ecf20Sopenharmony_ci#define E1000_ETQF_ETYPE_MASK      0x0000FFFF
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_ci/* FTQF register bit definitions */
1798c2ecf20Sopenharmony_ci#define E1000_FTQF_VF_BP               0x00008000
1808c2ecf20Sopenharmony_ci#define E1000_FTQF_1588_TIME_STAMP     0x08000000
1818c2ecf20Sopenharmony_ci#define E1000_FTQF_MASK                0xF0000000
1828c2ecf20Sopenharmony_ci#define E1000_FTQF_MASK_PROTO_BP       0x10000000
1838c2ecf20Sopenharmony_ci#define E1000_FTQF_MASK_SOURCE_PORT_BP 0x80000000
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci#define E1000_NVM_APME_82575          0x0400
1868c2ecf20Sopenharmony_ci#define MAX_NUM_VFS                   8
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci#define E1000_DTXSWC_MAC_SPOOF_MASK   0x000000FF /* Per VF MAC spoof control */
1898c2ecf20Sopenharmony_ci#define E1000_DTXSWC_VLAN_SPOOF_MASK  0x0000FF00 /* Per VF VLAN spoof control */
1908c2ecf20Sopenharmony_ci#define E1000_DTXSWC_LLE_MASK         0x00FF0000 /* Per VF Local LB enables */
1918c2ecf20Sopenharmony_ci#define E1000_DTXSWC_VLAN_SPOOF_SHIFT 8
1928c2ecf20Sopenharmony_ci#define E1000_DTXSWC_VMDQ_LOOPBACK_EN BIT(31)  /* global VF LB enable */
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci/* Easy defines for setting default pool, would normally be left a zero */
1958c2ecf20Sopenharmony_ci#define E1000_VT_CTL_DEFAULT_POOL_SHIFT 7
1968c2ecf20Sopenharmony_ci#define E1000_VT_CTL_DEFAULT_POOL_MASK  (0x7 << E1000_VT_CTL_DEFAULT_POOL_SHIFT)
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci/* Other useful VMD_CTL register defines */
1998c2ecf20Sopenharmony_ci#define E1000_VT_CTL_IGNORE_MAC         BIT(28)
2008c2ecf20Sopenharmony_ci#define E1000_VT_CTL_DISABLE_DEF_POOL   BIT(29)
2018c2ecf20Sopenharmony_ci#define E1000_VT_CTL_VM_REPL_EN         BIT(30)
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci/* Per VM Offload register setup */
2048c2ecf20Sopenharmony_ci#define E1000_VMOLR_RLPML_MASK 0x00003FFF /* Long Packet Maximum Length mask */
2058c2ecf20Sopenharmony_ci#define E1000_VMOLR_LPE        0x00010000 /* Accept Long packet */
2068c2ecf20Sopenharmony_ci#define E1000_VMOLR_RSSE       0x00020000 /* Enable RSS */
2078c2ecf20Sopenharmony_ci#define E1000_VMOLR_AUPE       0x01000000 /* Accept untagged packets */
2088c2ecf20Sopenharmony_ci#define E1000_VMOLR_ROMPE      0x02000000 /* Accept overflow multicast */
2098c2ecf20Sopenharmony_ci#define E1000_VMOLR_ROPE       0x04000000 /* Accept overflow unicast */
2108c2ecf20Sopenharmony_ci#define E1000_VMOLR_BAM        0x08000000 /* Accept Broadcast packets */
2118c2ecf20Sopenharmony_ci#define E1000_VMOLR_MPME       0x10000000 /* Multicast promiscuous mode */
2128c2ecf20Sopenharmony_ci#define E1000_VMOLR_STRVLAN    0x40000000 /* Vlan stripping enable */
2138c2ecf20Sopenharmony_ci#define E1000_VMOLR_STRCRC     0x80000000 /* CRC stripping enable */
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci#define E1000_DVMOLR_HIDEVLAN  0x20000000 /* Hide vlan enable */
2168c2ecf20Sopenharmony_ci#define E1000_DVMOLR_STRVLAN   0x40000000 /* Vlan stripping enable */
2178c2ecf20Sopenharmony_ci#define E1000_DVMOLR_STRCRC    0x80000000 /* CRC stripping enable */
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci#define E1000_VLVF_ARRAY_SIZE     32
2208c2ecf20Sopenharmony_ci#define E1000_VLVF_VLANID_MASK    0x00000FFF
2218c2ecf20Sopenharmony_ci#define E1000_VLVF_POOLSEL_SHIFT  12
2228c2ecf20Sopenharmony_ci#define E1000_VLVF_POOLSEL_MASK   (0xFF << E1000_VLVF_POOLSEL_SHIFT)
2238c2ecf20Sopenharmony_ci#define E1000_VLVF_LVLAN          0x00100000
2248c2ecf20Sopenharmony_ci#define E1000_VLVF_VLANID_ENABLE  0x80000000
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci#define E1000_VMVIR_VLANA_DEFAULT      0x40000000 /* Always use default VLAN */
2278c2ecf20Sopenharmony_ci#define E1000_VMVIR_VLANA_NEVER        0x80000000 /* Never insert VLAN tag */
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci#define E1000_IOVCTL 0x05BBC
2308c2ecf20Sopenharmony_ci#define E1000_IOVCTL_REUSE_VFQ 0x00000001
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci#define E1000_RPLOLR_STRVLAN   0x40000000
2338c2ecf20Sopenharmony_ci#define E1000_RPLOLR_STRCRC    0x80000000
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_ci#define E1000_DTXCTL_8023LL     0x0004
2368c2ecf20Sopenharmony_ci#define E1000_DTXCTL_VLAN_ADDED 0x0008
2378c2ecf20Sopenharmony_ci#define E1000_DTXCTL_OOS_ENABLE 0x0010
2388c2ecf20Sopenharmony_ci#define E1000_DTXCTL_MDP_EN     0x0020
2398c2ecf20Sopenharmony_ci#define E1000_DTXCTL_SPOOF_INT  0x0040
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci#define E1000_EEPROM_PCS_AUTONEG_DISABLE_BIT	BIT(14)
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci#define ALL_QUEUES   0xFFFF
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci/* RX packet buffer size defines */
2468c2ecf20Sopenharmony_ci#define E1000_RXPBS_SIZE_MASK_82576  0x0000007F
2478c2ecf20Sopenharmony_civoid igb_vmdq_set_anti_spoofing_pf(struct e1000_hw *, bool, int);
2488c2ecf20Sopenharmony_civoid igb_vmdq_set_loopback_pf(struct e1000_hw *, bool);
2498c2ecf20Sopenharmony_civoid igb_vmdq_set_replication_pf(struct e1000_hw *, bool);
2508c2ecf20Sopenharmony_ciu16 igb_rxpbs_adjust_82580(u32 data);
2518c2ecf20Sopenharmony_cis32 igb_read_emi_reg(struct e1000_hw *, u16 addr, u16 *data);
2528c2ecf20Sopenharmony_cis32 igb_set_eee_i350(struct e1000_hw *, bool adv1G, bool adv100M);
2538c2ecf20Sopenharmony_cis32 igb_set_eee_i354(struct e1000_hw *, bool adv1G, bool adv100M);
2548c2ecf20Sopenharmony_cis32 igb_get_eee_status_i354(struct e1000_hw *hw, bool *status);
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci#define E1000_I2C_THERMAL_SENSOR_ADDR	0xF8
2578c2ecf20Sopenharmony_ci#define E1000_EMC_INTERNAL_DATA		0x00
2588c2ecf20Sopenharmony_ci#define E1000_EMC_INTERNAL_THERM_LIMIT	0x20
2598c2ecf20Sopenharmony_ci#define E1000_EMC_DIODE1_DATA		0x01
2608c2ecf20Sopenharmony_ci#define E1000_EMC_DIODE1_THERM_LIMIT	0x19
2618c2ecf20Sopenharmony_ci#define E1000_EMC_DIODE2_DATA		0x23
2628c2ecf20Sopenharmony_ci#define E1000_EMC_DIODE2_THERM_LIMIT	0x1A
2638c2ecf20Sopenharmony_ci#define E1000_EMC_DIODE3_DATA		0x2A
2648c2ecf20Sopenharmony_ci#define E1000_EMC_DIODE3_THERM_LIMIT	0x30
2658c2ecf20Sopenharmony_ci#endif
266