18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0 */ 28c2ecf20Sopenharmony_ci/* Copyright(c) 1999 - 2006 Intel Corporation. */ 38c2ecf20Sopenharmony_ci 48c2ecf20Sopenharmony_ci/* e1000_hw.h 58c2ecf20Sopenharmony_ci * Structures, enums, and macros for the MAC 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#ifndef _E1000_HW_H_ 98c2ecf20Sopenharmony_ci#define _E1000_HW_H_ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include "e1000_osdep.h" 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci/* Forward declarations of structures used by the shared code */ 158c2ecf20Sopenharmony_cistruct e1000_hw; 168c2ecf20Sopenharmony_cistruct e1000_hw_stats; 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_ci/* Enumerated types specific to the e1000 hardware */ 198c2ecf20Sopenharmony_ci/* Media Access Controllers */ 208c2ecf20Sopenharmony_citypedef enum { 218c2ecf20Sopenharmony_ci e1000_undefined = 0, 228c2ecf20Sopenharmony_ci e1000_82542_rev2_0, 238c2ecf20Sopenharmony_ci e1000_82542_rev2_1, 248c2ecf20Sopenharmony_ci e1000_82543, 258c2ecf20Sopenharmony_ci e1000_82544, 268c2ecf20Sopenharmony_ci e1000_82540, 278c2ecf20Sopenharmony_ci e1000_82545, 288c2ecf20Sopenharmony_ci e1000_82545_rev_3, 298c2ecf20Sopenharmony_ci e1000_82546, 308c2ecf20Sopenharmony_ci e1000_ce4100, 318c2ecf20Sopenharmony_ci e1000_82546_rev_3, 328c2ecf20Sopenharmony_ci e1000_82541, 338c2ecf20Sopenharmony_ci e1000_82541_rev_2, 348c2ecf20Sopenharmony_ci e1000_82547, 358c2ecf20Sopenharmony_ci e1000_82547_rev_2, 368c2ecf20Sopenharmony_ci e1000_num_macs 378c2ecf20Sopenharmony_ci} e1000_mac_type; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_citypedef enum { 408c2ecf20Sopenharmony_ci e1000_eeprom_uninitialized = 0, 418c2ecf20Sopenharmony_ci e1000_eeprom_spi, 428c2ecf20Sopenharmony_ci e1000_eeprom_microwire, 438c2ecf20Sopenharmony_ci e1000_eeprom_flash, 448c2ecf20Sopenharmony_ci e1000_eeprom_none, /* No NVM support */ 458c2ecf20Sopenharmony_ci e1000_num_eeprom_types 468c2ecf20Sopenharmony_ci} e1000_eeprom_type; 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/* Media Types */ 498c2ecf20Sopenharmony_citypedef enum { 508c2ecf20Sopenharmony_ci e1000_media_type_copper = 0, 518c2ecf20Sopenharmony_ci e1000_media_type_fiber = 1, 528c2ecf20Sopenharmony_ci e1000_media_type_internal_serdes = 2, 538c2ecf20Sopenharmony_ci e1000_num_media_types 548c2ecf20Sopenharmony_ci} e1000_media_type; 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_citypedef enum { 578c2ecf20Sopenharmony_ci e1000_10_half = 0, 588c2ecf20Sopenharmony_ci e1000_10_full = 1, 598c2ecf20Sopenharmony_ci e1000_100_half = 2, 608c2ecf20Sopenharmony_ci e1000_100_full = 3 618c2ecf20Sopenharmony_ci} e1000_speed_duplex_type; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci/* Flow Control Settings */ 648c2ecf20Sopenharmony_citypedef enum { 658c2ecf20Sopenharmony_ci E1000_FC_NONE = 0, 668c2ecf20Sopenharmony_ci E1000_FC_RX_PAUSE = 1, 678c2ecf20Sopenharmony_ci E1000_FC_TX_PAUSE = 2, 688c2ecf20Sopenharmony_ci E1000_FC_FULL = 3, 698c2ecf20Sopenharmony_ci E1000_FC_DEFAULT = 0xFF 708c2ecf20Sopenharmony_ci} e1000_fc_type; 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistruct e1000_shadow_ram { 738c2ecf20Sopenharmony_ci u16 eeprom_word; 748c2ecf20Sopenharmony_ci bool modified; 758c2ecf20Sopenharmony_ci}; 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci/* PCI bus types */ 788c2ecf20Sopenharmony_citypedef enum { 798c2ecf20Sopenharmony_ci e1000_bus_type_unknown = 0, 808c2ecf20Sopenharmony_ci e1000_bus_type_pci, 818c2ecf20Sopenharmony_ci e1000_bus_type_pcix, 828c2ecf20Sopenharmony_ci e1000_bus_type_reserved 838c2ecf20Sopenharmony_ci} e1000_bus_type; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci/* PCI bus speeds */ 868c2ecf20Sopenharmony_citypedef enum { 878c2ecf20Sopenharmony_ci e1000_bus_speed_unknown = 0, 888c2ecf20Sopenharmony_ci e1000_bus_speed_33, 898c2ecf20Sopenharmony_ci e1000_bus_speed_66, 908c2ecf20Sopenharmony_ci e1000_bus_speed_100, 918c2ecf20Sopenharmony_ci e1000_bus_speed_120, 928c2ecf20Sopenharmony_ci e1000_bus_speed_133, 938c2ecf20Sopenharmony_ci e1000_bus_speed_reserved 948c2ecf20Sopenharmony_ci} e1000_bus_speed; 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci/* PCI bus widths */ 978c2ecf20Sopenharmony_citypedef enum { 988c2ecf20Sopenharmony_ci e1000_bus_width_unknown = 0, 998c2ecf20Sopenharmony_ci e1000_bus_width_32, 1008c2ecf20Sopenharmony_ci e1000_bus_width_64, 1018c2ecf20Sopenharmony_ci e1000_bus_width_reserved 1028c2ecf20Sopenharmony_ci} e1000_bus_width; 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci/* PHY status info structure and supporting enums */ 1058c2ecf20Sopenharmony_citypedef enum { 1068c2ecf20Sopenharmony_ci e1000_cable_length_50 = 0, 1078c2ecf20Sopenharmony_ci e1000_cable_length_50_80, 1088c2ecf20Sopenharmony_ci e1000_cable_length_80_110, 1098c2ecf20Sopenharmony_ci e1000_cable_length_110_140, 1108c2ecf20Sopenharmony_ci e1000_cable_length_140, 1118c2ecf20Sopenharmony_ci e1000_cable_length_undefined = 0xFF 1128c2ecf20Sopenharmony_ci} e1000_cable_length; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_citypedef enum { 1158c2ecf20Sopenharmony_ci e1000_gg_cable_length_60 = 0, 1168c2ecf20Sopenharmony_ci e1000_gg_cable_length_60_115 = 1, 1178c2ecf20Sopenharmony_ci e1000_gg_cable_length_115_150 = 2, 1188c2ecf20Sopenharmony_ci e1000_gg_cable_length_150 = 4 1198c2ecf20Sopenharmony_ci} e1000_gg_cable_length; 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_citypedef enum { 1228c2ecf20Sopenharmony_ci e1000_igp_cable_length_10 = 10, 1238c2ecf20Sopenharmony_ci e1000_igp_cable_length_20 = 20, 1248c2ecf20Sopenharmony_ci e1000_igp_cable_length_30 = 30, 1258c2ecf20Sopenharmony_ci e1000_igp_cable_length_40 = 40, 1268c2ecf20Sopenharmony_ci e1000_igp_cable_length_50 = 50, 1278c2ecf20Sopenharmony_ci e1000_igp_cable_length_60 = 60, 1288c2ecf20Sopenharmony_ci e1000_igp_cable_length_70 = 70, 1298c2ecf20Sopenharmony_ci e1000_igp_cable_length_80 = 80, 1308c2ecf20Sopenharmony_ci e1000_igp_cable_length_90 = 90, 1318c2ecf20Sopenharmony_ci e1000_igp_cable_length_100 = 100, 1328c2ecf20Sopenharmony_ci e1000_igp_cable_length_110 = 110, 1338c2ecf20Sopenharmony_ci e1000_igp_cable_length_115 = 115, 1348c2ecf20Sopenharmony_ci e1000_igp_cable_length_120 = 120, 1358c2ecf20Sopenharmony_ci e1000_igp_cable_length_130 = 130, 1368c2ecf20Sopenharmony_ci e1000_igp_cable_length_140 = 140, 1378c2ecf20Sopenharmony_ci e1000_igp_cable_length_150 = 150, 1388c2ecf20Sopenharmony_ci e1000_igp_cable_length_160 = 160, 1398c2ecf20Sopenharmony_ci e1000_igp_cable_length_170 = 170, 1408c2ecf20Sopenharmony_ci e1000_igp_cable_length_180 = 180 1418c2ecf20Sopenharmony_ci} e1000_igp_cable_length; 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_citypedef enum { 1448c2ecf20Sopenharmony_ci e1000_10bt_ext_dist_enable_normal = 0, 1458c2ecf20Sopenharmony_ci e1000_10bt_ext_dist_enable_lower, 1468c2ecf20Sopenharmony_ci e1000_10bt_ext_dist_enable_undefined = 0xFF 1478c2ecf20Sopenharmony_ci} e1000_10bt_ext_dist_enable; 1488c2ecf20Sopenharmony_ci 1498c2ecf20Sopenharmony_citypedef enum { 1508c2ecf20Sopenharmony_ci e1000_rev_polarity_normal = 0, 1518c2ecf20Sopenharmony_ci e1000_rev_polarity_reversed, 1528c2ecf20Sopenharmony_ci e1000_rev_polarity_undefined = 0xFF 1538c2ecf20Sopenharmony_ci} e1000_rev_polarity; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_citypedef enum { 1568c2ecf20Sopenharmony_ci e1000_downshift_normal = 0, 1578c2ecf20Sopenharmony_ci e1000_downshift_activated, 1588c2ecf20Sopenharmony_ci e1000_downshift_undefined = 0xFF 1598c2ecf20Sopenharmony_ci} e1000_downshift; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_citypedef enum { 1628c2ecf20Sopenharmony_ci e1000_smart_speed_default = 0, 1638c2ecf20Sopenharmony_ci e1000_smart_speed_on, 1648c2ecf20Sopenharmony_ci e1000_smart_speed_off 1658c2ecf20Sopenharmony_ci} e1000_smart_speed; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_citypedef enum { 1688c2ecf20Sopenharmony_ci e1000_polarity_reversal_enabled = 0, 1698c2ecf20Sopenharmony_ci e1000_polarity_reversal_disabled, 1708c2ecf20Sopenharmony_ci e1000_polarity_reversal_undefined = 0xFF 1718c2ecf20Sopenharmony_ci} e1000_polarity_reversal; 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_citypedef enum { 1748c2ecf20Sopenharmony_ci e1000_auto_x_mode_manual_mdi = 0, 1758c2ecf20Sopenharmony_ci e1000_auto_x_mode_manual_mdix, 1768c2ecf20Sopenharmony_ci e1000_auto_x_mode_auto1, 1778c2ecf20Sopenharmony_ci e1000_auto_x_mode_auto2, 1788c2ecf20Sopenharmony_ci e1000_auto_x_mode_undefined = 0xFF 1798c2ecf20Sopenharmony_ci} e1000_auto_x_mode; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_citypedef enum { 1828c2ecf20Sopenharmony_ci e1000_1000t_rx_status_not_ok = 0, 1838c2ecf20Sopenharmony_ci e1000_1000t_rx_status_ok, 1848c2ecf20Sopenharmony_ci e1000_1000t_rx_status_undefined = 0xFF 1858c2ecf20Sopenharmony_ci} e1000_1000t_rx_status; 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_citypedef enum { 1888c2ecf20Sopenharmony_ci e1000_phy_m88 = 0, 1898c2ecf20Sopenharmony_ci e1000_phy_igp, 1908c2ecf20Sopenharmony_ci e1000_phy_8211, 1918c2ecf20Sopenharmony_ci e1000_phy_8201, 1928c2ecf20Sopenharmony_ci e1000_phy_undefined = 0xFF 1938c2ecf20Sopenharmony_ci} e1000_phy_type; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_citypedef enum { 1968c2ecf20Sopenharmony_ci e1000_ms_hw_default = 0, 1978c2ecf20Sopenharmony_ci e1000_ms_force_master, 1988c2ecf20Sopenharmony_ci e1000_ms_force_slave, 1998c2ecf20Sopenharmony_ci e1000_ms_auto 2008c2ecf20Sopenharmony_ci} e1000_ms_type; 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_citypedef enum { 2038c2ecf20Sopenharmony_ci e1000_ffe_config_enabled = 0, 2048c2ecf20Sopenharmony_ci e1000_ffe_config_active, 2058c2ecf20Sopenharmony_ci e1000_ffe_config_blocked 2068c2ecf20Sopenharmony_ci} e1000_ffe_config; 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_citypedef enum { 2098c2ecf20Sopenharmony_ci e1000_dsp_config_disabled = 0, 2108c2ecf20Sopenharmony_ci e1000_dsp_config_enabled, 2118c2ecf20Sopenharmony_ci e1000_dsp_config_activated, 2128c2ecf20Sopenharmony_ci e1000_dsp_config_undefined = 0xFF 2138c2ecf20Sopenharmony_ci} e1000_dsp_config; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_cistruct e1000_phy_info { 2168c2ecf20Sopenharmony_ci e1000_cable_length cable_length; 2178c2ecf20Sopenharmony_ci e1000_10bt_ext_dist_enable extended_10bt_distance; 2188c2ecf20Sopenharmony_ci e1000_rev_polarity cable_polarity; 2198c2ecf20Sopenharmony_ci e1000_downshift downshift; 2208c2ecf20Sopenharmony_ci e1000_polarity_reversal polarity_correction; 2218c2ecf20Sopenharmony_ci e1000_auto_x_mode mdix_mode; 2228c2ecf20Sopenharmony_ci e1000_1000t_rx_status local_rx; 2238c2ecf20Sopenharmony_ci e1000_1000t_rx_status remote_rx; 2248c2ecf20Sopenharmony_ci}; 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_cistruct e1000_phy_stats { 2278c2ecf20Sopenharmony_ci u32 idle_errors; 2288c2ecf20Sopenharmony_ci u32 receive_errors; 2298c2ecf20Sopenharmony_ci}; 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_cistruct e1000_eeprom_info { 2328c2ecf20Sopenharmony_ci e1000_eeprom_type type; 2338c2ecf20Sopenharmony_ci u16 word_size; 2348c2ecf20Sopenharmony_ci u16 opcode_bits; 2358c2ecf20Sopenharmony_ci u16 address_bits; 2368c2ecf20Sopenharmony_ci u16 delay_usec; 2378c2ecf20Sopenharmony_ci u16 page_size; 2388c2ecf20Sopenharmony_ci}; 2398c2ecf20Sopenharmony_ci 2408c2ecf20Sopenharmony_ci/* Flex ASF Information */ 2418c2ecf20Sopenharmony_ci#define E1000_HOST_IF_MAX_SIZE 2048 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_citypedef enum { 2448c2ecf20Sopenharmony_ci e1000_byte_align = 0, 2458c2ecf20Sopenharmony_ci e1000_word_align = 1, 2468c2ecf20Sopenharmony_ci e1000_dword_align = 2 2478c2ecf20Sopenharmony_ci} e1000_align_type; 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci/* Error Codes */ 2508c2ecf20Sopenharmony_ci#define E1000_SUCCESS 0 2518c2ecf20Sopenharmony_ci#define E1000_ERR_EEPROM 1 2528c2ecf20Sopenharmony_ci#define E1000_ERR_PHY 2 2538c2ecf20Sopenharmony_ci#define E1000_ERR_CONFIG 3 2548c2ecf20Sopenharmony_ci#define E1000_ERR_PARAM 4 2558c2ecf20Sopenharmony_ci#define E1000_ERR_MAC_TYPE 5 2568c2ecf20Sopenharmony_ci#define E1000_ERR_PHY_TYPE 6 2578c2ecf20Sopenharmony_ci#define E1000_ERR_RESET 9 2588c2ecf20Sopenharmony_ci#define E1000_ERR_MASTER_REQUESTS_PENDING 10 2598c2ecf20Sopenharmony_ci#define E1000_ERR_HOST_INTERFACE_COMMAND 11 2608c2ecf20Sopenharmony_ci#define E1000_BLK_PHY_RESET 12 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci#define E1000_BYTE_SWAP_WORD(_value) ((((_value) & 0x00ff) << 8) | \ 2638c2ecf20Sopenharmony_ci (((_value) & 0xff00) >> 8)) 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci/* Function prototypes */ 2668c2ecf20Sopenharmony_ci/* Initialization */ 2678c2ecf20Sopenharmony_cis32 e1000_reset_hw(struct e1000_hw *hw); 2688c2ecf20Sopenharmony_cis32 e1000_init_hw(struct e1000_hw *hw); 2698c2ecf20Sopenharmony_cis32 e1000_set_mac_type(struct e1000_hw *hw); 2708c2ecf20Sopenharmony_civoid e1000_set_media_type(struct e1000_hw *hw); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci/* Link Configuration */ 2738c2ecf20Sopenharmony_cis32 e1000_setup_link(struct e1000_hw *hw); 2748c2ecf20Sopenharmony_cis32 e1000_phy_setup_autoneg(struct e1000_hw *hw); 2758c2ecf20Sopenharmony_civoid e1000_config_collision_dist(struct e1000_hw *hw); 2768c2ecf20Sopenharmony_cis32 e1000_check_for_link(struct e1000_hw *hw); 2778c2ecf20Sopenharmony_cis32 e1000_get_speed_and_duplex(struct e1000_hw *hw, u16 * speed, u16 * duplex); 2788c2ecf20Sopenharmony_cis32 e1000_force_mac_fc(struct e1000_hw *hw); 2798c2ecf20Sopenharmony_ci 2808c2ecf20Sopenharmony_ci/* PHY */ 2818c2ecf20Sopenharmony_cis32 e1000_read_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 * phy_data); 2828c2ecf20Sopenharmony_cis32 e1000_write_phy_reg(struct e1000_hw *hw, u32 reg_addr, u16 data); 2838c2ecf20Sopenharmony_cis32 e1000_phy_hw_reset(struct e1000_hw *hw); 2848c2ecf20Sopenharmony_cis32 e1000_phy_reset(struct e1000_hw *hw); 2858c2ecf20Sopenharmony_cis32 e1000_phy_get_info(struct e1000_hw *hw, struct e1000_phy_info *phy_info); 2868c2ecf20Sopenharmony_cis32 e1000_validate_mdi_setting(struct e1000_hw *hw); 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci/* EEPROM Functions */ 2898c2ecf20Sopenharmony_cis32 e1000_init_eeprom_params(struct e1000_hw *hw); 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci/* MNG HOST IF functions */ 2928c2ecf20Sopenharmony_ciu32 e1000_enable_mng_pass_thru(struct e1000_hw *hw); 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci#define E1000_MNG_DHCP_TX_PAYLOAD_CMD 64 2958c2ecf20Sopenharmony_ci#define E1000_HI_MAX_MNG_DATA_LENGTH 0x6F8 /* Host Interface data length */ 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci#define E1000_MNG_DHCP_COMMAND_TIMEOUT 10 /* Time in ms to process MNG command */ 2988c2ecf20Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_OFFSET 0x6F0 /* Cookie offset */ 2998c2ecf20Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_LENGTH 0x10 /* Cookie length */ 3008c2ecf20Sopenharmony_ci#define E1000_MNG_IAMT_MODE 0x3 3018c2ecf20Sopenharmony_ci#define E1000_MNG_ICH_IAMT_MODE 0x2 3028c2ecf20Sopenharmony_ci#define E1000_IAMT_SIGNATURE 0x544D4149 /* Intel(R) Active Management Technology signature */ 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_STATUS_PARSING_SUPPORT 0x1 /* DHCP parsing enabled */ 3058c2ecf20Sopenharmony_ci#define E1000_MNG_DHCP_COOKIE_STATUS_VLAN_SUPPORT 0x2 /* DHCP parsing enabled */ 3068c2ecf20Sopenharmony_ci#define E1000_VFTA_ENTRY_SHIFT 0x5 3078c2ecf20Sopenharmony_ci#define E1000_VFTA_ENTRY_MASK 0x7F 3088c2ecf20Sopenharmony_ci#define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_cistruct e1000_host_mng_command_header { 3118c2ecf20Sopenharmony_ci u8 command_id; 3128c2ecf20Sopenharmony_ci u8 checksum; 3138c2ecf20Sopenharmony_ci u16 reserved1; 3148c2ecf20Sopenharmony_ci u16 reserved2; 3158c2ecf20Sopenharmony_ci u16 command_length; 3168c2ecf20Sopenharmony_ci}; 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_cistruct e1000_host_mng_command_info { 3198c2ecf20Sopenharmony_ci struct e1000_host_mng_command_header command_header; /* Command Head/Command Result Head has 4 bytes */ 3208c2ecf20Sopenharmony_ci u8 command_data[E1000_HI_MAX_MNG_DATA_LENGTH]; /* Command data can length 0..0x658 */ 3218c2ecf20Sopenharmony_ci}; 3228c2ecf20Sopenharmony_ci#ifdef __BIG_ENDIAN 3238c2ecf20Sopenharmony_cistruct e1000_host_mng_dhcp_cookie { 3248c2ecf20Sopenharmony_ci u32 signature; 3258c2ecf20Sopenharmony_ci u16 vlan_id; 3268c2ecf20Sopenharmony_ci u8 reserved0; 3278c2ecf20Sopenharmony_ci u8 status; 3288c2ecf20Sopenharmony_ci u32 reserved1; 3298c2ecf20Sopenharmony_ci u8 checksum; 3308c2ecf20Sopenharmony_ci u8 reserved3; 3318c2ecf20Sopenharmony_ci u16 reserved2; 3328c2ecf20Sopenharmony_ci}; 3338c2ecf20Sopenharmony_ci#else 3348c2ecf20Sopenharmony_cistruct e1000_host_mng_dhcp_cookie { 3358c2ecf20Sopenharmony_ci u32 signature; 3368c2ecf20Sopenharmony_ci u8 status; 3378c2ecf20Sopenharmony_ci u8 reserved0; 3388c2ecf20Sopenharmony_ci u16 vlan_id; 3398c2ecf20Sopenharmony_ci u32 reserved1; 3408c2ecf20Sopenharmony_ci u16 reserved2; 3418c2ecf20Sopenharmony_ci u8 reserved3; 3428c2ecf20Sopenharmony_ci u8 checksum; 3438c2ecf20Sopenharmony_ci}; 3448c2ecf20Sopenharmony_ci#endif 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_cibool e1000_check_mng_mode(struct e1000_hw *hw); 3478c2ecf20Sopenharmony_cis32 e1000_read_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data); 3488c2ecf20Sopenharmony_cis32 e1000_validate_eeprom_checksum(struct e1000_hw *hw); 3498c2ecf20Sopenharmony_cis32 e1000_update_eeprom_checksum(struct e1000_hw *hw); 3508c2ecf20Sopenharmony_cis32 e1000_write_eeprom(struct e1000_hw *hw, u16 reg, u16 words, u16 * data); 3518c2ecf20Sopenharmony_cis32 e1000_read_mac_addr(struct e1000_hw *hw); 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci/* Filters (multicast, vlan, receive) */ 3548c2ecf20Sopenharmony_ciu32 e1000_hash_mc_addr(struct e1000_hw *hw, u8 * mc_addr); 3558c2ecf20Sopenharmony_civoid e1000_mta_set(struct e1000_hw *hw, u32 hash_value); 3568c2ecf20Sopenharmony_civoid e1000_rar_set(struct e1000_hw *hw, u8 * mc_addr, u32 rar_index); 3578c2ecf20Sopenharmony_civoid e1000_write_vfta(struct e1000_hw *hw, u32 offset, u32 value); 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci/* LED functions */ 3608c2ecf20Sopenharmony_cis32 e1000_setup_led(struct e1000_hw *hw); 3618c2ecf20Sopenharmony_cis32 e1000_cleanup_led(struct e1000_hw *hw); 3628c2ecf20Sopenharmony_cis32 e1000_led_on(struct e1000_hw *hw); 3638c2ecf20Sopenharmony_cis32 e1000_led_off(struct e1000_hw *hw); 3648c2ecf20Sopenharmony_cis32 e1000_blink_led_start(struct e1000_hw *hw); 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci/* Adaptive IFS Functions */ 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci/* Everything else */ 3698c2ecf20Sopenharmony_civoid e1000_reset_adaptive(struct e1000_hw *hw); 3708c2ecf20Sopenharmony_civoid e1000_update_adaptive(struct e1000_hw *hw); 3718c2ecf20Sopenharmony_civoid e1000_get_bus_info(struct e1000_hw *hw); 3728c2ecf20Sopenharmony_civoid e1000_pci_set_mwi(struct e1000_hw *hw); 3738c2ecf20Sopenharmony_civoid e1000_pci_clear_mwi(struct e1000_hw *hw); 3748c2ecf20Sopenharmony_civoid e1000_pcix_set_mmrbc(struct e1000_hw *hw, int mmrbc); 3758c2ecf20Sopenharmony_ciint e1000_pcix_get_mmrbc(struct e1000_hw *hw); 3768c2ecf20Sopenharmony_ci/* Port I/O is only supported on 82544 and newer */ 3778c2ecf20Sopenharmony_civoid e1000_io_write(struct e1000_hw *hw, unsigned long port, u32 value); 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci#define E1000_READ_REG_IO(a, reg) \ 3808c2ecf20Sopenharmony_ci e1000_read_reg_io((a), E1000_##reg) 3818c2ecf20Sopenharmony_ci#define E1000_WRITE_REG_IO(a, reg, val) \ 3828c2ecf20Sopenharmony_ci e1000_write_reg_io((a), E1000_##reg, val) 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_ci/* PCI Device IDs */ 3858c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82542 0x1000 3868c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82543GC_FIBER 0x1001 3878c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82543GC_COPPER 0x1004 3888c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82544EI_COPPER 0x1008 3898c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82544EI_FIBER 0x1009 3908c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82544GC_COPPER 0x100C 3918c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82544GC_LOM 0x100D 3928c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82540EM 0x100E 3938c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82540EM_LOM 0x1015 3948c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82540EP_LOM 0x1016 3958c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82540EP 0x1017 3968c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82540EP_LP 0x101E 3978c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82545EM_COPPER 0x100F 3988c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82545EM_FIBER 0x1011 3998c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82545GM_COPPER 0x1026 4008c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82545GM_FIBER 0x1027 4018c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82545GM_SERDES 0x1028 4028c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546EB_COPPER 0x1010 4038c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546EB_FIBER 0x1012 4048c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546EB_QUAD_COPPER 0x101D 4058c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541EI 0x1013 4068c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541EI_MOBILE 0x1018 4078c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541ER_LOM 0x1014 4088c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541ER 0x1078 4098c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82547GI 0x1075 4108c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541GI 0x1076 4118c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541GI_MOBILE 0x1077 4128c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82541GI_LF 0x107C 4138c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546GB_COPPER 0x1079 4148c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546GB_FIBER 0x107A 4158c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546GB_SERDES 0x107B 4168c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546GB_PCIE 0x108A 4178c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546GB_QUAD_COPPER 0x1099 4188c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82547EI 0x1019 4198c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82547EI_MOBILE 0x101A 4208c2ecf20Sopenharmony_ci#define E1000_DEV_ID_82546GB_QUAD_COPPER_KSP3 0x10B5 4218c2ecf20Sopenharmony_ci#define E1000_DEV_ID_INTEL_CE4100_GBE 0x2E6E 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci#define NODE_ADDRESS_SIZE 6 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci/* MAC decode size is 128K - This is the size of BAR0 */ 4268c2ecf20Sopenharmony_ci#define MAC_DECODE_SIZE (128 * 1024) 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci#define E1000_82542_2_0_REV_ID 2 4298c2ecf20Sopenharmony_ci#define E1000_82542_2_1_REV_ID 3 4308c2ecf20Sopenharmony_ci#define E1000_REVISION_0 0 4318c2ecf20Sopenharmony_ci#define E1000_REVISION_1 1 4328c2ecf20Sopenharmony_ci#define E1000_REVISION_2 2 4338c2ecf20Sopenharmony_ci#define E1000_REVISION_3 3 4348c2ecf20Sopenharmony_ci 4358c2ecf20Sopenharmony_ci#define SPEED_10 10 4368c2ecf20Sopenharmony_ci#define SPEED_100 100 4378c2ecf20Sopenharmony_ci#define SPEED_1000 1000 4388c2ecf20Sopenharmony_ci#define HALF_DUPLEX 1 4398c2ecf20Sopenharmony_ci#define FULL_DUPLEX 2 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci/* The sizes (in bytes) of a ethernet packet */ 4428c2ecf20Sopenharmony_ci#define ENET_HEADER_SIZE 14 4438c2ecf20Sopenharmony_ci#define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */ 4448c2ecf20Sopenharmony_ci#define ETHERNET_FCS_SIZE 4 4458c2ecf20Sopenharmony_ci#define MINIMUM_ETHERNET_PACKET_SIZE \ 4468c2ecf20Sopenharmony_ci (MINIMUM_ETHERNET_FRAME_SIZE - ETHERNET_FCS_SIZE) 4478c2ecf20Sopenharmony_ci#define CRC_LENGTH ETHERNET_FCS_SIZE 4488c2ecf20Sopenharmony_ci#define MAX_JUMBO_FRAME_SIZE 0x3F00 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci/* 802.1q VLAN Packet Sizes */ 4518c2ecf20Sopenharmony_ci#define VLAN_TAG_SIZE 4 /* 802.3ac tag (not DMAed) */ 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci/* Ethertype field values */ 4548c2ecf20Sopenharmony_ci#define ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.3ac packet */ 4558c2ecf20Sopenharmony_ci#define ETHERNET_IP_TYPE 0x0800 /* IP packets */ 4568c2ecf20Sopenharmony_ci#define ETHERNET_ARP_TYPE 0x0806 /* Address Resolution Protocol (ARP) */ 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci/* Packet Header defines */ 4598c2ecf20Sopenharmony_ci#define IP_PROTOCOL_TCP 6 4608c2ecf20Sopenharmony_ci#define IP_PROTOCOL_UDP 0x11 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ci/* This defines the bits that are set in the Interrupt Mask 4638c2ecf20Sopenharmony_ci * Set/Read Register. Each bit is documented below: 4648c2ecf20Sopenharmony_ci * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 4658c2ecf20Sopenharmony_ci * o RXSEQ = Receive Sequence Error 4668c2ecf20Sopenharmony_ci */ 4678c2ecf20Sopenharmony_ci#define POLL_IMS_ENABLE_MASK ( \ 4688c2ecf20Sopenharmony_ci E1000_IMS_RXDMT0 | \ 4698c2ecf20Sopenharmony_ci E1000_IMS_RXSEQ) 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci/* This defines the bits that are set in the Interrupt Mask 4728c2ecf20Sopenharmony_ci * Set/Read Register. Each bit is documented below: 4738c2ecf20Sopenharmony_ci * o RXT0 = Receiver Timer Interrupt (ring 0) 4748c2ecf20Sopenharmony_ci * o TXDW = Transmit Descriptor Written Back 4758c2ecf20Sopenharmony_ci * o RXDMT0 = Receive Descriptor Minimum Threshold hit (ring 0) 4768c2ecf20Sopenharmony_ci * o RXSEQ = Receive Sequence Error 4778c2ecf20Sopenharmony_ci * o LSC = Link Status Change 4788c2ecf20Sopenharmony_ci */ 4798c2ecf20Sopenharmony_ci#define IMS_ENABLE_MASK ( \ 4808c2ecf20Sopenharmony_ci E1000_IMS_RXT0 | \ 4818c2ecf20Sopenharmony_ci E1000_IMS_TXDW | \ 4828c2ecf20Sopenharmony_ci E1000_IMS_RXDMT0 | \ 4838c2ecf20Sopenharmony_ci E1000_IMS_RXSEQ | \ 4848c2ecf20Sopenharmony_ci E1000_IMS_LSC) 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci/* Number of high/low register pairs in the RAR. The RAR (Receive Address 4878c2ecf20Sopenharmony_ci * Registers) holds the directed and multicast addresses that we monitor. We 4888c2ecf20Sopenharmony_ci * reserve one of these spots for our directed address, allowing us room for 4898c2ecf20Sopenharmony_ci * E1000_RAR_ENTRIES - 1 multicast addresses. 4908c2ecf20Sopenharmony_ci */ 4918c2ecf20Sopenharmony_ci#define E1000_RAR_ENTRIES 15 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci#define MIN_NUMBER_OF_DESCRIPTORS 8 4948c2ecf20Sopenharmony_ci#define MAX_NUMBER_OF_DESCRIPTORS 0xFFF8 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci/* Receive Descriptor */ 4978c2ecf20Sopenharmony_cistruct e1000_rx_desc { 4988c2ecf20Sopenharmony_ci __le64 buffer_addr; /* Address of the descriptor's data buffer */ 4998c2ecf20Sopenharmony_ci __le16 length; /* Length of data DMAed into data buffer */ 5008c2ecf20Sopenharmony_ci __le16 csum; /* Packet checksum */ 5018c2ecf20Sopenharmony_ci u8 status; /* Descriptor status */ 5028c2ecf20Sopenharmony_ci u8 errors; /* Descriptor Errors */ 5038c2ecf20Sopenharmony_ci __le16 special; 5048c2ecf20Sopenharmony_ci}; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci/* Receive Descriptor - Extended */ 5078c2ecf20Sopenharmony_ciunion e1000_rx_desc_extended { 5088c2ecf20Sopenharmony_ci struct { 5098c2ecf20Sopenharmony_ci __le64 buffer_addr; 5108c2ecf20Sopenharmony_ci __le64 reserved; 5118c2ecf20Sopenharmony_ci } read; 5128c2ecf20Sopenharmony_ci struct { 5138c2ecf20Sopenharmony_ci struct { 5148c2ecf20Sopenharmony_ci __le32 mrq; /* Multiple Rx Queues */ 5158c2ecf20Sopenharmony_ci union { 5168c2ecf20Sopenharmony_ci __le32 rss; /* RSS Hash */ 5178c2ecf20Sopenharmony_ci struct { 5188c2ecf20Sopenharmony_ci __le16 ip_id; /* IP id */ 5198c2ecf20Sopenharmony_ci __le16 csum; /* Packet Checksum */ 5208c2ecf20Sopenharmony_ci } csum_ip; 5218c2ecf20Sopenharmony_ci } hi_dword; 5228c2ecf20Sopenharmony_ci } lower; 5238c2ecf20Sopenharmony_ci struct { 5248c2ecf20Sopenharmony_ci __le32 status_error; /* ext status/error */ 5258c2ecf20Sopenharmony_ci __le16 length; 5268c2ecf20Sopenharmony_ci __le16 vlan; /* VLAN tag */ 5278c2ecf20Sopenharmony_ci } upper; 5288c2ecf20Sopenharmony_ci } wb; /* writeback */ 5298c2ecf20Sopenharmony_ci}; 5308c2ecf20Sopenharmony_ci 5318c2ecf20Sopenharmony_ci#define MAX_PS_BUFFERS 4 5328c2ecf20Sopenharmony_ci/* Receive Descriptor - Packet Split */ 5338c2ecf20Sopenharmony_ciunion e1000_rx_desc_packet_split { 5348c2ecf20Sopenharmony_ci struct { 5358c2ecf20Sopenharmony_ci /* one buffer for protocol header(s), three data buffers */ 5368c2ecf20Sopenharmony_ci __le64 buffer_addr[MAX_PS_BUFFERS]; 5378c2ecf20Sopenharmony_ci } read; 5388c2ecf20Sopenharmony_ci struct { 5398c2ecf20Sopenharmony_ci struct { 5408c2ecf20Sopenharmony_ci __le32 mrq; /* Multiple Rx Queues */ 5418c2ecf20Sopenharmony_ci union { 5428c2ecf20Sopenharmony_ci __le32 rss; /* RSS Hash */ 5438c2ecf20Sopenharmony_ci struct { 5448c2ecf20Sopenharmony_ci __le16 ip_id; /* IP id */ 5458c2ecf20Sopenharmony_ci __le16 csum; /* Packet Checksum */ 5468c2ecf20Sopenharmony_ci } csum_ip; 5478c2ecf20Sopenharmony_ci } hi_dword; 5488c2ecf20Sopenharmony_ci } lower; 5498c2ecf20Sopenharmony_ci struct { 5508c2ecf20Sopenharmony_ci __le32 status_error; /* ext status/error */ 5518c2ecf20Sopenharmony_ci __le16 length0; /* length of buffer 0 */ 5528c2ecf20Sopenharmony_ci __le16 vlan; /* VLAN tag */ 5538c2ecf20Sopenharmony_ci } middle; 5548c2ecf20Sopenharmony_ci struct { 5558c2ecf20Sopenharmony_ci __le16 header_status; 5568c2ecf20Sopenharmony_ci __le16 length[3]; /* length of buffers 1-3 */ 5578c2ecf20Sopenharmony_ci } upper; 5588c2ecf20Sopenharmony_ci __le64 reserved; 5598c2ecf20Sopenharmony_ci } wb; /* writeback */ 5608c2ecf20Sopenharmony_ci}; 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci/* Receive Descriptor bit definitions */ 5638c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_DD 0x01 /* Descriptor Done */ 5648c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_EOP 0x02 /* End of Packet */ 5658c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_IXSM 0x04 /* Ignore checksum */ 5668c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 5678c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 5688c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_TCPCS 0x20 /* TCP xsum calculated */ 5698c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 5708c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 5718c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_IPIDV 0x200 /* IP identification valid */ 5728c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 5738c2ecf20Sopenharmony_ci#define E1000_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ 5748c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_CE 0x01 /* CRC Error */ 5758c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_SE 0x02 /* Symbol Error */ 5768c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_SEQ 0x04 /* Sequence Error */ 5778c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_CXE 0x10 /* Carrier Extension Error */ 5788c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_TCPE 0x20 /* TCP/UDP Checksum Error */ 5798c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_IPE 0x40 /* IP Checksum Error */ 5808c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_RXE 0x80 /* Rx Data Error */ 5818c2ecf20Sopenharmony_ci#define E1000_RXD_SPC_VLAN_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 5828c2ecf20Sopenharmony_ci#define E1000_RXD_SPC_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 5838c2ecf20Sopenharmony_ci#define E1000_RXD_SPC_PRI_SHIFT 13 5848c2ecf20Sopenharmony_ci#define E1000_RXD_SPC_CFI_MASK 0x1000 /* CFI is bit 12 */ 5858c2ecf20Sopenharmony_ci#define E1000_RXD_SPC_CFI_SHIFT 12 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_CE 0x01000000 5888c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_SE 0x02000000 5898c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_SEQ 0x04000000 5908c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_CXE 0x10000000 5918c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_TCPE 0x20000000 5928c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_IPE 0x40000000 5938c2ecf20Sopenharmony_ci#define E1000_RXDEXT_STATERR_RXE 0x80000000 5948c2ecf20Sopenharmony_ci 5958c2ecf20Sopenharmony_ci#define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000 5968c2ecf20Sopenharmony_ci#define E1000_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci/* mask to determine if packets should be dropped due to frame errors */ 5998c2ecf20Sopenharmony_ci#define E1000_RXD_ERR_FRAME_ERR_MASK ( \ 6008c2ecf20Sopenharmony_ci E1000_RXD_ERR_CE | \ 6018c2ecf20Sopenharmony_ci E1000_RXD_ERR_SE | \ 6028c2ecf20Sopenharmony_ci E1000_RXD_ERR_SEQ | \ 6038c2ecf20Sopenharmony_ci E1000_RXD_ERR_CXE | \ 6048c2ecf20Sopenharmony_ci E1000_RXD_ERR_RXE) 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ci/* Same mask, but for extended and packet split descriptors */ 6078c2ecf20Sopenharmony_ci#define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \ 6088c2ecf20Sopenharmony_ci E1000_RXDEXT_STATERR_CE | \ 6098c2ecf20Sopenharmony_ci E1000_RXDEXT_STATERR_SE | \ 6108c2ecf20Sopenharmony_ci E1000_RXDEXT_STATERR_SEQ | \ 6118c2ecf20Sopenharmony_ci E1000_RXDEXT_STATERR_CXE | \ 6128c2ecf20Sopenharmony_ci E1000_RXDEXT_STATERR_RXE) 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_ci/* Transmit Descriptor */ 6158c2ecf20Sopenharmony_cistruct e1000_tx_desc { 6168c2ecf20Sopenharmony_ci __le64 buffer_addr; /* Address of the descriptor's data buffer */ 6178c2ecf20Sopenharmony_ci union { 6188c2ecf20Sopenharmony_ci __le32 data; 6198c2ecf20Sopenharmony_ci struct { 6208c2ecf20Sopenharmony_ci __le16 length; /* Data buffer length */ 6218c2ecf20Sopenharmony_ci u8 cso; /* Checksum offset */ 6228c2ecf20Sopenharmony_ci u8 cmd; /* Descriptor control */ 6238c2ecf20Sopenharmony_ci } flags; 6248c2ecf20Sopenharmony_ci } lower; 6258c2ecf20Sopenharmony_ci union { 6268c2ecf20Sopenharmony_ci __le32 data; 6278c2ecf20Sopenharmony_ci struct { 6288c2ecf20Sopenharmony_ci u8 status; /* Descriptor status */ 6298c2ecf20Sopenharmony_ci u8 css; /* Checksum start */ 6308c2ecf20Sopenharmony_ci __le16 special; 6318c2ecf20Sopenharmony_ci } fields; 6328c2ecf20Sopenharmony_ci } upper; 6338c2ecf20Sopenharmony_ci}; 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_ci/* Transmit Descriptor bit definitions */ 6368c2ecf20Sopenharmony_ci#define E1000_TXD_DTYP_D 0x00100000 /* Data Descriptor */ 6378c2ecf20Sopenharmony_ci#define E1000_TXD_DTYP_C 0x00000000 /* Context Descriptor */ 6388c2ecf20Sopenharmony_ci#define E1000_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 6398c2ecf20Sopenharmony_ci#define E1000_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 6408c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_EOP 0x01000000 /* End of Packet */ 6418c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 6428c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 6438c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_RS 0x08000000 /* Report Status */ 6448c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_RPS 0x10000000 /* Report Packet Sent */ 6458c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 6468c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 6478c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_IDE 0x80000000 /* Enable Tidv register */ 6488c2ecf20Sopenharmony_ci#define E1000_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 6498c2ecf20Sopenharmony_ci#define E1000_TXD_STAT_EC 0x00000002 /* Excess Collisions */ 6508c2ecf20Sopenharmony_ci#define E1000_TXD_STAT_LC 0x00000004 /* Late Collisions */ 6518c2ecf20Sopenharmony_ci#define E1000_TXD_STAT_TU 0x00000008 /* Transmit underrun */ 6528c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_TCP 0x01000000 /* TCP packet */ 6538c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_IP 0x02000000 /* IP packet */ 6548c2ecf20Sopenharmony_ci#define E1000_TXD_CMD_TSE 0x04000000 /* TCP Seg enable */ 6558c2ecf20Sopenharmony_ci#define E1000_TXD_STAT_TC 0x00000004 /* Tx Underrun */ 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci/* Offload Context Descriptor */ 6588c2ecf20Sopenharmony_cistruct e1000_context_desc { 6598c2ecf20Sopenharmony_ci union { 6608c2ecf20Sopenharmony_ci __le32 ip_config; 6618c2ecf20Sopenharmony_ci struct { 6628c2ecf20Sopenharmony_ci u8 ipcss; /* IP checksum start */ 6638c2ecf20Sopenharmony_ci u8 ipcso; /* IP checksum offset */ 6648c2ecf20Sopenharmony_ci __le16 ipcse; /* IP checksum end */ 6658c2ecf20Sopenharmony_ci } ip_fields; 6668c2ecf20Sopenharmony_ci } lower_setup; 6678c2ecf20Sopenharmony_ci union { 6688c2ecf20Sopenharmony_ci __le32 tcp_config; 6698c2ecf20Sopenharmony_ci struct { 6708c2ecf20Sopenharmony_ci u8 tucss; /* TCP checksum start */ 6718c2ecf20Sopenharmony_ci u8 tucso; /* TCP checksum offset */ 6728c2ecf20Sopenharmony_ci __le16 tucse; /* TCP checksum end */ 6738c2ecf20Sopenharmony_ci } tcp_fields; 6748c2ecf20Sopenharmony_ci } upper_setup; 6758c2ecf20Sopenharmony_ci __le32 cmd_and_length; /* */ 6768c2ecf20Sopenharmony_ci union { 6778c2ecf20Sopenharmony_ci __le32 data; 6788c2ecf20Sopenharmony_ci struct { 6798c2ecf20Sopenharmony_ci u8 status; /* Descriptor status */ 6808c2ecf20Sopenharmony_ci u8 hdr_len; /* Header length */ 6818c2ecf20Sopenharmony_ci __le16 mss; /* Maximum segment size */ 6828c2ecf20Sopenharmony_ci } fields; 6838c2ecf20Sopenharmony_ci } tcp_seg_setup; 6848c2ecf20Sopenharmony_ci}; 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci/* Offload data descriptor */ 6878c2ecf20Sopenharmony_cistruct e1000_data_desc { 6888c2ecf20Sopenharmony_ci __le64 buffer_addr; /* Address of the descriptor's buffer address */ 6898c2ecf20Sopenharmony_ci union { 6908c2ecf20Sopenharmony_ci __le32 data; 6918c2ecf20Sopenharmony_ci struct { 6928c2ecf20Sopenharmony_ci __le16 length; /* Data buffer length */ 6938c2ecf20Sopenharmony_ci u8 typ_len_ext; /* */ 6948c2ecf20Sopenharmony_ci u8 cmd; /* */ 6958c2ecf20Sopenharmony_ci } flags; 6968c2ecf20Sopenharmony_ci } lower; 6978c2ecf20Sopenharmony_ci union { 6988c2ecf20Sopenharmony_ci __le32 data; 6998c2ecf20Sopenharmony_ci struct { 7008c2ecf20Sopenharmony_ci u8 status; /* Descriptor status */ 7018c2ecf20Sopenharmony_ci u8 popts; /* Packet Options */ 7028c2ecf20Sopenharmony_ci __le16 special; /* */ 7038c2ecf20Sopenharmony_ci } fields; 7048c2ecf20Sopenharmony_ci } upper; 7058c2ecf20Sopenharmony_ci}; 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ci/* Filters */ 7088c2ecf20Sopenharmony_ci#define E1000_NUM_UNICAST 16 /* Unicast filter entries */ 7098c2ecf20Sopenharmony_ci#define E1000_MC_TBL_SIZE 128 /* Multicast Filter Table (4096 bits) */ 7108c2ecf20Sopenharmony_ci#define E1000_VLAN_FILTER_TBL_SIZE 128 /* VLAN Filter Table (4096 bits) */ 7118c2ecf20Sopenharmony_ci 7128c2ecf20Sopenharmony_ci/* Receive Address Register */ 7138c2ecf20Sopenharmony_cistruct e1000_rar { 7148c2ecf20Sopenharmony_ci volatile __le32 low; /* receive address low */ 7158c2ecf20Sopenharmony_ci volatile __le32 high; /* receive address high */ 7168c2ecf20Sopenharmony_ci}; 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci/* Number of entries in the Multicast Table Array (MTA). */ 7198c2ecf20Sopenharmony_ci#define E1000_NUM_MTA_REGISTERS 128 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_ci/* IPv4 Address Table Entry */ 7228c2ecf20Sopenharmony_cistruct e1000_ipv4_at_entry { 7238c2ecf20Sopenharmony_ci volatile u32 ipv4_addr; /* IP Address (RW) */ 7248c2ecf20Sopenharmony_ci volatile u32 reserved; 7258c2ecf20Sopenharmony_ci}; 7268c2ecf20Sopenharmony_ci 7278c2ecf20Sopenharmony_ci/* Four wakeup IP addresses are supported */ 7288c2ecf20Sopenharmony_ci#define E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 4 7298c2ecf20Sopenharmony_ci#define E1000_IP4AT_SIZE E1000_WAKEUP_IP_ADDRESS_COUNT_MAX 7308c2ecf20Sopenharmony_ci#define E1000_IP6AT_SIZE 1 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci/* IPv6 Address Table Entry */ 7338c2ecf20Sopenharmony_cistruct e1000_ipv6_at_entry { 7348c2ecf20Sopenharmony_ci volatile u8 ipv6_addr[16]; 7358c2ecf20Sopenharmony_ci}; 7368c2ecf20Sopenharmony_ci 7378c2ecf20Sopenharmony_ci/* Flexible Filter Length Table Entry */ 7388c2ecf20Sopenharmony_cistruct e1000_fflt_entry { 7398c2ecf20Sopenharmony_ci volatile u32 length; /* Flexible Filter Length (RW) */ 7408c2ecf20Sopenharmony_ci volatile u32 reserved; 7418c2ecf20Sopenharmony_ci}; 7428c2ecf20Sopenharmony_ci 7438c2ecf20Sopenharmony_ci/* Flexible Filter Mask Table Entry */ 7448c2ecf20Sopenharmony_cistruct e1000_ffmt_entry { 7458c2ecf20Sopenharmony_ci volatile u32 mask; /* Flexible Filter Mask (RW) */ 7468c2ecf20Sopenharmony_ci volatile u32 reserved; 7478c2ecf20Sopenharmony_ci}; 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci/* Flexible Filter Value Table Entry */ 7508c2ecf20Sopenharmony_cistruct e1000_ffvt_entry { 7518c2ecf20Sopenharmony_ci volatile u32 value; /* Flexible Filter Value (RW) */ 7528c2ecf20Sopenharmony_ci volatile u32 reserved; 7538c2ecf20Sopenharmony_ci}; 7548c2ecf20Sopenharmony_ci 7558c2ecf20Sopenharmony_ci/* Four Flexible Filters are supported */ 7568c2ecf20Sopenharmony_ci#define E1000_FLEXIBLE_FILTER_COUNT_MAX 4 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci/* Each Flexible Filter is at most 128 (0x80) bytes in length */ 7598c2ecf20Sopenharmony_ci#define E1000_FLEXIBLE_FILTER_SIZE_MAX 128 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci#define E1000_FFLT_SIZE E1000_FLEXIBLE_FILTER_COUNT_MAX 7628c2ecf20Sopenharmony_ci#define E1000_FFMT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 7638c2ecf20Sopenharmony_ci#define E1000_FFVT_SIZE E1000_FLEXIBLE_FILTER_SIZE_MAX 7648c2ecf20Sopenharmony_ci 7658c2ecf20Sopenharmony_ci#define E1000_DISABLE_SERDES_LOOPBACK 0x0400 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_ci/* Register Set. (82543, 82544) 7688c2ecf20Sopenharmony_ci * 7698c2ecf20Sopenharmony_ci * Registers are defined to be 32 bits and should be accessed as 32 bit values. 7708c2ecf20Sopenharmony_ci * These registers are physically located on the NIC, but are mapped into the 7718c2ecf20Sopenharmony_ci * host memory address space. 7728c2ecf20Sopenharmony_ci * 7738c2ecf20Sopenharmony_ci * RW - register is both readable and writable 7748c2ecf20Sopenharmony_ci * RO - register is read only 7758c2ecf20Sopenharmony_ci * WO - register is write only 7768c2ecf20Sopenharmony_ci * R/clr - register is read only and is cleared when read 7778c2ecf20Sopenharmony_ci * A - register array 7788c2ecf20Sopenharmony_ci */ 7798c2ecf20Sopenharmony_ci#define E1000_CTRL 0x00000 /* Device Control - RW */ 7808c2ecf20Sopenharmony_ci#define E1000_CTRL_DUP 0x00004 /* Device Control Duplicate (Shadow) - RW */ 7818c2ecf20Sopenharmony_ci#define E1000_STATUS 0x00008 /* Device Status - RO */ 7828c2ecf20Sopenharmony_ci#define E1000_EECD 0x00010 /* EEPROM/Flash Control - RW */ 7838c2ecf20Sopenharmony_ci#define E1000_EERD 0x00014 /* EEPROM Read - RW */ 7848c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT 0x00018 /* Extended Device Control - RW */ 7858c2ecf20Sopenharmony_ci#define E1000_FLA 0x0001C /* Flash Access - RW */ 7868c2ecf20Sopenharmony_ci#define E1000_MDIC 0x00020 /* MDI Control - RW */ 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_ci#define INTEL_CE_GBE_MDIO_RCOMP_BASE (hw->ce4100_gbe_mdio_base_virt) 7898c2ecf20Sopenharmony_ci#define E1000_MDIO_STS (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0) 7908c2ecf20Sopenharmony_ci#define E1000_MDIO_CMD (INTEL_CE_GBE_MDIO_RCOMP_BASE + 4) 7918c2ecf20Sopenharmony_ci#define E1000_MDIO_DRV (INTEL_CE_GBE_MDIO_RCOMP_BASE + 8) 7928c2ecf20Sopenharmony_ci#define E1000_MDC_CMD (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0xC) 7938c2ecf20Sopenharmony_ci#define E1000_RCOMP_CTL (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x20) 7948c2ecf20Sopenharmony_ci#define E1000_RCOMP_STS (INTEL_CE_GBE_MDIO_RCOMP_BASE + 0x24) 7958c2ecf20Sopenharmony_ci 7968c2ecf20Sopenharmony_ci#define E1000_SCTL 0x00024 /* SerDes Control - RW */ 7978c2ecf20Sopenharmony_ci#define E1000_FEXTNVM 0x00028 /* Future Extended NVM register */ 7988c2ecf20Sopenharmony_ci#define E1000_FCAL 0x00028 /* Flow Control Address Low - RW */ 7998c2ecf20Sopenharmony_ci#define E1000_FCAH 0x0002C /* Flow Control Address High -RW */ 8008c2ecf20Sopenharmony_ci#define E1000_FCT 0x00030 /* Flow Control Type - RW */ 8018c2ecf20Sopenharmony_ci#define E1000_VET 0x00038 /* VLAN Ether Type - RW */ 8028c2ecf20Sopenharmony_ci#define E1000_ICR 0x000C0 /* Interrupt Cause Read - R/clr */ 8038c2ecf20Sopenharmony_ci#define E1000_ITR 0x000C4 /* Interrupt Throttling Rate - RW */ 8048c2ecf20Sopenharmony_ci#define E1000_ICS 0x000C8 /* Interrupt Cause Set - WO */ 8058c2ecf20Sopenharmony_ci#define E1000_IMS 0x000D0 /* Interrupt Mask Set - RW */ 8068c2ecf20Sopenharmony_ci#define E1000_IMC 0x000D8 /* Interrupt Mask Clear - WO */ 8078c2ecf20Sopenharmony_ci#define E1000_IAM 0x000E0 /* Interrupt Acknowledge Auto Mask */ 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_ci/* Auxiliary Control Register. This register is CE4100 specific, 8108c2ecf20Sopenharmony_ci * RMII/RGMII function is switched by this register - RW 8118c2ecf20Sopenharmony_ci * Following are bits definitions of the Auxiliary Control Register 8128c2ecf20Sopenharmony_ci */ 8138c2ecf20Sopenharmony_ci#define E1000_CTL_AUX 0x000E0 8148c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_END_SEL_SHIFT 10 8158c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_ENDIANESS_SHIFT 8 8168c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_RGMII_RMII_SHIFT 0 8178c2ecf20Sopenharmony_ci 8188c2ecf20Sopenharmony_ci/* descriptor and packet transfer use CTL_AUX.ENDIANESS */ 8198c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_DES_PKT (0x0 << E1000_CTL_AUX_END_SEL_SHIFT) 8208c2ecf20Sopenharmony_ci/* descriptor use CTL_AUX.ENDIANESS, packet use default */ 8218c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_DES (0x1 << E1000_CTL_AUX_END_SEL_SHIFT) 8228c2ecf20Sopenharmony_ci/* descriptor use default, packet use CTL_AUX.ENDIANESS */ 8238c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_PKT (0x2 << E1000_CTL_AUX_END_SEL_SHIFT) 8248c2ecf20Sopenharmony_ci/* all use CTL_AUX.ENDIANESS */ 8258c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_ALL (0x3 << E1000_CTL_AUX_END_SEL_SHIFT) 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_RGMII (0x0 << E1000_CTL_AUX_RGMII_RMII_SHIFT) 8288c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_RMII (0x1 << E1000_CTL_AUX_RGMII_RMII_SHIFT) 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci/* LW little endian, Byte big endian */ 8318c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_LWLE_BBE (0x0 << E1000_CTL_AUX_ENDIANESS_SHIFT) 8328c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_LWLE_BLE (0x1 << E1000_CTL_AUX_ENDIANESS_SHIFT) 8338c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_LWBE_BBE (0x2 << E1000_CTL_AUX_ENDIANESS_SHIFT) 8348c2ecf20Sopenharmony_ci#define E1000_CTL_AUX_LWBE_BLE (0x3 << E1000_CTL_AUX_ENDIANESS_SHIFT) 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ci#define E1000_RCTL 0x00100 /* RX Control - RW */ 8378c2ecf20Sopenharmony_ci#define E1000_RDTR1 0x02820 /* RX Delay Timer (1) - RW */ 8388c2ecf20Sopenharmony_ci#define E1000_RDBAL1 0x02900 /* RX Descriptor Base Address Low (1) - RW */ 8398c2ecf20Sopenharmony_ci#define E1000_RDBAH1 0x02904 /* RX Descriptor Base Address High (1) - RW */ 8408c2ecf20Sopenharmony_ci#define E1000_RDLEN1 0x02908 /* RX Descriptor Length (1) - RW */ 8418c2ecf20Sopenharmony_ci#define E1000_RDH1 0x02910 /* RX Descriptor Head (1) - RW */ 8428c2ecf20Sopenharmony_ci#define E1000_RDT1 0x02918 /* RX Descriptor Tail (1) - RW */ 8438c2ecf20Sopenharmony_ci#define E1000_FCTTV 0x00170 /* Flow Control Transmit Timer Value - RW */ 8448c2ecf20Sopenharmony_ci#define E1000_TXCW 0x00178 /* TX Configuration Word - RW */ 8458c2ecf20Sopenharmony_ci#define E1000_RXCW 0x00180 /* RX Configuration Word - RO */ 8468c2ecf20Sopenharmony_ci#define E1000_TCTL 0x00400 /* TX Control - RW */ 8478c2ecf20Sopenharmony_ci#define E1000_TCTL_EXT 0x00404 /* Extended TX Control - RW */ 8488c2ecf20Sopenharmony_ci#define E1000_TIPG 0x00410 /* TX Inter-packet gap -RW */ 8498c2ecf20Sopenharmony_ci#define E1000_TBT 0x00448 /* TX Burst Timer - RW */ 8508c2ecf20Sopenharmony_ci#define E1000_AIT 0x00458 /* Adaptive Interframe Spacing Throttle - RW */ 8518c2ecf20Sopenharmony_ci#define E1000_LEDCTL 0x00E00 /* LED Control - RW */ 8528c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL 0x00F00 /* Extended Configuration Control */ 8538c2ecf20Sopenharmony_ci#define E1000_EXTCNF_SIZE 0x00F08 /* Extended Configuration Size */ 8548c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL 0x00F10 /* PHY Control Register in CSR */ 8558c2ecf20Sopenharmony_ci#define FEXTNVM_SW_CONFIG 0x0001 8568c2ecf20Sopenharmony_ci#define E1000_PBA 0x01000 /* Packet Buffer Allocation - RW */ 8578c2ecf20Sopenharmony_ci#define E1000_PBS 0x01008 /* Packet Buffer Size */ 8588c2ecf20Sopenharmony_ci#define E1000_EEMNGCTL 0x01010 /* MNG EEprom Control */ 8598c2ecf20Sopenharmony_ci#define E1000_FLASH_UPDATES 1000 8608c2ecf20Sopenharmony_ci#define E1000_EEARBC 0x01024 /* EEPROM Auto Read Bus Control */ 8618c2ecf20Sopenharmony_ci#define E1000_FLASHT 0x01028 /* FLASH Timer Register */ 8628c2ecf20Sopenharmony_ci#define E1000_EEWR 0x0102C /* EEPROM Write Register - RW */ 8638c2ecf20Sopenharmony_ci#define E1000_FLSWCTL 0x01030 /* FLASH control register */ 8648c2ecf20Sopenharmony_ci#define E1000_FLSWDATA 0x01034 /* FLASH data register */ 8658c2ecf20Sopenharmony_ci#define E1000_FLSWCNT 0x01038 /* FLASH Access Counter */ 8668c2ecf20Sopenharmony_ci#define E1000_FLOP 0x0103C /* FLASH Opcode Register */ 8678c2ecf20Sopenharmony_ci#define E1000_ERT 0x02008 /* Early Rx Threshold - RW */ 8688c2ecf20Sopenharmony_ci#define E1000_FCRTL 0x02160 /* Flow Control Receive Threshold Low - RW */ 8698c2ecf20Sopenharmony_ci#define E1000_FCRTH 0x02168 /* Flow Control Receive Threshold High - RW */ 8708c2ecf20Sopenharmony_ci#define E1000_PSRCTL 0x02170 /* Packet Split Receive Control - RW */ 8718c2ecf20Sopenharmony_ci#define E1000_RDFH 0x02410 /* RX Data FIFO Head - RW */ 8728c2ecf20Sopenharmony_ci#define E1000_RDFT 0x02418 /* RX Data FIFO Tail - RW */ 8738c2ecf20Sopenharmony_ci#define E1000_RDFHS 0x02420 /* RX Data FIFO Head Saved - RW */ 8748c2ecf20Sopenharmony_ci#define E1000_RDFTS 0x02428 /* RX Data FIFO Tail Saved - RW */ 8758c2ecf20Sopenharmony_ci#define E1000_RDFPC 0x02430 /* RX Data FIFO Packet Count - RW */ 8768c2ecf20Sopenharmony_ci#define E1000_RDBAL 0x02800 /* RX Descriptor Base Address Low - RW */ 8778c2ecf20Sopenharmony_ci#define E1000_RDBAH 0x02804 /* RX Descriptor Base Address High - RW */ 8788c2ecf20Sopenharmony_ci#define E1000_RDLEN 0x02808 /* RX Descriptor Length - RW */ 8798c2ecf20Sopenharmony_ci#define E1000_RDH 0x02810 /* RX Descriptor Head - RW */ 8808c2ecf20Sopenharmony_ci#define E1000_RDT 0x02818 /* RX Descriptor Tail - RW */ 8818c2ecf20Sopenharmony_ci#define E1000_RDTR 0x02820 /* RX Delay Timer - RW */ 8828c2ecf20Sopenharmony_ci#define E1000_RDBAL0 E1000_RDBAL /* RX Desc Base Address Low (0) - RW */ 8838c2ecf20Sopenharmony_ci#define E1000_RDBAH0 E1000_RDBAH /* RX Desc Base Address High (0) - RW */ 8848c2ecf20Sopenharmony_ci#define E1000_RDLEN0 E1000_RDLEN /* RX Desc Length (0) - RW */ 8858c2ecf20Sopenharmony_ci#define E1000_RDH0 E1000_RDH /* RX Desc Head (0) - RW */ 8868c2ecf20Sopenharmony_ci#define E1000_RDT0 E1000_RDT /* RX Desc Tail (0) - RW */ 8878c2ecf20Sopenharmony_ci#define E1000_RDTR0 E1000_RDTR /* RX Delay Timer (0) - RW */ 8888c2ecf20Sopenharmony_ci#define E1000_RXDCTL 0x02828 /* RX Descriptor Control queue 0 - RW */ 8898c2ecf20Sopenharmony_ci#define E1000_RXDCTL1 0x02928 /* RX Descriptor Control queue 1 - RW */ 8908c2ecf20Sopenharmony_ci#define E1000_RADV 0x0282C /* RX Interrupt Absolute Delay Timer - RW */ 8918c2ecf20Sopenharmony_ci#define E1000_RSRPD 0x02C00 /* RX Small Packet Detect - RW */ 8928c2ecf20Sopenharmony_ci#define E1000_RAID 0x02C08 /* Receive Ack Interrupt Delay - RW */ 8938c2ecf20Sopenharmony_ci#define E1000_TXDMAC 0x03000 /* TX DMA Control - RW */ 8948c2ecf20Sopenharmony_ci#define E1000_KABGTXD 0x03004 /* AFE Band Gap Transmit Ref Data */ 8958c2ecf20Sopenharmony_ci#define E1000_TDFH 0x03410 /* TX Data FIFO Head - RW */ 8968c2ecf20Sopenharmony_ci#define E1000_TDFT 0x03418 /* TX Data FIFO Tail - RW */ 8978c2ecf20Sopenharmony_ci#define E1000_TDFHS 0x03420 /* TX Data FIFO Head Saved - RW */ 8988c2ecf20Sopenharmony_ci#define E1000_TDFTS 0x03428 /* TX Data FIFO Tail Saved - RW */ 8998c2ecf20Sopenharmony_ci#define E1000_TDFPC 0x03430 /* TX Data FIFO Packet Count - RW */ 9008c2ecf20Sopenharmony_ci#define E1000_TDBAL 0x03800 /* TX Descriptor Base Address Low - RW */ 9018c2ecf20Sopenharmony_ci#define E1000_TDBAH 0x03804 /* TX Descriptor Base Address High - RW */ 9028c2ecf20Sopenharmony_ci#define E1000_TDLEN 0x03808 /* TX Descriptor Length - RW */ 9038c2ecf20Sopenharmony_ci#define E1000_TDH 0x03810 /* TX Descriptor Head - RW */ 9048c2ecf20Sopenharmony_ci#define E1000_TDT 0x03818 /* TX Descripotr Tail - RW */ 9058c2ecf20Sopenharmony_ci#define E1000_TIDV 0x03820 /* TX Interrupt Delay Value - RW */ 9068c2ecf20Sopenharmony_ci#define E1000_TXDCTL 0x03828 /* TX Descriptor Control - RW */ 9078c2ecf20Sopenharmony_ci#define E1000_TADV 0x0382C /* TX Interrupt Absolute Delay Val - RW */ 9088c2ecf20Sopenharmony_ci#define E1000_TSPMT 0x03830 /* TCP Segmentation PAD & Min Threshold - RW */ 9098c2ecf20Sopenharmony_ci#define E1000_TARC0 0x03840 /* TX Arbitration Count (0) */ 9108c2ecf20Sopenharmony_ci#define E1000_TDBAL1 0x03900 /* TX Desc Base Address Low (1) - RW */ 9118c2ecf20Sopenharmony_ci#define E1000_TDBAH1 0x03904 /* TX Desc Base Address High (1) - RW */ 9128c2ecf20Sopenharmony_ci#define E1000_TDLEN1 0x03908 /* TX Desc Length (1) - RW */ 9138c2ecf20Sopenharmony_ci#define E1000_TDH1 0x03910 /* TX Desc Head (1) - RW */ 9148c2ecf20Sopenharmony_ci#define E1000_TDT1 0x03918 /* TX Desc Tail (1) - RW */ 9158c2ecf20Sopenharmony_ci#define E1000_TXDCTL1 0x03928 /* TX Descriptor Control (1) - RW */ 9168c2ecf20Sopenharmony_ci#define E1000_TARC1 0x03940 /* TX Arbitration Count (1) */ 9178c2ecf20Sopenharmony_ci#define E1000_CRCERRS 0x04000 /* CRC Error Count - R/clr */ 9188c2ecf20Sopenharmony_ci#define E1000_ALGNERRC 0x04004 /* Alignment Error Count - R/clr */ 9198c2ecf20Sopenharmony_ci#define E1000_SYMERRS 0x04008 /* Symbol Error Count - R/clr */ 9208c2ecf20Sopenharmony_ci#define E1000_RXERRC 0x0400C /* Receive Error Count - R/clr */ 9218c2ecf20Sopenharmony_ci#define E1000_MPC 0x04010 /* Missed Packet Count - R/clr */ 9228c2ecf20Sopenharmony_ci#define E1000_SCC 0x04014 /* Single Collision Count - R/clr */ 9238c2ecf20Sopenharmony_ci#define E1000_ECOL 0x04018 /* Excessive Collision Count - R/clr */ 9248c2ecf20Sopenharmony_ci#define E1000_MCC 0x0401C /* Multiple Collision Count - R/clr */ 9258c2ecf20Sopenharmony_ci#define E1000_LATECOL 0x04020 /* Late Collision Count - R/clr */ 9268c2ecf20Sopenharmony_ci#define E1000_COLC 0x04028 /* Collision Count - R/clr */ 9278c2ecf20Sopenharmony_ci#define E1000_DC 0x04030 /* Defer Count - R/clr */ 9288c2ecf20Sopenharmony_ci#define E1000_TNCRS 0x04034 /* TX-No CRS - R/clr */ 9298c2ecf20Sopenharmony_ci#define E1000_SEC 0x04038 /* Sequence Error Count - R/clr */ 9308c2ecf20Sopenharmony_ci#define E1000_CEXTERR 0x0403C /* Carrier Extension Error Count - R/clr */ 9318c2ecf20Sopenharmony_ci#define E1000_RLEC 0x04040 /* Receive Length Error Count - R/clr */ 9328c2ecf20Sopenharmony_ci#define E1000_XONRXC 0x04048 /* XON RX Count - R/clr */ 9338c2ecf20Sopenharmony_ci#define E1000_XONTXC 0x0404C /* XON TX Count - R/clr */ 9348c2ecf20Sopenharmony_ci#define E1000_XOFFRXC 0x04050 /* XOFF RX Count - R/clr */ 9358c2ecf20Sopenharmony_ci#define E1000_XOFFTXC 0x04054 /* XOFF TX Count - R/clr */ 9368c2ecf20Sopenharmony_ci#define E1000_FCRUC 0x04058 /* Flow Control RX Unsupported Count- R/clr */ 9378c2ecf20Sopenharmony_ci#define E1000_PRC64 0x0405C /* Packets RX (64 bytes) - R/clr */ 9388c2ecf20Sopenharmony_ci#define E1000_PRC127 0x04060 /* Packets RX (65-127 bytes) - R/clr */ 9398c2ecf20Sopenharmony_ci#define E1000_PRC255 0x04064 /* Packets RX (128-255 bytes) - R/clr */ 9408c2ecf20Sopenharmony_ci#define E1000_PRC511 0x04068 /* Packets RX (255-511 bytes) - R/clr */ 9418c2ecf20Sopenharmony_ci#define E1000_PRC1023 0x0406C /* Packets RX (512-1023 bytes) - R/clr */ 9428c2ecf20Sopenharmony_ci#define E1000_PRC1522 0x04070 /* Packets RX (1024-1522 bytes) - R/clr */ 9438c2ecf20Sopenharmony_ci#define E1000_GPRC 0x04074 /* Good Packets RX Count - R/clr */ 9448c2ecf20Sopenharmony_ci#define E1000_BPRC 0x04078 /* Broadcast Packets RX Count - R/clr */ 9458c2ecf20Sopenharmony_ci#define E1000_MPRC 0x0407C /* Multicast Packets RX Count - R/clr */ 9468c2ecf20Sopenharmony_ci#define E1000_GPTC 0x04080 /* Good Packets TX Count - R/clr */ 9478c2ecf20Sopenharmony_ci#define E1000_GORCL 0x04088 /* Good Octets RX Count Low - R/clr */ 9488c2ecf20Sopenharmony_ci#define E1000_GORCH 0x0408C /* Good Octets RX Count High - R/clr */ 9498c2ecf20Sopenharmony_ci#define E1000_GOTCL 0x04090 /* Good Octets TX Count Low - R/clr */ 9508c2ecf20Sopenharmony_ci#define E1000_GOTCH 0x04094 /* Good Octets TX Count High - R/clr */ 9518c2ecf20Sopenharmony_ci#define E1000_RNBC 0x040A0 /* RX No Buffers Count - R/clr */ 9528c2ecf20Sopenharmony_ci#define E1000_RUC 0x040A4 /* RX Undersize Count - R/clr */ 9538c2ecf20Sopenharmony_ci#define E1000_RFC 0x040A8 /* RX Fragment Count - R/clr */ 9548c2ecf20Sopenharmony_ci#define E1000_ROC 0x040AC /* RX Oversize Count - R/clr */ 9558c2ecf20Sopenharmony_ci#define E1000_RJC 0x040B0 /* RX Jabber Count - R/clr */ 9568c2ecf20Sopenharmony_ci#define E1000_MGTPRC 0x040B4 /* Management Packets RX Count - R/clr */ 9578c2ecf20Sopenharmony_ci#define E1000_MGTPDC 0x040B8 /* Management Packets Dropped Count - R/clr */ 9588c2ecf20Sopenharmony_ci#define E1000_MGTPTC 0x040BC /* Management Packets TX Count - R/clr */ 9598c2ecf20Sopenharmony_ci#define E1000_TORL 0x040C0 /* Total Octets RX Low - R/clr */ 9608c2ecf20Sopenharmony_ci#define E1000_TORH 0x040C4 /* Total Octets RX High - R/clr */ 9618c2ecf20Sopenharmony_ci#define E1000_TOTL 0x040C8 /* Total Octets TX Low - R/clr */ 9628c2ecf20Sopenharmony_ci#define E1000_TOTH 0x040CC /* Total Octets TX High - R/clr */ 9638c2ecf20Sopenharmony_ci#define E1000_TPR 0x040D0 /* Total Packets RX - R/clr */ 9648c2ecf20Sopenharmony_ci#define E1000_TPT 0x040D4 /* Total Packets TX - R/clr */ 9658c2ecf20Sopenharmony_ci#define E1000_PTC64 0x040D8 /* Packets TX (64 bytes) - R/clr */ 9668c2ecf20Sopenharmony_ci#define E1000_PTC127 0x040DC /* Packets TX (65-127 bytes) - R/clr */ 9678c2ecf20Sopenharmony_ci#define E1000_PTC255 0x040E0 /* Packets TX (128-255 bytes) - R/clr */ 9688c2ecf20Sopenharmony_ci#define E1000_PTC511 0x040E4 /* Packets TX (256-511 bytes) - R/clr */ 9698c2ecf20Sopenharmony_ci#define E1000_PTC1023 0x040E8 /* Packets TX (512-1023 bytes) - R/clr */ 9708c2ecf20Sopenharmony_ci#define E1000_PTC1522 0x040EC /* Packets TX (1024-1522 Bytes) - R/clr */ 9718c2ecf20Sopenharmony_ci#define E1000_MPTC 0x040F0 /* Multicast Packets TX Count - R/clr */ 9728c2ecf20Sopenharmony_ci#define E1000_BPTC 0x040F4 /* Broadcast Packets TX Count - R/clr */ 9738c2ecf20Sopenharmony_ci#define E1000_TSCTC 0x040F8 /* TCP Segmentation Context TX - R/clr */ 9748c2ecf20Sopenharmony_ci#define E1000_TSCTFC 0x040FC /* TCP Segmentation Context TX Fail - R/clr */ 9758c2ecf20Sopenharmony_ci#define E1000_IAC 0x04100 /* Interrupt Assertion Count */ 9768c2ecf20Sopenharmony_ci#define E1000_ICRXPTC 0x04104 /* Interrupt Cause Rx Packet Timer Expire Count */ 9778c2ecf20Sopenharmony_ci#define E1000_ICRXATC 0x04108 /* Interrupt Cause Rx Absolute Timer Expire Count */ 9788c2ecf20Sopenharmony_ci#define E1000_ICTXPTC 0x0410C /* Interrupt Cause Tx Packet Timer Expire Count */ 9798c2ecf20Sopenharmony_ci#define E1000_ICTXATC 0x04110 /* Interrupt Cause Tx Absolute Timer Expire Count */ 9808c2ecf20Sopenharmony_ci#define E1000_ICTXQEC 0x04118 /* Interrupt Cause Tx Queue Empty Count */ 9818c2ecf20Sopenharmony_ci#define E1000_ICTXQMTC 0x0411C /* Interrupt Cause Tx Queue Minimum Threshold Count */ 9828c2ecf20Sopenharmony_ci#define E1000_ICRXDMTC 0x04120 /* Interrupt Cause Rx Descriptor Minimum Threshold Count */ 9838c2ecf20Sopenharmony_ci#define E1000_ICRXOC 0x04124 /* Interrupt Cause Receiver Overrun Count */ 9848c2ecf20Sopenharmony_ci#define E1000_RXCSUM 0x05000 /* RX Checksum Control - RW */ 9858c2ecf20Sopenharmony_ci#define E1000_RFCTL 0x05008 /* Receive Filter Control */ 9868c2ecf20Sopenharmony_ci#define E1000_MTA 0x05200 /* Multicast Table Array - RW Array */ 9878c2ecf20Sopenharmony_ci#define E1000_RA 0x05400 /* Receive Address - RW Array */ 9888c2ecf20Sopenharmony_ci#define E1000_VFTA 0x05600 /* VLAN Filter Table Array - RW Array */ 9898c2ecf20Sopenharmony_ci#define E1000_WUC 0x05800 /* Wakeup Control - RW */ 9908c2ecf20Sopenharmony_ci#define E1000_WUFC 0x05808 /* Wakeup Filter Control - RW */ 9918c2ecf20Sopenharmony_ci#define E1000_WUS 0x05810 /* Wakeup Status - RO */ 9928c2ecf20Sopenharmony_ci#define E1000_MANC 0x05820 /* Management Control - RW */ 9938c2ecf20Sopenharmony_ci#define E1000_IPAV 0x05838 /* IP Address Valid - RW */ 9948c2ecf20Sopenharmony_ci#define E1000_IP4AT 0x05840 /* IPv4 Address Table - RW Array */ 9958c2ecf20Sopenharmony_ci#define E1000_IP6AT 0x05880 /* IPv6 Address Table - RW Array */ 9968c2ecf20Sopenharmony_ci#define E1000_WUPL 0x05900 /* Wakeup Packet Length - RW */ 9978c2ecf20Sopenharmony_ci#define E1000_WUPM 0x05A00 /* Wakeup Packet Memory - RO A */ 9988c2ecf20Sopenharmony_ci#define E1000_FFLT 0x05F00 /* Flexible Filter Length Table - RW Array */ 9998c2ecf20Sopenharmony_ci#define E1000_HOST_IF 0x08800 /* Host Interface */ 10008c2ecf20Sopenharmony_ci#define E1000_FFMT 0x09000 /* Flexible Filter Mask Table - RW Array */ 10018c2ecf20Sopenharmony_ci#define E1000_FFVT 0x09800 /* Flexible Filter Value Table - RW Array */ 10028c2ecf20Sopenharmony_ci 10038c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA 0x00034 /* MAC-PHY interface - RW */ 10048c2ecf20Sopenharmony_ci#define E1000_MDPHYA 0x0003C /* PHY address - RW */ 10058c2ecf20Sopenharmony_ci#define E1000_MANC2H 0x05860 /* Management Control To Host - RW */ 10068c2ecf20Sopenharmony_ci#define E1000_SW_FW_SYNC 0x05B5C /* Software-Firmware Synchronization - RW */ 10078c2ecf20Sopenharmony_ci 10088c2ecf20Sopenharmony_ci#define E1000_GCR 0x05B00 /* PCI-Ex Control */ 10098c2ecf20Sopenharmony_ci#define E1000_GSCL_1 0x05B10 /* PCI-Ex Statistic Control #1 */ 10108c2ecf20Sopenharmony_ci#define E1000_GSCL_2 0x05B14 /* PCI-Ex Statistic Control #2 */ 10118c2ecf20Sopenharmony_ci#define E1000_GSCL_3 0x05B18 /* PCI-Ex Statistic Control #3 */ 10128c2ecf20Sopenharmony_ci#define E1000_GSCL_4 0x05B1C /* PCI-Ex Statistic Control #4 */ 10138c2ecf20Sopenharmony_ci#define E1000_FACTPS 0x05B30 /* Function Active and Power State to MNG */ 10148c2ecf20Sopenharmony_ci#define E1000_SWSM 0x05B50 /* SW Semaphore */ 10158c2ecf20Sopenharmony_ci#define E1000_FWSM 0x05B54 /* FW Semaphore */ 10168c2ecf20Sopenharmony_ci#define E1000_FFLT_DBG 0x05F04 /* Debug Register */ 10178c2ecf20Sopenharmony_ci#define E1000_HICR 0x08F00 /* Host Interface Control */ 10188c2ecf20Sopenharmony_ci 10198c2ecf20Sopenharmony_ci/* RSS registers */ 10208c2ecf20Sopenharmony_ci#define E1000_CPUVEC 0x02C10 /* CPU Vector Register - RW */ 10218c2ecf20Sopenharmony_ci#define E1000_MRQC 0x05818 /* Multiple Receive Control - RW */ 10228c2ecf20Sopenharmony_ci#define E1000_RETA 0x05C00 /* Redirection Table - RW Array */ 10238c2ecf20Sopenharmony_ci#define E1000_RSSRK 0x05C80 /* RSS Random Key - RW Array */ 10248c2ecf20Sopenharmony_ci#define E1000_RSSIM 0x05864 /* RSS Interrupt Mask */ 10258c2ecf20Sopenharmony_ci#define E1000_RSSIR 0x05868 /* RSS Interrupt Request */ 10268c2ecf20Sopenharmony_ci/* Register Set (82542) 10278c2ecf20Sopenharmony_ci * 10288c2ecf20Sopenharmony_ci * Some of the 82542 registers are located at different offsets than they are 10298c2ecf20Sopenharmony_ci * in more current versions of the 8254x. Despite the difference in location, 10308c2ecf20Sopenharmony_ci * the registers function in the same manner. 10318c2ecf20Sopenharmony_ci */ 10328c2ecf20Sopenharmony_ci#define E1000_82542_CTL_AUX E1000_CTL_AUX 10338c2ecf20Sopenharmony_ci#define E1000_82542_CTRL E1000_CTRL 10348c2ecf20Sopenharmony_ci#define E1000_82542_CTRL_DUP E1000_CTRL_DUP 10358c2ecf20Sopenharmony_ci#define E1000_82542_STATUS E1000_STATUS 10368c2ecf20Sopenharmony_ci#define E1000_82542_EECD E1000_EECD 10378c2ecf20Sopenharmony_ci#define E1000_82542_EERD E1000_EERD 10388c2ecf20Sopenharmony_ci#define E1000_82542_CTRL_EXT E1000_CTRL_EXT 10398c2ecf20Sopenharmony_ci#define E1000_82542_FLA E1000_FLA 10408c2ecf20Sopenharmony_ci#define E1000_82542_MDIC E1000_MDIC 10418c2ecf20Sopenharmony_ci#define E1000_82542_SCTL E1000_SCTL 10428c2ecf20Sopenharmony_ci#define E1000_82542_FEXTNVM E1000_FEXTNVM 10438c2ecf20Sopenharmony_ci#define E1000_82542_FCAL E1000_FCAL 10448c2ecf20Sopenharmony_ci#define E1000_82542_FCAH E1000_FCAH 10458c2ecf20Sopenharmony_ci#define E1000_82542_FCT E1000_FCT 10468c2ecf20Sopenharmony_ci#define E1000_82542_VET E1000_VET 10478c2ecf20Sopenharmony_ci#define E1000_82542_RA 0x00040 10488c2ecf20Sopenharmony_ci#define E1000_82542_ICR E1000_ICR 10498c2ecf20Sopenharmony_ci#define E1000_82542_ITR E1000_ITR 10508c2ecf20Sopenharmony_ci#define E1000_82542_ICS E1000_ICS 10518c2ecf20Sopenharmony_ci#define E1000_82542_IMS E1000_IMS 10528c2ecf20Sopenharmony_ci#define E1000_82542_IMC E1000_IMC 10538c2ecf20Sopenharmony_ci#define E1000_82542_RCTL E1000_RCTL 10548c2ecf20Sopenharmony_ci#define E1000_82542_RDTR 0x00108 10558c2ecf20Sopenharmony_ci#define E1000_82542_RDFH E1000_RDFH 10568c2ecf20Sopenharmony_ci#define E1000_82542_RDFT E1000_RDFT 10578c2ecf20Sopenharmony_ci#define E1000_82542_RDFHS E1000_RDFHS 10588c2ecf20Sopenharmony_ci#define E1000_82542_RDFTS E1000_RDFTS 10598c2ecf20Sopenharmony_ci#define E1000_82542_RDFPC E1000_RDFPC 10608c2ecf20Sopenharmony_ci#define E1000_82542_RDBAL 0x00110 10618c2ecf20Sopenharmony_ci#define E1000_82542_RDBAH 0x00114 10628c2ecf20Sopenharmony_ci#define E1000_82542_RDLEN 0x00118 10638c2ecf20Sopenharmony_ci#define E1000_82542_RDH 0x00120 10648c2ecf20Sopenharmony_ci#define E1000_82542_RDT 0x00128 10658c2ecf20Sopenharmony_ci#define E1000_82542_RDTR0 E1000_82542_RDTR 10668c2ecf20Sopenharmony_ci#define E1000_82542_RDBAL0 E1000_82542_RDBAL 10678c2ecf20Sopenharmony_ci#define E1000_82542_RDBAH0 E1000_82542_RDBAH 10688c2ecf20Sopenharmony_ci#define E1000_82542_RDLEN0 E1000_82542_RDLEN 10698c2ecf20Sopenharmony_ci#define E1000_82542_RDH0 E1000_82542_RDH 10708c2ecf20Sopenharmony_ci#define E1000_82542_RDT0 E1000_82542_RDT 10718c2ecf20Sopenharmony_ci#define E1000_82542_SRRCTL(_n) (0x280C + ((_n) << 8)) /* Split and Replication 10728c2ecf20Sopenharmony_ci * RX Control - RW */ 10738c2ecf20Sopenharmony_ci#define E1000_82542_DCA_RXCTRL(_n) (0x02814 + ((_n) << 8)) 10748c2ecf20Sopenharmony_ci#define E1000_82542_RDBAH3 0x02B04 /* RX Desc Base High Queue 3 - RW */ 10758c2ecf20Sopenharmony_ci#define E1000_82542_RDBAL3 0x02B00 /* RX Desc Low Queue 3 - RW */ 10768c2ecf20Sopenharmony_ci#define E1000_82542_RDLEN3 0x02B08 /* RX Desc Length Queue 3 - RW */ 10778c2ecf20Sopenharmony_ci#define E1000_82542_RDH3 0x02B10 /* RX Desc Head Queue 3 - RW */ 10788c2ecf20Sopenharmony_ci#define E1000_82542_RDT3 0x02B18 /* RX Desc Tail Queue 3 - RW */ 10798c2ecf20Sopenharmony_ci#define E1000_82542_RDBAL2 0x02A00 /* RX Desc Base Low Queue 2 - RW */ 10808c2ecf20Sopenharmony_ci#define E1000_82542_RDBAH2 0x02A04 /* RX Desc Base High Queue 2 - RW */ 10818c2ecf20Sopenharmony_ci#define E1000_82542_RDLEN2 0x02A08 /* RX Desc Length Queue 2 - RW */ 10828c2ecf20Sopenharmony_ci#define E1000_82542_RDH2 0x02A10 /* RX Desc Head Queue 2 - RW */ 10838c2ecf20Sopenharmony_ci#define E1000_82542_RDT2 0x02A18 /* RX Desc Tail Queue 2 - RW */ 10848c2ecf20Sopenharmony_ci#define E1000_82542_RDTR1 0x00130 10858c2ecf20Sopenharmony_ci#define E1000_82542_RDBAL1 0x00138 10868c2ecf20Sopenharmony_ci#define E1000_82542_RDBAH1 0x0013C 10878c2ecf20Sopenharmony_ci#define E1000_82542_RDLEN1 0x00140 10888c2ecf20Sopenharmony_ci#define E1000_82542_RDH1 0x00148 10898c2ecf20Sopenharmony_ci#define E1000_82542_RDT1 0x00150 10908c2ecf20Sopenharmony_ci#define E1000_82542_FCRTH 0x00160 10918c2ecf20Sopenharmony_ci#define E1000_82542_FCRTL 0x00168 10928c2ecf20Sopenharmony_ci#define E1000_82542_FCTTV E1000_FCTTV 10938c2ecf20Sopenharmony_ci#define E1000_82542_TXCW E1000_TXCW 10948c2ecf20Sopenharmony_ci#define E1000_82542_RXCW E1000_RXCW 10958c2ecf20Sopenharmony_ci#define E1000_82542_MTA 0x00200 10968c2ecf20Sopenharmony_ci#define E1000_82542_TCTL E1000_TCTL 10978c2ecf20Sopenharmony_ci#define E1000_82542_TCTL_EXT E1000_TCTL_EXT 10988c2ecf20Sopenharmony_ci#define E1000_82542_TIPG E1000_TIPG 10998c2ecf20Sopenharmony_ci#define E1000_82542_TDBAL 0x00420 11008c2ecf20Sopenharmony_ci#define E1000_82542_TDBAH 0x00424 11018c2ecf20Sopenharmony_ci#define E1000_82542_TDLEN 0x00428 11028c2ecf20Sopenharmony_ci#define E1000_82542_TDH 0x00430 11038c2ecf20Sopenharmony_ci#define E1000_82542_TDT 0x00438 11048c2ecf20Sopenharmony_ci#define E1000_82542_TIDV 0x00440 11058c2ecf20Sopenharmony_ci#define E1000_82542_TBT E1000_TBT 11068c2ecf20Sopenharmony_ci#define E1000_82542_AIT E1000_AIT 11078c2ecf20Sopenharmony_ci#define E1000_82542_VFTA 0x00600 11088c2ecf20Sopenharmony_ci#define E1000_82542_LEDCTL E1000_LEDCTL 11098c2ecf20Sopenharmony_ci#define E1000_82542_PBA E1000_PBA 11108c2ecf20Sopenharmony_ci#define E1000_82542_PBS E1000_PBS 11118c2ecf20Sopenharmony_ci#define E1000_82542_EEMNGCTL E1000_EEMNGCTL 11128c2ecf20Sopenharmony_ci#define E1000_82542_EEARBC E1000_EEARBC 11138c2ecf20Sopenharmony_ci#define E1000_82542_FLASHT E1000_FLASHT 11148c2ecf20Sopenharmony_ci#define E1000_82542_EEWR E1000_EEWR 11158c2ecf20Sopenharmony_ci#define E1000_82542_FLSWCTL E1000_FLSWCTL 11168c2ecf20Sopenharmony_ci#define E1000_82542_FLSWDATA E1000_FLSWDATA 11178c2ecf20Sopenharmony_ci#define E1000_82542_FLSWCNT E1000_FLSWCNT 11188c2ecf20Sopenharmony_ci#define E1000_82542_FLOP E1000_FLOP 11198c2ecf20Sopenharmony_ci#define E1000_82542_EXTCNF_CTRL E1000_EXTCNF_CTRL 11208c2ecf20Sopenharmony_ci#define E1000_82542_EXTCNF_SIZE E1000_EXTCNF_SIZE 11218c2ecf20Sopenharmony_ci#define E1000_82542_PHY_CTRL E1000_PHY_CTRL 11228c2ecf20Sopenharmony_ci#define E1000_82542_ERT E1000_ERT 11238c2ecf20Sopenharmony_ci#define E1000_82542_RXDCTL E1000_RXDCTL 11248c2ecf20Sopenharmony_ci#define E1000_82542_RXDCTL1 E1000_RXDCTL1 11258c2ecf20Sopenharmony_ci#define E1000_82542_RADV E1000_RADV 11268c2ecf20Sopenharmony_ci#define E1000_82542_RSRPD E1000_RSRPD 11278c2ecf20Sopenharmony_ci#define E1000_82542_TXDMAC E1000_TXDMAC 11288c2ecf20Sopenharmony_ci#define E1000_82542_KABGTXD E1000_KABGTXD 11298c2ecf20Sopenharmony_ci#define E1000_82542_TDFHS E1000_TDFHS 11308c2ecf20Sopenharmony_ci#define E1000_82542_TDFTS E1000_TDFTS 11318c2ecf20Sopenharmony_ci#define E1000_82542_TDFPC E1000_TDFPC 11328c2ecf20Sopenharmony_ci#define E1000_82542_TXDCTL E1000_TXDCTL 11338c2ecf20Sopenharmony_ci#define E1000_82542_TADV E1000_TADV 11348c2ecf20Sopenharmony_ci#define E1000_82542_TSPMT E1000_TSPMT 11358c2ecf20Sopenharmony_ci#define E1000_82542_CRCERRS E1000_CRCERRS 11368c2ecf20Sopenharmony_ci#define E1000_82542_ALGNERRC E1000_ALGNERRC 11378c2ecf20Sopenharmony_ci#define E1000_82542_SYMERRS E1000_SYMERRS 11388c2ecf20Sopenharmony_ci#define E1000_82542_RXERRC E1000_RXERRC 11398c2ecf20Sopenharmony_ci#define E1000_82542_MPC E1000_MPC 11408c2ecf20Sopenharmony_ci#define E1000_82542_SCC E1000_SCC 11418c2ecf20Sopenharmony_ci#define E1000_82542_ECOL E1000_ECOL 11428c2ecf20Sopenharmony_ci#define E1000_82542_MCC E1000_MCC 11438c2ecf20Sopenharmony_ci#define E1000_82542_LATECOL E1000_LATECOL 11448c2ecf20Sopenharmony_ci#define E1000_82542_COLC E1000_COLC 11458c2ecf20Sopenharmony_ci#define E1000_82542_DC E1000_DC 11468c2ecf20Sopenharmony_ci#define E1000_82542_TNCRS E1000_TNCRS 11478c2ecf20Sopenharmony_ci#define E1000_82542_SEC E1000_SEC 11488c2ecf20Sopenharmony_ci#define E1000_82542_CEXTERR E1000_CEXTERR 11498c2ecf20Sopenharmony_ci#define E1000_82542_RLEC E1000_RLEC 11508c2ecf20Sopenharmony_ci#define E1000_82542_XONRXC E1000_XONRXC 11518c2ecf20Sopenharmony_ci#define E1000_82542_XONTXC E1000_XONTXC 11528c2ecf20Sopenharmony_ci#define E1000_82542_XOFFRXC E1000_XOFFRXC 11538c2ecf20Sopenharmony_ci#define E1000_82542_XOFFTXC E1000_XOFFTXC 11548c2ecf20Sopenharmony_ci#define E1000_82542_FCRUC E1000_FCRUC 11558c2ecf20Sopenharmony_ci#define E1000_82542_PRC64 E1000_PRC64 11568c2ecf20Sopenharmony_ci#define E1000_82542_PRC127 E1000_PRC127 11578c2ecf20Sopenharmony_ci#define E1000_82542_PRC255 E1000_PRC255 11588c2ecf20Sopenharmony_ci#define E1000_82542_PRC511 E1000_PRC511 11598c2ecf20Sopenharmony_ci#define E1000_82542_PRC1023 E1000_PRC1023 11608c2ecf20Sopenharmony_ci#define E1000_82542_PRC1522 E1000_PRC1522 11618c2ecf20Sopenharmony_ci#define E1000_82542_GPRC E1000_GPRC 11628c2ecf20Sopenharmony_ci#define E1000_82542_BPRC E1000_BPRC 11638c2ecf20Sopenharmony_ci#define E1000_82542_MPRC E1000_MPRC 11648c2ecf20Sopenharmony_ci#define E1000_82542_GPTC E1000_GPTC 11658c2ecf20Sopenharmony_ci#define E1000_82542_GORCL E1000_GORCL 11668c2ecf20Sopenharmony_ci#define E1000_82542_GORCH E1000_GORCH 11678c2ecf20Sopenharmony_ci#define E1000_82542_GOTCL E1000_GOTCL 11688c2ecf20Sopenharmony_ci#define E1000_82542_GOTCH E1000_GOTCH 11698c2ecf20Sopenharmony_ci#define E1000_82542_RNBC E1000_RNBC 11708c2ecf20Sopenharmony_ci#define E1000_82542_RUC E1000_RUC 11718c2ecf20Sopenharmony_ci#define E1000_82542_RFC E1000_RFC 11728c2ecf20Sopenharmony_ci#define E1000_82542_ROC E1000_ROC 11738c2ecf20Sopenharmony_ci#define E1000_82542_RJC E1000_RJC 11748c2ecf20Sopenharmony_ci#define E1000_82542_MGTPRC E1000_MGTPRC 11758c2ecf20Sopenharmony_ci#define E1000_82542_MGTPDC E1000_MGTPDC 11768c2ecf20Sopenharmony_ci#define E1000_82542_MGTPTC E1000_MGTPTC 11778c2ecf20Sopenharmony_ci#define E1000_82542_TORL E1000_TORL 11788c2ecf20Sopenharmony_ci#define E1000_82542_TORH E1000_TORH 11798c2ecf20Sopenharmony_ci#define E1000_82542_TOTL E1000_TOTL 11808c2ecf20Sopenharmony_ci#define E1000_82542_TOTH E1000_TOTH 11818c2ecf20Sopenharmony_ci#define E1000_82542_TPR E1000_TPR 11828c2ecf20Sopenharmony_ci#define E1000_82542_TPT E1000_TPT 11838c2ecf20Sopenharmony_ci#define E1000_82542_PTC64 E1000_PTC64 11848c2ecf20Sopenharmony_ci#define E1000_82542_PTC127 E1000_PTC127 11858c2ecf20Sopenharmony_ci#define E1000_82542_PTC255 E1000_PTC255 11868c2ecf20Sopenharmony_ci#define E1000_82542_PTC511 E1000_PTC511 11878c2ecf20Sopenharmony_ci#define E1000_82542_PTC1023 E1000_PTC1023 11888c2ecf20Sopenharmony_ci#define E1000_82542_PTC1522 E1000_PTC1522 11898c2ecf20Sopenharmony_ci#define E1000_82542_MPTC E1000_MPTC 11908c2ecf20Sopenharmony_ci#define E1000_82542_BPTC E1000_BPTC 11918c2ecf20Sopenharmony_ci#define E1000_82542_TSCTC E1000_TSCTC 11928c2ecf20Sopenharmony_ci#define E1000_82542_TSCTFC E1000_TSCTFC 11938c2ecf20Sopenharmony_ci#define E1000_82542_RXCSUM E1000_RXCSUM 11948c2ecf20Sopenharmony_ci#define E1000_82542_WUC E1000_WUC 11958c2ecf20Sopenharmony_ci#define E1000_82542_WUFC E1000_WUFC 11968c2ecf20Sopenharmony_ci#define E1000_82542_WUS E1000_WUS 11978c2ecf20Sopenharmony_ci#define E1000_82542_MANC E1000_MANC 11988c2ecf20Sopenharmony_ci#define E1000_82542_IPAV E1000_IPAV 11998c2ecf20Sopenharmony_ci#define E1000_82542_IP4AT E1000_IP4AT 12008c2ecf20Sopenharmony_ci#define E1000_82542_IP6AT E1000_IP6AT 12018c2ecf20Sopenharmony_ci#define E1000_82542_WUPL E1000_WUPL 12028c2ecf20Sopenharmony_ci#define E1000_82542_WUPM E1000_WUPM 12038c2ecf20Sopenharmony_ci#define E1000_82542_FFLT E1000_FFLT 12048c2ecf20Sopenharmony_ci#define E1000_82542_TDFH 0x08010 12058c2ecf20Sopenharmony_ci#define E1000_82542_TDFT 0x08018 12068c2ecf20Sopenharmony_ci#define E1000_82542_FFMT E1000_FFMT 12078c2ecf20Sopenharmony_ci#define E1000_82542_FFVT E1000_FFVT 12088c2ecf20Sopenharmony_ci#define E1000_82542_HOST_IF E1000_HOST_IF 12098c2ecf20Sopenharmony_ci#define E1000_82542_IAM E1000_IAM 12108c2ecf20Sopenharmony_ci#define E1000_82542_EEMNGCTL E1000_EEMNGCTL 12118c2ecf20Sopenharmony_ci#define E1000_82542_PSRCTL E1000_PSRCTL 12128c2ecf20Sopenharmony_ci#define E1000_82542_RAID E1000_RAID 12138c2ecf20Sopenharmony_ci#define E1000_82542_TARC0 E1000_TARC0 12148c2ecf20Sopenharmony_ci#define E1000_82542_TDBAL1 E1000_TDBAL1 12158c2ecf20Sopenharmony_ci#define E1000_82542_TDBAH1 E1000_TDBAH1 12168c2ecf20Sopenharmony_ci#define E1000_82542_TDLEN1 E1000_TDLEN1 12178c2ecf20Sopenharmony_ci#define E1000_82542_TDH1 E1000_TDH1 12188c2ecf20Sopenharmony_ci#define E1000_82542_TDT1 E1000_TDT1 12198c2ecf20Sopenharmony_ci#define E1000_82542_TXDCTL1 E1000_TXDCTL1 12208c2ecf20Sopenharmony_ci#define E1000_82542_TARC1 E1000_TARC1 12218c2ecf20Sopenharmony_ci#define E1000_82542_RFCTL E1000_RFCTL 12228c2ecf20Sopenharmony_ci#define E1000_82542_GCR E1000_GCR 12238c2ecf20Sopenharmony_ci#define E1000_82542_GSCL_1 E1000_GSCL_1 12248c2ecf20Sopenharmony_ci#define E1000_82542_GSCL_2 E1000_GSCL_2 12258c2ecf20Sopenharmony_ci#define E1000_82542_GSCL_3 E1000_GSCL_3 12268c2ecf20Sopenharmony_ci#define E1000_82542_GSCL_4 E1000_GSCL_4 12278c2ecf20Sopenharmony_ci#define E1000_82542_FACTPS E1000_FACTPS 12288c2ecf20Sopenharmony_ci#define E1000_82542_SWSM E1000_SWSM 12298c2ecf20Sopenharmony_ci#define E1000_82542_FWSM E1000_FWSM 12308c2ecf20Sopenharmony_ci#define E1000_82542_FFLT_DBG E1000_FFLT_DBG 12318c2ecf20Sopenharmony_ci#define E1000_82542_IAC E1000_IAC 12328c2ecf20Sopenharmony_ci#define E1000_82542_ICRXPTC E1000_ICRXPTC 12338c2ecf20Sopenharmony_ci#define E1000_82542_ICRXATC E1000_ICRXATC 12348c2ecf20Sopenharmony_ci#define E1000_82542_ICTXPTC E1000_ICTXPTC 12358c2ecf20Sopenharmony_ci#define E1000_82542_ICTXATC E1000_ICTXATC 12368c2ecf20Sopenharmony_ci#define E1000_82542_ICTXQEC E1000_ICTXQEC 12378c2ecf20Sopenharmony_ci#define E1000_82542_ICTXQMTC E1000_ICTXQMTC 12388c2ecf20Sopenharmony_ci#define E1000_82542_ICRXDMTC E1000_ICRXDMTC 12398c2ecf20Sopenharmony_ci#define E1000_82542_ICRXOC E1000_ICRXOC 12408c2ecf20Sopenharmony_ci#define E1000_82542_HICR E1000_HICR 12418c2ecf20Sopenharmony_ci 12428c2ecf20Sopenharmony_ci#define E1000_82542_CPUVEC E1000_CPUVEC 12438c2ecf20Sopenharmony_ci#define E1000_82542_MRQC E1000_MRQC 12448c2ecf20Sopenharmony_ci#define E1000_82542_RETA E1000_RETA 12458c2ecf20Sopenharmony_ci#define E1000_82542_RSSRK E1000_RSSRK 12468c2ecf20Sopenharmony_ci#define E1000_82542_RSSIM E1000_RSSIM 12478c2ecf20Sopenharmony_ci#define E1000_82542_RSSIR E1000_RSSIR 12488c2ecf20Sopenharmony_ci#define E1000_82542_KUMCTRLSTA E1000_KUMCTRLSTA 12498c2ecf20Sopenharmony_ci#define E1000_82542_SW_FW_SYNC E1000_SW_FW_SYNC 12508c2ecf20Sopenharmony_ci 12518c2ecf20Sopenharmony_ci/* Statistics counters collected by the MAC */ 12528c2ecf20Sopenharmony_cistruct e1000_hw_stats { 12538c2ecf20Sopenharmony_ci u64 crcerrs; 12548c2ecf20Sopenharmony_ci u64 algnerrc; 12558c2ecf20Sopenharmony_ci u64 symerrs; 12568c2ecf20Sopenharmony_ci u64 rxerrc; 12578c2ecf20Sopenharmony_ci u64 txerrc; 12588c2ecf20Sopenharmony_ci u64 mpc; 12598c2ecf20Sopenharmony_ci u64 scc; 12608c2ecf20Sopenharmony_ci u64 ecol; 12618c2ecf20Sopenharmony_ci u64 mcc; 12628c2ecf20Sopenharmony_ci u64 latecol; 12638c2ecf20Sopenharmony_ci u64 colc; 12648c2ecf20Sopenharmony_ci u64 dc; 12658c2ecf20Sopenharmony_ci u64 tncrs; 12668c2ecf20Sopenharmony_ci u64 sec; 12678c2ecf20Sopenharmony_ci u64 cexterr; 12688c2ecf20Sopenharmony_ci u64 rlec; 12698c2ecf20Sopenharmony_ci u64 xonrxc; 12708c2ecf20Sopenharmony_ci u64 xontxc; 12718c2ecf20Sopenharmony_ci u64 xoffrxc; 12728c2ecf20Sopenharmony_ci u64 xofftxc; 12738c2ecf20Sopenharmony_ci u64 fcruc; 12748c2ecf20Sopenharmony_ci u64 prc64; 12758c2ecf20Sopenharmony_ci u64 prc127; 12768c2ecf20Sopenharmony_ci u64 prc255; 12778c2ecf20Sopenharmony_ci u64 prc511; 12788c2ecf20Sopenharmony_ci u64 prc1023; 12798c2ecf20Sopenharmony_ci u64 prc1522; 12808c2ecf20Sopenharmony_ci u64 gprc; 12818c2ecf20Sopenharmony_ci u64 bprc; 12828c2ecf20Sopenharmony_ci u64 mprc; 12838c2ecf20Sopenharmony_ci u64 gptc; 12848c2ecf20Sopenharmony_ci u64 gorcl; 12858c2ecf20Sopenharmony_ci u64 gorch; 12868c2ecf20Sopenharmony_ci u64 gotcl; 12878c2ecf20Sopenharmony_ci u64 gotch; 12888c2ecf20Sopenharmony_ci u64 rnbc; 12898c2ecf20Sopenharmony_ci u64 ruc; 12908c2ecf20Sopenharmony_ci u64 rfc; 12918c2ecf20Sopenharmony_ci u64 roc; 12928c2ecf20Sopenharmony_ci u64 rlerrc; 12938c2ecf20Sopenharmony_ci u64 rjc; 12948c2ecf20Sopenharmony_ci u64 mgprc; 12958c2ecf20Sopenharmony_ci u64 mgpdc; 12968c2ecf20Sopenharmony_ci u64 mgptc; 12978c2ecf20Sopenharmony_ci u64 torl; 12988c2ecf20Sopenharmony_ci u64 torh; 12998c2ecf20Sopenharmony_ci u64 totl; 13008c2ecf20Sopenharmony_ci u64 toth; 13018c2ecf20Sopenharmony_ci u64 tpr; 13028c2ecf20Sopenharmony_ci u64 tpt; 13038c2ecf20Sopenharmony_ci u64 ptc64; 13048c2ecf20Sopenharmony_ci u64 ptc127; 13058c2ecf20Sopenharmony_ci u64 ptc255; 13068c2ecf20Sopenharmony_ci u64 ptc511; 13078c2ecf20Sopenharmony_ci u64 ptc1023; 13088c2ecf20Sopenharmony_ci u64 ptc1522; 13098c2ecf20Sopenharmony_ci u64 mptc; 13108c2ecf20Sopenharmony_ci u64 bptc; 13118c2ecf20Sopenharmony_ci u64 tsctc; 13128c2ecf20Sopenharmony_ci u64 tsctfc; 13138c2ecf20Sopenharmony_ci u64 iac; 13148c2ecf20Sopenharmony_ci u64 icrxptc; 13158c2ecf20Sopenharmony_ci u64 icrxatc; 13168c2ecf20Sopenharmony_ci u64 ictxptc; 13178c2ecf20Sopenharmony_ci u64 ictxatc; 13188c2ecf20Sopenharmony_ci u64 ictxqec; 13198c2ecf20Sopenharmony_ci u64 ictxqmtc; 13208c2ecf20Sopenharmony_ci u64 icrxdmtc; 13218c2ecf20Sopenharmony_ci u64 icrxoc; 13228c2ecf20Sopenharmony_ci}; 13238c2ecf20Sopenharmony_ci 13248c2ecf20Sopenharmony_ci/* Structure containing variables used by the shared code (e1000_hw.c) */ 13258c2ecf20Sopenharmony_cistruct e1000_hw { 13268c2ecf20Sopenharmony_ci u8 __iomem *hw_addr; 13278c2ecf20Sopenharmony_ci u8 __iomem *flash_address; 13288c2ecf20Sopenharmony_ci void __iomem *ce4100_gbe_mdio_base_virt; 13298c2ecf20Sopenharmony_ci e1000_mac_type mac_type; 13308c2ecf20Sopenharmony_ci e1000_phy_type phy_type; 13318c2ecf20Sopenharmony_ci u32 phy_init_script; 13328c2ecf20Sopenharmony_ci e1000_media_type media_type; 13338c2ecf20Sopenharmony_ci void *back; 13348c2ecf20Sopenharmony_ci struct e1000_shadow_ram *eeprom_shadow_ram; 13358c2ecf20Sopenharmony_ci u32 flash_bank_size; 13368c2ecf20Sopenharmony_ci u32 flash_base_addr; 13378c2ecf20Sopenharmony_ci e1000_fc_type fc; 13388c2ecf20Sopenharmony_ci e1000_bus_speed bus_speed; 13398c2ecf20Sopenharmony_ci e1000_bus_width bus_width; 13408c2ecf20Sopenharmony_ci e1000_bus_type bus_type; 13418c2ecf20Sopenharmony_ci struct e1000_eeprom_info eeprom; 13428c2ecf20Sopenharmony_ci e1000_ms_type master_slave; 13438c2ecf20Sopenharmony_ci e1000_ms_type original_master_slave; 13448c2ecf20Sopenharmony_ci e1000_ffe_config ffe_config_state; 13458c2ecf20Sopenharmony_ci u32 asf_firmware_present; 13468c2ecf20Sopenharmony_ci u32 eeprom_semaphore_present; 13478c2ecf20Sopenharmony_ci unsigned long io_base; 13488c2ecf20Sopenharmony_ci u32 phy_id; 13498c2ecf20Sopenharmony_ci u32 phy_revision; 13508c2ecf20Sopenharmony_ci u32 phy_addr; 13518c2ecf20Sopenharmony_ci u32 original_fc; 13528c2ecf20Sopenharmony_ci u32 txcw; 13538c2ecf20Sopenharmony_ci u32 autoneg_failed; 13548c2ecf20Sopenharmony_ci u32 max_frame_size; 13558c2ecf20Sopenharmony_ci u32 min_frame_size; 13568c2ecf20Sopenharmony_ci u32 mc_filter_type; 13578c2ecf20Sopenharmony_ci u32 num_mc_addrs; 13588c2ecf20Sopenharmony_ci u32 collision_delta; 13598c2ecf20Sopenharmony_ci u32 tx_packet_delta; 13608c2ecf20Sopenharmony_ci u32 ledctl_default; 13618c2ecf20Sopenharmony_ci u32 ledctl_mode1; 13628c2ecf20Sopenharmony_ci u32 ledctl_mode2; 13638c2ecf20Sopenharmony_ci bool tx_pkt_filtering; 13648c2ecf20Sopenharmony_ci struct e1000_host_mng_dhcp_cookie mng_cookie; 13658c2ecf20Sopenharmony_ci u16 phy_spd_default; 13668c2ecf20Sopenharmony_ci u16 autoneg_advertised; 13678c2ecf20Sopenharmony_ci u16 pci_cmd_word; 13688c2ecf20Sopenharmony_ci u16 fc_high_water; 13698c2ecf20Sopenharmony_ci u16 fc_low_water; 13708c2ecf20Sopenharmony_ci u16 fc_pause_time; 13718c2ecf20Sopenharmony_ci u16 current_ifs_val; 13728c2ecf20Sopenharmony_ci u16 ifs_min_val; 13738c2ecf20Sopenharmony_ci u16 ifs_max_val; 13748c2ecf20Sopenharmony_ci u16 ifs_step_size; 13758c2ecf20Sopenharmony_ci u16 ifs_ratio; 13768c2ecf20Sopenharmony_ci u16 device_id; 13778c2ecf20Sopenharmony_ci u16 vendor_id; 13788c2ecf20Sopenharmony_ci u16 subsystem_id; 13798c2ecf20Sopenharmony_ci u16 subsystem_vendor_id; 13808c2ecf20Sopenharmony_ci u8 revision_id; 13818c2ecf20Sopenharmony_ci u8 autoneg; 13828c2ecf20Sopenharmony_ci u8 mdix; 13838c2ecf20Sopenharmony_ci u8 forced_speed_duplex; 13848c2ecf20Sopenharmony_ci u8 wait_autoneg_complete; 13858c2ecf20Sopenharmony_ci u8 dma_fairness; 13868c2ecf20Sopenharmony_ci u8 mac_addr[NODE_ADDRESS_SIZE]; 13878c2ecf20Sopenharmony_ci u8 perm_mac_addr[NODE_ADDRESS_SIZE]; 13888c2ecf20Sopenharmony_ci bool disable_polarity_correction; 13898c2ecf20Sopenharmony_ci bool speed_downgraded; 13908c2ecf20Sopenharmony_ci e1000_smart_speed smart_speed; 13918c2ecf20Sopenharmony_ci e1000_dsp_config dsp_config_state; 13928c2ecf20Sopenharmony_ci bool get_link_status; 13938c2ecf20Sopenharmony_ci bool serdes_has_link; 13948c2ecf20Sopenharmony_ci bool tbi_compatibility_en; 13958c2ecf20Sopenharmony_ci bool tbi_compatibility_on; 13968c2ecf20Sopenharmony_ci bool laa_is_present; 13978c2ecf20Sopenharmony_ci bool phy_reset_disable; 13988c2ecf20Sopenharmony_ci bool initialize_hw_bits_disable; 13998c2ecf20Sopenharmony_ci bool fc_send_xon; 14008c2ecf20Sopenharmony_ci bool fc_strict_ieee; 14018c2ecf20Sopenharmony_ci bool report_tx_early; 14028c2ecf20Sopenharmony_ci bool adaptive_ifs; 14038c2ecf20Sopenharmony_ci bool ifs_params_forced; 14048c2ecf20Sopenharmony_ci bool in_ifs_mode; 14058c2ecf20Sopenharmony_ci bool mng_reg_access_disabled; 14068c2ecf20Sopenharmony_ci bool leave_av_bit_off; 14078c2ecf20Sopenharmony_ci bool bad_tx_carr_stats_fd; 14088c2ecf20Sopenharmony_ci bool has_smbus; 14098c2ecf20Sopenharmony_ci}; 14108c2ecf20Sopenharmony_ci 14118c2ecf20Sopenharmony_ci#define E1000_EEPROM_SWDPIN0 0x0001 /* SWDPIN 0 EEPROM Value */ 14128c2ecf20Sopenharmony_ci#define E1000_EEPROM_LED_LOGIC 0x0020 /* Led Logic Word */ 14138c2ecf20Sopenharmony_ci#define E1000_EEPROM_RW_REG_DATA 16 /* Offset to data in EEPROM read/write registers */ 14148c2ecf20Sopenharmony_ci#define E1000_EEPROM_RW_REG_DONE 2 /* Offset to READ/WRITE done bit */ 14158c2ecf20Sopenharmony_ci#define E1000_EEPROM_RW_REG_START 1 /* First bit for telling part to start operation */ 14168c2ecf20Sopenharmony_ci#define E1000_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 14178c2ecf20Sopenharmony_ci#define E1000_EEPROM_POLL_WRITE 1 /* Flag for polling for write complete */ 14188c2ecf20Sopenharmony_ci#define E1000_EEPROM_POLL_READ 0 /* Flag for polling for read complete */ 14198c2ecf20Sopenharmony_ci/* Register Bit Masks */ 14208c2ecf20Sopenharmony_ci/* Device Control */ 14218c2ecf20Sopenharmony_ci#define E1000_CTRL_FD 0x00000001 /* Full duplex.0=half; 1=full */ 14228c2ecf20Sopenharmony_ci#define E1000_CTRL_BEM 0x00000002 /* Endian Mode.0=little,1=big */ 14238c2ecf20Sopenharmony_ci#define E1000_CTRL_PRIOR 0x00000004 /* Priority on PCI. 0=rx,1=fair */ 14248c2ecf20Sopenharmony_ci#define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004 /*Blocks new Master requests */ 14258c2ecf20Sopenharmony_ci#define E1000_CTRL_LRST 0x00000008 /* Link reset. 0=normal,1=reset */ 14268c2ecf20Sopenharmony_ci#define E1000_CTRL_TME 0x00000010 /* Test mode. 0=normal,1=test */ 14278c2ecf20Sopenharmony_ci#define E1000_CTRL_SLE 0x00000020 /* Serial Link on 0=dis,1=en */ 14288c2ecf20Sopenharmony_ci#define E1000_CTRL_ASDE 0x00000020 /* Auto-speed detect enable */ 14298c2ecf20Sopenharmony_ci#define E1000_CTRL_SLU 0x00000040 /* Set link up (Force Link) */ 14308c2ecf20Sopenharmony_ci#define E1000_CTRL_ILOS 0x00000080 /* Invert Loss-Of Signal */ 14318c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_SEL 0x00000300 /* Speed Select Mask */ 14328c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_10 0x00000000 /* Force 10Mb */ 14338c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_100 0x00000100 /* Force 100Mb */ 14348c2ecf20Sopenharmony_ci#define E1000_CTRL_SPD_1000 0x00000200 /* Force 1Gb */ 14358c2ecf20Sopenharmony_ci#define E1000_CTRL_BEM32 0x00000400 /* Big Endian 32 mode */ 14368c2ecf20Sopenharmony_ci#define E1000_CTRL_FRCSPD 0x00000800 /* Force Speed */ 14378c2ecf20Sopenharmony_ci#define E1000_CTRL_FRCDPX 0x00001000 /* Force Duplex */ 14388c2ecf20Sopenharmony_ci#define E1000_CTRL_D_UD_EN 0x00002000 /* Dock/Undock enable */ 14398c2ecf20Sopenharmony_ci#define E1000_CTRL_D_UD_POLARITY 0x00004000 /* Defined polarity of Dock/Undock indication in SDP[0] */ 14408c2ecf20Sopenharmony_ci#define E1000_CTRL_FORCE_PHY_RESET 0x00008000 /* Reset both PHY ports, through PHYRST_N pin */ 14418c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_EN 0x00010000 /* enable link status from external LINK_0 and LINK_1 pins */ 14428c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIN0 0x00040000 /* SWDPIN 0 value */ 14438c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIN1 0x00080000 /* SWDPIN 1 value */ 14448c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIN2 0x00100000 /* SWDPIN 2 value */ 14458c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIN3 0x00200000 /* SWDPIN 3 value */ 14468c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIO0 0x00400000 /* SWDPIN 0 Input or output */ 14478c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIO1 0x00800000 /* SWDPIN 1 input or output */ 14488c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIO2 0x01000000 /* SWDPIN 2 input or output */ 14498c2ecf20Sopenharmony_ci#define E1000_CTRL_SWDPIO3 0x02000000 /* SWDPIN 3 input or output */ 14508c2ecf20Sopenharmony_ci#define E1000_CTRL_RST 0x04000000 /* Global reset */ 14518c2ecf20Sopenharmony_ci#define E1000_CTRL_RFCE 0x08000000 /* Receive Flow Control enable */ 14528c2ecf20Sopenharmony_ci#define E1000_CTRL_TFCE 0x10000000 /* Transmit flow control enable */ 14538c2ecf20Sopenharmony_ci#define E1000_CTRL_RTE 0x20000000 /* Routing tag enable */ 14548c2ecf20Sopenharmony_ci#define E1000_CTRL_VME 0x40000000 /* IEEE VLAN mode enable */ 14558c2ecf20Sopenharmony_ci#define E1000_CTRL_PHY_RST 0x80000000 /* PHY Reset */ 14568c2ecf20Sopenharmony_ci#define E1000_CTRL_SW2FW_INT 0x02000000 /* Initiate an interrupt to manageability engine */ 14578c2ecf20Sopenharmony_ci 14588c2ecf20Sopenharmony_ci/* Device Status */ 14598c2ecf20Sopenharmony_ci#define E1000_STATUS_FD 0x00000001 /* Full duplex.0=half,1=full */ 14608c2ecf20Sopenharmony_ci#define E1000_STATUS_LU 0x00000002 /* Link up.0=no,1=link */ 14618c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_MASK 0x0000000C /* PCI Function Mask */ 14628c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_SHIFT 2 14638c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_0 0x00000000 /* Function 0 */ 14648c2ecf20Sopenharmony_ci#define E1000_STATUS_FUNC_1 0x00000004 /* Function 1 */ 14658c2ecf20Sopenharmony_ci#define E1000_STATUS_TXOFF 0x00000010 /* transmission paused */ 14668c2ecf20Sopenharmony_ci#define E1000_STATUS_TBIMODE 0x00000020 /* TBI mode */ 14678c2ecf20Sopenharmony_ci#define E1000_STATUS_SPEED_MASK 0x000000C0 14688c2ecf20Sopenharmony_ci#define E1000_STATUS_SPEED_10 0x00000000 /* Speed 10Mb/s */ 14698c2ecf20Sopenharmony_ci#define E1000_STATUS_SPEED_100 0x00000040 /* Speed 100Mb/s */ 14708c2ecf20Sopenharmony_ci#define E1000_STATUS_SPEED_1000 0x00000080 /* Speed 1000Mb/s */ 14718c2ecf20Sopenharmony_ci#define E1000_STATUS_LAN_INIT_DONE 0x00000200 /* Lan Init Completion 14728c2ecf20Sopenharmony_ci by EEPROM/Flash */ 14738c2ecf20Sopenharmony_ci#define E1000_STATUS_ASDV 0x00000300 /* Auto speed detect value */ 14748c2ecf20Sopenharmony_ci#define E1000_STATUS_DOCK_CI 0x00000800 /* Change in Dock/Undock state. Clear on write '0'. */ 14758c2ecf20Sopenharmony_ci#define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000 /* Status of Master requests. */ 14768c2ecf20Sopenharmony_ci#define E1000_STATUS_MTXCKOK 0x00000400 /* MTX clock running OK */ 14778c2ecf20Sopenharmony_ci#define E1000_STATUS_PCI66 0x00000800 /* In 66Mhz slot */ 14788c2ecf20Sopenharmony_ci#define E1000_STATUS_BUS64 0x00001000 /* In 64 bit slot */ 14798c2ecf20Sopenharmony_ci#define E1000_STATUS_PCIX_MODE 0x00002000 /* PCI-X mode */ 14808c2ecf20Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED 0x0000C000 /* PCI-X bus speed */ 14818c2ecf20Sopenharmony_ci#define E1000_STATUS_BMC_SKU_0 0x00100000 /* BMC USB redirect disabled */ 14828c2ecf20Sopenharmony_ci#define E1000_STATUS_BMC_SKU_1 0x00200000 /* BMC SRAM disabled */ 14838c2ecf20Sopenharmony_ci#define E1000_STATUS_BMC_SKU_2 0x00400000 /* BMC SDRAM disabled */ 14848c2ecf20Sopenharmony_ci#define E1000_STATUS_BMC_CRYPTO 0x00800000 /* BMC crypto disabled */ 14858c2ecf20Sopenharmony_ci#define E1000_STATUS_BMC_LITE 0x01000000 /* BMC external code execution disabled */ 14868c2ecf20Sopenharmony_ci#define E1000_STATUS_RGMII_ENABLE 0x02000000 /* RGMII disabled */ 14878c2ecf20Sopenharmony_ci#define E1000_STATUS_FUSE_8 0x04000000 14888c2ecf20Sopenharmony_ci#define E1000_STATUS_FUSE_9 0x08000000 14898c2ecf20Sopenharmony_ci#define E1000_STATUS_SERDES0_DIS 0x10000000 /* SERDES disabled on port 0 */ 14908c2ecf20Sopenharmony_ci#define E1000_STATUS_SERDES1_DIS 0x20000000 /* SERDES disabled on port 1 */ 14918c2ecf20Sopenharmony_ci 14928c2ecf20Sopenharmony_ci/* Constants used to interpret the masked PCI-X bus speed. */ 14938c2ecf20Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED_66 0x00000000 /* PCI-X bus speed 50-66 MHz */ 14948c2ecf20Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED_100 0x00004000 /* PCI-X bus speed 66-100 MHz */ 14958c2ecf20Sopenharmony_ci#define E1000_STATUS_PCIX_SPEED_133 0x00008000 /* PCI-X bus speed 100-133 MHz */ 14968c2ecf20Sopenharmony_ci 14978c2ecf20Sopenharmony_ci/* EEPROM/Flash Control */ 14988c2ecf20Sopenharmony_ci#define E1000_EECD_SK 0x00000001 /* EEPROM Clock */ 14998c2ecf20Sopenharmony_ci#define E1000_EECD_CS 0x00000002 /* EEPROM Chip Select */ 15008c2ecf20Sopenharmony_ci#define E1000_EECD_DI 0x00000004 /* EEPROM Data In */ 15018c2ecf20Sopenharmony_ci#define E1000_EECD_DO 0x00000008 /* EEPROM Data Out */ 15028c2ecf20Sopenharmony_ci#define E1000_EECD_FWE_MASK 0x00000030 15038c2ecf20Sopenharmony_ci#define E1000_EECD_FWE_DIS 0x00000010 /* Disable FLASH writes */ 15048c2ecf20Sopenharmony_ci#define E1000_EECD_FWE_EN 0x00000020 /* Enable FLASH writes */ 15058c2ecf20Sopenharmony_ci#define E1000_EECD_FWE_SHIFT 4 15068c2ecf20Sopenharmony_ci#define E1000_EECD_REQ 0x00000040 /* EEPROM Access Request */ 15078c2ecf20Sopenharmony_ci#define E1000_EECD_GNT 0x00000080 /* EEPROM Access Grant */ 15088c2ecf20Sopenharmony_ci#define E1000_EECD_PRES 0x00000100 /* EEPROM Present */ 15098c2ecf20Sopenharmony_ci#define E1000_EECD_SIZE 0x00000200 /* EEPROM Size (0=64 word 1=256 word) */ 15108c2ecf20Sopenharmony_ci#define E1000_EECD_ADDR_BITS 0x00000400 /* EEPROM Addressing bits based on type 15118c2ecf20Sopenharmony_ci * (0-small, 1-large) */ 15128c2ecf20Sopenharmony_ci#define E1000_EECD_TYPE 0x00002000 /* EEPROM Type (1-SPI, 0-Microwire) */ 15138c2ecf20Sopenharmony_ci#ifndef E1000_EEPROM_GRANT_ATTEMPTS 15148c2ecf20Sopenharmony_ci#define E1000_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */ 15158c2ecf20Sopenharmony_ci#endif 15168c2ecf20Sopenharmony_ci#define E1000_EECD_AUTO_RD 0x00000200 /* EEPROM Auto Read done */ 15178c2ecf20Sopenharmony_ci#define E1000_EECD_SIZE_EX_MASK 0x00007800 /* EEprom Size */ 15188c2ecf20Sopenharmony_ci#define E1000_EECD_SIZE_EX_SHIFT 11 15198c2ecf20Sopenharmony_ci#define E1000_EECD_NVADDS 0x00018000 /* NVM Address Size */ 15208c2ecf20Sopenharmony_ci#define E1000_EECD_SELSHAD 0x00020000 /* Select Shadow RAM */ 15218c2ecf20Sopenharmony_ci#define E1000_EECD_INITSRAM 0x00040000 /* Initialize Shadow RAM */ 15228c2ecf20Sopenharmony_ci#define E1000_EECD_FLUPD 0x00080000 /* Update FLASH */ 15238c2ecf20Sopenharmony_ci#define E1000_EECD_AUPDEN 0x00100000 /* Enable Autonomous FLASH update */ 15248c2ecf20Sopenharmony_ci#define E1000_EECD_SHADV 0x00200000 /* Shadow RAM Data Valid */ 15258c2ecf20Sopenharmony_ci#define E1000_EECD_SEC1VAL 0x00400000 /* Sector One Valid */ 15268c2ecf20Sopenharmony_ci#define E1000_EECD_SECVAL_SHIFT 22 15278c2ecf20Sopenharmony_ci#define E1000_STM_OPCODE 0xDB00 15288c2ecf20Sopenharmony_ci#define E1000_HICR_FW_RESET 0xC0 15298c2ecf20Sopenharmony_ci 15308c2ecf20Sopenharmony_ci#define E1000_SHADOW_RAM_WORDS 2048 15318c2ecf20Sopenharmony_ci#define E1000_ICH_NVM_SIG_WORD 0x13 15328c2ecf20Sopenharmony_ci#define E1000_ICH_NVM_SIG_MASK 0xC0 15338c2ecf20Sopenharmony_ci 15348c2ecf20Sopenharmony_ci/* EEPROM Read */ 15358c2ecf20Sopenharmony_ci#define E1000_EERD_START 0x00000001 /* Start Read */ 15368c2ecf20Sopenharmony_ci#define E1000_EERD_DONE 0x00000010 /* Read Done */ 15378c2ecf20Sopenharmony_ci#define E1000_EERD_ADDR_SHIFT 8 15388c2ecf20Sopenharmony_ci#define E1000_EERD_ADDR_MASK 0x0000FF00 /* Read Address */ 15398c2ecf20Sopenharmony_ci#define E1000_EERD_DATA_SHIFT 16 15408c2ecf20Sopenharmony_ci#define E1000_EERD_DATA_MASK 0xFFFF0000 /* Read Data */ 15418c2ecf20Sopenharmony_ci 15428c2ecf20Sopenharmony_ci/* SPI EEPROM Status Register */ 15438c2ecf20Sopenharmony_ci#define EEPROM_STATUS_RDY_SPI 0x01 15448c2ecf20Sopenharmony_ci#define EEPROM_STATUS_WEN_SPI 0x02 15458c2ecf20Sopenharmony_ci#define EEPROM_STATUS_BP0_SPI 0x04 15468c2ecf20Sopenharmony_ci#define EEPROM_STATUS_BP1_SPI 0x08 15478c2ecf20Sopenharmony_ci#define EEPROM_STATUS_WPEN_SPI 0x80 15488c2ecf20Sopenharmony_ci 15498c2ecf20Sopenharmony_ci/* Extended Device Control */ 15508c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_GPI0_EN 0x00000001 /* Maps SDP4 to GPI0 */ 15518c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_GPI1_EN 0x00000002 /* Maps SDP5 to GPI1 */ 15528c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_PHYINT_EN E1000_CTRL_EXT_GPI1_EN 15538c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_GPI2_EN 0x00000004 /* Maps SDP6 to GPI2 */ 15548c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_GPI3_EN 0x00000008 /* Maps SDP7 to GPI3 */ 15558c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP4_DATA 0x00000010 /* Value of SW Defineable Pin 4 */ 15568c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP5_DATA 0x00000020 /* Value of SW Defineable Pin 5 */ 15578c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_PHY_INT E1000_CTRL_EXT_SDP5_DATA 15588c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP6_DATA 0x00000040 /* Value of SW Defineable Pin 6 */ 15598c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP7_DATA 0x00000080 /* Value of SW Defineable Pin 7 */ 15608c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP4_DIR 0x00000100 /* Direction of SDP4 0=in 1=out */ 15618c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP5_DIR 0x00000200 /* Direction of SDP5 0=in 1=out */ 15628c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP6_DIR 0x00000400 /* Direction of SDP6 0=in 1=out */ 15638c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SDP7_DIR 0x00000800 /* Direction of SDP7 0=in 1=out */ 15648c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_ASDCHK 0x00001000 /* Initiate an ASD sequence */ 15658c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_EE_RST 0x00002000 /* Reinitialize from EEPROM */ 15668c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_IPS 0x00004000 /* Invert Power State */ 15678c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_SPD_BYPS 0x00008000 /* Speed Select Bypass */ 15688c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 15698c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000 15708c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000 15718c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_TBI 0x00C00000 15728c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_KMRN 0x00000000 15738c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_SERDES 0x00C00000 15748c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000 15758c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_MASK 0x03000000 15768c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_256 0x00000000 15778c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_320 0x01000000 15788c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_384 0x02000000 15798c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_WR_WMARK_448 0x03000000 15808c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 15818c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_IAME 0x08000000 /* Interrupt acknowledge Auto-mask */ 15828c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000 /* Clear Interrupt timers after IMS clear */ 15838c2ecf20Sopenharmony_ci#define E1000_CRTL_EXT_PB_PAREN 0x01000000 /* packet buffer parity error detection enabled */ 15848c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_DF_PAREN 0x02000000 /* descriptor FIFO parity error detection enable */ 15858c2ecf20Sopenharmony_ci#define E1000_CTRL_EXT_GHOST_PAREN 0x40000000 15868c2ecf20Sopenharmony_ci 15878c2ecf20Sopenharmony_ci/* MDI Control */ 15888c2ecf20Sopenharmony_ci#define E1000_MDIC_DATA_MASK 0x0000FFFF 15898c2ecf20Sopenharmony_ci#define E1000_MDIC_REG_MASK 0x001F0000 15908c2ecf20Sopenharmony_ci#define E1000_MDIC_REG_SHIFT 16 15918c2ecf20Sopenharmony_ci#define E1000_MDIC_PHY_MASK 0x03E00000 15928c2ecf20Sopenharmony_ci#define E1000_MDIC_PHY_SHIFT 21 15938c2ecf20Sopenharmony_ci#define E1000_MDIC_OP_WRITE 0x04000000 15948c2ecf20Sopenharmony_ci#define E1000_MDIC_OP_READ 0x08000000 15958c2ecf20Sopenharmony_ci#define E1000_MDIC_READY 0x10000000 15968c2ecf20Sopenharmony_ci#define E1000_MDIC_INT_EN 0x20000000 15978c2ecf20Sopenharmony_ci#define E1000_MDIC_ERROR 0x40000000 15988c2ecf20Sopenharmony_ci 15998c2ecf20Sopenharmony_ci#define INTEL_CE_GBE_MDIC_OP_WRITE 0x04000000 16008c2ecf20Sopenharmony_ci#define INTEL_CE_GBE_MDIC_OP_READ 0x00000000 16018c2ecf20Sopenharmony_ci#define INTEL_CE_GBE_MDIC_GO 0x80000000 16028c2ecf20Sopenharmony_ci#define INTEL_CE_GBE_MDIC_READ_ERROR 0x80000000 16038c2ecf20Sopenharmony_ci 16048c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_MASK 0x0000FFFF 16058c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET 0x001F0000 16068c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_SHIFT 16 16078c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_REN 0x00200000 16088c2ecf20Sopenharmony_ci 16098c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_FIFO_CTRL 0x00000000 16108c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_CTRL 0x00000001 16118c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_INB_CTRL 0x00000002 16128c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_DIAG 0x00000003 16138c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_TIMEOUTS 0x00000004 16148c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_INB_PARAM 0x00000009 16158c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_HD_CTRL 0x00000010 16168c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_M2P_SERDES 0x0000001E 16178c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_M2P_MODES 0x0000001F 16188c2ecf20Sopenharmony_ci 16198c2ecf20Sopenharmony_ci/* FIFO Control */ 16208c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_FIFO_CTRL_RX_BYPASS 0x00000008 16218c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_FIFO_CTRL_TX_BYPASS 0x00000800 16228c2ecf20Sopenharmony_ci 16238c2ecf20Sopenharmony_ci/* In-Band Control */ 16248c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_INB_CTRL_LINK_STATUS_TX_TIMEOUT_DEFAULT 0x00000500 16258c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_INB_CTRL_DIS_PADDING 0x00000010 16268c2ecf20Sopenharmony_ci 16278c2ecf20Sopenharmony_ci/* Half-Duplex Control */ 16288c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_HD_CTRL_10_100_DEFAULT 0x00000004 16298c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_HD_CTRL_1000_DEFAULT 0x00000000 16308c2ecf20Sopenharmony_ci 16318c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_OFFSET_K0S_CTRL 0x0000001E 16328c2ecf20Sopenharmony_ci 16338c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_DIAG_FELPBK 0x2000 16348c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_DIAG_NELPBK 0x1000 16358c2ecf20Sopenharmony_ci 16368c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_K0S_100_EN 0x2000 16378c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_K0S_GBE_EN 0x1000 16388c2ecf20Sopenharmony_ci#define E1000_KUMCTRLSTA_K0S_ENTRY_LATENCY_MASK 0x0003 16398c2ecf20Sopenharmony_ci 16408c2ecf20Sopenharmony_ci#define E1000_KABGTXD_BGSQLBIAS 0x00050000 16418c2ecf20Sopenharmony_ci 16428c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL_SPD_EN 0x00000001 16438c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL_D0A_LPLU 0x00000002 16448c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004 16458c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008 16468c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL_GBE_DISABLE 0x00000040 16478c2ecf20Sopenharmony_ci#define E1000_PHY_CTRL_B2B_EN 0x00000080 16488c2ecf20Sopenharmony_ci 16498c2ecf20Sopenharmony_ci/* LED Control */ 16508c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F 16518c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_MODE_SHIFT 0 16528c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_BLINK_RATE 0x0000020 16538c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_IVRT 0x00000040 16548c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED0_BLINK 0x00000080 16558c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED1_MODE_MASK 0x00000F00 16568c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED1_MODE_SHIFT 8 16578c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED1_BLINK_RATE 0x0002000 16588c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED1_IVRT 0x00004000 16598c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED1_BLINK 0x00008000 16608c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED2_MODE_MASK 0x000F0000 16618c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED2_MODE_SHIFT 16 16628c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED2_BLINK_RATE 0x00200000 16638c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED2_IVRT 0x00400000 16648c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED2_BLINK 0x00800000 16658c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED3_MODE_MASK 0x0F000000 16668c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED3_MODE_SHIFT 24 16678c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED3_BLINK_RATE 0x20000000 16688c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED3_IVRT 0x40000000 16698c2ecf20Sopenharmony_ci#define E1000_LEDCTL_LED3_BLINK 0x80000000 16708c2ecf20Sopenharmony_ci 16718c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_10_1000 0x0 16728c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_100_1000 0x1 16738c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_UP 0x2 16748c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_ACTIVITY 0x3 16758c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_ACTIVITY 0x4 16768c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_10 0x5 16778c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_100 0x6 16788c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LINK_1000 0x7 16798c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_PCIX_MODE 0x8 16808c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_FULL_DUPLEX 0x9 16818c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_COLLISION 0xA 16828c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_BUS_SPEED 0xB 16838c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_BUS_SIZE 0xC 16848c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_PAUSED 0xD 16858c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LED_ON 0xE 16868c2ecf20Sopenharmony_ci#define E1000_LEDCTL_MODE_LED_OFF 0xF 16878c2ecf20Sopenharmony_ci 16888c2ecf20Sopenharmony_ci/* Receive Address */ 16898c2ecf20Sopenharmony_ci#define E1000_RAH_AV 0x80000000 /* Receive descriptor valid */ 16908c2ecf20Sopenharmony_ci 16918c2ecf20Sopenharmony_ci/* Interrupt Cause Read */ 16928c2ecf20Sopenharmony_ci#define E1000_ICR_TXDW 0x00000001 /* Transmit desc written back */ 16938c2ecf20Sopenharmony_ci#define E1000_ICR_TXQE 0x00000002 /* Transmit Queue empty */ 16948c2ecf20Sopenharmony_ci#define E1000_ICR_LSC 0x00000004 /* Link Status Change */ 16958c2ecf20Sopenharmony_ci#define E1000_ICR_RXSEQ 0x00000008 /* rx sequence error */ 16968c2ecf20Sopenharmony_ci#define E1000_ICR_RXDMT0 0x00000010 /* rx desc min. threshold (0) */ 16978c2ecf20Sopenharmony_ci#define E1000_ICR_RXO 0x00000040 /* rx overrun */ 16988c2ecf20Sopenharmony_ci#define E1000_ICR_RXT0 0x00000080 /* rx timer intr (ring 0) */ 16998c2ecf20Sopenharmony_ci#define E1000_ICR_MDAC 0x00000200 /* MDIO access complete */ 17008c2ecf20Sopenharmony_ci#define E1000_ICR_RXCFG 0x00000400 /* RX /c/ ordered set */ 17018c2ecf20Sopenharmony_ci#define E1000_ICR_GPI_EN0 0x00000800 /* GP Int 0 */ 17028c2ecf20Sopenharmony_ci#define E1000_ICR_GPI_EN1 0x00001000 /* GP Int 1 */ 17038c2ecf20Sopenharmony_ci#define E1000_ICR_GPI_EN2 0x00002000 /* GP Int 2 */ 17048c2ecf20Sopenharmony_ci#define E1000_ICR_GPI_EN3 0x00004000 /* GP Int 3 */ 17058c2ecf20Sopenharmony_ci#define E1000_ICR_TXD_LOW 0x00008000 17068c2ecf20Sopenharmony_ci#define E1000_ICR_SRPD 0x00010000 17078c2ecf20Sopenharmony_ci#define E1000_ICR_ACK 0x00020000 /* Receive Ack frame */ 17088c2ecf20Sopenharmony_ci#define E1000_ICR_MNG 0x00040000 /* Manageability event */ 17098c2ecf20Sopenharmony_ci#define E1000_ICR_DOCK 0x00080000 /* Dock/Undock */ 17108c2ecf20Sopenharmony_ci#define E1000_ICR_INT_ASSERTED 0x80000000 /* If this bit asserted, the driver should claim the interrupt */ 17118c2ecf20Sopenharmony_ci#define E1000_ICR_RXD_FIFO_PAR0 0x00100000 /* queue 0 Rx descriptor FIFO parity error */ 17128c2ecf20Sopenharmony_ci#define E1000_ICR_TXD_FIFO_PAR0 0x00200000 /* queue 0 Tx descriptor FIFO parity error */ 17138c2ecf20Sopenharmony_ci#define E1000_ICR_HOST_ARB_PAR 0x00400000 /* host arb read buffer parity error */ 17148c2ecf20Sopenharmony_ci#define E1000_ICR_PB_PAR 0x00800000 /* packet buffer parity error */ 17158c2ecf20Sopenharmony_ci#define E1000_ICR_RXD_FIFO_PAR1 0x01000000 /* queue 1 Rx descriptor FIFO parity error */ 17168c2ecf20Sopenharmony_ci#define E1000_ICR_TXD_FIFO_PAR1 0x02000000 /* queue 1 Tx descriptor FIFO parity error */ 17178c2ecf20Sopenharmony_ci#define E1000_ICR_ALL_PARITY 0x03F00000 /* all parity error bits */ 17188c2ecf20Sopenharmony_ci#define E1000_ICR_DSW 0x00000020 /* FW changed the status of DISSW bit in the FWSM */ 17198c2ecf20Sopenharmony_ci#define E1000_ICR_PHYINT 0x00001000 /* LAN connected device generates an interrupt */ 17208c2ecf20Sopenharmony_ci#define E1000_ICR_EPRST 0x00100000 /* ME hardware reset occurs */ 17218c2ecf20Sopenharmony_ci 17228c2ecf20Sopenharmony_ci/* Interrupt Cause Set */ 17238c2ecf20Sopenharmony_ci#define E1000_ICS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 17248c2ecf20Sopenharmony_ci#define E1000_ICS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 17258c2ecf20Sopenharmony_ci#define E1000_ICS_LSC E1000_ICR_LSC /* Link Status Change */ 17268c2ecf20Sopenharmony_ci#define E1000_ICS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 17278c2ecf20Sopenharmony_ci#define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 17288c2ecf20Sopenharmony_ci#define E1000_ICS_RXO E1000_ICR_RXO /* rx overrun */ 17298c2ecf20Sopenharmony_ci#define E1000_ICS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 17308c2ecf20Sopenharmony_ci#define E1000_ICS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 17318c2ecf20Sopenharmony_ci#define E1000_ICS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 17328c2ecf20Sopenharmony_ci#define E1000_ICS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 17338c2ecf20Sopenharmony_ci#define E1000_ICS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 17348c2ecf20Sopenharmony_ci#define E1000_ICS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 17358c2ecf20Sopenharmony_ci#define E1000_ICS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 17368c2ecf20Sopenharmony_ci#define E1000_ICS_TXD_LOW E1000_ICR_TXD_LOW 17378c2ecf20Sopenharmony_ci#define E1000_ICS_SRPD E1000_ICR_SRPD 17388c2ecf20Sopenharmony_ci#define E1000_ICS_ACK E1000_ICR_ACK /* Receive Ack frame */ 17398c2ecf20Sopenharmony_ci#define E1000_ICS_MNG E1000_ICR_MNG /* Manageability event */ 17408c2ecf20Sopenharmony_ci#define E1000_ICS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 17418c2ecf20Sopenharmony_ci#define E1000_ICS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */ 17428c2ecf20Sopenharmony_ci#define E1000_ICS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */ 17438c2ecf20Sopenharmony_ci#define E1000_ICS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */ 17448c2ecf20Sopenharmony_ci#define E1000_ICS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */ 17458c2ecf20Sopenharmony_ci#define E1000_ICS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */ 17468c2ecf20Sopenharmony_ci#define E1000_ICS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */ 17478c2ecf20Sopenharmony_ci#define E1000_ICS_DSW E1000_ICR_DSW 17488c2ecf20Sopenharmony_ci#define E1000_ICS_PHYINT E1000_ICR_PHYINT 17498c2ecf20Sopenharmony_ci#define E1000_ICS_EPRST E1000_ICR_EPRST 17508c2ecf20Sopenharmony_ci 17518c2ecf20Sopenharmony_ci/* Interrupt Mask Set */ 17528c2ecf20Sopenharmony_ci#define E1000_IMS_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 17538c2ecf20Sopenharmony_ci#define E1000_IMS_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 17548c2ecf20Sopenharmony_ci#define E1000_IMS_LSC E1000_ICR_LSC /* Link Status Change */ 17558c2ecf20Sopenharmony_ci#define E1000_IMS_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 17568c2ecf20Sopenharmony_ci#define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 17578c2ecf20Sopenharmony_ci#define E1000_IMS_RXO E1000_ICR_RXO /* rx overrun */ 17588c2ecf20Sopenharmony_ci#define E1000_IMS_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 17598c2ecf20Sopenharmony_ci#define E1000_IMS_MDAC E1000_ICR_MDAC /* MDIO access complete */ 17608c2ecf20Sopenharmony_ci#define E1000_IMS_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 17618c2ecf20Sopenharmony_ci#define E1000_IMS_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 17628c2ecf20Sopenharmony_ci#define E1000_IMS_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 17638c2ecf20Sopenharmony_ci#define E1000_IMS_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 17648c2ecf20Sopenharmony_ci#define E1000_IMS_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 17658c2ecf20Sopenharmony_ci#define E1000_IMS_TXD_LOW E1000_ICR_TXD_LOW 17668c2ecf20Sopenharmony_ci#define E1000_IMS_SRPD E1000_ICR_SRPD 17678c2ecf20Sopenharmony_ci#define E1000_IMS_ACK E1000_ICR_ACK /* Receive Ack frame */ 17688c2ecf20Sopenharmony_ci#define E1000_IMS_MNG E1000_ICR_MNG /* Manageability event */ 17698c2ecf20Sopenharmony_ci#define E1000_IMS_DOCK E1000_ICR_DOCK /* Dock/Undock */ 17708c2ecf20Sopenharmony_ci#define E1000_IMS_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */ 17718c2ecf20Sopenharmony_ci#define E1000_IMS_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */ 17728c2ecf20Sopenharmony_ci#define E1000_IMS_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */ 17738c2ecf20Sopenharmony_ci#define E1000_IMS_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */ 17748c2ecf20Sopenharmony_ci#define E1000_IMS_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */ 17758c2ecf20Sopenharmony_ci#define E1000_IMS_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */ 17768c2ecf20Sopenharmony_ci#define E1000_IMS_DSW E1000_ICR_DSW 17778c2ecf20Sopenharmony_ci#define E1000_IMS_PHYINT E1000_ICR_PHYINT 17788c2ecf20Sopenharmony_ci#define E1000_IMS_EPRST E1000_ICR_EPRST 17798c2ecf20Sopenharmony_ci 17808c2ecf20Sopenharmony_ci/* Interrupt Mask Clear */ 17818c2ecf20Sopenharmony_ci#define E1000_IMC_TXDW E1000_ICR_TXDW /* Transmit desc written back */ 17828c2ecf20Sopenharmony_ci#define E1000_IMC_TXQE E1000_ICR_TXQE /* Transmit Queue empty */ 17838c2ecf20Sopenharmony_ci#define E1000_IMC_LSC E1000_ICR_LSC /* Link Status Change */ 17848c2ecf20Sopenharmony_ci#define E1000_IMC_RXSEQ E1000_ICR_RXSEQ /* rx sequence error */ 17858c2ecf20Sopenharmony_ci#define E1000_IMC_RXDMT0 E1000_ICR_RXDMT0 /* rx desc min. threshold */ 17868c2ecf20Sopenharmony_ci#define E1000_IMC_RXO E1000_ICR_RXO /* rx overrun */ 17878c2ecf20Sopenharmony_ci#define E1000_IMC_RXT0 E1000_ICR_RXT0 /* rx timer intr */ 17888c2ecf20Sopenharmony_ci#define E1000_IMC_MDAC E1000_ICR_MDAC /* MDIO access complete */ 17898c2ecf20Sopenharmony_ci#define E1000_IMC_RXCFG E1000_ICR_RXCFG /* RX /c/ ordered set */ 17908c2ecf20Sopenharmony_ci#define E1000_IMC_GPI_EN0 E1000_ICR_GPI_EN0 /* GP Int 0 */ 17918c2ecf20Sopenharmony_ci#define E1000_IMC_GPI_EN1 E1000_ICR_GPI_EN1 /* GP Int 1 */ 17928c2ecf20Sopenharmony_ci#define E1000_IMC_GPI_EN2 E1000_ICR_GPI_EN2 /* GP Int 2 */ 17938c2ecf20Sopenharmony_ci#define E1000_IMC_GPI_EN3 E1000_ICR_GPI_EN3 /* GP Int 3 */ 17948c2ecf20Sopenharmony_ci#define E1000_IMC_TXD_LOW E1000_ICR_TXD_LOW 17958c2ecf20Sopenharmony_ci#define E1000_IMC_SRPD E1000_ICR_SRPD 17968c2ecf20Sopenharmony_ci#define E1000_IMC_ACK E1000_ICR_ACK /* Receive Ack frame */ 17978c2ecf20Sopenharmony_ci#define E1000_IMC_MNG E1000_ICR_MNG /* Manageability event */ 17988c2ecf20Sopenharmony_ci#define E1000_IMC_DOCK E1000_ICR_DOCK /* Dock/Undock */ 17998c2ecf20Sopenharmony_ci#define E1000_IMC_RXD_FIFO_PAR0 E1000_ICR_RXD_FIFO_PAR0 /* queue 0 Rx descriptor FIFO parity error */ 18008c2ecf20Sopenharmony_ci#define E1000_IMC_TXD_FIFO_PAR0 E1000_ICR_TXD_FIFO_PAR0 /* queue 0 Tx descriptor FIFO parity error */ 18018c2ecf20Sopenharmony_ci#define E1000_IMC_HOST_ARB_PAR E1000_ICR_HOST_ARB_PAR /* host arb read buffer parity error */ 18028c2ecf20Sopenharmony_ci#define E1000_IMC_PB_PAR E1000_ICR_PB_PAR /* packet buffer parity error */ 18038c2ecf20Sopenharmony_ci#define E1000_IMC_RXD_FIFO_PAR1 E1000_ICR_RXD_FIFO_PAR1 /* queue 1 Rx descriptor FIFO parity error */ 18048c2ecf20Sopenharmony_ci#define E1000_IMC_TXD_FIFO_PAR1 E1000_ICR_TXD_FIFO_PAR1 /* queue 1 Tx descriptor FIFO parity error */ 18058c2ecf20Sopenharmony_ci#define E1000_IMC_DSW E1000_ICR_DSW 18068c2ecf20Sopenharmony_ci#define E1000_IMC_PHYINT E1000_ICR_PHYINT 18078c2ecf20Sopenharmony_ci#define E1000_IMC_EPRST E1000_ICR_EPRST 18088c2ecf20Sopenharmony_ci 18098c2ecf20Sopenharmony_ci/* Receive Control */ 18108c2ecf20Sopenharmony_ci#define E1000_RCTL_RST 0x00000001 /* Software reset */ 18118c2ecf20Sopenharmony_ci#define E1000_RCTL_EN 0x00000002 /* enable */ 18128c2ecf20Sopenharmony_ci#define E1000_RCTL_SBP 0x00000004 /* store bad packet */ 18138c2ecf20Sopenharmony_ci#define E1000_RCTL_UPE 0x00000008 /* unicast promiscuous enable */ 18148c2ecf20Sopenharmony_ci#define E1000_RCTL_MPE 0x00000010 /* multicast promiscuous enab */ 18158c2ecf20Sopenharmony_ci#define E1000_RCTL_LPE 0x00000020 /* long packet enable */ 18168c2ecf20Sopenharmony_ci#define E1000_RCTL_LBM_NO 0x00000000 /* no loopback mode */ 18178c2ecf20Sopenharmony_ci#define E1000_RCTL_LBM_MAC 0x00000040 /* MAC loopback mode */ 18188c2ecf20Sopenharmony_ci#define E1000_RCTL_LBM_SLP 0x00000080 /* serial link loopback mode */ 18198c2ecf20Sopenharmony_ci#define E1000_RCTL_LBM_TCVR 0x000000C0 /* tcvr loopback mode */ 18208c2ecf20Sopenharmony_ci#define E1000_RCTL_DTYP_MASK 0x00000C00 /* Descriptor type mask */ 18218c2ecf20Sopenharmony_ci#define E1000_RCTL_DTYP_PS 0x00000400 /* Packet Split descriptor */ 18228c2ecf20Sopenharmony_ci#define E1000_RCTL_RDMTS_HALF 0x00000000 /* rx desc min threshold size */ 18238c2ecf20Sopenharmony_ci#define E1000_RCTL_RDMTS_QUAT 0x00000100 /* rx desc min threshold size */ 18248c2ecf20Sopenharmony_ci#define E1000_RCTL_RDMTS_EIGTH 0x00000200 /* rx desc min threshold size */ 18258c2ecf20Sopenharmony_ci#define E1000_RCTL_MO_SHIFT 12 /* multicast offset shift */ 18268c2ecf20Sopenharmony_ci#define E1000_RCTL_MO_0 0x00000000 /* multicast offset 11:0 */ 18278c2ecf20Sopenharmony_ci#define E1000_RCTL_MO_1 0x00001000 /* multicast offset 12:1 */ 18288c2ecf20Sopenharmony_ci#define E1000_RCTL_MO_2 0x00002000 /* multicast offset 13:2 */ 18298c2ecf20Sopenharmony_ci#define E1000_RCTL_MO_3 0x00003000 /* multicast offset 15:4 */ 18308c2ecf20Sopenharmony_ci#define E1000_RCTL_MDR 0x00004000 /* multicast desc ring 0 */ 18318c2ecf20Sopenharmony_ci#define E1000_RCTL_BAM 0x00008000 /* broadcast enable */ 18328c2ecf20Sopenharmony_ci/* these buffer sizes are valid if E1000_RCTL_BSEX is 0 */ 18338c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_2048 0x00000000 /* rx buffer size 2048 */ 18348c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_1024 0x00010000 /* rx buffer size 1024 */ 18358c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_512 0x00020000 /* rx buffer size 512 */ 18368c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_256 0x00030000 /* rx buffer size 256 */ 18378c2ecf20Sopenharmony_ci/* these buffer sizes are valid if E1000_RCTL_BSEX is 1 */ 18388c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_16384 0x00010000 /* rx buffer size 16384 */ 18398c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_8192 0x00020000 /* rx buffer size 8192 */ 18408c2ecf20Sopenharmony_ci#define E1000_RCTL_SZ_4096 0x00030000 /* rx buffer size 4096 */ 18418c2ecf20Sopenharmony_ci#define E1000_RCTL_VFE 0x00040000 /* vlan filter enable */ 18428c2ecf20Sopenharmony_ci#define E1000_RCTL_CFIEN 0x00080000 /* canonical form enable */ 18438c2ecf20Sopenharmony_ci#define E1000_RCTL_CFI 0x00100000 /* canonical form indicator */ 18448c2ecf20Sopenharmony_ci#define E1000_RCTL_DPF 0x00400000 /* discard pause frames */ 18458c2ecf20Sopenharmony_ci#define E1000_RCTL_PMCF 0x00800000 /* pass MAC control frames */ 18468c2ecf20Sopenharmony_ci#define E1000_RCTL_BSEX 0x02000000 /* Buffer size extension */ 18478c2ecf20Sopenharmony_ci#define E1000_RCTL_SECRC 0x04000000 /* Strip Ethernet CRC */ 18488c2ecf20Sopenharmony_ci#define E1000_RCTL_FLXBUF_MASK 0x78000000 /* Flexible buffer size */ 18498c2ecf20Sopenharmony_ci#define E1000_RCTL_FLXBUF_SHIFT 27 /* Flexible buffer shift */ 18508c2ecf20Sopenharmony_ci 18518c2ecf20Sopenharmony_ci/* Use byte values for the following shift parameters 18528c2ecf20Sopenharmony_ci * Usage: 18538c2ecf20Sopenharmony_ci * psrctl |= (((ROUNDUP(value0, 128) >> E1000_PSRCTL_BSIZE0_SHIFT) & 18548c2ecf20Sopenharmony_ci * E1000_PSRCTL_BSIZE0_MASK) | 18558c2ecf20Sopenharmony_ci * ((ROUNDUP(value1, 1024) >> E1000_PSRCTL_BSIZE1_SHIFT) & 18568c2ecf20Sopenharmony_ci * E1000_PSRCTL_BSIZE1_MASK) | 18578c2ecf20Sopenharmony_ci * ((ROUNDUP(value2, 1024) << E1000_PSRCTL_BSIZE2_SHIFT) & 18588c2ecf20Sopenharmony_ci * E1000_PSRCTL_BSIZE2_MASK) | 18598c2ecf20Sopenharmony_ci * ((ROUNDUP(value3, 1024) << E1000_PSRCTL_BSIZE3_SHIFT) |; 18608c2ecf20Sopenharmony_ci * E1000_PSRCTL_BSIZE3_MASK)) 18618c2ecf20Sopenharmony_ci * where value0 = [128..16256], default=256 18628c2ecf20Sopenharmony_ci * value1 = [1024..64512], default=4096 18638c2ecf20Sopenharmony_ci * value2 = [0..64512], default=4096 18648c2ecf20Sopenharmony_ci * value3 = [0..64512], default=0 18658c2ecf20Sopenharmony_ci */ 18668c2ecf20Sopenharmony_ci 18678c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE0_MASK 0x0000007F 18688c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE1_MASK 0x00003F00 18698c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE2_MASK 0x003F0000 18708c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE3_MASK 0x3F000000 18718c2ecf20Sopenharmony_ci 18728c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE0_SHIFT 7 /* Shift _right_ 7 */ 18738c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE1_SHIFT 2 /* Shift _right_ 2 */ 18748c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE2_SHIFT 6 /* Shift _left_ 6 */ 18758c2ecf20Sopenharmony_ci#define E1000_PSRCTL_BSIZE3_SHIFT 14 /* Shift _left_ 14 */ 18768c2ecf20Sopenharmony_ci 18778c2ecf20Sopenharmony_ci/* SW_W_SYNC definitions */ 18788c2ecf20Sopenharmony_ci#define E1000_SWFW_EEP_SM 0x0001 18798c2ecf20Sopenharmony_ci#define E1000_SWFW_PHY0_SM 0x0002 18808c2ecf20Sopenharmony_ci#define E1000_SWFW_PHY1_SM 0x0004 18818c2ecf20Sopenharmony_ci#define E1000_SWFW_MAC_CSR_SM 0x0008 18828c2ecf20Sopenharmony_ci 18838c2ecf20Sopenharmony_ci/* Receive Descriptor */ 18848c2ecf20Sopenharmony_ci#define E1000_RDT_DELAY 0x0000ffff /* Delay timer (1=1024us) */ 18858c2ecf20Sopenharmony_ci#define E1000_RDT_FPDB 0x80000000 /* Flush descriptor block */ 18868c2ecf20Sopenharmony_ci#define E1000_RDLEN_LEN 0x0007ff80 /* descriptor length */ 18878c2ecf20Sopenharmony_ci#define E1000_RDH_RDH 0x0000ffff /* receive descriptor head */ 18888c2ecf20Sopenharmony_ci#define E1000_RDT_RDT 0x0000ffff /* receive descriptor tail */ 18898c2ecf20Sopenharmony_ci 18908c2ecf20Sopenharmony_ci/* Flow Control */ 18918c2ecf20Sopenharmony_ci#define E1000_FCRTH_RTH 0x0000FFF8 /* Mask Bits[15:3] for RTH */ 18928c2ecf20Sopenharmony_ci#define E1000_FCRTH_XFCE 0x80000000 /* External Flow Control Enable */ 18938c2ecf20Sopenharmony_ci#define E1000_FCRTL_RTL 0x0000FFF8 /* Mask Bits[15:3] for RTL */ 18948c2ecf20Sopenharmony_ci#define E1000_FCRTL_XONE 0x80000000 /* Enable XON frame transmission */ 18958c2ecf20Sopenharmony_ci 18968c2ecf20Sopenharmony_ci/* Header split receive */ 18978c2ecf20Sopenharmony_ci#define E1000_RFCTL_ISCSI_DIS 0x00000001 18988c2ecf20Sopenharmony_ci#define E1000_RFCTL_ISCSI_DWC_MASK 0x0000003E 18998c2ecf20Sopenharmony_ci#define E1000_RFCTL_ISCSI_DWC_SHIFT 1 19008c2ecf20Sopenharmony_ci#define E1000_RFCTL_NFSW_DIS 0x00000040 19018c2ecf20Sopenharmony_ci#define E1000_RFCTL_NFSR_DIS 0x00000080 19028c2ecf20Sopenharmony_ci#define E1000_RFCTL_NFS_VER_MASK 0x00000300 19038c2ecf20Sopenharmony_ci#define E1000_RFCTL_NFS_VER_SHIFT 8 19048c2ecf20Sopenharmony_ci#define E1000_RFCTL_IPV6_DIS 0x00000400 19058c2ecf20Sopenharmony_ci#define E1000_RFCTL_IPV6_XSUM_DIS 0x00000800 19068c2ecf20Sopenharmony_ci#define E1000_RFCTL_ACK_DIS 0x00001000 19078c2ecf20Sopenharmony_ci#define E1000_RFCTL_ACKD_DIS 0x00002000 19088c2ecf20Sopenharmony_ci#define E1000_RFCTL_IPFRSP_DIS 0x00004000 19098c2ecf20Sopenharmony_ci#define E1000_RFCTL_EXTEN 0x00008000 19108c2ecf20Sopenharmony_ci#define E1000_RFCTL_IPV6_EX_DIS 0x00010000 19118c2ecf20Sopenharmony_ci#define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 19128c2ecf20Sopenharmony_ci 19138c2ecf20Sopenharmony_ci/* Receive Descriptor Control */ 19148c2ecf20Sopenharmony_ci#define E1000_RXDCTL_PTHRESH 0x0000003F /* RXDCTL Prefetch Threshold */ 19158c2ecf20Sopenharmony_ci#define E1000_RXDCTL_HTHRESH 0x00003F00 /* RXDCTL Host Threshold */ 19168c2ecf20Sopenharmony_ci#define E1000_RXDCTL_WTHRESH 0x003F0000 /* RXDCTL Writeback Threshold */ 19178c2ecf20Sopenharmony_ci#define E1000_RXDCTL_GRAN 0x01000000 /* RXDCTL Granularity */ 19188c2ecf20Sopenharmony_ci 19198c2ecf20Sopenharmony_ci/* Transmit Descriptor Control */ 19208c2ecf20Sopenharmony_ci#define E1000_TXDCTL_PTHRESH 0x0000003F /* TXDCTL Prefetch Threshold */ 19218c2ecf20Sopenharmony_ci#define E1000_TXDCTL_HTHRESH 0x00003F00 /* TXDCTL Host Threshold */ 19228c2ecf20Sopenharmony_ci#define E1000_TXDCTL_WTHRESH 0x003F0000 /* TXDCTL Writeback Threshold */ 19238c2ecf20Sopenharmony_ci#define E1000_TXDCTL_GRAN 0x01000000 /* TXDCTL Granularity */ 19248c2ecf20Sopenharmony_ci#define E1000_TXDCTL_LWTHRESH 0xFE000000 /* TXDCTL Low Threshold */ 19258c2ecf20Sopenharmony_ci#define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000 /* GRAN=1, WTHRESH=1 */ 19268c2ecf20Sopenharmony_ci#define E1000_TXDCTL_COUNT_DESC 0x00400000 /* Enable the counting of desc. 19278c2ecf20Sopenharmony_ci still to be processed. */ 19288c2ecf20Sopenharmony_ci/* Transmit Configuration Word */ 19298c2ecf20Sopenharmony_ci#define E1000_TXCW_FD 0x00000020 /* TXCW full duplex */ 19308c2ecf20Sopenharmony_ci#define E1000_TXCW_HD 0x00000040 /* TXCW half duplex */ 19318c2ecf20Sopenharmony_ci#define E1000_TXCW_PAUSE 0x00000080 /* TXCW sym pause request */ 19328c2ecf20Sopenharmony_ci#define E1000_TXCW_ASM_DIR 0x00000100 /* TXCW astm pause direction */ 19338c2ecf20Sopenharmony_ci#define E1000_TXCW_PAUSE_MASK 0x00000180 /* TXCW pause request mask */ 19348c2ecf20Sopenharmony_ci#define E1000_TXCW_RF 0x00003000 /* TXCW remote fault */ 19358c2ecf20Sopenharmony_ci#define E1000_TXCW_NP 0x00008000 /* TXCW next page */ 19368c2ecf20Sopenharmony_ci#define E1000_TXCW_CW 0x0000ffff /* TxConfigWord mask */ 19378c2ecf20Sopenharmony_ci#define E1000_TXCW_TXC 0x40000000 /* Transmit Config control */ 19388c2ecf20Sopenharmony_ci#define E1000_TXCW_ANE 0x80000000 /* Auto-neg enable */ 19398c2ecf20Sopenharmony_ci 19408c2ecf20Sopenharmony_ci/* Receive Configuration Word */ 19418c2ecf20Sopenharmony_ci#define E1000_RXCW_CW 0x0000ffff /* RxConfigWord mask */ 19428c2ecf20Sopenharmony_ci#define E1000_RXCW_NC 0x04000000 /* Receive config no carrier */ 19438c2ecf20Sopenharmony_ci#define E1000_RXCW_IV 0x08000000 /* Receive config invalid */ 19448c2ecf20Sopenharmony_ci#define E1000_RXCW_CC 0x10000000 /* Receive config change */ 19458c2ecf20Sopenharmony_ci#define E1000_RXCW_C 0x20000000 /* Receive config */ 19468c2ecf20Sopenharmony_ci#define E1000_RXCW_SYNCH 0x40000000 /* Receive config synch */ 19478c2ecf20Sopenharmony_ci#define E1000_RXCW_ANC 0x80000000 /* Auto-neg complete */ 19488c2ecf20Sopenharmony_ci 19498c2ecf20Sopenharmony_ci/* Transmit Control */ 19508c2ecf20Sopenharmony_ci#define E1000_TCTL_RST 0x00000001 /* software reset */ 19518c2ecf20Sopenharmony_ci#define E1000_TCTL_EN 0x00000002 /* enable tx */ 19528c2ecf20Sopenharmony_ci#define E1000_TCTL_BCE 0x00000004 /* busy check enable */ 19538c2ecf20Sopenharmony_ci#define E1000_TCTL_PSP 0x00000008 /* pad short packets */ 19548c2ecf20Sopenharmony_ci#define E1000_TCTL_CT 0x00000ff0 /* collision threshold */ 19558c2ecf20Sopenharmony_ci#define E1000_TCTL_COLD 0x003ff000 /* collision distance */ 19568c2ecf20Sopenharmony_ci#define E1000_TCTL_SWXOFF 0x00400000 /* SW Xoff transmission */ 19578c2ecf20Sopenharmony_ci#define E1000_TCTL_PBE 0x00800000 /* Packet Burst Enable */ 19588c2ecf20Sopenharmony_ci#define E1000_TCTL_RTLC 0x01000000 /* Re-transmit on late collision */ 19598c2ecf20Sopenharmony_ci#define E1000_TCTL_NRTU 0x02000000 /* No Re-transmit on underrun */ 19608c2ecf20Sopenharmony_ci#define E1000_TCTL_MULR 0x10000000 /* Multiple request support */ 19618c2ecf20Sopenharmony_ci/* Extended Transmit Control */ 19628c2ecf20Sopenharmony_ci#define E1000_TCTL_EXT_BST_MASK 0x000003FF /* Backoff Slot Time */ 19638c2ecf20Sopenharmony_ci#define E1000_TCTL_EXT_GCEX_MASK 0x000FFC00 /* Gigabit Carry Extend Padding */ 19648c2ecf20Sopenharmony_ci 19658c2ecf20Sopenharmony_ci/* Receive Checksum Control */ 19668c2ecf20Sopenharmony_ci#define E1000_RXCSUM_PCSS_MASK 0x000000FF /* Packet Checksum Start */ 19678c2ecf20Sopenharmony_ci#define E1000_RXCSUM_IPOFL 0x00000100 /* IPv4 checksum offload */ 19688c2ecf20Sopenharmony_ci#define E1000_RXCSUM_TUOFL 0x00000200 /* TCP / UDP checksum offload */ 19698c2ecf20Sopenharmony_ci#define E1000_RXCSUM_IPV6OFL 0x00000400 /* IPv6 checksum offload */ 19708c2ecf20Sopenharmony_ci#define E1000_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 19718c2ecf20Sopenharmony_ci#define E1000_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 19728c2ecf20Sopenharmony_ci 19738c2ecf20Sopenharmony_ci/* Multiple Receive Queue Control */ 19748c2ecf20Sopenharmony_ci#define E1000_MRQC_ENABLE_MASK 0x00000003 19758c2ecf20Sopenharmony_ci#define E1000_MRQC_ENABLE_RSS_2Q 0x00000001 19768c2ecf20Sopenharmony_ci#define E1000_MRQC_ENABLE_RSS_INT 0x00000004 19778c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000 19788c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 19798c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV4 0x00020000 19808c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000 19818c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_EX 0x00080000 19828c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6 0x00100000 19838c2ecf20Sopenharmony_ci#define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 19848c2ecf20Sopenharmony_ci 19858c2ecf20Sopenharmony_ci/* Definitions for power management and wakeup registers */ 19868c2ecf20Sopenharmony_ci/* Wake Up Control */ 19878c2ecf20Sopenharmony_ci#define E1000_WUC_APME 0x00000001 /* APM Enable */ 19888c2ecf20Sopenharmony_ci#define E1000_WUC_PME_EN 0x00000002 /* PME Enable */ 19898c2ecf20Sopenharmony_ci#define E1000_WUC_PME_STATUS 0x00000004 /* PME Status */ 19908c2ecf20Sopenharmony_ci#define E1000_WUC_APMPME 0x00000008 /* Assert PME on APM Wakeup */ 19918c2ecf20Sopenharmony_ci#define E1000_WUC_SPM 0x80000000 /* Enable SPM */ 19928c2ecf20Sopenharmony_ci 19938c2ecf20Sopenharmony_ci/* Wake Up Filter Control */ 19948c2ecf20Sopenharmony_ci#define E1000_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 19958c2ecf20Sopenharmony_ci#define E1000_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 19968c2ecf20Sopenharmony_ci#define E1000_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 19978c2ecf20Sopenharmony_ci#define E1000_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 19988c2ecf20Sopenharmony_ci#define E1000_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 19998c2ecf20Sopenharmony_ci#define E1000_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 20008c2ecf20Sopenharmony_ci#define E1000_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 20018c2ecf20Sopenharmony_ci#define E1000_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 20028c2ecf20Sopenharmony_ci#define E1000_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */ 20038c2ecf20Sopenharmony_ci#define E1000_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 20048c2ecf20Sopenharmony_ci#define E1000_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 20058c2ecf20Sopenharmony_ci#define E1000_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 20068c2ecf20Sopenharmony_ci#define E1000_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 20078c2ecf20Sopenharmony_ci#define E1000_WUFC_ALL_FILTERS 0x000F00FF /* Mask for all wakeup filters */ 20088c2ecf20Sopenharmony_ci#define E1000_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ 20098c2ecf20Sopenharmony_ci#define E1000_WUFC_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 20108c2ecf20Sopenharmony_ci 20118c2ecf20Sopenharmony_ci/* Wake Up Status */ 20128c2ecf20Sopenharmony_ci#define E1000_WUS_LNKC 0x00000001 /* Link Status Changed */ 20138c2ecf20Sopenharmony_ci#define E1000_WUS_MAG 0x00000002 /* Magic Packet Received */ 20148c2ecf20Sopenharmony_ci#define E1000_WUS_EX 0x00000004 /* Directed Exact Received */ 20158c2ecf20Sopenharmony_ci#define E1000_WUS_MC 0x00000008 /* Directed Multicast Received */ 20168c2ecf20Sopenharmony_ci#define E1000_WUS_BC 0x00000010 /* Broadcast Received */ 20178c2ecf20Sopenharmony_ci#define E1000_WUS_ARP 0x00000020 /* ARP Request Packet Received */ 20188c2ecf20Sopenharmony_ci#define E1000_WUS_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Received */ 20198c2ecf20Sopenharmony_ci#define E1000_WUS_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Received */ 20208c2ecf20Sopenharmony_ci#define E1000_WUS_FLX0 0x00010000 /* Flexible Filter 0 Match */ 20218c2ecf20Sopenharmony_ci#define E1000_WUS_FLX1 0x00020000 /* Flexible Filter 1 Match */ 20228c2ecf20Sopenharmony_ci#define E1000_WUS_FLX2 0x00040000 /* Flexible Filter 2 Match */ 20238c2ecf20Sopenharmony_ci#define E1000_WUS_FLX3 0x00080000 /* Flexible Filter 3 Match */ 20248c2ecf20Sopenharmony_ci#define E1000_WUS_FLX_FILTERS 0x000F0000 /* Mask for the 4 flexible filters */ 20258c2ecf20Sopenharmony_ci 20268c2ecf20Sopenharmony_ci/* Management Control */ 20278c2ecf20Sopenharmony_ci#define E1000_MANC_SMBUS_EN 0x00000001 /* SMBus Enabled - RO */ 20288c2ecf20Sopenharmony_ci#define E1000_MANC_ASF_EN 0x00000002 /* ASF Enabled - RO */ 20298c2ecf20Sopenharmony_ci#define E1000_MANC_R_ON_FORCE 0x00000004 /* Reset on Force TCO - RO */ 20308c2ecf20Sopenharmony_ci#define E1000_MANC_RMCP_EN 0x00000100 /* Enable RCMP 026Fh Filtering */ 20318c2ecf20Sopenharmony_ci#define E1000_MANC_0298_EN 0x00000200 /* Enable RCMP 0298h Filtering */ 20328c2ecf20Sopenharmony_ci#define E1000_MANC_IPV4_EN 0x00000400 /* Enable IPv4 */ 20338c2ecf20Sopenharmony_ci#define E1000_MANC_IPV6_EN 0x00000800 /* Enable IPv6 */ 20348c2ecf20Sopenharmony_ci#define E1000_MANC_SNAP_EN 0x00001000 /* Accept LLC/SNAP */ 20358c2ecf20Sopenharmony_ci#define E1000_MANC_ARP_EN 0x00002000 /* Enable ARP Request Filtering */ 20368c2ecf20Sopenharmony_ci#define E1000_MANC_NEIGHBOR_EN 0x00004000 /* Enable Neighbor Discovery 20378c2ecf20Sopenharmony_ci * Filtering */ 20388c2ecf20Sopenharmony_ci#define E1000_MANC_ARP_RES_EN 0x00008000 /* Enable ARP response Filtering */ 20398c2ecf20Sopenharmony_ci#define E1000_MANC_TCO_RESET 0x00010000 /* TCO Reset Occurred */ 20408c2ecf20Sopenharmony_ci#define E1000_MANC_RCV_TCO_EN 0x00020000 /* Receive TCO Packets Enabled */ 20418c2ecf20Sopenharmony_ci#define E1000_MANC_REPORT_STATUS 0x00040000 /* Status Reporting Enabled */ 20428c2ecf20Sopenharmony_ci#define E1000_MANC_RCV_ALL 0x00080000 /* Receive All Enabled */ 20438c2ecf20Sopenharmony_ci#define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000 /* Block phy resets */ 20448c2ecf20Sopenharmony_ci#define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000 /* Enable MAC address 20458c2ecf20Sopenharmony_ci * filtering */ 20468c2ecf20Sopenharmony_ci#define E1000_MANC_EN_MNG2HOST 0x00200000 /* Enable MNG packets to host 20478c2ecf20Sopenharmony_ci * memory */ 20488c2ecf20Sopenharmony_ci#define E1000_MANC_EN_IP_ADDR_FILTER 0x00400000 /* Enable IP address 20498c2ecf20Sopenharmony_ci * filtering */ 20508c2ecf20Sopenharmony_ci#define E1000_MANC_EN_XSUM_FILTER 0x00800000 /* Enable checksum filtering */ 20518c2ecf20Sopenharmony_ci#define E1000_MANC_BR_EN 0x01000000 /* Enable broadcast filtering */ 20528c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_REQ 0x01000000 /* SMBus Request */ 20538c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_GNT 0x02000000 /* SMBus Grant */ 20548c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_CLK_IN 0x04000000 /* SMBus Clock In */ 20558c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_DATA_IN 0x08000000 /* SMBus Data In */ 20568c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_DATA_OUT 0x10000000 /* SMBus Data Out */ 20578c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_CLK_OUT 0x20000000 /* SMBus Clock Out */ 20588c2ecf20Sopenharmony_ci 20598c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_DATA_OUT_SHIFT 28 /* SMBus Data Out Shift */ 20608c2ecf20Sopenharmony_ci#define E1000_MANC_SMB_CLK_OUT_SHIFT 29 /* SMBus Clock Out Shift */ 20618c2ecf20Sopenharmony_ci 20628c2ecf20Sopenharmony_ci/* SW Semaphore Register */ 20638c2ecf20Sopenharmony_ci#define E1000_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 20648c2ecf20Sopenharmony_ci#define E1000_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 20658c2ecf20Sopenharmony_ci#define E1000_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 20668c2ecf20Sopenharmony_ci#define E1000_SWSM_DRV_LOAD 0x00000008 /* Driver Loaded Bit */ 20678c2ecf20Sopenharmony_ci 20688c2ecf20Sopenharmony_ci/* FW Semaphore Register */ 20698c2ecf20Sopenharmony_ci#define E1000_FWSM_MODE_MASK 0x0000000E /* FW mode */ 20708c2ecf20Sopenharmony_ci#define E1000_FWSM_MODE_SHIFT 1 20718c2ecf20Sopenharmony_ci#define E1000_FWSM_FW_VALID 0x00008000 /* FW established a valid mode */ 20728c2ecf20Sopenharmony_ci 20738c2ecf20Sopenharmony_ci#define E1000_FWSM_RSPCIPHY 0x00000040 /* Reset PHY on PCI reset */ 20748c2ecf20Sopenharmony_ci#define E1000_FWSM_DISSW 0x10000000 /* FW disable SW Write Access */ 20758c2ecf20Sopenharmony_ci#define E1000_FWSM_SKUSEL_MASK 0x60000000 /* LAN SKU select */ 20768c2ecf20Sopenharmony_ci#define E1000_FWSM_SKUEL_SHIFT 29 20778c2ecf20Sopenharmony_ci#define E1000_FWSM_SKUSEL_EMB 0x0 /* Embedded SKU */ 20788c2ecf20Sopenharmony_ci#define E1000_FWSM_SKUSEL_CONS 0x1 /* Consumer SKU */ 20798c2ecf20Sopenharmony_ci#define E1000_FWSM_SKUSEL_PERF_100 0x2 /* Perf & Corp 10/100 SKU */ 20808c2ecf20Sopenharmony_ci#define E1000_FWSM_SKUSEL_PERF_GBE 0x3 /* Perf & Copr GbE SKU */ 20818c2ecf20Sopenharmony_ci 20828c2ecf20Sopenharmony_ci/* FFLT Debug Register */ 20838c2ecf20Sopenharmony_ci#define E1000_FFLT_DBG_INVC 0x00100000 /* Invalid /C/ code handling */ 20848c2ecf20Sopenharmony_ci 20858c2ecf20Sopenharmony_citypedef enum { 20868c2ecf20Sopenharmony_ci e1000_mng_mode_none = 0, 20878c2ecf20Sopenharmony_ci e1000_mng_mode_asf, 20888c2ecf20Sopenharmony_ci e1000_mng_mode_pt, 20898c2ecf20Sopenharmony_ci e1000_mng_mode_ipmi, 20908c2ecf20Sopenharmony_ci e1000_mng_mode_host_interface_only 20918c2ecf20Sopenharmony_ci} e1000_mng_mode; 20928c2ecf20Sopenharmony_ci 20938c2ecf20Sopenharmony_ci/* Host Interface Control Register */ 20948c2ecf20Sopenharmony_ci#define E1000_HICR_EN 0x00000001 /* Enable Bit - RO */ 20958c2ecf20Sopenharmony_ci#define E1000_HICR_C 0x00000002 /* Driver sets this bit when done 20968c2ecf20Sopenharmony_ci * to put command in RAM */ 20978c2ecf20Sopenharmony_ci#define E1000_HICR_SV 0x00000004 /* Status Validity */ 20988c2ecf20Sopenharmony_ci#define E1000_HICR_FWR 0x00000080 /* FW reset. Set by the Host */ 20998c2ecf20Sopenharmony_ci 21008c2ecf20Sopenharmony_ci/* Host Interface Command Interface - Address range 0x8800-0x8EFF */ 21018c2ecf20Sopenharmony_ci#define E1000_HI_MAX_DATA_LENGTH 252 /* Host Interface data length */ 21028c2ecf20Sopenharmony_ci#define E1000_HI_MAX_BLOCK_BYTE_LENGTH 1792 /* Number of bytes in range */ 21038c2ecf20Sopenharmony_ci#define E1000_HI_MAX_BLOCK_DWORD_LENGTH 448 /* Number of dwords in range */ 21048c2ecf20Sopenharmony_ci#define E1000_HI_COMMAND_TIMEOUT 500 /* Time in ms to process HI command */ 21058c2ecf20Sopenharmony_ci 21068c2ecf20Sopenharmony_cistruct e1000_host_command_header { 21078c2ecf20Sopenharmony_ci u8 command_id; 21088c2ecf20Sopenharmony_ci u8 command_length; 21098c2ecf20Sopenharmony_ci u8 command_options; /* I/F bits for command, status for return */ 21108c2ecf20Sopenharmony_ci u8 checksum; 21118c2ecf20Sopenharmony_ci}; 21128c2ecf20Sopenharmony_cistruct e1000_host_command_info { 21138c2ecf20Sopenharmony_ci struct e1000_host_command_header command_header; /* Command Head/Command Result Head has 4 bytes */ 21148c2ecf20Sopenharmony_ci u8 command_data[E1000_HI_MAX_DATA_LENGTH]; /* Command data can length 0..252 */ 21158c2ecf20Sopenharmony_ci}; 21168c2ecf20Sopenharmony_ci 21178c2ecf20Sopenharmony_ci/* Host SMB register #0 */ 21188c2ecf20Sopenharmony_ci#define E1000_HSMC0R_CLKIN 0x00000001 /* SMB Clock in */ 21198c2ecf20Sopenharmony_ci#define E1000_HSMC0R_DATAIN 0x00000002 /* SMB Data in */ 21208c2ecf20Sopenharmony_ci#define E1000_HSMC0R_DATAOUT 0x00000004 /* SMB Data out */ 21218c2ecf20Sopenharmony_ci#define E1000_HSMC0R_CLKOUT 0x00000008 /* SMB Clock out */ 21228c2ecf20Sopenharmony_ci 21238c2ecf20Sopenharmony_ci/* Host SMB register #1 */ 21248c2ecf20Sopenharmony_ci#define E1000_HSMC1R_CLKIN E1000_HSMC0R_CLKIN 21258c2ecf20Sopenharmony_ci#define E1000_HSMC1R_DATAIN E1000_HSMC0R_DATAIN 21268c2ecf20Sopenharmony_ci#define E1000_HSMC1R_DATAOUT E1000_HSMC0R_DATAOUT 21278c2ecf20Sopenharmony_ci#define E1000_HSMC1R_CLKOUT E1000_HSMC0R_CLKOUT 21288c2ecf20Sopenharmony_ci 21298c2ecf20Sopenharmony_ci/* FW Status Register */ 21308c2ecf20Sopenharmony_ci#define E1000_FWSTS_FWS_MASK 0x000000FF /* FW Status */ 21318c2ecf20Sopenharmony_ci 21328c2ecf20Sopenharmony_ci/* Wake Up Packet Length */ 21338c2ecf20Sopenharmony_ci#define E1000_WUPL_LENGTH_MASK 0x0FFF /* Only the lower 12 bits are valid */ 21348c2ecf20Sopenharmony_ci 21358c2ecf20Sopenharmony_ci#define E1000_MDALIGN 4096 21368c2ecf20Sopenharmony_ci 21378c2ecf20Sopenharmony_ci/* PCI-Ex registers*/ 21388c2ecf20Sopenharmony_ci 21398c2ecf20Sopenharmony_ci/* PCI-Ex Control Register */ 21408c2ecf20Sopenharmony_ci#define E1000_GCR_RXD_NO_SNOOP 0x00000001 21418c2ecf20Sopenharmony_ci#define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002 21428c2ecf20Sopenharmony_ci#define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004 21438c2ecf20Sopenharmony_ci#define E1000_GCR_TXD_NO_SNOOP 0x00000008 21448c2ecf20Sopenharmony_ci#define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010 21458c2ecf20Sopenharmony_ci#define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020 21468c2ecf20Sopenharmony_ci 21478c2ecf20Sopenharmony_ci#define PCI_EX_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \ 21488c2ecf20Sopenharmony_ci E1000_GCR_RXDSCW_NO_SNOOP | \ 21498c2ecf20Sopenharmony_ci E1000_GCR_RXDSCR_NO_SNOOP | \ 21508c2ecf20Sopenharmony_ci E1000_GCR_TXD_NO_SNOOP | \ 21518c2ecf20Sopenharmony_ci E1000_GCR_TXDSCW_NO_SNOOP | \ 21528c2ecf20Sopenharmony_ci E1000_GCR_TXDSCR_NO_SNOOP) 21538c2ecf20Sopenharmony_ci 21548c2ecf20Sopenharmony_ci#define PCI_EX_82566_SNOOP_ALL PCI_EX_NO_SNOOP_ALL 21558c2ecf20Sopenharmony_ci 21568c2ecf20Sopenharmony_ci#define E1000_GCR_L1_ACT_WITHOUT_L0S_RX 0x08000000 21578c2ecf20Sopenharmony_ci/* Function Active and Power State to MNG */ 21588c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC0_POWER_STATE_MASK 0x00000003 21598c2ecf20Sopenharmony_ci#define E1000_FACTPS_LAN0_VALID 0x00000004 21608c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC0_AUX_EN 0x00000008 21618c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC1_POWER_STATE_MASK 0x000000C0 21628c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC1_POWER_STATE_SHIFT 6 21638c2ecf20Sopenharmony_ci#define E1000_FACTPS_LAN1_VALID 0x00000100 21648c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC1_AUX_EN 0x00000200 21658c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC2_POWER_STATE_MASK 0x00003000 21668c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC2_POWER_STATE_SHIFT 12 21678c2ecf20Sopenharmony_ci#define E1000_FACTPS_IDE_ENABLE 0x00004000 21688c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC2_AUX_EN 0x00008000 21698c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC3_POWER_STATE_MASK 0x000C0000 21708c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC3_POWER_STATE_SHIFT 18 21718c2ecf20Sopenharmony_ci#define E1000_FACTPS_SP_ENABLE 0x00100000 21728c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC3_AUX_EN 0x00200000 21738c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC4_POWER_STATE_MASK 0x03000000 21748c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC4_POWER_STATE_SHIFT 24 21758c2ecf20Sopenharmony_ci#define E1000_FACTPS_IPMI_ENABLE 0x04000000 21768c2ecf20Sopenharmony_ci#define E1000_FACTPS_FUNC4_AUX_EN 0x08000000 21778c2ecf20Sopenharmony_ci#define E1000_FACTPS_MNGCG 0x20000000 21788c2ecf20Sopenharmony_ci#define E1000_FACTPS_LAN_FUNC_SEL 0x40000000 21798c2ecf20Sopenharmony_ci#define E1000_FACTPS_PM_STATE_CHANGED 0x80000000 21808c2ecf20Sopenharmony_ci 21818c2ecf20Sopenharmony_ci/* PCI-Ex Config Space */ 21828c2ecf20Sopenharmony_ci#define PCI_EX_LINK_STATUS 0x12 21838c2ecf20Sopenharmony_ci#define PCI_EX_LINK_WIDTH_MASK 0x3F0 21848c2ecf20Sopenharmony_ci#define PCI_EX_LINK_WIDTH_SHIFT 4 21858c2ecf20Sopenharmony_ci 21868c2ecf20Sopenharmony_ci/* EEPROM Commands - Microwire */ 21878c2ecf20Sopenharmony_ci#define EEPROM_READ_OPCODE_MICROWIRE 0x6 /* EEPROM read opcode */ 21888c2ecf20Sopenharmony_ci#define EEPROM_WRITE_OPCODE_MICROWIRE 0x5 /* EEPROM write opcode */ 21898c2ecf20Sopenharmony_ci#define EEPROM_ERASE_OPCODE_MICROWIRE 0x7 /* EEPROM erase opcode */ 21908c2ecf20Sopenharmony_ci#define EEPROM_EWEN_OPCODE_MICROWIRE 0x13 /* EEPROM erase/write enable */ 21918c2ecf20Sopenharmony_ci#define EEPROM_EWDS_OPCODE_MICROWIRE 0x10 /* EEPROM erase/write disable */ 21928c2ecf20Sopenharmony_ci 21938c2ecf20Sopenharmony_ci/* EEPROM Commands - SPI */ 21948c2ecf20Sopenharmony_ci#define EEPROM_MAX_RETRY_SPI 5000 /* Max wait of 5ms, for RDY signal */ 21958c2ecf20Sopenharmony_ci#define EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */ 21968c2ecf20Sopenharmony_ci#define EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */ 21978c2ecf20Sopenharmony_ci#define EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = address bit-8 */ 21988c2ecf20Sopenharmony_ci#define EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Enable latch */ 21998c2ecf20Sopenharmony_ci#define EEPROM_WRDI_OPCODE_SPI 0x04 /* EEPROM reset Write Enable latch */ 22008c2ecf20Sopenharmony_ci#define EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status register */ 22018c2ecf20Sopenharmony_ci#define EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status register */ 22028c2ecf20Sopenharmony_ci#define EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */ 22038c2ecf20Sopenharmony_ci#define EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */ 22048c2ecf20Sopenharmony_ci#define EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */ 22058c2ecf20Sopenharmony_ci 22068c2ecf20Sopenharmony_ci/* EEPROM Size definitions */ 22078c2ecf20Sopenharmony_ci#define EEPROM_WORD_SIZE_SHIFT 6 22088c2ecf20Sopenharmony_ci#define EEPROM_SIZE_SHIFT 10 22098c2ecf20Sopenharmony_ci#define EEPROM_SIZE_MASK 0x1C00 22108c2ecf20Sopenharmony_ci 22118c2ecf20Sopenharmony_ci/* EEPROM Word Offsets */ 22128c2ecf20Sopenharmony_ci#define EEPROM_COMPAT 0x0003 22138c2ecf20Sopenharmony_ci#define EEPROM_ID_LED_SETTINGS 0x0004 22148c2ecf20Sopenharmony_ci#define EEPROM_VERSION 0x0005 22158c2ecf20Sopenharmony_ci#define EEPROM_SERDES_AMPLITUDE 0x0006 /* For SERDES output amplitude adjustment. */ 22168c2ecf20Sopenharmony_ci#define EEPROM_PHY_CLASS_WORD 0x0007 22178c2ecf20Sopenharmony_ci#define EEPROM_INIT_CONTROL1_REG 0x000A 22188c2ecf20Sopenharmony_ci#define EEPROM_INIT_CONTROL2_REG 0x000F 22198c2ecf20Sopenharmony_ci#define EEPROM_SWDEF_PINS_CTRL_PORT_1 0x0010 22208c2ecf20Sopenharmony_ci#define EEPROM_INIT_CONTROL3_PORT_B 0x0014 22218c2ecf20Sopenharmony_ci#define EEPROM_INIT_3GIO_3 0x001A 22228c2ecf20Sopenharmony_ci#define EEPROM_SWDEF_PINS_CTRL_PORT_0 0x0020 22238c2ecf20Sopenharmony_ci#define EEPROM_INIT_CONTROL3_PORT_A 0x0024 22248c2ecf20Sopenharmony_ci#define EEPROM_CFG 0x0012 22258c2ecf20Sopenharmony_ci#define EEPROM_FLASH_VERSION 0x0032 22268c2ecf20Sopenharmony_ci#define EEPROM_CHECKSUM_REG 0x003F 22278c2ecf20Sopenharmony_ci 22288c2ecf20Sopenharmony_ci#define E1000_EEPROM_CFG_DONE 0x00040000 /* MNG config cycle done */ 22298c2ecf20Sopenharmony_ci#define E1000_EEPROM_CFG_DONE_PORT_1 0x00080000 /* ...for second port */ 22308c2ecf20Sopenharmony_ci 22318c2ecf20Sopenharmony_ci/* Word definitions for ID LED Settings */ 22328c2ecf20Sopenharmony_ci#define ID_LED_RESERVED_0000 0x0000 22338c2ecf20Sopenharmony_ci#define ID_LED_RESERVED_FFFF 0xFFFF 22348c2ecf20Sopenharmony_ci#define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \ 22358c2ecf20Sopenharmony_ci (ID_LED_OFF1_OFF2 << 8) | \ 22368c2ecf20Sopenharmony_ci (ID_LED_DEF1_DEF2 << 4) | \ 22378c2ecf20Sopenharmony_ci (ID_LED_DEF1_DEF2)) 22388c2ecf20Sopenharmony_ci#define ID_LED_DEF1_DEF2 0x1 22398c2ecf20Sopenharmony_ci#define ID_LED_DEF1_ON2 0x2 22408c2ecf20Sopenharmony_ci#define ID_LED_DEF1_OFF2 0x3 22418c2ecf20Sopenharmony_ci#define ID_LED_ON1_DEF2 0x4 22428c2ecf20Sopenharmony_ci#define ID_LED_ON1_ON2 0x5 22438c2ecf20Sopenharmony_ci#define ID_LED_ON1_OFF2 0x6 22448c2ecf20Sopenharmony_ci#define ID_LED_OFF1_DEF2 0x7 22458c2ecf20Sopenharmony_ci#define ID_LED_OFF1_ON2 0x8 22468c2ecf20Sopenharmony_ci#define ID_LED_OFF1_OFF2 0x9 22478c2ecf20Sopenharmony_ci 22488c2ecf20Sopenharmony_ci#define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF 22498c2ecf20Sopenharmony_ci#define IGP_ACTIVITY_LED_ENABLE 0x0300 22508c2ecf20Sopenharmony_ci#define IGP_LED3_MODE 0x07000000 22518c2ecf20Sopenharmony_ci 22528c2ecf20Sopenharmony_ci/* Mask bits for SERDES amplitude adjustment in Word 6 of the EEPROM */ 22538c2ecf20Sopenharmony_ci#define EEPROM_SERDES_AMPLITUDE_MASK 0x000F 22548c2ecf20Sopenharmony_ci 22558c2ecf20Sopenharmony_ci/* Mask bit for PHY class in Word 7 of the EEPROM */ 22568c2ecf20Sopenharmony_ci#define EEPROM_PHY_CLASS_A 0x8000 22578c2ecf20Sopenharmony_ci 22588c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x0a of the EEPROM */ 22598c2ecf20Sopenharmony_ci#define EEPROM_WORD0A_ILOS 0x0010 22608c2ecf20Sopenharmony_ci#define EEPROM_WORD0A_SWDPIO 0x01E0 22618c2ecf20Sopenharmony_ci#define EEPROM_WORD0A_LRST 0x0200 22628c2ecf20Sopenharmony_ci#define EEPROM_WORD0A_FD 0x0400 22638c2ecf20Sopenharmony_ci#define EEPROM_WORD0A_66MHZ 0x0800 22648c2ecf20Sopenharmony_ci 22658c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x0f of the EEPROM */ 22668c2ecf20Sopenharmony_ci#define EEPROM_WORD0F_PAUSE_MASK 0x3000 22678c2ecf20Sopenharmony_ci#define EEPROM_WORD0F_PAUSE 0x1000 22688c2ecf20Sopenharmony_ci#define EEPROM_WORD0F_ASM_DIR 0x2000 22698c2ecf20Sopenharmony_ci#define EEPROM_WORD0F_ANE 0x0800 22708c2ecf20Sopenharmony_ci#define EEPROM_WORD0F_SWPDIO_EXT 0x00F0 22718c2ecf20Sopenharmony_ci#define EEPROM_WORD0F_LPLU 0x0001 22728c2ecf20Sopenharmony_ci 22738c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x10/0x20 of the EEPROM */ 22748c2ecf20Sopenharmony_ci#define EEPROM_WORD1020_GIGA_DISABLE 0x0010 22758c2ecf20Sopenharmony_ci#define EEPROM_WORD1020_GIGA_DISABLE_NON_D0A 0x0008 22768c2ecf20Sopenharmony_ci 22778c2ecf20Sopenharmony_ci/* Mask bits for fields in Word 0x1a of the EEPROM */ 22788c2ecf20Sopenharmony_ci#define EEPROM_WORD1A_ASPM_MASK 0x000C 22798c2ecf20Sopenharmony_ci 22808c2ecf20Sopenharmony_ci/* For checksumming, the sum of all words in the EEPROM should equal 0xBABA. */ 22818c2ecf20Sopenharmony_ci#define EEPROM_SUM 0xBABA 22828c2ecf20Sopenharmony_ci 22838c2ecf20Sopenharmony_ci/* EEPROM Map defines (WORD OFFSETS)*/ 22848c2ecf20Sopenharmony_ci#define EEPROM_NODE_ADDRESS_BYTE_0 0 22858c2ecf20Sopenharmony_ci#define EEPROM_PBA_BYTE_1 8 22868c2ecf20Sopenharmony_ci 22878c2ecf20Sopenharmony_ci#define EEPROM_RESERVED_WORD 0xFFFF 22888c2ecf20Sopenharmony_ci 22898c2ecf20Sopenharmony_ci/* EEPROM Map Sizes (Byte Counts) */ 22908c2ecf20Sopenharmony_ci#define PBA_SIZE 4 22918c2ecf20Sopenharmony_ci 22928c2ecf20Sopenharmony_ci/* Collision related configuration parameters */ 22938c2ecf20Sopenharmony_ci#define E1000_COLLISION_THRESHOLD 15 22948c2ecf20Sopenharmony_ci#define E1000_CT_SHIFT 4 22958c2ecf20Sopenharmony_ci/* Collision distance is a 0-based value that applies to 22968c2ecf20Sopenharmony_ci * half-duplex-capable hardware only. */ 22978c2ecf20Sopenharmony_ci#define E1000_COLLISION_DISTANCE 63 22988c2ecf20Sopenharmony_ci#define E1000_COLLISION_DISTANCE_82542 64 22998c2ecf20Sopenharmony_ci#define E1000_FDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE 23008c2ecf20Sopenharmony_ci#define E1000_HDX_COLLISION_DISTANCE E1000_COLLISION_DISTANCE 23018c2ecf20Sopenharmony_ci#define E1000_COLD_SHIFT 12 23028c2ecf20Sopenharmony_ci 23038c2ecf20Sopenharmony_ci/* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 23048c2ecf20Sopenharmony_ci#define REQ_TX_DESCRIPTOR_MULTIPLE 8 23058c2ecf20Sopenharmony_ci#define REQ_RX_DESCRIPTOR_MULTIPLE 8 23068c2ecf20Sopenharmony_ci 23078c2ecf20Sopenharmony_ci/* Default values for the transmit IPG register */ 23088c2ecf20Sopenharmony_ci#define DEFAULT_82542_TIPG_IPGT 10 23098c2ecf20Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGT_FIBER 9 23108c2ecf20Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGT_COPPER 8 23118c2ecf20Sopenharmony_ci 23128c2ecf20Sopenharmony_ci#define E1000_TIPG_IPGT_MASK 0x000003FF 23138c2ecf20Sopenharmony_ci#define E1000_TIPG_IPGR1_MASK 0x000FFC00 23148c2ecf20Sopenharmony_ci#define E1000_TIPG_IPGR2_MASK 0x3FF00000 23158c2ecf20Sopenharmony_ci 23168c2ecf20Sopenharmony_ci#define DEFAULT_82542_TIPG_IPGR1 2 23178c2ecf20Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGR1 8 23188c2ecf20Sopenharmony_ci#define E1000_TIPG_IPGR1_SHIFT 10 23198c2ecf20Sopenharmony_ci 23208c2ecf20Sopenharmony_ci#define DEFAULT_82542_TIPG_IPGR2 10 23218c2ecf20Sopenharmony_ci#define DEFAULT_82543_TIPG_IPGR2 6 23228c2ecf20Sopenharmony_ci#define E1000_TIPG_IPGR2_SHIFT 20 23238c2ecf20Sopenharmony_ci 23248c2ecf20Sopenharmony_ci#define E1000_TXDMAC_DPP 0x00000001 23258c2ecf20Sopenharmony_ci 23268c2ecf20Sopenharmony_ci/* Adaptive IFS defines */ 23278c2ecf20Sopenharmony_ci#define TX_THRESHOLD_START 8 23288c2ecf20Sopenharmony_ci#define TX_THRESHOLD_INCREMENT 10 23298c2ecf20Sopenharmony_ci#define TX_THRESHOLD_DECREMENT 1 23308c2ecf20Sopenharmony_ci#define TX_THRESHOLD_STOP 190 23318c2ecf20Sopenharmony_ci#define TX_THRESHOLD_DISABLE 0 23328c2ecf20Sopenharmony_ci#define TX_THRESHOLD_TIMER_MS 10000 23338c2ecf20Sopenharmony_ci#define MIN_NUM_XMITS 1000 23348c2ecf20Sopenharmony_ci#define IFS_MAX 80 23358c2ecf20Sopenharmony_ci#define IFS_STEP 10 23368c2ecf20Sopenharmony_ci#define IFS_MIN 40 23378c2ecf20Sopenharmony_ci#define IFS_RATIO 4 23388c2ecf20Sopenharmony_ci 23398c2ecf20Sopenharmony_ci/* Extended Configuration Control and Size */ 23408c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_PCIE_WRITE_ENABLE 0x00000001 23418c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_PHY_WRITE_ENABLE 0x00000002 23428c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_D_UD_ENABLE 0x00000004 23438c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_D_UD_LATENCY 0x00000008 23448c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_D_UD_OWNER 0x00000010 23458c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020 23468c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_MDIO_HW_OWNERSHIP 0x00000040 23478c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_EXT_CNF_POINTER 0x0FFF0000 23488c2ecf20Sopenharmony_ci 23498c2ecf20Sopenharmony_ci#define E1000_EXTCNF_SIZE_EXT_PHY_LENGTH 0x000000FF 23508c2ecf20Sopenharmony_ci#define E1000_EXTCNF_SIZE_EXT_DOCK_LENGTH 0x0000FF00 23518c2ecf20Sopenharmony_ci#define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH 0x00FF0000 23528c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001 23538c2ecf20Sopenharmony_ci#define E1000_EXTCNF_CTRL_SWFLAG 0x00000020 23548c2ecf20Sopenharmony_ci 23558c2ecf20Sopenharmony_ci/* PBA constants */ 23568c2ecf20Sopenharmony_ci#define E1000_PBA_8K 0x0008 /* 8KB, default Rx allocation */ 23578c2ecf20Sopenharmony_ci#define E1000_PBA_12K 0x000C /* 12KB, default Rx allocation */ 23588c2ecf20Sopenharmony_ci#define E1000_PBA_16K 0x0010 /* 16KB, default TX allocation */ 23598c2ecf20Sopenharmony_ci#define E1000_PBA_20K 0x0014 23608c2ecf20Sopenharmony_ci#define E1000_PBA_22K 0x0016 23618c2ecf20Sopenharmony_ci#define E1000_PBA_24K 0x0018 23628c2ecf20Sopenharmony_ci#define E1000_PBA_30K 0x001E 23638c2ecf20Sopenharmony_ci#define E1000_PBA_32K 0x0020 23648c2ecf20Sopenharmony_ci#define E1000_PBA_34K 0x0022 23658c2ecf20Sopenharmony_ci#define E1000_PBA_38K 0x0026 23668c2ecf20Sopenharmony_ci#define E1000_PBA_40K 0x0028 23678c2ecf20Sopenharmony_ci#define E1000_PBA_48K 0x0030 /* 48KB, default RX allocation */ 23688c2ecf20Sopenharmony_ci 23698c2ecf20Sopenharmony_ci#define E1000_PBS_16K E1000_PBA_16K 23708c2ecf20Sopenharmony_ci 23718c2ecf20Sopenharmony_ci/* Flow Control Constants */ 23728c2ecf20Sopenharmony_ci#define FLOW_CONTROL_ADDRESS_LOW 0x00C28001 23738c2ecf20Sopenharmony_ci#define FLOW_CONTROL_ADDRESS_HIGH 0x00000100 23748c2ecf20Sopenharmony_ci#define FLOW_CONTROL_TYPE 0x8808 23758c2ecf20Sopenharmony_ci 23768c2ecf20Sopenharmony_ci/* The historical defaults for the flow control values are given below. */ 23778c2ecf20Sopenharmony_ci#define FC_DEFAULT_HI_THRESH (0x8000) /* 32KB */ 23788c2ecf20Sopenharmony_ci#define FC_DEFAULT_LO_THRESH (0x4000) /* 16KB */ 23798c2ecf20Sopenharmony_ci#define FC_DEFAULT_TX_TIMER (0x100) /* ~130 us */ 23808c2ecf20Sopenharmony_ci 23818c2ecf20Sopenharmony_ci/* PCIX Config space */ 23828c2ecf20Sopenharmony_ci#define PCIX_COMMAND_REGISTER 0xE6 23838c2ecf20Sopenharmony_ci#define PCIX_STATUS_REGISTER_LO 0xE8 23848c2ecf20Sopenharmony_ci#define PCIX_STATUS_REGISTER_HI 0xEA 23858c2ecf20Sopenharmony_ci 23868c2ecf20Sopenharmony_ci#define PCIX_COMMAND_MMRBC_MASK 0x000C 23878c2ecf20Sopenharmony_ci#define PCIX_COMMAND_MMRBC_SHIFT 0x2 23888c2ecf20Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_MASK 0x0060 23898c2ecf20Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_SHIFT 0x5 23908c2ecf20Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_4K 0x3 23918c2ecf20Sopenharmony_ci#define PCIX_STATUS_HI_MMRBC_2K 0x2 23928c2ecf20Sopenharmony_ci 23938c2ecf20Sopenharmony_ci/* Number of bits required to shift right the "pause" bits from the 23948c2ecf20Sopenharmony_ci * EEPROM (bits 13:12) to the "pause" (bits 8:7) field in the TXCW register. 23958c2ecf20Sopenharmony_ci */ 23968c2ecf20Sopenharmony_ci#define PAUSE_SHIFT 5 23978c2ecf20Sopenharmony_ci 23988c2ecf20Sopenharmony_ci/* Number of bits required to shift left the "SWDPIO" bits from the 23998c2ecf20Sopenharmony_ci * EEPROM (bits 8:5) to the "SWDPIO" (bits 25:22) field in the CTRL register. 24008c2ecf20Sopenharmony_ci */ 24018c2ecf20Sopenharmony_ci#define SWDPIO_SHIFT 17 24028c2ecf20Sopenharmony_ci 24038c2ecf20Sopenharmony_ci/* Number of bits required to shift left the "SWDPIO_EXT" bits from the 24048c2ecf20Sopenharmony_ci * EEPROM word F (bits 7:4) to the bits 11:8 of The Extended CTRL register. 24058c2ecf20Sopenharmony_ci */ 24068c2ecf20Sopenharmony_ci#define SWDPIO__EXT_SHIFT 4 24078c2ecf20Sopenharmony_ci 24088c2ecf20Sopenharmony_ci/* Number of bits required to shift left the "ILOS" bit from the EEPROM 24098c2ecf20Sopenharmony_ci * (bit 4) to the "ILOS" (bit 7) field in the CTRL register. 24108c2ecf20Sopenharmony_ci */ 24118c2ecf20Sopenharmony_ci#define ILOS_SHIFT 3 24128c2ecf20Sopenharmony_ci 24138c2ecf20Sopenharmony_ci#define RECEIVE_BUFFER_ALIGN_SIZE (256) 24148c2ecf20Sopenharmony_ci 24158c2ecf20Sopenharmony_ci/* Number of milliseconds we wait for auto-negotiation to complete */ 24168c2ecf20Sopenharmony_ci#define LINK_UP_TIMEOUT 500 24178c2ecf20Sopenharmony_ci 24188c2ecf20Sopenharmony_ci/* Number of milliseconds we wait for Eeprom auto read bit done after MAC reset */ 24198c2ecf20Sopenharmony_ci#define AUTO_READ_DONE_TIMEOUT 10 24208c2ecf20Sopenharmony_ci/* Number of milliseconds we wait for PHY configuration done after MAC reset */ 24218c2ecf20Sopenharmony_ci#define PHY_CFG_TIMEOUT 100 24228c2ecf20Sopenharmony_ci 24238c2ecf20Sopenharmony_ci#define E1000_TX_BUFFER_SIZE ((u32)1514) 24248c2ecf20Sopenharmony_ci 24258c2ecf20Sopenharmony_ci/* The carrier extension symbol, as received by the NIC. */ 24268c2ecf20Sopenharmony_ci#define CARRIER_EXTENSION 0x0F 24278c2ecf20Sopenharmony_ci 24288c2ecf20Sopenharmony_ci/* TBI_ACCEPT macro definition: 24298c2ecf20Sopenharmony_ci * 24308c2ecf20Sopenharmony_ci * This macro requires: 24318c2ecf20Sopenharmony_ci * adapter = a pointer to struct e1000_hw 24328c2ecf20Sopenharmony_ci * status = the 8 bit status field of the RX descriptor with EOP set 24338c2ecf20Sopenharmony_ci * error = the 8 bit error field of the RX descriptor with EOP set 24348c2ecf20Sopenharmony_ci * length = the sum of all the length fields of the RX descriptors that 24358c2ecf20Sopenharmony_ci * make up the current frame 24368c2ecf20Sopenharmony_ci * last_byte = the last byte of the frame DMAed by the hardware 24378c2ecf20Sopenharmony_ci * max_frame_length = the maximum frame length we want to accept. 24388c2ecf20Sopenharmony_ci * min_frame_length = the minimum frame length we want to accept. 24398c2ecf20Sopenharmony_ci * 24408c2ecf20Sopenharmony_ci * This macro is a conditional that should be used in the interrupt 24418c2ecf20Sopenharmony_ci * handler's Rx processing routine when RxErrors have been detected. 24428c2ecf20Sopenharmony_ci * 24438c2ecf20Sopenharmony_ci * Typical use: 24448c2ecf20Sopenharmony_ci * ... 24458c2ecf20Sopenharmony_ci * if (TBI_ACCEPT) { 24468c2ecf20Sopenharmony_ci * accept_frame = true; 24478c2ecf20Sopenharmony_ci * e1000_tbi_adjust_stats(adapter, MacAddress); 24488c2ecf20Sopenharmony_ci * frame_length--; 24498c2ecf20Sopenharmony_ci * } else { 24508c2ecf20Sopenharmony_ci * accept_frame = false; 24518c2ecf20Sopenharmony_ci * } 24528c2ecf20Sopenharmony_ci * ... 24538c2ecf20Sopenharmony_ci */ 24548c2ecf20Sopenharmony_ci 24558c2ecf20Sopenharmony_ci#define TBI_ACCEPT(adapter, status, errors, length, last_byte) \ 24568c2ecf20Sopenharmony_ci ((adapter)->tbi_compatibility_on && \ 24578c2ecf20Sopenharmony_ci (((errors) & E1000_RXD_ERR_FRAME_ERR_MASK) == E1000_RXD_ERR_CE) && \ 24588c2ecf20Sopenharmony_ci ((last_byte) == CARRIER_EXTENSION) && \ 24598c2ecf20Sopenharmony_ci (((status) & E1000_RXD_STAT_VP) ? \ 24608c2ecf20Sopenharmony_ci (((length) > ((adapter)->min_frame_size - VLAN_TAG_SIZE)) && \ 24618c2ecf20Sopenharmony_ci ((length) <= ((adapter)->max_frame_size + 1))) : \ 24628c2ecf20Sopenharmony_ci (((length) > (adapter)->min_frame_size) && \ 24638c2ecf20Sopenharmony_ci ((length) <= ((adapter)->max_frame_size + VLAN_TAG_SIZE + 1))))) 24648c2ecf20Sopenharmony_ci 24658c2ecf20Sopenharmony_ci/* Structures, enums, and macros for the PHY */ 24668c2ecf20Sopenharmony_ci 24678c2ecf20Sopenharmony_ci/* Bit definitions for the Management Data IO (MDIO) and Management Data 24688c2ecf20Sopenharmony_ci * Clock (MDC) pins in the Device Control Register. 24698c2ecf20Sopenharmony_ci */ 24708c2ecf20Sopenharmony_ci#define E1000_CTRL_PHY_RESET_DIR E1000_CTRL_SWDPIO0 24718c2ecf20Sopenharmony_ci#define E1000_CTRL_PHY_RESET E1000_CTRL_SWDPIN0 24728c2ecf20Sopenharmony_ci#define E1000_CTRL_MDIO_DIR E1000_CTRL_SWDPIO2 24738c2ecf20Sopenharmony_ci#define E1000_CTRL_MDIO E1000_CTRL_SWDPIN2 24748c2ecf20Sopenharmony_ci#define E1000_CTRL_MDC_DIR E1000_CTRL_SWDPIO3 24758c2ecf20Sopenharmony_ci#define E1000_CTRL_MDC E1000_CTRL_SWDPIN3 24768c2ecf20Sopenharmony_ci#define E1000_CTRL_PHY_RESET_DIR4 E1000_CTRL_EXT_SDP4_DIR 24778c2ecf20Sopenharmony_ci#define E1000_CTRL_PHY_RESET4 E1000_CTRL_EXT_SDP4_DATA 24788c2ecf20Sopenharmony_ci 24798c2ecf20Sopenharmony_ci/* PHY 1000 MII Register/Bit Definitions */ 24808c2ecf20Sopenharmony_ci/* PHY Registers defined by IEEE */ 24818c2ecf20Sopenharmony_ci#define PHY_CTRL 0x00 /* Control Register */ 24828c2ecf20Sopenharmony_ci#define PHY_STATUS 0x01 /* Status Register */ 24838c2ecf20Sopenharmony_ci#define PHY_ID1 0x02 /* Phy Id Reg (word 1) */ 24848c2ecf20Sopenharmony_ci#define PHY_ID2 0x03 /* Phy Id Reg (word 2) */ 24858c2ecf20Sopenharmony_ci#define PHY_AUTONEG_ADV 0x04 /* Autoneg Advertisement */ 24868c2ecf20Sopenharmony_ci#define PHY_LP_ABILITY 0x05 /* Link Partner Ability (Base Page) */ 24878c2ecf20Sopenharmony_ci#define PHY_AUTONEG_EXP 0x06 /* Autoneg Expansion Reg */ 24888c2ecf20Sopenharmony_ci#define PHY_NEXT_PAGE_TX 0x07 /* Next Page TX */ 24898c2ecf20Sopenharmony_ci#define PHY_LP_NEXT_PAGE 0x08 /* Link Partner Next Page */ 24908c2ecf20Sopenharmony_ci#define PHY_1000T_CTRL 0x09 /* 1000Base-T Control Reg */ 24918c2ecf20Sopenharmony_ci#define PHY_1000T_STATUS 0x0A /* 1000Base-T Status Reg */ 24928c2ecf20Sopenharmony_ci#define PHY_EXT_STATUS 0x0F /* Extended Status Reg */ 24938c2ecf20Sopenharmony_ci 24948c2ecf20Sopenharmony_ci#define MAX_PHY_REG_ADDRESS 0x1F /* 5 bit address bus (0-0x1F) */ 24958c2ecf20Sopenharmony_ci#define MAX_PHY_MULTI_PAGE_REG 0xF /* Registers equal on all pages */ 24968c2ecf20Sopenharmony_ci 24978c2ecf20Sopenharmony_ci/* M88E1000 Specific Registers */ 24988c2ecf20Sopenharmony_ci#define M88E1000_PHY_SPEC_CTRL 0x10 /* PHY Specific Control Register */ 24998c2ecf20Sopenharmony_ci#define M88E1000_PHY_SPEC_STATUS 0x11 /* PHY Specific Status Register */ 25008c2ecf20Sopenharmony_ci#define M88E1000_INT_ENABLE 0x12 /* Interrupt Enable Register */ 25018c2ecf20Sopenharmony_ci#define M88E1000_INT_STATUS 0x13 /* Interrupt Status Register */ 25028c2ecf20Sopenharmony_ci#define M88E1000_EXT_PHY_SPEC_CTRL 0x14 /* Extended PHY Specific Control */ 25038c2ecf20Sopenharmony_ci#define M88E1000_RX_ERR_CNTR 0x15 /* Receive Error Counter */ 25048c2ecf20Sopenharmony_ci 25058c2ecf20Sopenharmony_ci#define M88E1000_PHY_EXT_CTRL 0x1A /* PHY extend control register */ 25068c2ecf20Sopenharmony_ci#define M88E1000_PHY_PAGE_SELECT 0x1D /* Reg 29 for page number setting */ 25078c2ecf20Sopenharmony_ci#define M88E1000_PHY_GEN_CONTROL 0x1E /* Its meaning depends on reg 29 */ 25088c2ecf20Sopenharmony_ci#define M88E1000_PHY_VCO_REG_BIT8 0x100 /* Bits 8 & 11 are adjusted for */ 25098c2ecf20Sopenharmony_ci#define M88E1000_PHY_VCO_REG_BIT11 0x800 /* improved BER performance */ 25108c2ecf20Sopenharmony_ci 25118c2ecf20Sopenharmony_ci#define IGP01E1000_IEEE_REGS_PAGE 0x0000 25128c2ecf20Sopenharmony_ci#define IGP01E1000_IEEE_RESTART_AUTONEG 0x3300 25138c2ecf20Sopenharmony_ci#define IGP01E1000_IEEE_FORCE_GIGA 0x0140 25148c2ecf20Sopenharmony_ci 25158c2ecf20Sopenharmony_ci/* IGP01E1000 Specific Registers */ 25168c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_PORT_CONFIG 0x10 /* PHY Specific Port Config Register */ 25178c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_PORT_STATUS 0x11 /* PHY Specific Status Register */ 25188c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_PORT_CTRL 0x12 /* PHY Specific Control Register */ 25198c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_LINK_HEALTH 0x13 /* PHY Link Health Register */ 25208c2ecf20Sopenharmony_ci#define IGP01E1000_GMII_FIFO 0x14 /* GMII FIFO Register */ 25218c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_CHANNEL_QUALITY 0x15 /* PHY Channel Quality Register */ 25228c2ecf20Sopenharmony_ci#define IGP02E1000_PHY_POWER_MGMT 0x19 25238c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_PAGE_SELECT 0x1F /* PHY Page Select Core Register */ 25248c2ecf20Sopenharmony_ci 25258c2ecf20Sopenharmony_ci/* IGP01E1000 AGC Registers - stores the cable length values*/ 25268c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_A 0x1172 25278c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_B 0x1272 25288c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_C 0x1472 25298c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_D 0x1872 25308c2ecf20Sopenharmony_ci 25318c2ecf20Sopenharmony_ci/* IGP02E1000 AGC Registers for cable length values */ 25328c2ecf20Sopenharmony_ci#define IGP02E1000_PHY_AGC_A 0x11B1 25338c2ecf20Sopenharmony_ci#define IGP02E1000_PHY_AGC_B 0x12B1 25348c2ecf20Sopenharmony_ci#define IGP02E1000_PHY_AGC_C 0x14B1 25358c2ecf20Sopenharmony_ci#define IGP02E1000_PHY_AGC_D 0x18B1 25368c2ecf20Sopenharmony_ci 25378c2ecf20Sopenharmony_ci/* IGP01E1000 DSP Reset Register */ 25388c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_DSP_RESET 0x1F33 25398c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_DSP_SET 0x1F71 25408c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_DSP_FFE 0x1F35 25418c2ecf20Sopenharmony_ci 25428c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_CHANNEL_NUM 4 25438c2ecf20Sopenharmony_ci#define IGP02E1000_PHY_CHANNEL_NUM 4 25448c2ecf20Sopenharmony_ci 25458c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_A 0x1171 25468c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_B 0x1271 25478c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_C 0x1471 25488c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_AGC_PARAM_D 0x1871 25498c2ecf20Sopenharmony_ci 25508c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_EDAC_MU_INDEX 0xC000 25518c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_EDAC_SIGN_EXT_9_BITS 0x8000 25528c2ecf20Sopenharmony_ci 25538c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_ANALOG_TX_STATE 0x2890 25548c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_ANALOG_CLASS_A 0x2000 25558c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_FORCE_ANALOG_ENABLE 0x0004 25568c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_DSP_FFE_CM_CP 0x0069 25578c2ecf20Sopenharmony_ci 25588c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_DSP_FFE_DEFAULT 0x002A 25598c2ecf20Sopenharmony_ci/* IGP01E1000 PCS Initialization register - stores the polarity status when 25608c2ecf20Sopenharmony_ci * speed = 1000 Mbps. */ 25618c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_PCS_INIT_REG 0x00B4 25628c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_PCS_CTRL_REG 0x00B5 25638c2ecf20Sopenharmony_ci 25648c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_REGS_PAGE 0x20C0 25658c2ecf20Sopenharmony_ci 25668c2ecf20Sopenharmony_ci/* PHY Control Register */ 25678c2ecf20Sopenharmony_ci#define MII_CR_SPEED_SELECT_MSB 0x0040 /* bits 6,13: 10=1000, 01=100, 00=10 */ 25688c2ecf20Sopenharmony_ci#define MII_CR_COLL_TEST_ENABLE 0x0080 /* Collision test enable */ 25698c2ecf20Sopenharmony_ci#define MII_CR_FULL_DUPLEX 0x0100 /* FDX =1, half duplex =0 */ 25708c2ecf20Sopenharmony_ci#define MII_CR_RESTART_AUTO_NEG 0x0200 /* Restart auto negotiation */ 25718c2ecf20Sopenharmony_ci#define MII_CR_ISOLATE 0x0400 /* Isolate PHY from MII */ 25728c2ecf20Sopenharmony_ci#define MII_CR_POWER_DOWN 0x0800 /* Power down */ 25738c2ecf20Sopenharmony_ci#define MII_CR_AUTO_NEG_EN 0x1000 /* Auto Neg Enable */ 25748c2ecf20Sopenharmony_ci#define MII_CR_SPEED_SELECT_LSB 0x2000 /* bits 6,13: 10=1000, 01=100, 00=10 */ 25758c2ecf20Sopenharmony_ci#define MII_CR_LOOPBACK 0x4000 /* 0 = normal, 1 = loopback */ 25768c2ecf20Sopenharmony_ci#define MII_CR_RESET 0x8000 /* 0 = normal, 1 = PHY reset */ 25778c2ecf20Sopenharmony_ci 25788c2ecf20Sopenharmony_ci/* PHY Status Register */ 25798c2ecf20Sopenharmony_ci#define MII_SR_EXTENDED_CAPS 0x0001 /* Extended register capabilities */ 25808c2ecf20Sopenharmony_ci#define MII_SR_JABBER_DETECT 0x0002 /* Jabber Detected */ 25818c2ecf20Sopenharmony_ci#define MII_SR_LINK_STATUS 0x0004 /* Link Status 1 = link */ 25828c2ecf20Sopenharmony_ci#define MII_SR_AUTONEG_CAPS 0x0008 /* Auto Neg Capable */ 25838c2ecf20Sopenharmony_ci#define MII_SR_REMOTE_FAULT 0x0010 /* Remote Fault Detect */ 25848c2ecf20Sopenharmony_ci#define MII_SR_AUTONEG_COMPLETE 0x0020 /* Auto Neg Complete */ 25858c2ecf20Sopenharmony_ci#define MII_SR_PREAMBLE_SUPPRESS 0x0040 /* Preamble may be suppressed */ 25868c2ecf20Sopenharmony_ci#define MII_SR_EXTENDED_STATUS 0x0100 /* Ext. status info in Reg 0x0F */ 25878c2ecf20Sopenharmony_ci#define MII_SR_100T2_HD_CAPS 0x0200 /* 100T2 Half Duplex Capable */ 25888c2ecf20Sopenharmony_ci#define MII_SR_100T2_FD_CAPS 0x0400 /* 100T2 Full Duplex Capable */ 25898c2ecf20Sopenharmony_ci#define MII_SR_10T_HD_CAPS 0x0800 /* 10T Half Duplex Capable */ 25908c2ecf20Sopenharmony_ci#define MII_SR_10T_FD_CAPS 0x1000 /* 10T Full Duplex Capable */ 25918c2ecf20Sopenharmony_ci#define MII_SR_100X_HD_CAPS 0x2000 /* 100X Half Duplex Capable */ 25928c2ecf20Sopenharmony_ci#define MII_SR_100X_FD_CAPS 0x4000 /* 100X Full Duplex Capable */ 25938c2ecf20Sopenharmony_ci#define MII_SR_100T4_CAPS 0x8000 /* 100T4 Capable */ 25948c2ecf20Sopenharmony_ci 25958c2ecf20Sopenharmony_ci/* Autoneg Advertisement Register */ 25968c2ecf20Sopenharmony_ci#define NWAY_AR_SELECTOR_FIELD 0x0001 /* indicates IEEE 802.3 CSMA/CD */ 25978c2ecf20Sopenharmony_ci#define NWAY_AR_10T_HD_CAPS 0x0020 /* 10T Half Duplex Capable */ 25988c2ecf20Sopenharmony_ci#define NWAY_AR_10T_FD_CAPS 0x0040 /* 10T Full Duplex Capable */ 25998c2ecf20Sopenharmony_ci#define NWAY_AR_100TX_HD_CAPS 0x0080 /* 100TX Half Duplex Capable */ 26008c2ecf20Sopenharmony_ci#define NWAY_AR_100TX_FD_CAPS 0x0100 /* 100TX Full Duplex Capable */ 26018c2ecf20Sopenharmony_ci#define NWAY_AR_100T4_CAPS 0x0200 /* 100T4 Capable */ 26028c2ecf20Sopenharmony_ci#define NWAY_AR_PAUSE 0x0400 /* Pause operation desired */ 26038c2ecf20Sopenharmony_ci#define NWAY_AR_ASM_DIR 0x0800 /* Asymmetric Pause Direction bit */ 26048c2ecf20Sopenharmony_ci#define NWAY_AR_REMOTE_FAULT 0x2000 /* Remote Fault detected */ 26058c2ecf20Sopenharmony_ci#define NWAY_AR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 26068c2ecf20Sopenharmony_ci 26078c2ecf20Sopenharmony_ci/* Link Partner Ability Register (Base Page) */ 26088c2ecf20Sopenharmony_ci#define NWAY_LPAR_SELECTOR_FIELD 0x0000 /* LP protocol selector field */ 26098c2ecf20Sopenharmony_ci#define NWAY_LPAR_10T_HD_CAPS 0x0020 /* LP is 10T Half Duplex Capable */ 26108c2ecf20Sopenharmony_ci#define NWAY_LPAR_10T_FD_CAPS 0x0040 /* LP is 10T Full Duplex Capable */ 26118c2ecf20Sopenharmony_ci#define NWAY_LPAR_100TX_HD_CAPS 0x0080 /* LP is 100TX Half Duplex Capable */ 26128c2ecf20Sopenharmony_ci#define NWAY_LPAR_100TX_FD_CAPS 0x0100 /* LP is 100TX Full Duplex Capable */ 26138c2ecf20Sopenharmony_ci#define NWAY_LPAR_100T4_CAPS 0x0200 /* LP is 100T4 Capable */ 26148c2ecf20Sopenharmony_ci#define NWAY_LPAR_PAUSE 0x0400 /* LP Pause operation desired */ 26158c2ecf20Sopenharmony_ci#define NWAY_LPAR_ASM_DIR 0x0800 /* LP Asymmetric Pause Direction bit */ 26168c2ecf20Sopenharmony_ci#define NWAY_LPAR_REMOTE_FAULT 0x2000 /* LP has detected Remote Fault */ 26178c2ecf20Sopenharmony_ci#define NWAY_LPAR_ACKNOWLEDGE 0x4000 /* LP has rx'd link code word */ 26188c2ecf20Sopenharmony_ci#define NWAY_LPAR_NEXT_PAGE 0x8000 /* Next Page ability supported */ 26198c2ecf20Sopenharmony_ci 26208c2ecf20Sopenharmony_ci/* Autoneg Expansion Register */ 26218c2ecf20Sopenharmony_ci#define NWAY_ER_LP_NWAY_CAPS 0x0001 /* LP has Auto Neg Capability */ 26228c2ecf20Sopenharmony_ci#define NWAY_ER_PAGE_RXD 0x0002 /* LP is 10T Half Duplex Capable */ 26238c2ecf20Sopenharmony_ci#define NWAY_ER_NEXT_PAGE_CAPS 0x0004 /* LP is 10T Full Duplex Capable */ 26248c2ecf20Sopenharmony_ci#define NWAY_ER_LP_NEXT_PAGE_CAPS 0x0008 /* LP is 100TX Half Duplex Capable */ 26258c2ecf20Sopenharmony_ci#define NWAY_ER_PAR_DETECT_FAULT 0x0010 /* LP is 100TX Full Duplex Capable */ 26268c2ecf20Sopenharmony_ci 26278c2ecf20Sopenharmony_ci/* Next Page TX Register */ 26288c2ecf20Sopenharmony_ci#define NPTX_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ 26298c2ecf20Sopenharmony_ci#define NPTX_TOGGLE 0x0800 /* Toggles between exchanges 26308c2ecf20Sopenharmony_ci * of different NP 26318c2ecf20Sopenharmony_ci */ 26328c2ecf20Sopenharmony_ci#define NPTX_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg 26338c2ecf20Sopenharmony_ci * 0 = cannot comply with msg 26348c2ecf20Sopenharmony_ci */ 26358c2ecf20Sopenharmony_ci#define NPTX_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ 26368c2ecf20Sopenharmony_ci#define NPTX_NEXT_PAGE 0x8000 /* 1 = addition NP will follow 26378c2ecf20Sopenharmony_ci * 0 = sending last NP 26388c2ecf20Sopenharmony_ci */ 26398c2ecf20Sopenharmony_ci 26408c2ecf20Sopenharmony_ci/* Link Partner Next Page Register */ 26418c2ecf20Sopenharmony_ci#define LP_RNPR_MSG_CODE_FIELD 0x0001 /* NP msg code or unformatted data */ 26428c2ecf20Sopenharmony_ci#define LP_RNPR_TOGGLE 0x0800 /* Toggles between exchanges 26438c2ecf20Sopenharmony_ci * of different NP 26448c2ecf20Sopenharmony_ci */ 26458c2ecf20Sopenharmony_ci#define LP_RNPR_ACKNOWLDGE2 0x1000 /* 1 = will comply with msg 26468c2ecf20Sopenharmony_ci * 0 = cannot comply with msg 26478c2ecf20Sopenharmony_ci */ 26488c2ecf20Sopenharmony_ci#define LP_RNPR_MSG_PAGE 0x2000 /* formatted(1)/unformatted(0) pg */ 26498c2ecf20Sopenharmony_ci#define LP_RNPR_ACKNOWLDGE 0x4000 /* 1 = ACK / 0 = NO ACK */ 26508c2ecf20Sopenharmony_ci#define LP_RNPR_NEXT_PAGE 0x8000 /* 1 = addition NP will follow 26518c2ecf20Sopenharmony_ci * 0 = sending last NP 26528c2ecf20Sopenharmony_ci */ 26538c2ecf20Sopenharmony_ci 26548c2ecf20Sopenharmony_ci/* 1000BASE-T Control Register */ 26558c2ecf20Sopenharmony_ci#define CR_1000T_ASYM_PAUSE 0x0080 /* Advertise asymmetric pause bit */ 26568c2ecf20Sopenharmony_ci#define CR_1000T_HD_CAPS 0x0100 /* Advertise 1000T HD capability */ 26578c2ecf20Sopenharmony_ci#define CR_1000T_FD_CAPS 0x0200 /* Advertise 1000T FD capability */ 26588c2ecf20Sopenharmony_ci#define CR_1000T_REPEATER_DTE 0x0400 /* 1=Repeater/switch device port */ 26598c2ecf20Sopenharmony_ci /* 0=DTE device */ 26608c2ecf20Sopenharmony_ci#define CR_1000T_MS_VALUE 0x0800 /* 1=Configure PHY as Master */ 26618c2ecf20Sopenharmony_ci /* 0=Configure PHY as Slave */ 26628c2ecf20Sopenharmony_ci#define CR_1000T_MS_ENABLE 0x1000 /* 1=Master/Slave manual config value */ 26638c2ecf20Sopenharmony_ci /* 0=Automatic Master/Slave config */ 26648c2ecf20Sopenharmony_ci#define CR_1000T_TEST_MODE_NORMAL 0x0000 /* Normal Operation */ 26658c2ecf20Sopenharmony_ci#define CR_1000T_TEST_MODE_1 0x2000 /* Transmit Waveform test */ 26668c2ecf20Sopenharmony_ci#define CR_1000T_TEST_MODE_2 0x4000 /* Master Transmit Jitter test */ 26678c2ecf20Sopenharmony_ci#define CR_1000T_TEST_MODE_3 0x6000 /* Slave Transmit Jitter test */ 26688c2ecf20Sopenharmony_ci#define CR_1000T_TEST_MODE_4 0x8000 /* Transmitter Distortion test */ 26698c2ecf20Sopenharmony_ci 26708c2ecf20Sopenharmony_ci/* 1000BASE-T Status Register */ 26718c2ecf20Sopenharmony_ci#define SR_1000T_IDLE_ERROR_CNT 0x00FF /* Num idle errors since last read */ 26728c2ecf20Sopenharmony_ci#define SR_1000T_ASYM_PAUSE_DIR 0x0100 /* LP asymmetric pause direction bit */ 26738c2ecf20Sopenharmony_ci#define SR_1000T_LP_HD_CAPS 0x0400 /* LP is 1000T HD capable */ 26748c2ecf20Sopenharmony_ci#define SR_1000T_LP_FD_CAPS 0x0800 /* LP is 1000T FD capable */ 26758c2ecf20Sopenharmony_ci#define SR_1000T_REMOTE_RX_STATUS 0x1000 /* Remote receiver OK */ 26768c2ecf20Sopenharmony_ci#define SR_1000T_LOCAL_RX_STATUS 0x2000 /* Local receiver OK */ 26778c2ecf20Sopenharmony_ci#define SR_1000T_MS_CONFIG_RES 0x4000 /* 1=Local TX is Master, 0=Slave */ 26788c2ecf20Sopenharmony_ci#define SR_1000T_MS_CONFIG_FAULT 0x8000 /* Master/Slave config fault */ 26798c2ecf20Sopenharmony_ci#define SR_1000T_REMOTE_RX_STATUS_SHIFT 12 26808c2ecf20Sopenharmony_ci#define SR_1000T_LOCAL_RX_STATUS_SHIFT 13 26818c2ecf20Sopenharmony_ci#define SR_1000T_PHY_EXCESSIVE_IDLE_ERR_COUNT 5 26828c2ecf20Sopenharmony_ci#define FFE_IDLE_ERR_COUNT_TIMEOUT_20 20 26838c2ecf20Sopenharmony_ci#define FFE_IDLE_ERR_COUNT_TIMEOUT_100 100 26848c2ecf20Sopenharmony_ci 26858c2ecf20Sopenharmony_ci/* Extended Status Register */ 26868c2ecf20Sopenharmony_ci#define IEEE_ESR_1000T_HD_CAPS 0x1000 /* 1000T HD capable */ 26878c2ecf20Sopenharmony_ci#define IEEE_ESR_1000T_FD_CAPS 0x2000 /* 1000T FD capable */ 26888c2ecf20Sopenharmony_ci#define IEEE_ESR_1000X_HD_CAPS 0x4000 /* 1000X HD capable */ 26898c2ecf20Sopenharmony_ci#define IEEE_ESR_1000X_FD_CAPS 0x8000 /* 1000X FD capable */ 26908c2ecf20Sopenharmony_ci 26918c2ecf20Sopenharmony_ci#define PHY_TX_POLARITY_MASK 0x0100 /* register 10h bit 8 (polarity bit) */ 26928c2ecf20Sopenharmony_ci#define PHY_TX_NORMAL_POLARITY 0 /* register 10h bit 8 (normal polarity) */ 26938c2ecf20Sopenharmony_ci 26948c2ecf20Sopenharmony_ci#define AUTO_POLARITY_DISABLE 0x0010 /* register 11h bit 4 */ 26958c2ecf20Sopenharmony_ci /* (0=enable, 1=disable) */ 26968c2ecf20Sopenharmony_ci 26978c2ecf20Sopenharmony_ci/* M88E1000 PHY Specific Control Register */ 26988c2ecf20Sopenharmony_ci#define M88E1000_PSCR_JABBER_DISABLE 0x0001 /* 1=Jabber Function disabled */ 26998c2ecf20Sopenharmony_ci#define M88E1000_PSCR_POLARITY_REVERSAL 0x0002 /* 1=Polarity Reversal enabled */ 27008c2ecf20Sopenharmony_ci#define M88E1000_PSCR_SQE_TEST 0x0004 /* 1=SQE Test enabled */ 27018c2ecf20Sopenharmony_ci#define M88E1000_PSCR_CLK125_DISABLE 0x0010 /* 1=CLK125 low, 27028c2ecf20Sopenharmony_ci * 0=CLK125 toggling 27038c2ecf20Sopenharmony_ci */ 27048c2ecf20Sopenharmony_ci#define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000 /* MDI Crossover Mode bits 6:5 */ 27058c2ecf20Sopenharmony_ci /* Manual MDI configuration */ 27068c2ecf20Sopenharmony_ci#define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020 /* Manual MDIX configuration */ 27078c2ecf20Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_1000T 0x0040 /* 1000BASE-T: Auto crossover, 27088c2ecf20Sopenharmony_ci * 100BASE-TX/10BASE-T: 27098c2ecf20Sopenharmony_ci * MDI Mode 27108c2ecf20Sopenharmony_ci */ 27118c2ecf20Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_MODE 0x0060 /* Auto crossover enabled 27128c2ecf20Sopenharmony_ci * all speeds. 27138c2ecf20Sopenharmony_ci */ 27148c2ecf20Sopenharmony_ci#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE 0x0080 27158c2ecf20Sopenharmony_ci /* 1=Enable Extended 10BASE-T distance 27168c2ecf20Sopenharmony_ci * (Lower 10BASE-T RX Threshold) 27178c2ecf20Sopenharmony_ci * 0=Normal 10BASE-T RX Threshold */ 27188c2ecf20Sopenharmony_ci#define M88E1000_PSCR_MII_5BIT_ENABLE 0x0100 27198c2ecf20Sopenharmony_ci /* 1=5-Bit interface in 100BASE-TX 27208c2ecf20Sopenharmony_ci * 0=MII interface in 100BASE-TX */ 27218c2ecf20Sopenharmony_ci#define M88E1000_PSCR_SCRAMBLER_DISABLE 0x0200 /* 1=Scrambler disable */ 27228c2ecf20Sopenharmony_ci#define M88E1000_PSCR_FORCE_LINK_GOOD 0x0400 /* 1=Force link good */ 27238c2ecf20Sopenharmony_ci#define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800 /* 1=Assert CRS on Transmit */ 27248c2ecf20Sopenharmony_ci 27258c2ecf20Sopenharmony_ci#define M88E1000_PSCR_POLARITY_REVERSAL_SHIFT 1 27268c2ecf20Sopenharmony_ci#define M88E1000_PSCR_AUTO_X_MODE_SHIFT 5 27278c2ecf20Sopenharmony_ci#define M88E1000_PSCR_10BT_EXT_DIST_ENABLE_SHIFT 7 27288c2ecf20Sopenharmony_ci 27298c2ecf20Sopenharmony_ci/* M88E1000 PHY Specific Status Register */ 27308c2ecf20Sopenharmony_ci#define M88E1000_PSSR_JABBER 0x0001 /* 1=Jabber */ 27318c2ecf20Sopenharmony_ci#define M88E1000_PSSR_REV_POLARITY 0x0002 /* 1=Polarity reversed */ 27328c2ecf20Sopenharmony_ci#define M88E1000_PSSR_DOWNSHIFT 0x0020 /* 1=Downshifted */ 27338c2ecf20Sopenharmony_ci#define M88E1000_PSSR_MDIX 0x0040 /* 1=MDIX; 0=MDI */ 27348c2ecf20Sopenharmony_ci#define M88E1000_PSSR_CABLE_LENGTH 0x0380 /* 0=<50M;1=50-80M;2=80-110M; 27358c2ecf20Sopenharmony_ci * 3=110-140M;4=>140M */ 27368c2ecf20Sopenharmony_ci#define M88E1000_PSSR_LINK 0x0400 /* 1=Link up, 0=Link down */ 27378c2ecf20Sopenharmony_ci#define M88E1000_PSSR_SPD_DPLX_RESOLVED 0x0800 /* 1=Speed & Duplex resolved */ 27388c2ecf20Sopenharmony_ci#define M88E1000_PSSR_PAGE_RCVD 0x1000 /* 1=Page received */ 27398c2ecf20Sopenharmony_ci#define M88E1000_PSSR_DPLX 0x2000 /* 1=Duplex 0=Half Duplex */ 27408c2ecf20Sopenharmony_ci#define M88E1000_PSSR_SPEED 0xC000 /* Speed, bits 14:15 */ 27418c2ecf20Sopenharmony_ci#define M88E1000_PSSR_10MBS 0x0000 /* 00=10Mbs */ 27428c2ecf20Sopenharmony_ci#define M88E1000_PSSR_100MBS 0x4000 /* 01=100Mbs */ 27438c2ecf20Sopenharmony_ci#define M88E1000_PSSR_1000MBS 0x8000 /* 10=1000Mbs */ 27448c2ecf20Sopenharmony_ci 27458c2ecf20Sopenharmony_ci#define M88E1000_PSSR_REV_POLARITY_SHIFT 1 27468c2ecf20Sopenharmony_ci#define M88E1000_PSSR_DOWNSHIFT_SHIFT 5 27478c2ecf20Sopenharmony_ci#define M88E1000_PSSR_MDIX_SHIFT 6 27488c2ecf20Sopenharmony_ci#define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7 27498c2ecf20Sopenharmony_ci 27508c2ecf20Sopenharmony_ci/* M88E1000 Extended PHY Specific Control Register */ 27518c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_FIBER_LOOPBACK 0x4000 /* 1=Fiber loopback */ 27528c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_DOWN_NO_IDLE 0x8000 /* 1=Lost lock detect enabled. 27538c2ecf20Sopenharmony_ci * Will assert lost lock and bring 27548c2ecf20Sopenharmony_ci * link down if idle not seen 27558c2ecf20Sopenharmony_ci * within 1ms in 1000BASE-T 27568c2ecf20Sopenharmony_ci */ 27578c2ecf20Sopenharmony_ci/* Number of times we will attempt to autonegotiate before downshifting if we 27588c2ecf20Sopenharmony_ci * are the master */ 27598c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00 27608c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000 27618c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_2X 0x0400 27628c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_3X 0x0800 27638c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_MASTER_DOWNSHIFT_4X 0x0C00 27648c2ecf20Sopenharmony_ci/* Number of times we will attempt to autonegotiate before downshifting if we 27658c2ecf20Sopenharmony_ci * are the slave */ 27668c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300 27678c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_DIS 0x0000 27688c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100 27698c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_2X 0x0200 27708c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_SLAVE_DOWNSHIFT_3X 0x0300 27718c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_2_5 0x0060 /* 2.5 MHz TX_CLK */ 27728c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_25 0x0070 /* 25 MHz TX_CLK */ 27738c2ecf20Sopenharmony_ci#define M88E1000_EPSCR_TX_CLK_0 0x0000 /* NO TX_CLK */ 27748c2ecf20Sopenharmony_ci 27758c2ecf20Sopenharmony_ci/* M88EC018 Rev 2 specific DownShift settings */ 27768c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00 27778c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_1X 0x0000 27788c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_2X 0x0200 27798c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_3X 0x0400 27808c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_4X 0x0600 27818c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800 27828c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_6X 0x0A00 27838c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_7X 0x0C00 27848c2ecf20Sopenharmony_ci#define M88EC018_EPSCR_DOWNSHIFT_COUNTER_8X 0x0E00 27858c2ecf20Sopenharmony_ci 27868c2ecf20Sopenharmony_ci/* IGP01E1000 Specific Port Config Register - R/W */ 27878c2ecf20Sopenharmony_ci#define IGP01E1000_PSCFR_AUTO_MDIX_PAR_DETECT 0x0010 27888c2ecf20Sopenharmony_ci#define IGP01E1000_PSCFR_PRE_EN 0x0020 27898c2ecf20Sopenharmony_ci#define IGP01E1000_PSCFR_SMART_SPEED 0x0080 27908c2ecf20Sopenharmony_ci#define IGP01E1000_PSCFR_DISABLE_TPLOOPBACK 0x0100 27918c2ecf20Sopenharmony_ci#define IGP01E1000_PSCFR_DISABLE_JABBER 0x0400 27928c2ecf20Sopenharmony_ci#define IGP01E1000_PSCFR_DISABLE_TRANSMIT 0x2000 27938c2ecf20Sopenharmony_ci 27948c2ecf20Sopenharmony_ci/* IGP01E1000 Specific Port Status Register - R/O */ 27958c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_AUTONEG_FAILED 0x0001 /* RO LH SC */ 27968c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_POLARITY_REVERSED 0x0002 27978c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_CABLE_LENGTH 0x007C 27988c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_FULL_DUPLEX 0x0200 27998c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_LINK_UP 0x0400 28008c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_MDIX 0x0800 28018c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_MASK 0xC000 /* speed bits mask */ 28028c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_10MBPS 0x4000 28038c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_100MBPS 0x8000 28048c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_SPEED_1000MBPS 0xC000 28058c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_CABLE_LENGTH_SHIFT 0x0002 /* shift right 2 */ 28068c2ecf20Sopenharmony_ci#define IGP01E1000_PSSR_MDIX_SHIFT 0x000B /* shift right 11 */ 28078c2ecf20Sopenharmony_ci 28088c2ecf20Sopenharmony_ci/* IGP01E1000 Specific Port Control Register - R/W */ 28098c2ecf20Sopenharmony_ci#define IGP01E1000_PSCR_TP_LOOPBACK 0x0010 28108c2ecf20Sopenharmony_ci#define IGP01E1000_PSCR_CORRECT_NC_SCMBLR 0x0200 28118c2ecf20Sopenharmony_ci#define IGP01E1000_PSCR_TEN_CRS_SELECT 0x0400 28128c2ecf20Sopenharmony_ci#define IGP01E1000_PSCR_FLIP_CHIP 0x0800 28138c2ecf20Sopenharmony_ci#define IGP01E1000_PSCR_AUTO_MDIX 0x1000 28148c2ecf20Sopenharmony_ci#define IGP01E1000_PSCR_FORCE_MDI_MDIX 0x2000 /* 0-MDI, 1-MDIX */ 28158c2ecf20Sopenharmony_ci 28168c2ecf20Sopenharmony_ci/* IGP01E1000 Specific Port Link Health Register */ 28178c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_SS_DOWNGRADE 0x8000 28188c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_GIG_SCRAMBLER_ERROR 0x4000 28198c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_MASTER_FAULT 0x2000 28208c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_MASTER_RESOLUTION 0x1000 28218c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_GIG_REM_RCVR_NOK 0x0800 /* LH */ 28228c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_IDLE_ERROR_CNT_OFLOW 0x0400 /* LH */ 28238c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_DATA_ERR_1 0x0200 /* LH */ 28248c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_DATA_ERR_0 0x0100 28258c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_AUTONEG_FAULT 0x0040 28268c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_AUTONEG_ACTIVE 0x0010 28278c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_D 0x0008 28288c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_C 0x0004 28298c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_B 0x0002 28308c2ecf20Sopenharmony_ci#define IGP01E1000_PLHR_VALID_CHANNEL_A 0x0001 28318c2ecf20Sopenharmony_ci 28328c2ecf20Sopenharmony_ci/* IGP01E1000 Channel Quality Register */ 28338c2ecf20Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_D 0x000F 28348c2ecf20Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_C 0x00F0 28358c2ecf20Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_B 0x0F00 28368c2ecf20Sopenharmony_ci#define IGP01E1000_MSE_CHANNEL_A 0xF000 28378c2ecf20Sopenharmony_ci 28388c2ecf20Sopenharmony_ci#define IGP02E1000_PM_SPD 0x0001 /* Smart Power Down */ 28398c2ecf20Sopenharmony_ci#define IGP02E1000_PM_D3_LPLU 0x0004 /* Enable LPLU in non-D0a modes */ 28408c2ecf20Sopenharmony_ci#define IGP02E1000_PM_D0_LPLU 0x0002 /* Enable LPLU in D0a mode */ 28418c2ecf20Sopenharmony_ci 28428c2ecf20Sopenharmony_ci/* IGP01E1000 DSP reset macros */ 28438c2ecf20Sopenharmony_ci#define DSP_RESET_ENABLE 0x0 28448c2ecf20Sopenharmony_ci#define DSP_RESET_DISABLE 0x2 28458c2ecf20Sopenharmony_ci#define E1000_MAX_DSP_RESETS 10 28468c2ecf20Sopenharmony_ci 28478c2ecf20Sopenharmony_ci/* IGP01E1000 & IGP02E1000 AGC Registers */ 28488c2ecf20Sopenharmony_ci 28498c2ecf20Sopenharmony_ci#define IGP01E1000_AGC_LENGTH_SHIFT 7 /* Coarse - 13:11, Fine - 10:7 */ 28508c2ecf20Sopenharmony_ci#define IGP02E1000_AGC_LENGTH_SHIFT 9 /* Coarse - 15:13, Fine - 12:9 */ 28518c2ecf20Sopenharmony_ci 28528c2ecf20Sopenharmony_ci/* IGP02E1000 AGC Register Length 9-bit mask */ 28538c2ecf20Sopenharmony_ci#define IGP02E1000_AGC_LENGTH_MASK 0x7F 28548c2ecf20Sopenharmony_ci 28558c2ecf20Sopenharmony_ci/* 7 bits (3 Coarse + 4 Fine) --> 128 optional values */ 28568c2ecf20Sopenharmony_ci#define IGP01E1000_AGC_LENGTH_TABLE_SIZE 128 28578c2ecf20Sopenharmony_ci#define IGP02E1000_AGC_LENGTH_TABLE_SIZE 113 28588c2ecf20Sopenharmony_ci 28598c2ecf20Sopenharmony_ci/* The precision error of the cable length is +/- 10 meters */ 28608c2ecf20Sopenharmony_ci#define IGP01E1000_AGC_RANGE 10 28618c2ecf20Sopenharmony_ci#define IGP02E1000_AGC_RANGE 15 28628c2ecf20Sopenharmony_ci 28638c2ecf20Sopenharmony_ci/* IGP01E1000 PCS Initialization register */ 28648c2ecf20Sopenharmony_ci/* bits 3:6 in the PCS registers stores the channels polarity */ 28658c2ecf20Sopenharmony_ci#define IGP01E1000_PHY_POLARITY_MASK 0x0078 28668c2ecf20Sopenharmony_ci 28678c2ecf20Sopenharmony_ci/* IGP01E1000 GMII FIFO Register */ 28688c2ecf20Sopenharmony_ci#define IGP01E1000_GMII_FLEX_SPD 0x10 /* Enable flexible speed 28698c2ecf20Sopenharmony_ci * on Link-Up */ 28708c2ecf20Sopenharmony_ci#define IGP01E1000_GMII_SPD 0x20 /* Enable SPD */ 28718c2ecf20Sopenharmony_ci 28728c2ecf20Sopenharmony_ci/* IGP01E1000 Analog Register */ 28738c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_SPARE_FUSE_STATUS 0x20D1 28748c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_STATUS 0x20D0 28758c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_CONTROL 0x20DC 28768c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_BYPASS 0x20DE 28778c2ecf20Sopenharmony_ci 28788c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_POLY_MASK 0xF000 28798c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_FINE_MASK 0x0F80 28808c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_COARSE_MASK 0x0070 28818c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_SPARE_FUSE_ENABLED 0x0100 28828c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_ENABLE_SW_CONTROL 0x0002 28838c2ecf20Sopenharmony_ci 28848c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_COARSE_THRESH 0x0040 28858c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_COARSE_10 0x0010 28868c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_FINE_1 0x0080 28878c2ecf20Sopenharmony_ci#define IGP01E1000_ANALOG_FUSE_FINE_10 0x0500 28888c2ecf20Sopenharmony_ci 28898c2ecf20Sopenharmony_ci/* Bit definitions for valid PHY IDs. */ 28908c2ecf20Sopenharmony_ci/* I = Integrated 28918c2ecf20Sopenharmony_ci * E = External 28928c2ecf20Sopenharmony_ci */ 28938c2ecf20Sopenharmony_ci#define M88_VENDOR 0x0141 28948c2ecf20Sopenharmony_ci#define M88E1000_E_PHY_ID 0x01410C50 28958c2ecf20Sopenharmony_ci#define M88E1000_I_PHY_ID 0x01410C30 28968c2ecf20Sopenharmony_ci#define M88E1011_I_PHY_ID 0x01410C20 28978c2ecf20Sopenharmony_ci#define IGP01E1000_I_PHY_ID 0x02A80380 28988c2ecf20Sopenharmony_ci#define M88E1000_12_PHY_ID M88E1000_E_PHY_ID 28998c2ecf20Sopenharmony_ci#define M88E1000_14_PHY_ID M88E1000_E_PHY_ID 29008c2ecf20Sopenharmony_ci#define M88E1011_I_REV_4 0x04 29018c2ecf20Sopenharmony_ci#define M88E1111_I_PHY_ID 0x01410CC0 29028c2ecf20Sopenharmony_ci#define M88E1118_E_PHY_ID 0x01410E40 29038c2ecf20Sopenharmony_ci#define L1LXT971A_PHY_ID 0x001378E0 29048c2ecf20Sopenharmony_ci 29058c2ecf20Sopenharmony_ci#define RTL8211B_PHY_ID 0x001CC910 29068c2ecf20Sopenharmony_ci#define RTL8201N_PHY_ID 0x8200 29078c2ecf20Sopenharmony_ci#define RTL_PHY_CTRL_FD 0x0100 /* Full duplex.0=half; 1=full */ 29088c2ecf20Sopenharmony_ci#define RTL_PHY_CTRL_SPD_100 0x200000 /* Force 100Mb */ 29098c2ecf20Sopenharmony_ci 29108c2ecf20Sopenharmony_ci/* Bits... 29118c2ecf20Sopenharmony_ci * 15-5: page 29128c2ecf20Sopenharmony_ci * 4-0: register offset 29138c2ecf20Sopenharmony_ci */ 29148c2ecf20Sopenharmony_ci#define PHY_PAGE_SHIFT 5 29158c2ecf20Sopenharmony_ci#define PHY_REG(page, reg) \ 29168c2ecf20Sopenharmony_ci (((page) << PHY_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS)) 29178c2ecf20Sopenharmony_ci 29188c2ecf20Sopenharmony_ci#define IGP3_PHY_PORT_CTRL \ 29198c2ecf20Sopenharmony_ci PHY_REG(769, 17) /* Port General Configuration */ 29208c2ecf20Sopenharmony_ci#define IGP3_PHY_RATE_ADAPT_CTRL \ 29218c2ecf20Sopenharmony_ci PHY_REG(769, 25) /* Rate Adapter Control Register */ 29228c2ecf20Sopenharmony_ci 29238c2ecf20Sopenharmony_ci#define IGP3_KMRN_FIFO_CTRL_STATS \ 29248c2ecf20Sopenharmony_ci PHY_REG(770, 16) /* KMRN FIFO's control/status register */ 29258c2ecf20Sopenharmony_ci#define IGP3_KMRN_POWER_MNG_CTRL \ 29268c2ecf20Sopenharmony_ci PHY_REG(770, 17) /* KMRN Power Management Control Register */ 29278c2ecf20Sopenharmony_ci#define IGP3_KMRN_INBAND_CTRL \ 29288c2ecf20Sopenharmony_ci PHY_REG(770, 18) /* KMRN Inband Control Register */ 29298c2ecf20Sopenharmony_ci#define IGP3_KMRN_DIAG \ 29308c2ecf20Sopenharmony_ci PHY_REG(770, 19) /* KMRN Diagnostic register */ 29318c2ecf20Sopenharmony_ci#define IGP3_KMRN_DIAG_PCS_LOCK_LOSS 0x0002 /* RX PCS is not synced */ 29328c2ecf20Sopenharmony_ci#define IGP3_KMRN_ACK_TIMEOUT \ 29338c2ecf20Sopenharmony_ci PHY_REG(770, 20) /* KMRN Acknowledge Timeouts register */ 29348c2ecf20Sopenharmony_ci 29358c2ecf20Sopenharmony_ci#define IGP3_VR_CTRL \ 29368c2ecf20Sopenharmony_ci PHY_REG(776, 18) /* Voltage regulator control register */ 29378c2ecf20Sopenharmony_ci#define IGP3_VR_CTRL_MODE_SHUT 0x0200 /* Enter powerdown, shutdown VRs */ 29388c2ecf20Sopenharmony_ci#define IGP3_VR_CTRL_MODE_MASK 0x0300 /* Shutdown VR Mask */ 29398c2ecf20Sopenharmony_ci 29408c2ecf20Sopenharmony_ci#define IGP3_CAPABILITY \ 29418c2ecf20Sopenharmony_ci PHY_REG(776, 19) /* IGP3 Capability Register */ 29428c2ecf20Sopenharmony_ci 29438c2ecf20Sopenharmony_ci/* Capabilities for SKU Control */ 29448c2ecf20Sopenharmony_ci#define IGP3_CAP_INITIATE_TEAM 0x0001 /* Able to initiate a team */ 29458c2ecf20Sopenharmony_ci#define IGP3_CAP_WFM 0x0002 /* Support WoL and PXE */ 29468c2ecf20Sopenharmony_ci#define IGP3_CAP_ASF 0x0004 /* Support ASF */ 29478c2ecf20Sopenharmony_ci#define IGP3_CAP_LPLU 0x0008 /* Support Low Power Link Up */ 29488c2ecf20Sopenharmony_ci#define IGP3_CAP_DC_AUTO_SPEED 0x0010 /* Support AC/DC Auto Link Speed */ 29498c2ecf20Sopenharmony_ci#define IGP3_CAP_SPD 0x0020 /* Support Smart Power Down */ 29508c2ecf20Sopenharmony_ci#define IGP3_CAP_MULT_QUEUE 0x0040 /* Support 2 tx & 2 rx queues */ 29518c2ecf20Sopenharmony_ci#define IGP3_CAP_RSS 0x0080 /* Support RSS */ 29528c2ecf20Sopenharmony_ci#define IGP3_CAP_8021PQ 0x0100 /* Support 802.1Q & 802.1p */ 29538c2ecf20Sopenharmony_ci#define IGP3_CAP_AMT_CB 0x0200 /* Support active manageability and circuit breaker */ 29548c2ecf20Sopenharmony_ci 29558c2ecf20Sopenharmony_ci#define IGP3_PPC_JORDAN_EN 0x0001 29568c2ecf20Sopenharmony_ci#define IGP3_PPC_JORDAN_GIGA_SPEED 0x0002 29578c2ecf20Sopenharmony_ci 29588c2ecf20Sopenharmony_ci#define IGP3_KMRN_PMC_EE_IDLE_LINK_DIS 0x0001 29598c2ecf20Sopenharmony_ci#define IGP3_KMRN_PMC_K0S_ENTRY_LATENCY_MASK 0x001E 29608c2ecf20Sopenharmony_ci#define IGP3_KMRN_PMC_K0S_MODE1_EN_GIGA 0x0020 29618c2ecf20Sopenharmony_ci#define IGP3_KMRN_PMC_K0S_MODE1_EN_100 0x0040 29628c2ecf20Sopenharmony_ci 29638c2ecf20Sopenharmony_ci#define IGP3E1000_PHY_MISC_CTRL 0x1B /* Misc. Ctrl register */ 29648c2ecf20Sopenharmony_ci#define IGP3_PHY_MISC_DUPLEX_MANUAL_SET 0x1000 /* Duplex Manual Set */ 29658c2ecf20Sopenharmony_ci 29668c2ecf20Sopenharmony_ci#define IGP3_KMRN_EXT_CTRL PHY_REG(770, 18) 29678c2ecf20Sopenharmony_ci#define IGP3_KMRN_EC_DIS_INBAND 0x0080 29688c2ecf20Sopenharmony_ci 29698c2ecf20Sopenharmony_ci#define IGP03E1000_E_PHY_ID 0x02A80390 29708c2ecf20Sopenharmony_ci#define IFE_E_PHY_ID 0x02A80330 /* 10/100 PHY */ 29718c2ecf20Sopenharmony_ci#define IFE_PLUS_E_PHY_ID 0x02A80320 29728c2ecf20Sopenharmony_ci#define IFE_C_E_PHY_ID 0x02A80310 29738c2ecf20Sopenharmony_ci 29748c2ecf20Sopenharmony_ci#define IFE_PHY_EXTENDED_STATUS_CONTROL 0x10 /* 100BaseTx Extended Status, Control and Address */ 29758c2ecf20Sopenharmony_ci#define IFE_PHY_SPECIAL_CONTROL 0x11 /* 100BaseTx PHY special control register */ 29768c2ecf20Sopenharmony_ci#define IFE_PHY_RCV_FALSE_CARRIER 0x13 /* 100BaseTx Receive False Carrier Counter */ 29778c2ecf20Sopenharmony_ci#define IFE_PHY_RCV_DISCONNECT 0x14 /* 100BaseTx Receive Disconnect Counter */ 29788c2ecf20Sopenharmony_ci#define IFE_PHY_RCV_ERROT_FRAME 0x15 /* 100BaseTx Receive Error Frame Counter */ 29798c2ecf20Sopenharmony_ci#define IFE_PHY_RCV_SYMBOL_ERR 0x16 /* Receive Symbol Error Counter */ 29808c2ecf20Sopenharmony_ci#define IFE_PHY_PREM_EOF_ERR 0x17 /* 100BaseTx Receive Premature End Of Frame Error Counter */ 29818c2ecf20Sopenharmony_ci#define IFE_PHY_RCV_EOF_ERR 0x18 /* 10BaseT Receive End Of Frame Error Counter */ 29828c2ecf20Sopenharmony_ci#define IFE_PHY_TX_JABBER_DETECT 0x19 /* 10BaseT Transmit Jabber Detect Counter */ 29838c2ecf20Sopenharmony_ci#define IFE_PHY_EQUALIZER 0x1A /* PHY Equalizer Control and Status */ 29848c2ecf20Sopenharmony_ci#define IFE_PHY_SPECIAL_CONTROL_LED 0x1B /* PHY special control and LED configuration */ 29858c2ecf20Sopenharmony_ci#define IFE_PHY_MDIX_CONTROL 0x1C /* MDI/MDI-X Control register */ 29868c2ecf20Sopenharmony_ci#define IFE_PHY_HWI_CONTROL 0x1D /* Hardware Integrity Control (HWI) */ 29878c2ecf20Sopenharmony_ci 29888c2ecf20Sopenharmony_ci#define IFE_PESC_REDUCED_POWER_DOWN_DISABLE 0x2000 /* Default 1 = Disable auto reduced power down */ 29898c2ecf20Sopenharmony_ci#define IFE_PESC_100BTX_POWER_DOWN 0x0400 /* Indicates the power state of 100BASE-TX */ 29908c2ecf20Sopenharmony_ci#define IFE_PESC_10BTX_POWER_DOWN 0x0200 /* Indicates the power state of 10BASE-T */ 29918c2ecf20Sopenharmony_ci#define IFE_PESC_POLARITY_REVERSED 0x0100 /* Indicates 10BASE-T polarity */ 29928c2ecf20Sopenharmony_ci#define IFE_PESC_PHY_ADDR_MASK 0x007C /* Bit 6:2 for sampled PHY address */ 29938c2ecf20Sopenharmony_ci#define IFE_PESC_SPEED 0x0002 /* Auto-negotiation speed result 1=100Mbs, 0=10Mbs */ 29948c2ecf20Sopenharmony_ci#define IFE_PESC_DUPLEX 0x0001 /* Auto-negotiation duplex result 1=Full, 0=Half */ 29958c2ecf20Sopenharmony_ci#define IFE_PESC_POLARITY_REVERSED_SHIFT 8 29968c2ecf20Sopenharmony_ci 29978c2ecf20Sopenharmony_ci#define IFE_PSC_DISABLE_DYNAMIC_POWER_DOWN 0x0100 /* 1 = Dynamic Power Down disabled */ 29988c2ecf20Sopenharmony_ci#define IFE_PSC_FORCE_POLARITY 0x0020 /* 1=Reversed Polarity, 0=Normal */ 29998c2ecf20Sopenharmony_ci#define IFE_PSC_AUTO_POLARITY_DISABLE 0x0010 /* 1=Auto Polarity Disabled, 0=Enabled */ 30008c2ecf20Sopenharmony_ci#define IFE_PSC_JABBER_FUNC_DISABLE 0x0001 /* 1=Jabber Disabled, 0=Normal Jabber Operation */ 30018c2ecf20Sopenharmony_ci#define IFE_PSC_FORCE_POLARITY_SHIFT 5 30028c2ecf20Sopenharmony_ci#define IFE_PSC_AUTO_POLARITY_DISABLE_SHIFT 4 30038c2ecf20Sopenharmony_ci 30048c2ecf20Sopenharmony_ci#define IFE_PMC_AUTO_MDIX 0x0080 /* 1=enable MDI/MDI-X feature, default 0=disabled */ 30058c2ecf20Sopenharmony_ci#define IFE_PMC_FORCE_MDIX 0x0040 /* 1=force MDIX-X, 0=force MDI */ 30068c2ecf20Sopenharmony_ci#define IFE_PMC_MDIX_STATUS 0x0020 /* 1=MDI-X, 0=MDI */ 30078c2ecf20Sopenharmony_ci#define IFE_PMC_AUTO_MDIX_COMPLETE 0x0010 /* Resolution algorithm is completed */ 30088c2ecf20Sopenharmony_ci#define IFE_PMC_MDIX_MODE_SHIFT 6 30098c2ecf20Sopenharmony_ci#define IFE_PHC_MDIX_RESET_ALL_MASK 0x0000 /* Disable auto MDI-X */ 30108c2ecf20Sopenharmony_ci 30118c2ecf20Sopenharmony_ci#define IFE_PHC_HWI_ENABLE 0x8000 /* Enable the HWI feature */ 30128c2ecf20Sopenharmony_ci#define IFE_PHC_ABILITY_CHECK 0x4000 /* 1= Test Passed, 0=failed */ 30138c2ecf20Sopenharmony_ci#define IFE_PHC_TEST_EXEC 0x2000 /* PHY launch test pulses on the wire */ 30148c2ecf20Sopenharmony_ci#define IFE_PHC_HIGHZ 0x0200 /* 1 = Open Circuit */ 30158c2ecf20Sopenharmony_ci#define IFE_PHC_LOWZ 0x0400 /* 1 = Short Circuit */ 30168c2ecf20Sopenharmony_ci#define IFE_PHC_LOW_HIGH_Z_MASK 0x0600 /* Mask for indication type of problem on the line */ 30178c2ecf20Sopenharmony_ci#define IFE_PHC_DISTANCE_MASK 0x01FF /* Mask for distance to the cable problem, in 80cm granularity */ 30188c2ecf20Sopenharmony_ci#define IFE_PHC_RESET_ALL_MASK 0x0000 /* Disable HWI */ 30198c2ecf20Sopenharmony_ci#define IFE_PSCL_PROBE_MODE 0x0020 /* LED Probe mode */ 30208c2ecf20Sopenharmony_ci#define IFE_PSCL_PROBE_LEDS_OFF 0x0006 /* Force LEDs 0 and 2 off */ 30218c2ecf20Sopenharmony_ci#define IFE_PSCL_PROBE_LEDS_ON 0x0007 /* Force LEDs 0 and 2 on */ 30228c2ecf20Sopenharmony_ci 30238c2ecf20Sopenharmony_ci#define ICH_FLASH_COMMAND_TIMEOUT 5000 /* 5000 uSecs - adjusted */ 30248c2ecf20Sopenharmony_ci#define ICH_FLASH_ERASE_TIMEOUT 3000000 /* Up to 3 seconds - worst case */ 30258c2ecf20Sopenharmony_ci#define ICH_FLASH_CYCLE_REPEAT_COUNT 10 /* 10 cycles */ 30268c2ecf20Sopenharmony_ci#define ICH_FLASH_SEG_SIZE_256 256 30278c2ecf20Sopenharmony_ci#define ICH_FLASH_SEG_SIZE_4K 4096 30288c2ecf20Sopenharmony_ci#define ICH_FLASH_SEG_SIZE_64K 65536 30298c2ecf20Sopenharmony_ci 30308c2ecf20Sopenharmony_ci#define ICH_CYCLE_READ 0x0 30318c2ecf20Sopenharmony_ci#define ICH_CYCLE_RESERVED 0x1 30328c2ecf20Sopenharmony_ci#define ICH_CYCLE_WRITE 0x2 30338c2ecf20Sopenharmony_ci#define ICH_CYCLE_ERASE 0x3 30348c2ecf20Sopenharmony_ci 30358c2ecf20Sopenharmony_ci#define ICH_FLASH_GFPREG 0x0000 30368c2ecf20Sopenharmony_ci#define ICH_FLASH_HSFSTS 0x0004 30378c2ecf20Sopenharmony_ci#define ICH_FLASH_HSFCTL 0x0006 30388c2ecf20Sopenharmony_ci#define ICH_FLASH_FADDR 0x0008 30398c2ecf20Sopenharmony_ci#define ICH_FLASH_FDATA0 0x0010 30408c2ecf20Sopenharmony_ci#define ICH_FLASH_FRACC 0x0050 30418c2ecf20Sopenharmony_ci#define ICH_FLASH_FREG0 0x0054 30428c2ecf20Sopenharmony_ci#define ICH_FLASH_FREG1 0x0058 30438c2ecf20Sopenharmony_ci#define ICH_FLASH_FREG2 0x005C 30448c2ecf20Sopenharmony_ci#define ICH_FLASH_FREG3 0x0060 30458c2ecf20Sopenharmony_ci#define ICH_FLASH_FPR0 0x0074 30468c2ecf20Sopenharmony_ci#define ICH_FLASH_FPR1 0x0078 30478c2ecf20Sopenharmony_ci#define ICH_FLASH_SSFSTS 0x0090 30488c2ecf20Sopenharmony_ci#define ICH_FLASH_SSFCTL 0x0092 30498c2ecf20Sopenharmony_ci#define ICH_FLASH_PREOP 0x0094 30508c2ecf20Sopenharmony_ci#define ICH_FLASH_OPTYPE 0x0096 30518c2ecf20Sopenharmony_ci#define ICH_FLASH_OPMENU 0x0098 30528c2ecf20Sopenharmony_ci 30538c2ecf20Sopenharmony_ci#define ICH_FLASH_REG_MAPSIZE 0x00A0 30548c2ecf20Sopenharmony_ci#define ICH_FLASH_SECTOR_SIZE 4096 30558c2ecf20Sopenharmony_ci#define ICH_GFPREG_BASE_MASK 0x1FFF 30568c2ecf20Sopenharmony_ci#define ICH_FLASH_LINEAR_ADDR_MASK 0x00FFFFFF 30578c2ecf20Sopenharmony_ci 30588c2ecf20Sopenharmony_ci/* Miscellaneous PHY bit definitions. */ 30598c2ecf20Sopenharmony_ci#define PHY_PREAMBLE 0xFFFFFFFF 30608c2ecf20Sopenharmony_ci#define PHY_SOF 0x01 30618c2ecf20Sopenharmony_ci#define PHY_OP_READ 0x02 30628c2ecf20Sopenharmony_ci#define PHY_OP_WRITE 0x01 30638c2ecf20Sopenharmony_ci#define PHY_TURNAROUND 0x02 30648c2ecf20Sopenharmony_ci#define PHY_PREAMBLE_SIZE 32 30658c2ecf20Sopenharmony_ci#define MII_CR_SPEED_1000 0x0040 30668c2ecf20Sopenharmony_ci#define MII_CR_SPEED_100 0x2000 30678c2ecf20Sopenharmony_ci#define MII_CR_SPEED_10 0x0000 30688c2ecf20Sopenharmony_ci#define E1000_PHY_ADDRESS 0x01 30698c2ecf20Sopenharmony_ci#define PHY_AUTO_NEG_TIME 45 /* 4.5 Seconds */ 30708c2ecf20Sopenharmony_ci#define PHY_FORCE_TIME 20 /* 2.0 Seconds */ 30718c2ecf20Sopenharmony_ci#define PHY_REVISION_MASK 0xFFFFFFF0 30728c2ecf20Sopenharmony_ci#define DEVICE_SPEED_MASK 0x00000300 /* Device Ctrl Reg Speed Mask */ 30738c2ecf20Sopenharmony_ci#define REG4_SPEED_MASK 0x01E0 30748c2ecf20Sopenharmony_ci#define REG9_SPEED_MASK 0x0300 30758c2ecf20Sopenharmony_ci#define ADVERTISE_10_HALF 0x0001 30768c2ecf20Sopenharmony_ci#define ADVERTISE_10_FULL 0x0002 30778c2ecf20Sopenharmony_ci#define ADVERTISE_100_HALF 0x0004 30788c2ecf20Sopenharmony_ci#define ADVERTISE_100_FULL 0x0008 30798c2ecf20Sopenharmony_ci#define ADVERTISE_1000_HALF 0x0010 30808c2ecf20Sopenharmony_ci#define ADVERTISE_1000_FULL 0x0020 30818c2ecf20Sopenharmony_ci#define AUTONEG_ADVERTISE_SPEED_DEFAULT 0x002F /* Everything but 1000-Half */ 30828c2ecf20Sopenharmony_ci#define AUTONEG_ADVERTISE_10_100_ALL 0x000F /* All 10/100 speeds */ 30838c2ecf20Sopenharmony_ci#define AUTONEG_ADVERTISE_10_ALL 0x0003 /* 10Mbps Full & Half speeds */ 30848c2ecf20Sopenharmony_ci 30858c2ecf20Sopenharmony_ci#endif /* _E1000_HW_H_ */ 3086