18c2ecf20Sopenharmony_ci/***************************************************************************** 28c2ecf20Sopenharmony_ci * * 38c2ecf20Sopenharmony_ci * File: subr.c * 48c2ecf20Sopenharmony_ci * $Revision: 1.27 $ * 58c2ecf20Sopenharmony_ci * $Date: 2005/06/22 01:08:36 $ * 68c2ecf20Sopenharmony_ci * Description: * 78c2ecf20Sopenharmony_ci * Various subroutines (intr,pio,etc.) used by Chelsio 10G Ethernet driver. * 88c2ecf20Sopenharmony_ci * part of the Chelsio 10Gb Ethernet Driver. * 98c2ecf20Sopenharmony_ci * * 108c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or modify * 118c2ecf20Sopenharmony_ci * it under the terms of the GNU General Public License, version 2, as * 128c2ecf20Sopenharmony_ci * published by the Free Software Foundation. * 138c2ecf20Sopenharmony_ci * * 148c2ecf20Sopenharmony_ci * You should have received a copy of the GNU General Public License along * 158c2ecf20Sopenharmony_ci * with this program; if not, see <http://www.gnu.org/licenses/>. * 168c2ecf20Sopenharmony_ci * * 178c2ecf20Sopenharmony_ci * THIS SOFTWARE IS PROVIDED ``AS IS'' AND WITHOUT ANY EXPRESS OR IMPLIED * 188c2ecf20Sopenharmony_ci * WARRANTIES, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF * 198c2ecf20Sopenharmony_ci * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. * 208c2ecf20Sopenharmony_ci * * 218c2ecf20Sopenharmony_ci * http://www.chelsio.com * 228c2ecf20Sopenharmony_ci * * 238c2ecf20Sopenharmony_ci * Copyright (c) 2003 - 2005 Chelsio Communications, Inc. * 248c2ecf20Sopenharmony_ci * All rights reserved. * 258c2ecf20Sopenharmony_ci * * 268c2ecf20Sopenharmony_ci * Maintainers: maintainers@chelsio.com * 278c2ecf20Sopenharmony_ci * * 288c2ecf20Sopenharmony_ci * Authors: Dimitrios Michailidis <dm@chelsio.com> * 298c2ecf20Sopenharmony_ci * Tina Yang <tainay@chelsio.com> * 308c2ecf20Sopenharmony_ci * Felix Marti <felix@chelsio.com> * 318c2ecf20Sopenharmony_ci * Scott Bardone <sbardone@chelsio.com> * 328c2ecf20Sopenharmony_ci * Kurt Ottaway <kottaway@chelsio.com> * 338c2ecf20Sopenharmony_ci * Frank DiMambro <frank@chelsio.com> * 348c2ecf20Sopenharmony_ci * * 358c2ecf20Sopenharmony_ci * History: * 368c2ecf20Sopenharmony_ci * * 378c2ecf20Sopenharmony_ci ****************************************************************************/ 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci#include "common.h" 408c2ecf20Sopenharmony_ci#include "elmer0.h" 418c2ecf20Sopenharmony_ci#include "regs.h" 428c2ecf20Sopenharmony_ci#include "gmac.h" 438c2ecf20Sopenharmony_ci#include "cphy.h" 448c2ecf20Sopenharmony_ci#include "sge.h" 458c2ecf20Sopenharmony_ci#include "tp.h" 468c2ecf20Sopenharmony_ci#include "espi.h" 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/** 498c2ecf20Sopenharmony_ci * t1_wait_op_done - wait until an operation is completed 508c2ecf20Sopenharmony_ci * @adapter: the adapter performing the operation 518c2ecf20Sopenharmony_ci * @reg: the register to check for completion 528c2ecf20Sopenharmony_ci * @mask: a single-bit field within @reg that indicates completion 538c2ecf20Sopenharmony_ci * @polarity: the value of the field when the operation is completed 548c2ecf20Sopenharmony_ci * @attempts: number of check iterations 558c2ecf20Sopenharmony_ci * @delay: delay in usecs between iterations 568c2ecf20Sopenharmony_ci * 578c2ecf20Sopenharmony_ci * Wait until an operation is completed by checking a bit in a register 588c2ecf20Sopenharmony_ci * up to @attempts times. Returns %0 if the operation completes and %1 598c2ecf20Sopenharmony_ci * otherwise. 608c2ecf20Sopenharmony_ci */ 618c2ecf20Sopenharmony_cistatic int t1_wait_op_done(adapter_t *adapter, int reg, u32 mask, int polarity, 628c2ecf20Sopenharmony_ci int attempts, int delay) 638c2ecf20Sopenharmony_ci{ 648c2ecf20Sopenharmony_ci while (1) { 658c2ecf20Sopenharmony_ci u32 val = readl(adapter->regs + reg) & mask; 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci if (!!val == polarity) 688c2ecf20Sopenharmony_ci return 0; 698c2ecf20Sopenharmony_ci if (--attempts == 0) 708c2ecf20Sopenharmony_ci return 1; 718c2ecf20Sopenharmony_ci if (delay) 728c2ecf20Sopenharmony_ci udelay(delay); 738c2ecf20Sopenharmony_ci } 748c2ecf20Sopenharmony_ci} 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci#define TPI_ATTEMPTS 50 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci/* 798c2ecf20Sopenharmony_ci * Write a register over the TPI interface (unlocked and locked versions). 808c2ecf20Sopenharmony_ci */ 818c2ecf20Sopenharmony_ciint __t1_tpi_write(adapter_t *adapter, u32 addr, u32 value) 828c2ecf20Sopenharmony_ci{ 838c2ecf20Sopenharmony_ci int tpi_busy; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci writel(addr, adapter->regs + A_TPI_ADDR); 868c2ecf20Sopenharmony_ci writel(value, adapter->regs + A_TPI_WR_DATA); 878c2ecf20Sopenharmony_ci writel(F_TPIWR, adapter->regs + A_TPI_CSR); 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_ci tpi_busy = t1_wait_op_done(adapter, A_TPI_CSR, F_TPIRDY, 1, 908c2ecf20Sopenharmony_ci TPI_ATTEMPTS, 3); 918c2ecf20Sopenharmony_ci if (tpi_busy) 928c2ecf20Sopenharmony_ci pr_alert("%s: TPI write to 0x%x failed\n", 938c2ecf20Sopenharmony_ci adapter->name, addr); 948c2ecf20Sopenharmony_ci return tpi_busy; 958c2ecf20Sopenharmony_ci} 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ciint t1_tpi_write(adapter_t *adapter, u32 addr, u32 value) 988c2ecf20Sopenharmony_ci{ 998c2ecf20Sopenharmony_ci int ret; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci spin_lock(&adapter->tpi_lock); 1028c2ecf20Sopenharmony_ci ret = __t1_tpi_write(adapter, addr, value); 1038c2ecf20Sopenharmony_ci spin_unlock(&adapter->tpi_lock); 1048c2ecf20Sopenharmony_ci return ret; 1058c2ecf20Sopenharmony_ci} 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci/* 1088c2ecf20Sopenharmony_ci * Read a register over the TPI interface (unlocked and locked versions). 1098c2ecf20Sopenharmony_ci */ 1108c2ecf20Sopenharmony_ciint __t1_tpi_read(adapter_t *adapter, u32 addr, u32 *valp) 1118c2ecf20Sopenharmony_ci{ 1128c2ecf20Sopenharmony_ci int tpi_busy; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci writel(addr, adapter->regs + A_TPI_ADDR); 1158c2ecf20Sopenharmony_ci writel(0, adapter->regs + A_TPI_CSR); 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_ci tpi_busy = t1_wait_op_done(adapter, A_TPI_CSR, F_TPIRDY, 1, 1188c2ecf20Sopenharmony_ci TPI_ATTEMPTS, 3); 1198c2ecf20Sopenharmony_ci if (tpi_busy) 1208c2ecf20Sopenharmony_ci pr_alert("%s: TPI read from 0x%x failed\n", 1218c2ecf20Sopenharmony_ci adapter->name, addr); 1228c2ecf20Sopenharmony_ci else 1238c2ecf20Sopenharmony_ci *valp = readl(adapter->regs + A_TPI_RD_DATA); 1248c2ecf20Sopenharmony_ci return tpi_busy; 1258c2ecf20Sopenharmony_ci} 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ciint t1_tpi_read(adapter_t *adapter, u32 addr, u32 *valp) 1288c2ecf20Sopenharmony_ci{ 1298c2ecf20Sopenharmony_ci int ret; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci spin_lock(&adapter->tpi_lock); 1328c2ecf20Sopenharmony_ci ret = __t1_tpi_read(adapter, addr, valp); 1338c2ecf20Sopenharmony_ci spin_unlock(&adapter->tpi_lock); 1348c2ecf20Sopenharmony_ci return ret; 1358c2ecf20Sopenharmony_ci} 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci/* 1388c2ecf20Sopenharmony_ci * Set a TPI parameter. 1398c2ecf20Sopenharmony_ci */ 1408c2ecf20Sopenharmony_cistatic void t1_tpi_par(adapter_t *adapter, u32 value) 1418c2ecf20Sopenharmony_ci{ 1428c2ecf20Sopenharmony_ci writel(V_TPIPAR(value), adapter->regs + A_TPI_PAR); 1438c2ecf20Sopenharmony_ci} 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci/* 1468c2ecf20Sopenharmony_ci * Called when a port's link settings change to propagate the new values to the 1478c2ecf20Sopenharmony_ci * associated PHY and MAC. After performing the common tasks it invokes an 1488c2ecf20Sopenharmony_ci * OS-specific handler. 1498c2ecf20Sopenharmony_ci */ 1508c2ecf20Sopenharmony_civoid t1_link_changed(adapter_t *adapter, int port_id) 1518c2ecf20Sopenharmony_ci{ 1528c2ecf20Sopenharmony_ci int link_ok, speed, duplex, fc; 1538c2ecf20Sopenharmony_ci struct cphy *phy = adapter->port[port_id].phy; 1548c2ecf20Sopenharmony_ci struct link_config *lc = &adapter->port[port_id].link_config; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci phy->ops->get_link_status(phy, &link_ok, &speed, &duplex, &fc); 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci lc->speed = speed < 0 ? SPEED_INVALID : speed; 1598c2ecf20Sopenharmony_ci lc->duplex = duplex < 0 ? DUPLEX_INVALID : duplex; 1608c2ecf20Sopenharmony_ci if (!(lc->requested_fc & PAUSE_AUTONEG)) 1618c2ecf20Sopenharmony_ci fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci if (link_ok && speed >= 0 && lc->autoneg == AUTONEG_ENABLE) { 1648c2ecf20Sopenharmony_ci /* Set MAC speed, duplex, and flow control to match PHY. */ 1658c2ecf20Sopenharmony_ci struct cmac *mac = adapter->port[port_id].mac; 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_ci mac->ops->set_speed_duplex_fc(mac, speed, duplex, fc); 1688c2ecf20Sopenharmony_ci lc->fc = (unsigned char)fc; 1698c2ecf20Sopenharmony_ci } 1708c2ecf20Sopenharmony_ci t1_link_negotiated(adapter, port_id, link_ok, speed, duplex, fc); 1718c2ecf20Sopenharmony_ci} 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_cistatic int t1_pci_intr_handler(adapter_t *adapter) 1748c2ecf20Sopenharmony_ci{ 1758c2ecf20Sopenharmony_ci u32 pcix_cause; 1768c2ecf20Sopenharmony_ci 1778c2ecf20Sopenharmony_ci pci_read_config_dword(adapter->pdev, A_PCICFG_INTR_CAUSE, &pcix_cause); 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci if (pcix_cause) { 1808c2ecf20Sopenharmony_ci pci_write_config_dword(adapter->pdev, A_PCICFG_INTR_CAUSE, 1818c2ecf20Sopenharmony_ci pcix_cause); 1828c2ecf20Sopenharmony_ci t1_fatal_err(adapter); /* PCI errors are fatal */ 1838c2ecf20Sopenharmony_ci } 1848c2ecf20Sopenharmony_ci return 0; 1858c2ecf20Sopenharmony_ci} 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci#ifdef CONFIG_CHELSIO_T1_1G 1888c2ecf20Sopenharmony_ci#include "fpga_defs.h" 1898c2ecf20Sopenharmony_ci 1908c2ecf20Sopenharmony_ci/* 1918c2ecf20Sopenharmony_ci * PHY interrupt handler for FPGA boards. 1928c2ecf20Sopenharmony_ci */ 1938c2ecf20Sopenharmony_cistatic int fpga_phy_intr_handler(adapter_t *adapter) 1948c2ecf20Sopenharmony_ci{ 1958c2ecf20Sopenharmony_ci int p; 1968c2ecf20Sopenharmony_ci u32 cause = readl(adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_CAUSE); 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci for_each_port(adapter, p) 1998c2ecf20Sopenharmony_ci if (cause & (1 << p)) { 2008c2ecf20Sopenharmony_ci struct cphy *phy = adapter->port[p].phy; 2018c2ecf20Sopenharmony_ci int phy_cause = phy->ops->interrupt_handler(phy); 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci if (phy_cause & cphy_cause_link_change) 2048c2ecf20Sopenharmony_ci t1_link_changed(adapter, p); 2058c2ecf20Sopenharmony_ci } 2068c2ecf20Sopenharmony_ci writel(cause, adapter->regs + FPGA_GMAC_ADDR_INTERRUPT_CAUSE); 2078c2ecf20Sopenharmony_ci return 0; 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ci/* 2118c2ecf20Sopenharmony_ci * Slow path interrupt handler for FPGAs. 2128c2ecf20Sopenharmony_ci */ 2138c2ecf20Sopenharmony_cistatic int fpga_slow_intr(adapter_t *adapter) 2148c2ecf20Sopenharmony_ci{ 2158c2ecf20Sopenharmony_ci u32 cause = readl(adapter->regs + A_PL_CAUSE); 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci cause &= ~F_PL_INTR_SGE_DATA; 2188c2ecf20Sopenharmony_ci if (cause & F_PL_INTR_SGE_ERR) 2198c2ecf20Sopenharmony_ci t1_sge_intr_error_handler(adapter->sge); 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci if (cause & FPGA_PCIX_INTERRUPT_GMAC) 2228c2ecf20Sopenharmony_ci fpga_phy_intr_handler(adapter); 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci if (cause & FPGA_PCIX_INTERRUPT_TP) { 2258c2ecf20Sopenharmony_ci /* 2268c2ecf20Sopenharmony_ci * FPGA doesn't support MC4 interrupts and it requires 2278c2ecf20Sopenharmony_ci * this odd layer of indirection for MC5. 2288c2ecf20Sopenharmony_ci */ 2298c2ecf20Sopenharmony_ci u32 tp_cause = readl(adapter->regs + FPGA_TP_ADDR_INTERRUPT_CAUSE); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci /* Clear TP interrupt */ 2328c2ecf20Sopenharmony_ci writel(tp_cause, adapter->regs + FPGA_TP_ADDR_INTERRUPT_CAUSE); 2338c2ecf20Sopenharmony_ci } 2348c2ecf20Sopenharmony_ci if (cause & FPGA_PCIX_INTERRUPT_PCIX) 2358c2ecf20Sopenharmony_ci t1_pci_intr_handler(adapter); 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci /* Clear the interrupts just processed. */ 2388c2ecf20Sopenharmony_ci if (cause) 2398c2ecf20Sopenharmony_ci writel(cause, adapter->regs + A_PL_CAUSE); 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci return cause != 0; 2428c2ecf20Sopenharmony_ci} 2438c2ecf20Sopenharmony_ci#endif 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci/* 2468c2ecf20Sopenharmony_ci * Wait until Elmer's MI1 interface is ready for new operations. 2478c2ecf20Sopenharmony_ci */ 2488c2ecf20Sopenharmony_cistatic int mi1_wait_until_ready(adapter_t *adapter, int mi1_reg) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci int attempts = 100, busy; 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci do { 2538c2ecf20Sopenharmony_ci u32 val; 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_ci __t1_tpi_read(adapter, mi1_reg, &val); 2568c2ecf20Sopenharmony_ci busy = val & F_MI1_OP_BUSY; 2578c2ecf20Sopenharmony_ci if (busy) 2588c2ecf20Sopenharmony_ci udelay(10); 2598c2ecf20Sopenharmony_ci } while (busy && --attempts); 2608c2ecf20Sopenharmony_ci if (busy) 2618c2ecf20Sopenharmony_ci pr_alert("%s: MDIO operation timed out\n", adapter->name); 2628c2ecf20Sopenharmony_ci return busy; 2638c2ecf20Sopenharmony_ci} 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci/* 2668c2ecf20Sopenharmony_ci * MI1 MDIO initialization. 2678c2ecf20Sopenharmony_ci */ 2688c2ecf20Sopenharmony_cistatic void mi1_mdio_init(adapter_t *adapter, const struct board_info *bi) 2698c2ecf20Sopenharmony_ci{ 2708c2ecf20Sopenharmony_ci u32 clkdiv = bi->clock_elmer0 / (2 * bi->mdio_mdc) - 1; 2718c2ecf20Sopenharmony_ci u32 val = F_MI1_PREAMBLE_ENABLE | V_MI1_MDI_INVERT(bi->mdio_mdiinv) | 2728c2ecf20Sopenharmony_ci V_MI1_MDI_ENABLE(bi->mdio_mdien) | V_MI1_CLK_DIV(clkdiv); 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci if (!(bi->caps & SUPPORTED_10000baseT_Full)) 2758c2ecf20Sopenharmony_ci val |= V_MI1_SOF(1); 2768c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_CFG, val); 2778c2ecf20Sopenharmony_ci} 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci#if defined(CONFIG_CHELSIO_T1_1G) 2808c2ecf20Sopenharmony_ci/* 2818c2ecf20Sopenharmony_ci * Elmer MI1 MDIO read/write operations. 2828c2ecf20Sopenharmony_ci */ 2838c2ecf20Sopenharmony_cistatic int mi1_mdio_read(struct net_device *dev, int phy_addr, int mmd_addr, 2848c2ecf20Sopenharmony_ci u16 reg_addr) 2858c2ecf20Sopenharmony_ci{ 2868c2ecf20Sopenharmony_ci struct adapter *adapter = dev->ml_priv; 2878c2ecf20Sopenharmony_ci u32 addr = V_MI1_REG_ADDR(reg_addr) | V_MI1_PHY_ADDR(phy_addr); 2888c2ecf20Sopenharmony_ci unsigned int val; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci spin_lock(&adapter->tpi_lock); 2918c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_ADDR, addr); 2928c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, 2938c2ecf20Sopenharmony_ci A_ELMER0_PORT0_MI1_OP, MI1_OP_DIRECT_READ); 2948c2ecf20Sopenharmony_ci mi1_wait_until_ready(adapter, A_ELMER0_PORT0_MI1_OP); 2958c2ecf20Sopenharmony_ci __t1_tpi_read(adapter, A_ELMER0_PORT0_MI1_DATA, &val); 2968c2ecf20Sopenharmony_ci spin_unlock(&adapter->tpi_lock); 2978c2ecf20Sopenharmony_ci return val; 2988c2ecf20Sopenharmony_ci} 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_cistatic int mi1_mdio_write(struct net_device *dev, int phy_addr, int mmd_addr, 3018c2ecf20Sopenharmony_ci u16 reg_addr, u16 val) 3028c2ecf20Sopenharmony_ci{ 3038c2ecf20Sopenharmony_ci struct adapter *adapter = dev->ml_priv; 3048c2ecf20Sopenharmony_ci u32 addr = V_MI1_REG_ADDR(reg_addr) | V_MI1_PHY_ADDR(phy_addr); 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci spin_lock(&adapter->tpi_lock); 3078c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_ADDR, addr); 3088c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_DATA, val); 3098c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, 3108c2ecf20Sopenharmony_ci A_ELMER0_PORT0_MI1_OP, MI1_OP_DIRECT_WRITE); 3118c2ecf20Sopenharmony_ci mi1_wait_until_ready(adapter, A_ELMER0_PORT0_MI1_OP); 3128c2ecf20Sopenharmony_ci spin_unlock(&adapter->tpi_lock); 3138c2ecf20Sopenharmony_ci return 0; 3148c2ecf20Sopenharmony_ci} 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_cistatic const struct mdio_ops mi1_mdio_ops = { 3178c2ecf20Sopenharmony_ci .init = mi1_mdio_init, 3188c2ecf20Sopenharmony_ci .read = mi1_mdio_read, 3198c2ecf20Sopenharmony_ci .write = mi1_mdio_write, 3208c2ecf20Sopenharmony_ci .mode_support = MDIO_SUPPORTS_C22 3218c2ecf20Sopenharmony_ci}; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci#endif 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_cistatic int mi1_mdio_ext_read(struct net_device *dev, int phy_addr, int mmd_addr, 3268c2ecf20Sopenharmony_ci u16 reg_addr) 3278c2ecf20Sopenharmony_ci{ 3288c2ecf20Sopenharmony_ci struct adapter *adapter = dev->ml_priv; 3298c2ecf20Sopenharmony_ci u32 addr = V_MI1_REG_ADDR(mmd_addr) | V_MI1_PHY_ADDR(phy_addr); 3308c2ecf20Sopenharmony_ci unsigned int val; 3318c2ecf20Sopenharmony_ci 3328c2ecf20Sopenharmony_ci spin_lock(&adapter->tpi_lock); 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ci /* Write the address we want. */ 3358c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_ADDR, addr); 3368c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_DATA, reg_addr); 3378c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_OP, 3388c2ecf20Sopenharmony_ci MI1_OP_INDIRECT_ADDRESS); 3398c2ecf20Sopenharmony_ci mi1_wait_until_ready(adapter, A_ELMER0_PORT0_MI1_OP); 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci /* Write the operation we want. */ 3428c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, 3438c2ecf20Sopenharmony_ci A_ELMER0_PORT0_MI1_OP, MI1_OP_INDIRECT_READ); 3448c2ecf20Sopenharmony_ci mi1_wait_until_ready(adapter, A_ELMER0_PORT0_MI1_OP); 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_ci /* Read the data. */ 3478c2ecf20Sopenharmony_ci __t1_tpi_read(adapter, A_ELMER0_PORT0_MI1_DATA, &val); 3488c2ecf20Sopenharmony_ci spin_unlock(&adapter->tpi_lock); 3498c2ecf20Sopenharmony_ci return val; 3508c2ecf20Sopenharmony_ci} 3518c2ecf20Sopenharmony_ci 3528c2ecf20Sopenharmony_cistatic int mi1_mdio_ext_write(struct net_device *dev, int phy_addr, 3538c2ecf20Sopenharmony_ci int mmd_addr, u16 reg_addr, u16 val) 3548c2ecf20Sopenharmony_ci{ 3558c2ecf20Sopenharmony_ci struct adapter *adapter = dev->ml_priv; 3568c2ecf20Sopenharmony_ci u32 addr = V_MI1_REG_ADDR(mmd_addr) | V_MI1_PHY_ADDR(phy_addr); 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci spin_lock(&adapter->tpi_lock); 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci /* Write the address we want. */ 3618c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_ADDR, addr); 3628c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_DATA, reg_addr); 3638c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_OP, 3648c2ecf20Sopenharmony_ci MI1_OP_INDIRECT_ADDRESS); 3658c2ecf20Sopenharmony_ci mi1_wait_until_ready(adapter, A_ELMER0_PORT0_MI1_OP); 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci /* Write the data. */ 3688c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_DATA, val); 3698c2ecf20Sopenharmony_ci __t1_tpi_write(adapter, A_ELMER0_PORT0_MI1_OP, MI1_OP_INDIRECT_WRITE); 3708c2ecf20Sopenharmony_ci mi1_wait_until_ready(adapter, A_ELMER0_PORT0_MI1_OP); 3718c2ecf20Sopenharmony_ci spin_unlock(&adapter->tpi_lock); 3728c2ecf20Sopenharmony_ci return 0; 3738c2ecf20Sopenharmony_ci} 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_cistatic const struct mdio_ops mi1_mdio_ext_ops = { 3768c2ecf20Sopenharmony_ci .init = mi1_mdio_init, 3778c2ecf20Sopenharmony_ci .read = mi1_mdio_ext_read, 3788c2ecf20Sopenharmony_ci .write = mi1_mdio_ext_write, 3798c2ecf20Sopenharmony_ci .mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22 3808c2ecf20Sopenharmony_ci}; 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_cienum { 3838c2ecf20Sopenharmony_ci CH_BRD_T110_1CU, 3848c2ecf20Sopenharmony_ci CH_BRD_N110_1F, 3858c2ecf20Sopenharmony_ci CH_BRD_N210_1F, 3868c2ecf20Sopenharmony_ci CH_BRD_T210_1F, 3878c2ecf20Sopenharmony_ci CH_BRD_T210_1CU, 3888c2ecf20Sopenharmony_ci CH_BRD_N204_4CU, 3898c2ecf20Sopenharmony_ci}; 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_cistatic const struct board_info t1_board[] = { 3928c2ecf20Sopenharmony_ci { 3938c2ecf20Sopenharmony_ci .board = CHBT_BOARD_CHT110, 3948c2ecf20Sopenharmony_ci .port_number = 1, 3958c2ecf20Sopenharmony_ci .caps = SUPPORTED_10000baseT_Full, 3968c2ecf20Sopenharmony_ci .chip_term = CHBT_TERM_T1, 3978c2ecf20Sopenharmony_ci .chip_mac = CHBT_MAC_PM3393, 3988c2ecf20Sopenharmony_ci .chip_phy = CHBT_PHY_MY3126, 3998c2ecf20Sopenharmony_ci .clock_core = 125000000, 4008c2ecf20Sopenharmony_ci .clock_mc3 = 150000000, 4018c2ecf20Sopenharmony_ci .clock_mc4 = 125000000, 4028c2ecf20Sopenharmony_ci .espi_nports = 1, 4038c2ecf20Sopenharmony_ci .clock_elmer0 = 44, 4048c2ecf20Sopenharmony_ci .mdio_mdien = 1, 4058c2ecf20Sopenharmony_ci .mdio_mdiinv = 1, 4068c2ecf20Sopenharmony_ci .mdio_mdc = 1, 4078c2ecf20Sopenharmony_ci .mdio_phybaseaddr = 1, 4088c2ecf20Sopenharmony_ci .gmac = &t1_pm3393_ops, 4098c2ecf20Sopenharmony_ci .gphy = &t1_my3126_ops, 4108c2ecf20Sopenharmony_ci .mdio_ops = &mi1_mdio_ext_ops, 4118c2ecf20Sopenharmony_ci .desc = "Chelsio T110 1x10GBase-CX4 TOE", 4128c2ecf20Sopenharmony_ci }, 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci { 4158c2ecf20Sopenharmony_ci .board = CHBT_BOARD_N110, 4168c2ecf20Sopenharmony_ci .port_number = 1, 4178c2ecf20Sopenharmony_ci .caps = SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE, 4188c2ecf20Sopenharmony_ci .chip_term = CHBT_TERM_T1, 4198c2ecf20Sopenharmony_ci .chip_mac = CHBT_MAC_PM3393, 4208c2ecf20Sopenharmony_ci .chip_phy = CHBT_PHY_88X2010, 4218c2ecf20Sopenharmony_ci .clock_core = 125000000, 4228c2ecf20Sopenharmony_ci .espi_nports = 1, 4238c2ecf20Sopenharmony_ci .clock_elmer0 = 44, 4248c2ecf20Sopenharmony_ci .mdio_mdien = 0, 4258c2ecf20Sopenharmony_ci .mdio_mdiinv = 0, 4268c2ecf20Sopenharmony_ci .mdio_mdc = 1, 4278c2ecf20Sopenharmony_ci .mdio_phybaseaddr = 0, 4288c2ecf20Sopenharmony_ci .gmac = &t1_pm3393_ops, 4298c2ecf20Sopenharmony_ci .gphy = &t1_mv88x201x_ops, 4308c2ecf20Sopenharmony_ci .mdio_ops = &mi1_mdio_ext_ops, 4318c2ecf20Sopenharmony_ci .desc = "Chelsio N110 1x10GBaseX NIC", 4328c2ecf20Sopenharmony_ci }, 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci { 4358c2ecf20Sopenharmony_ci .board = CHBT_BOARD_N210, 4368c2ecf20Sopenharmony_ci .port_number = 1, 4378c2ecf20Sopenharmony_ci .caps = SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE, 4388c2ecf20Sopenharmony_ci .chip_term = CHBT_TERM_T2, 4398c2ecf20Sopenharmony_ci .chip_mac = CHBT_MAC_PM3393, 4408c2ecf20Sopenharmony_ci .chip_phy = CHBT_PHY_88X2010, 4418c2ecf20Sopenharmony_ci .clock_core = 125000000, 4428c2ecf20Sopenharmony_ci .espi_nports = 1, 4438c2ecf20Sopenharmony_ci .clock_elmer0 = 44, 4448c2ecf20Sopenharmony_ci .mdio_mdien = 0, 4458c2ecf20Sopenharmony_ci .mdio_mdiinv = 0, 4468c2ecf20Sopenharmony_ci .mdio_mdc = 1, 4478c2ecf20Sopenharmony_ci .mdio_phybaseaddr = 0, 4488c2ecf20Sopenharmony_ci .gmac = &t1_pm3393_ops, 4498c2ecf20Sopenharmony_ci .gphy = &t1_mv88x201x_ops, 4508c2ecf20Sopenharmony_ci .mdio_ops = &mi1_mdio_ext_ops, 4518c2ecf20Sopenharmony_ci .desc = "Chelsio N210 1x10GBaseX NIC", 4528c2ecf20Sopenharmony_ci }, 4538c2ecf20Sopenharmony_ci 4548c2ecf20Sopenharmony_ci { 4558c2ecf20Sopenharmony_ci .board = CHBT_BOARD_CHT210, 4568c2ecf20Sopenharmony_ci .port_number = 1, 4578c2ecf20Sopenharmony_ci .caps = SUPPORTED_10000baseT_Full, 4588c2ecf20Sopenharmony_ci .chip_term = CHBT_TERM_T2, 4598c2ecf20Sopenharmony_ci .chip_mac = CHBT_MAC_PM3393, 4608c2ecf20Sopenharmony_ci .chip_phy = CHBT_PHY_88X2010, 4618c2ecf20Sopenharmony_ci .clock_core = 125000000, 4628c2ecf20Sopenharmony_ci .clock_mc3 = 133000000, 4638c2ecf20Sopenharmony_ci .clock_mc4 = 125000000, 4648c2ecf20Sopenharmony_ci .espi_nports = 1, 4658c2ecf20Sopenharmony_ci .clock_elmer0 = 44, 4668c2ecf20Sopenharmony_ci .mdio_mdien = 0, 4678c2ecf20Sopenharmony_ci .mdio_mdiinv = 0, 4688c2ecf20Sopenharmony_ci .mdio_mdc = 1, 4698c2ecf20Sopenharmony_ci .mdio_phybaseaddr = 0, 4708c2ecf20Sopenharmony_ci .gmac = &t1_pm3393_ops, 4718c2ecf20Sopenharmony_ci .gphy = &t1_mv88x201x_ops, 4728c2ecf20Sopenharmony_ci .mdio_ops = &mi1_mdio_ext_ops, 4738c2ecf20Sopenharmony_ci .desc = "Chelsio T210 1x10GBaseX TOE", 4748c2ecf20Sopenharmony_ci }, 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci { 4778c2ecf20Sopenharmony_ci .board = CHBT_BOARD_CHT210, 4788c2ecf20Sopenharmony_ci .port_number = 1, 4798c2ecf20Sopenharmony_ci .caps = SUPPORTED_10000baseT_Full, 4808c2ecf20Sopenharmony_ci .chip_term = CHBT_TERM_T2, 4818c2ecf20Sopenharmony_ci .chip_mac = CHBT_MAC_PM3393, 4828c2ecf20Sopenharmony_ci .chip_phy = CHBT_PHY_MY3126, 4838c2ecf20Sopenharmony_ci .clock_core = 125000000, 4848c2ecf20Sopenharmony_ci .clock_mc3 = 133000000, 4858c2ecf20Sopenharmony_ci .clock_mc4 = 125000000, 4868c2ecf20Sopenharmony_ci .espi_nports = 1, 4878c2ecf20Sopenharmony_ci .clock_elmer0 = 44, 4888c2ecf20Sopenharmony_ci .mdio_mdien = 1, 4898c2ecf20Sopenharmony_ci .mdio_mdiinv = 1, 4908c2ecf20Sopenharmony_ci .mdio_mdc = 1, 4918c2ecf20Sopenharmony_ci .mdio_phybaseaddr = 1, 4928c2ecf20Sopenharmony_ci .gmac = &t1_pm3393_ops, 4938c2ecf20Sopenharmony_ci .gphy = &t1_my3126_ops, 4948c2ecf20Sopenharmony_ci .mdio_ops = &mi1_mdio_ext_ops, 4958c2ecf20Sopenharmony_ci .desc = "Chelsio T210 1x10GBase-CX4 TOE", 4968c2ecf20Sopenharmony_ci }, 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci#ifdef CONFIG_CHELSIO_T1_1G 4998c2ecf20Sopenharmony_ci { 5008c2ecf20Sopenharmony_ci .board = CHBT_BOARD_CHN204, 5018c2ecf20Sopenharmony_ci .port_number = 4, 5028c2ecf20Sopenharmony_ci .caps = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full 5038c2ecf20Sopenharmony_ci | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full 5048c2ecf20Sopenharmony_ci | SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | 5058c2ecf20Sopenharmony_ci SUPPORTED_PAUSE | SUPPORTED_TP, 5068c2ecf20Sopenharmony_ci .chip_term = CHBT_TERM_T2, 5078c2ecf20Sopenharmony_ci .chip_mac = CHBT_MAC_VSC7321, 5088c2ecf20Sopenharmony_ci .chip_phy = CHBT_PHY_88E1111, 5098c2ecf20Sopenharmony_ci .clock_core = 100000000, 5108c2ecf20Sopenharmony_ci .espi_nports = 4, 5118c2ecf20Sopenharmony_ci .clock_elmer0 = 44, 5128c2ecf20Sopenharmony_ci .mdio_mdien = 0, 5138c2ecf20Sopenharmony_ci .mdio_mdiinv = 0, 5148c2ecf20Sopenharmony_ci .mdio_mdc = 0, 5158c2ecf20Sopenharmony_ci .mdio_phybaseaddr = 4, 5168c2ecf20Sopenharmony_ci .gmac = &t1_vsc7326_ops, 5178c2ecf20Sopenharmony_ci .gphy = &t1_mv88e1xxx_ops, 5188c2ecf20Sopenharmony_ci .mdio_ops = &mi1_mdio_ops, 5198c2ecf20Sopenharmony_ci .desc = "Chelsio N204 4x100/1000BaseT NIC", 5208c2ecf20Sopenharmony_ci }, 5218c2ecf20Sopenharmony_ci#endif 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_ci}; 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ciconst struct pci_device_id t1_pci_tbl[] = { 5268c2ecf20Sopenharmony_ci CH_DEVICE(8, 0, CH_BRD_T110_1CU), 5278c2ecf20Sopenharmony_ci CH_DEVICE(8, 1, CH_BRD_T110_1CU), 5288c2ecf20Sopenharmony_ci CH_DEVICE(7, 0, CH_BRD_N110_1F), 5298c2ecf20Sopenharmony_ci CH_DEVICE(10, 1, CH_BRD_N210_1F), 5308c2ecf20Sopenharmony_ci CH_DEVICE(11, 1, CH_BRD_T210_1F), 5318c2ecf20Sopenharmony_ci CH_DEVICE(14, 1, CH_BRD_T210_1CU), 5328c2ecf20Sopenharmony_ci CH_DEVICE(16, 1, CH_BRD_N204_4CU), 5338c2ecf20Sopenharmony_ci { 0 } 5348c2ecf20Sopenharmony_ci}; 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, t1_pci_tbl); 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci/* 5398c2ecf20Sopenharmony_ci * Return the board_info structure with a given index. Out-of-range indices 5408c2ecf20Sopenharmony_ci * return NULL. 5418c2ecf20Sopenharmony_ci */ 5428c2ecf20Sopenharmony_ciconst struct board_info *t1_get_board_info(unsigned int board_id) 5438c2ecf20Sopenharmony_ci{ 5448c2ecf20Sopenharmony_ci return board_id < ARRAY_SIZE(t1_board) ? &t1_board[board_id] : NULL; 5458c2ecf20Sopenharmony_ci} 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_cistruct chelsio_vpd_t { 5488c2ecf20Sopenharmony_ci u32 format_version; 5498c2ecf20Sopenharmony_ci u8 serial_number[16]; 5508c2ecf20Sopenharmony_ci u8 mac_base_address[6]; 5518c2ecf20Sopenharmony_ci u8 pad[2]; /* make multiple-of-4 size requirement explicit */ 5528c2ecf20Sopenharmony_ci}; 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_ci#define EEPROMSIZE (8 * 1024) 5558c2ecf20Sopenharmony_ci#define EEPROM_MAX_POLL 4 5568c2ecf20Sopenharmony_ci 5578c2ecf20Sopenharmony_ci/* 5588c2ecf20Sopenharmony_ci * Read SEEPROM. A zero is written to the flag register when the address is 5598c2ecf20Sopenharmony_ci * written to the Control register. The hardware device will set the flag to a 5608c2ecf20Sopenharmony_ci * one when 4B have been transferred to the Data register. 5618c2ecf20Sopenharmony_ci */ 5628c2ecf20Sopenharmony_ciint t1_seeprom_read(adapter_t *adapter, u32 addr, __le32 *data) 5638c2ecf20Sopenharmony_ci{ 5648c2ecf20Sopenharmony_ci int i = EEPROM_MAX_POLL; 5658c2ecf20Sopenharmony_ci u16 val; 5668c2ecf20Sopenharmony_ci u32 v; 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci if (addr >= EEPROMSIZE || (addr & 3)) 5698c2ecf20Sopenharmony_ci return -EINVAL; 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci pci_write_config_word(adapter->pdev, A_PCICFG_VPD_ADDR, (u16)addr); 5728c2ecf20Sopenharmony_ci do { 5738c2ecf20Sopenharmony_ci udelay(50); 5748c2ecf20Sopenharmony_ci pci_read_config_word(adapter->pdev, A_PCICFG_VPD_ADDR, &val); 5758c2ecf20Sopenharmony_ci } while (!(val & F_VPD_OP_FLAG) && --i); 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci if (!(val & F_VPD_OP_FLAG)) { 5788c2ecf20Sopenharmony_ci pr_err("%s: reading EEPROM address 0x%x failed\n", 5798c2ecf20Sopenharmony_ci adapter->name, addr); 5808c2ecf20Sopenharmony_ci return -EIO; 5818c2ecf20Sopenharmony_ci } 5828c2ecf20Sopenharmony_ci pci_read_config_dword(adapter->pdev, A_PCICFG_VPD_DATA, &v); 5838c2ecf20Sopenharmony_ci *data = cpu_to_le32(v); 5848c2ecf20Sopenharmony_ci return 0; 5858c2ecf20Sopenharmony_ci} 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_cistatic int t1_eeprom_vpd_get(adapter_t *adapter, struct chelsio_vpd_t *vpd) 5888c2ecf20Sopenharmony_ci{ 5898c2ecf20Sopenharmony_ci int addr, ret = 0; 5908c2ecf20Sopenharmony_ci 5918c2ecf20Sopenharmony_ci for (addr = 0; !ret && addr < sizeof(*vpd); addr += sizeof(u32)) 5928c2ecf20Sopenharmony_ci ret = t1_seeprom_read(adapter, addr, 5938c2ecf20Sopenharmony_ci (__le32 *)((u8 *)vpd + addr)); 5948c2ecf20Sopenharmony_ci 5958c2ecf20Sopenharmony_ci return ret; 5968c2ecf20Sopenharmony_ci} 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci/* 5998c2ecf20Sopenharmony_ci * Read a port's MAC address from the VPD ROM. 6008c2ecf20Sopenharmony_ci */ 6018c2ecf20Sopenharmony_cistatic int vpd_macaddress_get(adapter_t *adapter, int index, u8 mac_addr[]) 6028c2ecf20Sopenharmony_ci{ 6038c2ecf20Sopenharmony_ci struct chelsio_vpd_t vpd; 6048c2ecf20Sopenharmony_ci 6058c2ecf20Sopenharmony_ci if (t1_eeprom_vpd_get(adapter, &vpd)) 6068c2ecf20Sopenharmony_ci return 1; 6078c2ecf20Sopenharmony_ci memcpy(mac_addr, vpd.mac_base_address, 5); 6088c2ecf20Sopenharmony_ci mac_addr[5] = vpd.mac_base_address[5] + index; 6098c2ecf20Sopenharmony_ci return 0; 6108c2ecf20Sopenharmony_ci} 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci/* 6138c2ecf20Sopenharmony_ci * Set up the MAC/PHY according to the requested link settings. 6148c2ecf20Sopenharmony_ci * 6158c2ecf20Sopenharmony_ci * If the PHY can auto-negotiate first decide what to advertise, then 6168c2ecf20Sopenharmony_ci * enable/disable auto-negotiation as desired and reset. 6178c2ecf20Sopenharmony_ci * 6188c2ecf20Sopenharmony_ci * If the PHY does not auto-negotiate we just reset it. 6198c2ecf20Sopenharmony_ci * 6208c2ecf20Sopenharmony_ci * If auto-negotiation is off set the MAC to the proper speed/duplex/FC, 6218c2ecf20Sopenharmony_ci * otherwise do it later based on the outcome of auto-negotiation. 6228c2ecf20Sopenharmony_ci */ 6238c2ecf20Sopenharmony_ciint t1_link_start(struct cphy *phy, struct cmac *mac, struct link_config *lc) 6248c2ecf20Sopenharmony_ci{ 6258c2ecf20Sopenharmony_ci unsigned int fc = lc->requested_fc & (PAUSE_RX | PAUSE_TX); 6268c2ecf20Sopenharmony_ci 6278c2ecf20Sopenharmony_ci if (lc->supported & SUPPORTED_Autoneg) { 6288c2ecf20Sopenharmony_ci lc->advertising &= ~(ADVERTISED_ASYM_PAUSE | ADVERTISED_PAUSE); 6298c2ecf20Sopenharmony_ci if (fc) { 6308c2ecf20Sopenharmony_ci if (fc == ((PAUSE_RX | PAUSE_TX) & 6318c2ecf20Sopenharmony_ci (mac->adapter->params.nports < 2))) 6328c2ecf20Sopenharmony_ci lc->advertising |= ADVERTISED_PAUSE; 6338c2ecf20Sopenharmony_ci else { 6348c2ecf20Sopenharmony_ci lc->advertising |= ADVERTISED_ASYM_PAUSE; 6358c2ecf20Sopenharmony_ci if (fc == PAUSE_RX) 6368c2ecf20Sopenharmony_ci lc->advertising |= ADVERTISED_PAUSE; 6378c2ecf20Sopenharmony_ci } 6388c2ecf20Sopenharmony_ci } 6398c2ecf20Sopenharmony_ci phy->ops->advertise(phy, lc->advertising); 6408c2ecf20Sopenharmony_ci 6418c2ecf20Sopenharmony_ci if (lc->autoneg == AUTONEG_DISABLE) { 6428c2ecf20Sopenharmony_ci lc->speed = lc->requested_speed; 6438c2ecf20Sopenharmony_ci lc->duplex = lc->requested_duplex; 6448c2ecf20Sopenharmony_ci lc->fc = (unsigned char)fc; 6458c2ecf20Sopenharmony_ci mac->ops->set_speed_duplex_fc(mac, lc->speed, 6468c2ecf20Sopenharmony_ci lc->duplex, fc); 6478c2ecf20Sopenharmony_ci /* Also disables autoneg */ 6488c2ecf20Sopenharmony_ci phy->state = PHY_AUTONEG_RDY; 6498c2ecf20Sopenharmony_ci phy->ops->set_speed_duplex(phy, lc->speed, lc->duplex); 6508c2ecf20Sopenharmony_ci phy->ops->reset(phy, 0); 6518c2ecf20Sopenharmony_ci } else { 6528c2ecf20Sopenharmony_ci phy->state = PHY_AUTONEG_EN; 6538c2ecf20Sopenharmony_ci phy->ops->autoneg_enable(phy); /* also resets PHY */ 6548c2ecf20Sopenharmony_ci } 6558c2ecf20Sopenharmony_ci } else { 6568c2ecf20Sopenharmony_ci phy->state = PHY_AUTONEG_RDY; 6578c2ecf20Sopenharmony_ci mac->ops->set_speed_duplex_fc(mac, -1, -1, fc); 6588c2ecf20Sopenharmony_ci lc->fc = (unsigned char)fc; 6598c2ecf20Sopenharmony_ci phy->ops->reset(phy, 0); 6608c2ecf20Sopenharmony_ci } 6618c2ecf20Sopenharmony_ci return 0; 6628c2ecf20Sopenharmony_ci} 6638c2ecf20Sopenharmony_ci 6648c2ecf20Sopenharmony_ci/* 6658c2ecf20Sopenharmony_ci * External interrupt handler for boards using elmer0. 6668c2ecf20Sopenharmony_ci */ 6678c2ecf20Sopenharmony_ciint t1_elmer0_ext_intr_handler(adapter_t *adapter) 6688c2ecf20Sopenharmony_ci{ 6698c2ecf20Sopenharmony_ci struct cphy *phy; 6708c2ecf20Sopenharmony_ci int phy_cause; 6718c2ecf20Sopenharmony_ci u32 cause; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci t1_tpi_read(adapter, A_ELMER0_INT_CAUSE, &cause); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci switch (board_info(adapter)->board) { 6768c2ecf20Sopenharmony_ci#ifdef CONFIG_CHELSIO_T1_1G 6778c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT204: 6788c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT204E: 6798c2ecf20Sopenharmony_ci case CHBT_BOARD_CHN204: 6808c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT204V: { 6818c2ecf20Sopenharmony_ci int i, port_bit; 6828c2ecf20Sopenharmony_ci for_each_port(adapter, i) { 6838c2ecf20Sopenharmony_ci port_bit = i + 1; 6848c2ecf20Sopenharmony_ci if (!(cause & (1 << port_bit))) 6858c2ecf20Sopenharmony_ci continue; 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci phy = adapter->port[i].phy; 6888c2ecf20Sopenharmony_ci phy_cause = phy->ops->interrupt_handler(phy); 6898c2ecf20Sopenharmony_ci if (phy_cause & cphy_cause_link_change) 6908c2ecf20Sopenharmony_ci t1_link_changed(adapter, i); 6918c2ecf20Sopenharmony_ci } 6928c2ecf20Sopenharmony_ci break; 6938c2ecf20Sopenharmony_ci } 6948c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT101: 6958c2ecf20Sopenharmony_ci if (cause & ELMER0_GP_BIT1) { /* Marvell 88E1111 interrupt */ 6968c2ecf20Sopenharmony_ci phy = adapter->port[0].phy; 6978c2ecf20Sopenharmony_ci phy_cause = phy->ops->interrupt_handler(phy); 6988c2ecf20Sopenharmony_ci if (phy_cause & cphy_cause_link_change) 6998c2ecf20Sopenharmony_ci t1_link_changed(adapter, 0); 7008c2ecf20Sopenharmony_ci } 7018c2ecf20Sopenharmony_ci break; 7028c2ecf20Sopenharmony_ci case CHBT_BOARD_7500: { 7038c2ecf20Sopenharmony_ci int p; 7048c2ecf20Sopenharmony_ci /* 7058c2ecf20Sopenharmony_ci * Elmer0's interrupt cause isn't useful here because there is 7068c2ecf20Sopenharmony_ci * only one bit that can be set for all 4 ports. This means 7078c2ecf20Sopenharmony_ci * we are forced to check every PHY's interrupt status 7088c2ecf20Sopenharmony_ci * register to see who initiated the interrupt. 7098c2ecf20Sopenharmony_ci */ 7108c2ecf20Sopenharmony_ci for_each_port(adapter, p) { 7118c2ecf20Sopenharmony_ci phy = adapter->port[p].phy; 7128c2ecf20Sopenharmony_ci phy_cause = phy->ops->interrupt_handler(phy); 7138c2ecf20Sopenharmony_ci if (phy_cause & cphy_cause_link_change) 7148c2ecf20Sopenharmony_ci t1_link_changed(adapter, p); 7158c2ecf20Sopenharmony_ci } 7168c2ecf20Sopenharmony_ci break; 7178c2ecf20Sopenharmony_ci } 7188c2ecf20Sopenharmony_ci#endif 7198c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT210: 7208c2ecf20Sopenharmony_ci case CHBT_BOARD_N210: 7218c2ecf20Sopenharmony_ci case CHBT_BOARD_N110: 7228c2ecf20Sopenharmony_ci if (cause & ELMER0_GP_BIT6) { /* Marvell 88x2010 interrupt */ 7238c2ecf20Sopenharmony_ci phy = adapter->port[0].phy; 7248c2ecf20Sopenharmony_ci phy_cause = phy->ops->interrupt_handler(phy); 7258c2ecf20Sopenharmony_ci if (phy_cause & cphy_cause_link_change) 7268c2ecf20Sopenharmony_ci t1_link_changed(adapter, 0); 7278c2ecf20Sopenharmony_ci } 7288c2ecf20Sopenharmony_ci break; 7298c2ecf20Sopenharmony_ci case CHBT_BOARD_8000: 7308c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT110: 7318c2ecf20Sopenharmony_ci if (netif_msg_intr(adapter)) 7328c2ecf20Sopenharmony_ci dev_dbg(&adapter->pdev->dev, 7338c2ecf20Sopenharmony_ci "External interrupt cause 0x%x\n", cause); 7348c2ecf20Sopenharmony_ci if (cause & ELMER0_GP_BIT1) { /* PMC3393 INTB */ 7358c2ecf20Sopenharmony_ci struct cmac *mac = adapter->port[0].mac; 7368c2ecf20Sopenharmony_ci 7378c2ecf20Sopenharmony_ci mac->ops->interrupt_handler(mac); 7388c2ecf20Sopenharmony_ci } 7398c2ecf20Sopenharmony_ci if (cause & ELMER0_GP_BIT5) { /* XPAK MOD_DETECT */ 7408c2ecf20Sopenharmony_ci u32 mod_detect; 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci t1_tpi_read(adapter, 7438c2ecf20Sopenharmony_ci A_ELMER0_GPI_STAT, &mod_detect); 7448c2ecf20Sopenharmony_ci if (netif_msg_link(adapter)) 7458c2ecf20Sopenharmony_ci dev_info(&adapter->pdev->dev, "XPAK %s\n", 7468c2ecf20Sopenharmony_ci mod_detect ? "removed" : "inserted"); 7478c2ecf20Sopenharmony_ci } 7488c2ecf20Sopenharmony_ci break; 7498c2ecf20Sopenharmony_ci } 7508c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_INT_CAUSE, cause); 7518c2ecf20Sopenharmony_ci return 0; 7528c2ecf20Sopenharmony_ci} 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_ci/* Enables all interrupts. */ 7558c2ecf20Sopenharmony_civoid t1_interrupts_enable(adapter_t *adapter) 7568c2ecf20Sopenharmony_ci{ 7578c2ecf20Sopenharmony_ci unsigned int i; 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci adapter->slow_intr_mask = F_PL_INTR_SGE_ERR | F_PL_INTR_TP; 7608c2ecf20Sopenharmony_ci 7618c2ecf20Sopenharmony_ci t1_sge_intr_enable(adapter->sge); 7628c2ecf20Sopenharmony_ci t1_tp_intr_enable(adapter->tp); 7638c2ecf20Sopenharmony_ci if (adapter->espi) { 7648c2ecf20Sopenharmony_ci adapter->slow_intr_mask |= F_PL_INTR_ESPI; 7658c2ecf20Sopenharmony_ci t1_espi_intr_enable(adapter->espi); 7668c2ecf20Sopenharmony_ci } 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci /* Enable MAC/PHY interrupts for each port. */ 7698c2ecf20Sopenharmony_ci for_each_port(adapter, i) { 7708c2ecf20Sopenharmony_ci adapter->port[i].mac->ops->interrupt_enable(adapter->port[i].mac); 7718c2ecf20Sopenharmony_ci adapter->port[i].phy->ops->interrupt_enable(adapter->port[i].phy); 7728c2ecf20Sopenharmony_ci } 7738c2ecf20Sopenharmony_ci 7748c2ecf20Sopenharmony_ci /* Enable PCIX & external chip interrupts on ASIC boards. */ 7758c2ecf20Sopenharmony_ci if (t1_is_asic(adapter)) { 7768c2ecf20Sopenharmony_ci u32 pl_intr = readl(adapter->regs + A_PL_ENABLE); 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci /* PCI-X interrupts */ 7798c2ecf20Sopenharmony_ci pci_write_config_dword(adapter->pdev, A_PCICFG_INTR_ENABLE, 7808c2ecf20Sopenharmony_ci 0xffffffff); 7818c2ecf20Sopenharmony_ci 7828c2ecf20Sopenharmony_ci adapter->slow_intr_mask |= F_PL_INTR_EXT | F_PL_INTR_PCIX; 7838c2ecf20Sopenharmony_ci pl_intr |= F_PL_INTR_EXT | F_PL_INTR_PCIX; 7848c2ecf20Sopenharmony_ci writel(pl_intr, adapter->regs + A_PL_ENABLE); 7858c2ecf20Sopenharmony_ci } 7868c2ecf20Sopenharmony_ci} 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_ci/* Disables all interrupts. */ 7898c2ecf20Sopenharmony_civoid t1_interrupts_disable(adapter_t* adapter) 7908c2ecf20Sopenharmony_ci{ 7918c2ecf20Sopenharmony_ci unsigned int i; 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_ci t1_sge_intr_disable(adapter->sge); 7948c2ecf20Sopenharmony_ci t1_tp_intr_disable(adapter->tp); 7958c2ecf20Sopenharmony_ci if (adapter->espi) 7968c2ecf20Sopenharmony_ci t1_espi_intr_disable(adapter->espi); 7978c2ecf20Sopenharmony_ci 7988c2ecf20Sopenharmony_ci /* Disable MAC/PHY interrupts for each port. */ 7998c2ecf20Sopenharmony_ci for_each_port(adapter, i) { 8008c2ecf20Sopenharmony_ci adapter->port[i].mac->ops->interrupt_disable(adapter->port[i].mac); 8018c2ecf20Sopenharmony_ci adapter->port[i].phy->ops->interrupt_disable(adapter->port[i].phy); 8028c2ecf20Sopenharmony_ci } 8038c2ecf20Sopenharmony_ci 8048c2ecf20Sopenharmony_ci /* Disable PCIX & external chip interrupts. */ 8058c2ecf20Sopenharmony_ci if (t1_is_asic(adapter)) 8068c2ecf20Sopenharmony_ci writel(0, adapter->regs + A_PL_ENABLE); 8078c2ecf20Sopenharmony_ci 8088c2ecf20Sopenharmony_ci /* PCI-X interrupts */ 8098c2ecf20Sopenharmony_ci pci_write_config_dword(adapter->pdev, A_PCICFG_INTR_ENABLE, 0); 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_ci adapter->slow_intr_mask = 0; 8128c2ecf20Sopenharmony_ci} 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_ci/* Clears all interrupts */ 8158c2ecf20Sopenharmony_civoid t1_interrupts_clear(adapter_t* adapter) 8168c2ecf20Sopenharmony_ci{ 8178c2ecf20Sopenharmony_ci unsigned int i; 8188c2ecf20Sopenharmony_ci 8198c2ecf20Sopenharmony_ci t1_sge_intr_clear(adapter->sge); 8208c2ecf20Sopenharmony_ci t1_tp_intr_clear(adapter->tp); 8218c2ecf20Sopenharmony_ci if (adapter->espi) 8228c2ecf20Sopenharmony_ci t1_espi_intr_clear(adapter->espi); 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_ci /* Clear MAC/PHY interrupts for each port. */ 8258c2ecf20Sopenharmony_ci for_each_port(adapter, i) { 8268c2ecf20Sopenharmony_ci adapter->port[i].mac->ops->interrupt_clear(adapter->port[i].mac); 8278c2ecf20Sopenharmony_ci adapter->port[i].phy->ops->interrupt_clear(adapter->port[i].phy); 8288c2ecf20Sopenharmony_ci } 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci /* Enable interrupts for external devices. */ 8318c2ecf20Sopenharmony_ci if (t1_is_asic(adapter)) { 8328c2ecf20Sopenharmony_ci u32 pl_intr = readl(adapter->regs + A_PL_CAUSE); 8338c2ecf20Sopenharmony_ci 8348c2ecf20Sopenharmony_ci writel(pl_intr | F_PL_INTR_EXT | F_PL_INTR_PCIX, 8358c2ecf20Sopenharmony_ci adapter->regs + A_PL_CAUSE); 8368c2ecf20Sopenharmony_ci } 8378c2ecf20Sopenharmony_ci 8388c2ecf20Sopenharmony_ci /* PCI-X interrupts */ 8398c2ecf20Sopenharmony_ci pci_write_config_dword(adapter->pdev, A_PCICFG_INTR_CAUSE, 0xffffffff); 8408c2ecf20Sopenharmony_ci} 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci/* 8438c2ecf20Sopenharmony_ci * Slow path interrupt handler for ASICs. 8448c2ecf20Sopenharmony_ci */ 8458c2ecf20Sopenharmony_cistatic int asic_slow_intr(adapter_t *adapter) 8468c2ecf20Sopenharmony_ci{ 8478c2ecf20Sopenharmony_ci u32 cause = readl(adapter->regs + A_PL_CAUSE); 8488c2ecf20Sopenharmony_ci 8498c2ecf20Sopenharmony_ci cause &= adapter->slow_intr_mask; 8508c2ecf20Sopenharmony_ci if (!cause) 8518c2ecf20Sopenharmony_ci return 0; 8528c2ecf20Sopenharmony_ci if (cause & F_PL_INTR_SGE_ERR) 8538c2ecf20Sopenharmony_ci t1_sge_intr_error_handler(adapter->sge); 8548c2ecf20Sopenharmony_ci if (cause & F_PL_INTR_TP) 8558c2ecf20Sopenharmony_ci t1_tp_intr_handler(adapter->tp); 8568c2ecf20Sopenharmony_ci if (cause & F_PL_INTR_ESPI) 8578c2ecf20Sopenharmony_ci t1_espi_intr_handler(adapter->espi); 8588c2ecf20Sopenharmony_ci if (cause & F_PL_INTR_PCIX) 8598c2ecf20Sopenharmony_ci t1_pci_intr_handler(adapter); 8608c2ecf20Sopenharmony_ci if (cause & F_PL_INTR_EXT) 8618c2ecf20Sopenharmony_ci t1_elmer0_ext_intr(adapter); 8628c2ecf20Sopenharmony_ci 8638c2ecf20Sopenharmony_ci /* Clear the interrupts just processed. */ 8648c2ecf20Sopenharmony_ci writel(cause, adapter->regs + A_PL_CAUSE); 8658c2ecf20Sopenharmony_ci readl(adapter->regs + A_PL_CAUSE); /* flush writes */ 8668c2ecf20Sopenharmony_ci return 1; 8678c2ecf20Sopenharmony_ci} 8688c2ecf20Sopenharmony_ci 8698c2ecf20Sopenharmony_ciint t1_slow_intr_handler(adapter_t *adapter) 8708c2ecf20Sopenharmony_ci{ 8718c2ecf20Sopenharmony_ci#ifdef CONFIG_CHELSIO_T1_1G 8728c2ecf20Sopenharmony_ci if (!t1_is_asic(adapter)) 8738c2ecf20Sopenharmony_ci return fpga_slow_intr(adapter); 8748c2ecf20Sopenharmony_ci#endif 8758c2ecf20Sopenharmony_ci return asic_slow_intr(adapter); 8768c2ecf20Sopenharmony_ci} 8778c2ecf20Sopenharmony_ci 8788c2ecf20Sopenharmony_ci/* Power sequencing is a work-around for Intel's XPAKs. */ 8798c2ecf20Sopenharmony_cistatic void power_sequence_xpak(adapter_t* adapter) 8808c2ecf20Sopenharmony_ci{ 8818c2ecf20Sopenharmony_ci u32 mod_detect; 8828c2ecf20Sopenharmony_ci u32 gpo; 8838c2ecf20Sopenharmony_ci 8848c2ecf20Sopenharmony_ci /* Check for XPAK */ 8858c2ecf20Sopenharmony_ci t1_tpi_read(adapter, A_ELMER0_GPI_STAT, &mod_detect); 8868c2ecf20Sopenharmony_ci if (!(ELMER0_GP_BIT5 & mod_detect)) { 8878c2ecf20Sopenharmony_ci /* XPAK is present */ 8888c2ecf20Sopenharmony_ci t1_tpi_read(adapter, A_ELMER0_GPO, &gpo); 8898c2ecf20Sopenharmony_ci gpo |= ELMER0_GP_BIT18; 8908c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_GPO, gpo); 8918c2ecf20Sopenharmony_ci } 8928c2ecf20Sopenharmony_ci} 8938c2ecf20Sopenharmony_ci 8948c2ecf20Sopenharmony_ciint t1_get_board_rev(adapter_t *adapter, const struct board_info *bi, 8958c2ecf20Sopenharmony_ci struct adapter_params *p) 8968c2ecf20Sopenharmony_ci{ 8978c2ecf20Sopenharmony_ci p->chip_version = bi->chip_term; 8988c2ecf20Sopenharmony_ci p->is_asic = (p->chip_version != CHBT_TERM_FPGA); 8998c2ecf20Sopenharmony_ci if (p->chip_version == CHBT_TERM_T1 || 9008c2ecf20Sopenharmony_ci p->chip_version == CHBT_TERM_T2 || 9018c2ecf20Sopenharmony_ci p->chip_version == CHBT_TERM_FPGA) { 9028c2ecf20Sopenharmony_ci u32 val = readl(adapter->regs + A_TP_PC_CONFIG); 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci val = G_TP_PC_REV(val); 9058c2ecf20Sopenharmony_ci if (val == 2) 9068c2ecf20Sopenharmony_ci p->chip_revision = TERM_T1B; 9078c2ecf20Sopenharmony_ci else if (val == 3) 9088c2ecf20Sopenharmony_ci p->chip_revision = TERM_T2; 9098c2ecf20Sopenharmony_ci else 9108c2ecf20Sopenharmony_ci return -1; 9118c2ecf20Sopenharmony_ci } else 9128c2ecf20Sopenharmony_ci return -1; 9138c2ecf20Sopenharmony_ci return 0; 9148c2ecf20Sopenharmony_ci} 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_ci/* 9178c2ecf20Sopenharmony_ci * Enable board components other than the Chelsio chip, such as external MAC 9188c2ecf20Sopenharmony_ci * and PHY. 9198c2ecf20Sopenharmony_ci */ 9208c2ecf20Sopenharmony_cistatic int board_init(adapter_t *adapter, const struct board_info *bi) 9218c2ecf20Sopenharmony_ci{ 9228c2ecf20Sopenharmony_ci switch (bi->board) { 9238c2ecf20Sopenharmony_ci case CHBT_BOARD_8000: 9248c2ecf20Sopenharmony_ci case CHBT_BOARD_N110: 9258c2ecf20Sopenharmony_ci case CHBT_BOARD_N210: 9268c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT210: 9278c2ecf20Sopenharmony_ci t1_tpi_par(adapter, 0xf); 9288c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_GPO, 0x800); 9298c2ecf20Sopenharmony_ci break; 9308c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT110: 9318c2ecf20Sopenharmony_ci t1_tpi_par(adapter, 0xf); 9328c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_GPO, 0x1800); 9338c2ecf20Sopenharmony_ci 9348c2ecf20Sopenharmony_ci /* TBD XXX Might not need. This fixes a problem 9358c2ecf20Sopenharmony_ci * described in the Intel SR XPAK errata. 9368c2ecf20Sopenharmony_ci */ 9378c2ecf20Sopenharmony_ci power_sequence_xpak(adapter); 9388c2ecf20Sopenharmony_ci break; 9398c2ecf20Sopenharmony_ci#ifdef CONFIG_CHELSIO_T1_1G 9408c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT204E: 9418c2ecf20Sopenharmony_ci /* add config space write here */ 9428c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT204: 9438c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT204V: 9448c2ecf20Sopenharmony_ci case CHBT_BOARD_CHN204: 9458c2ecf20Sopenharmony_ci t1_tpi_par(adapter, 0xf); 9468c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_GPO, 0x804); 9478c2ecf20Sopenharmony_ci break; 9488c2ecf20Sopenharmony_ci case CHBT_BOARD_CHT101: 9498c2ecf20Sopenharmony_ci case CHBT_BOARD_7500: 9508c2ecf20Sopenharmony_ci t1_tpi_par(adapter, 0xf); 9518c2ecf20Sopenharmony_ci t1_tpi_write(adapter, A_ELMER0_GPO, 0x1804); 9528c2ecf20Sopenharmony_ci break; 9538c2ecf20Sopenharmony_ci#endif 9548c2ecf20Sopenharmony_ci } 9558c2ecf20Sopenharmony_ci return 0; 9568c2ecf20Sopenharmony_ci} 9578c2ecf20Sopenharmony_ci 9588c2ecf20Sopenharmony_ci/* 9598c2ecf20Sopenharmony_ci * Initialize and configure the Terminator HW modules. Note that external 9608c2ecf20Sopenharmony_ci * MAC and PHYs are initialized separately. 9618c2ecf20Sopenharmony_ci */ 9628c2ecf20Sopenharmony_ciint t1_init_hw_modules(adapter_t *adapter) 9638c2ecf20Sopenharmony_ci{ 9648c2ecf20Sopenharmony_ci int err = -EIO; 9658c2ecf20Sopenharmony_ci const struct board_info *bi = board_info(adapter); 9668c2ecf20Sopenharmony_ci 9678c2ecf20Sopenharmony_ci if (!bi->clock_mc4) { 9688c2ecf20Sopenharmony_ci u32 val = readl(adapter->regs + A_MC4_CFG); 9698c2ecf20Sopenharmony_ci 9708c2ecf20Sopenharmony_ci writel(val | F_READY | F_MC4_SLOW, adapter->regs + A_MC4_CFG); 9718c2ecf20Sopenharmony_ci writel(F_M_BUS_ENABLE | F_TCAM_RESET, 9728c2ecf20Sopenharmony_ci adapter->regs + A_MC5_CONFIG); 9738c2ecf20Sopenharmony_ci } 9748c2ecf20Sopenharmony_ci 9758c2ecf20Sopenharmony_ci if (adapter->espi && t1_espi_init(adapter->espi, bi->chip_mac, 9768c2ecf20Sopenharmony_ci bi->espi_nports)) 9778c2ecf20Sopenharmony_ci goto out_err; 9788c2ecf20Sopenharmony_ci 9798c2ecf20Sopenharmony_ci if (t1_tp_reset(adapter->tp, &adapter->params.tp, bi->clock_core)) 9808c2ecf20Sopenharmony_ci goto out_err; 9818c2ecf20Sopenharmony_ci 9828c2ecf20Sopenharmony_ci err = t1_sge_configure(adapter->sge, &adapter->params.sge); 9838c2ecf20Sopenharmony_ci if (err) 9848c2ecf20Sopenharmony_ci goto out_err; 9858c2ecf20Sopenharmony_ci 9868c2ecf20Sopenharmony_ci err = 0; 9878c2ecf20Sopenharmony_ciout_err: 9888c2ecf20Sopenharmony_ci return err; 9898c2ecf20Sopenharmony_ci} 9908c2ecf20Sopenharmony_ci 9918c2ecf20Sopenharmony_ci/* 9928c2ecf20Sopenharmony_ci * Determine a card's PCI mode. 9938c2ecf20Sopenharmony_ci */ 9948c2ecf20Sopenharmony_cistatic void get_pci_mode(adapter_t *adapter, struct chelsio_pci_params *p) 9958c2ecf20Sopenharmony_ci{ 9968c2ecf20Sopenharmony_ci static const unsigned short speed_map[] = { 33, 66, 100, 133 }; 9978c2ecf20Sopenharmony_ci u32 pci_mode; 9988c2ecf20Sopenharmony_ci 9998c2ecf20Sopenharmony_ci pci_read_config_dword(adapter->pdev, A_PCICFG_MODE, &pci_mode); 10008c2ecf20Sopenharmony_ci p->speed = speed_map[G_PCI_MODE_CLK(pci_mode)]; 10018c2ecf20Sopenharmony_ci p->width = (pci_mode & F_PCI_MODE_64BIT) ? 64 : 32; 10028c2ecf20Sopenharmony_ci p->is_pcix = (pci_mode & F_PCI_MODE_PCIX) != 0; 10038c2ecf20Sopenharmony_ci} 10048c2ecf20Sopenharmony_ci 10058c2ecf20Sopenharmony_ci/* 10068c2ecf20Sopenharmony_ci * Release the structures holding the SW per-Terminator-HW-module state. 10078c2ecf20Sopenharmony_ci */ 10088c2ecf20Sopenharmony_civoid t1_free_sw_modules(adapter_t *adapter) 10098c2ecf20Sopenharmony_ci{ 10108c2ecf20Sopenharmony_ci unsigned int i; 10118c2ecf20Sopenharmony_ci 10128c2ecf20Sopenharmony_ci for_each_port(adapter, i) { 10138c2ecf20Sopenharmony_ci struct cmac *mac = adapter->port[i].mac; 10148c2ecf20Sopenharmony_ci struct cphy *phy = adapter->port[i].phy; 10158c2ecf20Sopenharmony_ci 10168c2ecf20Sopenharmony_ci if (mac) 10178c2ecf20Sopenharmony_ci mac->ops->destroy(mac); 10188c2ecf20Sopenharmony_ci if (phy) 10198c2ecf20Sopenharmony_ci phy->ops->destroy(phy); 10208c2ecf20Sopenharmony_ci } 10218c2ecf20Sopenharmony_ci 10228c2ecf20Sopenharmony_ci if (adapter->sge) 10238c2ecf20Sopenharmony_ci t1_sge_destroy(adapter->sge); 10248c2ecf20Sopenharmony_ci if (adapter->tp) 10258c2ecf20Sopenharmony_ci t1_tp_destroy(adapter->tp); 10268c2ecf20Sopenharmony_ci if (adapter->espi) 10278c2ecf20Sopenharmony_ci t1_espi_destroy(adapter->espi); 10288c2ecf20Sopenharmony_ci} 10298c2ecf20Sopenharmony_ci 10308c2ecf20Sopenharmony_cistatic void init_link_config(struct link_config *lc, 10318c2ecf20Sopenharmony_ci const struct board_info *bi) 10328c2ecf20Sopenharmony_ci{ 10338c2ecf20Sopenharmony_ci lc->supported = bi->caps; 10348c2ecf20Sopenharmony_ci lc->requested_speed = lc->speed = SPEED_INVALID; 10358c2ecf20Sopenharmony_ci lc->requested_duplex = lc->duplex = DUPLEX_INVALID; 10368c2ecf20Sopenharmony_ci lc->requested_fc = lc->fc = PAUSE_RX | PAUSE_TX; 10378c2ecf20Sopenharmony_ci if (lc->supported & SUPPORTED_Autoneg) { 10388c2ecf20Sopenharmony_ci lc->advertising = lc->supported; 10398c2ecf20Sopenharmony_ci lc->autoneg = AUTONEG_ENABLE; 10408c2ecf20Sopenharmony_ci lc->requested_fc |= PAUSE_AUTONEG; 10418c2ecf20Sopenharmony_ci } else { 10428c2ecf20Sopenharmony_ci lc->advertising = 0; 10438c2ecf20Sopenharmony_ci lc->autoneg = AUTONEG_DISABLE; 10448c2ecf20Sopenharmony_ci } 10458c2ecf20Sopenharmony_ci} 10468c2ecf20Sopenharmony_ci 10478c2ecf20Sopenharmony_ci/* 10488c2ecf20Sopenharmony_ci * Allocate and initialize the data structures that hold the SW state of 10498c2ecf20Sopenharmony_ci * the Terminator HW modules. 10508c2ecf20Sopenharmony_ci */ 10518c2ecf20Sopenharmony_ciint t1_init_sw_modules(adapter_t *adapter, const struct board_info *bi) 10528c2ecf20Sopenharmony_ci{ 10538c2ecf20Sopenharmony_ci unsigned int i; 10548c2ecf20Sopenharmony_ci 10558c2ecf20Sopenharmony_ci adapter->params.brd_info = bi; 10568c2ecf20Sopenharmony_ci adapter->params.nports = bi->port_number; 10578c2ecf20Sopenharmony_ci adapter->params.stats_update_period = bi->gmac->stats_update_period; 10588c2ecf20Sopenharmony_ci 10598c2ecf20Sopenharmony_ci adapter->sge = t1_sge_create(adapter, &adapter->params.sge); 10608c2ecf20Sopenharmony_ci if (!adapter->sge) { 10618c2ecf20Sopenharmony_ci pr_err("%s: SGE initialization failed\n", 10628c2ecf20Sopenharmony_ci adapter->name); 10638c2ecf20Sopenharmony_ci goto error; 10648c2ecf20Sopenharmony_ci } 10658c2ecf20Sopenharmony_ci 10668c2ecf20Sopenharmony_ci if (bi->espi_nports && !(adapter->espi = t1_espi_create(adapter))) { 10678c2ecf20Sopenharmony_ci pr_err("%s: ESPI initialization failed\n", 10688c2ecf20Sopenharmony_ci adapter->name); 10698c2ecf20Sopenharmony_ci goto error; 10708c2ecf20Sopenharmony_ci } 10718c2ecf20Sopenharmony_ci 10728c2ecf20Sopenharmony_ci adapter->tp = t1_tp_create(adapter, &adapter->params.tp); 10738c2ecf20Sopenharmony_ci if (!adapter->tp) { 10748c2ecf20Sopenharmony_ci pr_err("%s: TP initialization failed\n", 10758c2ecf20Sopenharmony_ci adapter->name); 10768c2ecf20Sopenharmony_ci goto error; 10778c2ecf20Sopenharmony_ci } 10788c2ecf20Sopenharmony_ci 10798c2ecf20Sopenharmony_ci board_init(adapter, bi); 10808c2ecf20Sopenharmony_ci bi->mdio_ops->init(adapter, bi); 10818c2ecf20Sopenharmony_ci if (bi->gphy->reset) 10828c2ecf20Sopenharmony_ci bi->gphy->reset(adapter); 10838c2ecf20Sopenharmony_ci if (bi->gmac->reset) 10848c2ecf20Sopenharmony_ci bi->gmac->reset(adapter); 10858c2ecf20Sopenharmony_ci 10868c2ecf20Sopenharmony_ci for_each_port(adapter, i) { 10878c2ecf20Sopenharmony_ci u8 hw_addr[6]; 10888c2ecf20Sopenharmony_ci struct cmac *mac; 10898c2ecf20Sopenharmony_ci int phy_addr = bi->mdio_phybaseaddr + i; 10908c2ecf20Sopenharmony_ci 10918c2ecf20Sopenharmony_ci adapter->port[i].phy = bi->gphy->create(adapter->port[i].dev, 10928c2ecf20Sopenharmony_ci phy_addr, bi->mdio_ops); 10938c2ecf20Sopenharmony_ci if (!adapter->port[i].phy) { 10948c2ecf20Sopenharmony_ci pr_err("%s: PHY %d initialization failed\n", 10958c2ecf20Sopenharmony_ci adapter->name, i); 10968c2ecf20Sopenharmony_ci goto error; 10978c2ecf20Sopenharmony_ci } 10988c2ecf20Sopenharmony_ci 10998c2ecf20Sopenharmony_ci adapter->port[i].mac = mac = bi->gmac->create(adapter, i); 11008c2ecf20Sopenharmony_ci if (!mac) { 11018c2ecf20Sopenharmony_ci pr_err("%s: MAC %d initialization failed\n", 11028c2ecf20Sopenharmony_ci adapter->name, i); 11038c2ecf20Sopenharmony_ci goto error; 11048c2ecf20Sopenharmony_ci } 11058c2ecf20Sopenharmony_ci 11068c2ecf20Sopenharmony_ci /* 11078c2ecf20Sopenharmony_ci * Get the port's MAC addresses either from the EEPROM if one 11088c2ecf20Sopenharmony_ci * exists or the one hardcoded in the MAC. 11098c2ecf20Sopenharmony_ci */ 11108c2ecf20Sopenharmony_ci if (!t1_is_asic(adapter) || bi->chip_mac == CHBT_MAC_DUMMY) 11118c2ecf20Sopenharmony_ci mac->ops->macaddress_get(mac, hw_addr); 11128c2ecf20Sopenharmony_ci else if (vpd_macaddress_get(adapter, i, hw_addr)) { 11138c2ecf20Sopenharmony_ci pr_err("%s: could not read MAC address from VPD ROM\n", 11148c2ecf20Sopenharmony_ci adapter->port[i].dev->name); 11158c2ecf20Sopenharmony_ci goto error; 11168c2ecf20Sopenharmony_ci } 11178c2ecf20Sopenharmony_ci memcpy(adapter->port[i].dev->dev_addr, hw_addr, ETH_ALEN); 11188c2ecf20Sopenharmony_ci init_link_config(&adapter->port[i].link_config, bi); 11198c2ecf20Sopenharmony_ci } 11208c2ecf20Sopenharmony_ci 11218c2ecf20Sopenharmony_ci get_pci_mode(adapter, &adapter->params.pci); 11228c2ecf20Sopenharmony_ci t1_interrupts_clear(adapter); 11238c2ecf20Sopenharmony_ci return 0; 11248c2ecf20Sopenharmony_ci 11258c2ecf20Sopenharmony_cierror: 11268c2ecf20Sopenharmony_ci t1_free_sw_modules(adapter); 11278c2ecf20Sopenharmony_ci return -1; 11288c2ecf20Sopenharmony_ci} 1129