18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Applied Micro X-Gene SoC Ethernet v2 Driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (c) 2017, Applied Micro Circuits Corporation
68c2ecf20Sopenharmony_ci * Author(s): Iyappan Subramanian <isubramanian@apm.com>
78c2ecf20Sopenharmony_ci *	      Keyur Chudgar <kchudgar@apm.com>
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci
108c2ecf20Sopenharmony_ci#include "main.h"
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_civoid xge_mac_reset(struct xge_pdata *pdata)
138c2ecf20Sopenharmony_ci{
148c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, MAC_CONFIG_1, SOFT_RESET);
158c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, MAC_CONFIG_1, 0);
168c2ecf20Sopenharmony_ci}
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_civoid xge_mac_set_speed(struct xge_pdata *pdata)
198c2ecf20Sopenharmony_ci{
208c2ecf20Sopenharmony_ci	u32 icm0, icm2, ecm0, mc2;
218c2ecf20Sopenharmony_ci	u32 intf_ctrl, rgmii;
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci	icm0 = xge_rd_csr(pdata, ICM_CONFIG0_REG_0);
248c2ecf20Sopenharmony_ci	icm2 = xge_rd_csr(pdata, ICM_CONFIG2_REG_0);
258c2ecf20Sopenharmony_ci	ecm0 = xge_rd_csr(pdata, ECM_CONFIG0_REG_0);
268c2ecf20Sopenharmony_ci	rgmii = xge_rd_csr(pdata, RGMII_REG_0);
278c2ecf20Sopenharmony_ci	mc2 = xge_rd_csr(pdata, MAC_CONFIG_2);
288c2ecf20Sopenharmony_ci	intf_ctrl = xge_rd_csr(pdata, INTERFACE_CONTROL);
298c2ecf20Sopenharmony_ci	icm2 |= CFG_WAITASYNCRD_EN;
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci	switch (pdata->phy_speed) {
328c2ecf20Sopenharmony_ci	case SPEED_10:
338c2ecf20Sopenharmony_ci		SET_REG_BITS(&mc2, INTF_MODE, 1);
348c2ecf20Sopenharmony_ci		SET_REG_BITS(&intf_ctrl, HD_MODE, 0);
358c2ecf20Sopenharmony_ci		SET_REG_BITS(&icm0, CFG_MACMODE, 0);
368c2ecf20Sopenharmony_ci		SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 500);
378c2ecf20Sopenharmony_ci		SET_REG_BIT(&rgmii, CFG_SPEED_125, 0);
388c2ecf20Sopenharmony_ci		break;
398c2ecf20Sopenharmony_ci	case SPEED_100:
408c2ecf20Sopenharmony_ci		SET_REG_BITS(&mc2, INTF_MODE, 1);
418c2ecf20Sopenharmony_ci		SET_REG_BITS(&intf_ctrl, HD_MODE, 1);
428c2ecf20Sopenharmony_ci		SET_REG_BITS(&icm0, CFG_MACMODE, 1);
438c2ecf20Sopenharmony_ci		SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 80);
448c2ecf20Sopenharmony_ci		SET_REG_BIT(&rgmii, CFG_SPEED_125, 0);
458c2ecf20Sopenharmony_ci		break;
468c2ecf20Sopenharmony_ci	default:
478c2ecf20Sopenharmony_ci		SET_REG_BITS(&mc2, INTF_MODE, 2);
488c2ecf20Sopenharmony_ci		SET_REG_BITS(&intf_ctrl, HD_MODE, 2);
498c2ecf20Sopenharmony_ci		SET_REG_BITS(&icm0, CFG_MACMODE, 2);
508c2ecf20Sopenharmony_ci		SET_REG_BITS(&icm2, CFG_WAITASYNCRD, 16);
518c2ecf20Sopenharmony_ci		SET_REG_BIT(&rgmii, CFG_SPEED_125, 1);
528c2ecf20Sopenharmony_ci		break;
538c2ecf20Sopenharmony_ci	}
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	mc2 |= FULL_DUPLEX | CRC_EN | PAD_CRC;
568c2ecf20Sopenharmony_ci	SET_REG_BITS(&ecm0, CFG_WFIFOFULLTHR, 0x32);
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, MAC_CONFIG_2, mc2);
598c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, INTERFACE_CONTROL, intf_ctrl);
608c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, RGMII_REG_0, rgmii);
618c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, ICM_CONFIG0_REG_0, icm0);
628c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, ICM_CONFIG2_REG_0, icm2);
638c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, ECM_CONFIG0_REG_0, ecm0);
648c2ecf20Sopenharmony_ci}
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_civoid xge_mac_set_station_addr(struct xge_pdata *pdata)
678c2ecf20Sopenharmony_ci{
688c2ecf20Sopenharmony_ci	u8 *dev_addr = pdata->ndev->dev_addr;
698c2ecf20Sopenharmony_ci	u32 addr0, addr1;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	addr0 = (dev_addr[3] << 24) | (dev_addr[2] << 16) |
728c2ecf20Sopenharmony_ci		(dev_addr[1] << 8) | dev_addr[0];
738c2ecf20Sopenharmony_ci	addr1 = (dev_addr[5] << 24) | (dev_addr[4] << 16);
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, STATION_ADDR0, addr0);
768c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, STATION_ADDR1, addr1);
778c2ecf20Sopenharmony_ci}
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_civoid xge_mac_init(struct xge_pdata *pdata)
808c2ecf20Sopenharmony_ci{
818c2ecf20Sopenharmony_ci	xge_mac_reset(pdata);
828c2ecf20Sopenharmony_ci	xge_mac_set_speed(pdata);
838c2ecf20Sopenharmony_ci	xge_mac_set_station_addr(pdata);
848c2ecf20Sopenharmony_ci}
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_civoid xge_mac_enable(struct xge_pdata *pdata)
878c2ecf20Sopenharmony_ci{
888c2ecf20Sopenharmony_ci	u32 data;
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci	data = xge_rd_csr(pdata, MAC_CONFIG_1);
918c2ecf20Sopenharmony_ci	data |= TX_EN | RX_EN;
928c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, MAC_CONFIG_1, data);
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci	data = xge_rd_csr(pdata, MAC_CONFIG_1);
958c2ecf20Sopenharmony_ci}
968c2ecf20Sopenharmony_ci
978c2ecf20Sopenharmony_civoid xge_mac_disable(struct xge_pdata *pdata)
988c2ecf20Sopenharmony_ci{
998c2ecf20Sopenharmony_ci	u32 data;
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	data = xge_rd_csr(pdata, MAC_CONFIG_1);
1028c2ecf20Sopenharmony_ci	data &= ~(TX_EN | RX_EN);
1038c2ecf20Sopenharmony_ci	xge_wr_csr(pdata, MAC_CONFIG_1, data);
1048c2ecf20Sopenharmony_ci}
105