18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * AMD 10Gb Ethernet driver
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * This file is available to you under your choice of the following two
58c2ecf20Sopenharmony_ci * licenses:
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * License 1: GPLv2
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * This file is free software; you may copy, redistribute and/or modify
128c2ecf20Sopenharmony_ci * it under the terms of the GNU General Public License as published by
138c2ecf20Sopenharmony_ci * the Free Software Foundation, either version 2 of the License, or (at
148c2ecf20Sopenharmony_ci * your option) any later version.
158c2ecf20Sopenharmony_ci *
168c2ecf20Sopenharmony_ci * This file is distributed in the hope that it will be useful, but
178c2ecf20Sopenharmony_ci * WITHOUT ANY WARRANTY; without even the implied warranty of
188c2ecf20Sopenharmony_ci * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
198c2ecf20Sopenharmony_ci * General Public License for more details.
208c2ecf20Sopenharmony_ci *
218c2ecf20Sopenharmony_ci * You should have received a copy of the GNU General Public License
228c2ecf20Sopenharmony_ci * along with this program.  If not, see <http://www.gnu.org/licenses/>.
238c2ecf20Sopenharmony_ci *
248c2ecf20Sopenharmony_ci * This file incorporates work covered by the following copyright and
258c2ecf20Sopenharmony_ci * permission notice:
268c2ecf20Sopenharmony_ci *     The Synopsys DWC ETHER XGMAC Software Driver and documentation
278c2ecf20Sopenharmony_ci *     (hereinafter "Software") is an unsupported proprietary work of Synopsys,
288c2ecf20Sopenharmony_ci *     Inc. unless otherwise expressly agreed to in writing between Synopsys
298c2ecf20Sopenharmony_ci *     and you.
308c2ecf20Sopenharmony_ci *
318c2ecf20Sopenharmony_ci *     The Software IS NOT an item of Licensed Software or Licensed Product
328c2ecf20Sopenharmony_ci *     under any End User Software License Agreement or Agreement for Licensed
338c2ecf20Sopenharmony_ci *     Product with Synopsys or any supplement thereto.  Permission is hereby
348c2ecf20Sopenharmony_ci *     granted, free of charge, to any person obtaining a copy of this software
358c2ecf20Sopenharmony_ci *     annotated with this license and the Software, to deal in the Software
368c2ecf20Sopenharmony_ci *     without restriction, including without limitation the rights to use,
378c2ecf20Sopenharmony_ci *     copy, modify, merge, publish, distribute, sublicense, and/or sell copies
388c2ecf20Sopenharmony_ci *     of the Software, and to permit persons to whom the Software is furnished
398c2ecf20Sopenharmony_ci *     to do so, subject to the following conditions:
408c2ecf20Sopenharmony_ci *
418c2ecf20Sopenharmony_ci *     The above copyright notice and this permission notice shall be included
428c2ecf20Sopenharmony_ci *     in all copies or substantial portions of the Software.
438c2ecf20Sopenharmony_ci *
448c2ecf20Sopenharmony_ci *     THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
458c2ecf20Sopenharmony_ci *     BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
468c2ecf20Sopenharmony_ci *     TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
478c2ecf20Sopenharmony_ci *     PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
488c2ecf20Sopenharmony_ci *     BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
498c2ecf20Sopenharmony_ci *     CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
508c2ecf20Sopenharmony_ci *     SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
518c2ecf20Sopenharmony_ci *     INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
528c2ecf20Sopenharmony_ci *     CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
538c2ecf20Sopenharmony_ci *     ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
548c2ecf20Sopenharmony_ci *     THE POSSIBILITY OF SUCH DAMAGE.
558c2ecf20Sopenharmony_ci *
568c2ecf20Sopenharmony_ci *
578c2ecf20Sopenharmony_ci * License 2: Modified BSD
588c2ecf20Sopenharmony_ci *
598c2ecf20Sopenharmony_ci * Copyright (c) 2014-2016 Advanced Micro Devices, Inc.
608c2ecf20Sopenharmony_ci * All rights reserved.
618c2ecf20Sopenharmony_ci *
628c2ecf20Sopenharmony_ci * Redistribution and use in source and binary forms, with or without
638c2ecf20Sopenharmony_ci * modification, are permitted provided that the following conditions are met:
648c2ecf20Sopenharmony_ci *     * Redistributions of source code must retain the above copyright
658c2ecf20Sopenharmony_ci *       notice, this list of conditions and the following disclaimer.
668c2ecf20Sopenharmony_ci *     * Redistributions in binary form must reproduce the above copyright
678c2ecf20Sopenharmony_ci *       notice, this list of conditions and the following disclaimer in the
688c2ecf20Sopenharmony_ci *       documentation and/or other materials provided with the distribution.
698c2ecf20Sopenharmony_ci *     * Neither the name of Advanced Micro Devices, Inc. nor the
708c2ecf20Sopenharmony_ci *       names of its contributors may be used to endorse or promote products
718c2ecf20Sopenharmony_ci *       derived from this software without specific prior written permission.
728c2ecf20Sopenharmony_ci *
738c2ecf20Sopenharmony_ci * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
748c2ecf20Sopenharmony_ci * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
758c2ecf20Sopenharmony_ci * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
768c2ecf20Sopenharmony_ci * ARE DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
778c2ecf20Sopenharmony_ci * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
788c2ecf20Sopenharmony_ci * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
798c2ecf20Sopenharmony_ci * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
808c2ecf20Sopenharmony_ci * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
818c2ecf20Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
828c2ecf20Sopenharmony_ci * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
838c2ecf20Sopenharmony_ci *
848c2ecf20Sopenharmony_ci * This file incorporates work covered by the following copyright and
858c2ecf20Sopenharmony_ci * permission notice:
868c2ecf20Sopenharmony_ci *     The Synopsys DWC ETHER XGMAC Software Driver and documentation
878c2ecf20Sopenharmony_ci *     (hereinafter "Software") is an unsupported proprietary work of Synopsys,
888c2ecf20Sopenharmony_ci *     Inc. unless otherwise expressly agreed to in writing between Synopsys
898c2ecf20Sopenharmony_ci *     and you.
908c2ecf20Sopenharmony_ci *
918c2ecf20Sopenharmony_ci *     The Software IS NOT an item of Licensed Software or Licensed Product
928c2ecf20Sopenharmony_ci *     under any End User Software License Agreement or Agreement for Licensed
938c2ecf20Sopenharmony_ci *     Product with Synopsys or any supplement thereto.  Permission is hereby
948c2ecf20Sopenharmony_ci *     granted, free of charge, to any person obtaining a copy of this software
958c2ecf20Sopenharmony_ci *     annotated with this license and the Software, to deal in the Software
968c2ecf20Sopenharmony_ci *     without restriction, including without limitation the rights to use,
978c2ecf20Sopenharmony_ci *     copy, modify, merge, publish, distribute, sublicense, and/or sell copies
988c2ecf20Sopenharmony_ci *     of the Software, and to permit persons to whom the Software is furnished
998c2ecf20Sopenharmony_ci *     to do so, subject to the following conditions:
1008c2ecf20Sopenharmony_ci *
1018c2ecf20Sopenharmony_ci *     The above copyright notice and this permission notice shall be included
1028c2ecf20Sopenharmony_ci *     in all copies or substantial portions of the Software.
1038c2ecf20Sopenharmony_ci *
1048c2ecf20Sopenharmony_ci *     THIS SOFTWARE IS BEING DISTRIBUTED BY SYNOPSYS SOLELY ON AN "AS IS"
1058c2ecf20Sopenharmony_ci *     BASIS AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
1068c2ecf20Sopenharmony_ci *     TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
1078c2ecf20Sopenharmony_ci *     PARTICULAR PURPOSE ARE HEREBY DISCLAIMED. IN NO EVENT SHALL SYNOPSYS
1088c2ecf20Sopenharmony_ci *     BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
1098c2ecf20Sopenharmony_ci *     CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
1108c2ecf20Sopenharmony_ci *     SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
1118c2ecf20Sopenharmony_ci *     INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
1128c2ecf20Sopenharmony_ci *     CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
1138c2ecf20Sopenharmony_ci *     ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
1148c2ecf20Sopenharmony_ci *     THE POSSIBILITY OF SUCH DAMAGE.
1158c2ecf20Sopenharmony_ci */
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci#ifndef __XGBE_COMMON_H__
1188c2ecf20Sopenharmony_ci#define __XGBE_COMMON_H__
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_ci/* DMA register offsets */
1218c2ecf20Sopenharmony_ci#define DMA_MR				0x3000
1228c2ecf20Sopenharmony_ci#define DMA_SBMR			0x3004
1238c2ecf20Sopenharmony_ci#define DMA_ISR				0x3008
1248c2ecf20Sopenharmony_ci#define DMA_AXIARCR			0x3010
1258c2ecf20Sopenharmony_ci#define DMA_AXIAWCR			0x3018
1268c2ecf20Sopenharmony_ci#define DMA_AXIAWARCR			0x301c
1278c2ecf20Sopenharmony_ci#define DMA_DSR0			0x3020
1288c2ecf20Sopenharmony_ci#define DMA_DSR1			0x3024
1298c2ecf20Sopenharmony_ci#define DMA_TXEDMACR			0x3040
1308c2ecf20Sopenharmony_ci#define DMA_RXEDMACR			0x3044
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci/* DMA register entry bit positions and sizes */
1338c2ecf20Sopenharmony_ci#define DMA_ISR_MACIS_INDEX		17
1348c2ecf20Sopenharmony_ci#define DMA_ISR_MACIS_WIDTH		1
1358c2ecf20Sopenharmony_ci#define DMA_ISR_MTLIS_INDEX		16
1368c2ecf20Sopenharmony_ci#define DMA_ISR_MTLIS_WIDTH		1
1378c2ecf20Sopenharmony_ci#define DMA_MR_INTM_INDEX		12
1388c2ecf20Sopenharmony_ci#define DMA_MR_INTM_WIDTH		2
1398c2ecf20Sopenharmony_ci#define DMA_MR_SWR_INDEX		0
1408c2ecf20Sopenharmony_ci#define DMA_MR_SWR_WIDTH		1
1418c2ecf20Sopenharmony_ci#define DMA_RXEDMACR_RDPS_INDEX		0
1428c2ecf20Sopenharmony_ci#define DMA_RXEDMACR_RDPS_WIDTH		3
1438c2ecf20Sopenharmony_ci#define DMA_SBMR_AAL_INDEX		12
1448c2ecf20Sopenharmony_ci#define DMA_SBMR_AAL_WIDTH		1
1458c2ecf20Sopenharmony_ci#define DMA_SBMR_EAME_INDEX		11
1468c2ecf20Sopenharmony_ci#define DMA_SBMR_EAME_WIDTH		1
1478c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_INDEX		1
1488c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_WIDTH		7
1498c2ecf20Sopenharmony_ci#define DMA_SBMR_RD_OSR_LMT_INDEX	16
1508c2ecf20Sopenharmony_ci#define DMA_SBMR_RD_OSR_LMT_WIDTH	6
1518c2ecf20Sopenharmony_ci#define DMA_SBMR_UNDEF_INDEX		0
1528c2ecf20Sopenharmony_ci#define DMA_SBMR_UNDEF_WIDTH		1
1538c2ecf20Sopenharmony_ci#define DMA_SBMR_WR_OSR_LMT_INDEX	24
1548c2ecf20Sopenharmony_ci#define DMA_SBMR_WR_OSR_LMT_WIDTH	6
1558c2ecf20Sopenharmony_ci#define DMA_TXEDMACR_TDPS_INDEX		0
1568c2ecf20Sopenharmony_ci#define DMA_TXEDMACR_TDPS_WIDTH		3
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci/* DMA register values */
1598c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_256		256
1608c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_128		128
1618c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_64		64
1628c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_32		32
1638c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_16		16
1648c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_8			8
1658c2ecf20Sopenharmony_ci#define DMA_SBMR_BLEN_4			4
1668c2ecf20Sopenharmony_ci#define DMA_DSR_RPS_WIDTH		4
1678c2ecf20Sopenharmony_ci#define DMA_DSR_TPS_WIDTH		4
1688c2ecf20Sopenharmony_ci#define DMA_DSR_Q_WIDTH			(DMA_DSR_RPS_WIDTH + DMA_DSR_TPS_WIDTH)
1698c2ecf20Sopenharmony_ci#define DMA_DSR0_RPS_START		8
1708c2ecf20Sopenharmony_ci#define DMA_DSR0_TPS_START		12
1718c2ecf20Sopenharmony_ci#define DMA_DSRX_FIRST_QUEUE		3
1728c2ecf20Sopenharmony_ci#define DMA_DSRX_INC			4
1738c2ecf20Sopenharmony_ci#define DMA_DSRX_QPR			4
1748c2ecf20Sopenharmony_ci#define DMA_DSRX_RPS_START		0
1758c2ecf20Sopenharmony_ci#define DMA_DSRX_TPS_START		4
1768c2ecf20Sopenharmony_ci#define DMA_TPS_STOPPED			0x00
1778c2ecf20Sopenharmony_ci#define DMA_TPS_SUSPENDED		0x06
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci/* DMA channel register offsets
1808c2ecf20Sopenharmony_ci *   Multiple channels can be active.  The first channel has registers
1818c2ecf20Sopenharmony_ci *   that begin at 0x3100.  Each subsequent channel has registers that
1828c2ecf20Sopenharmony_ci *   are accessed using an offset of 0x80 from the previous channel.
1838c2ecf20Sopenharmony_ci */
1848c2ecf20Sopenharmony_ci#define DMA_CH_BASE			0x3100
1858c2ecf20Sopenharmony_ci#define DMA_CH_INC			0x80
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_ci#define DMA_CH_CR			0x00
1888c2ecf20Sopenharmony_ci#define DMA_CH_TCR			0x04
1898c2ecf20Sopenharmony_ci#define DMA_CH_RCR			0x08
1908c2ecf20Sopenharmony_ci#define DMA_CH_TDLR_HI			0x10
1918c2ecf20Sopenharmony_ci#define DMA_CH_TDLR_LO			0x14
1928c2ecf20Sopenharmony_ci#define DMA_CH_RDLR_HI			0x18
1938c2ecf20Sopenharmony_ci#define DMA_CH_RDLR_LO			0x1c
1948c2ecf20Sopenharmony_ci#define DMA_CH_TDTR_LO			0x24
1958c2ecf20Sopenharmony_ci#define DMA_CH_RDTR_LO			0x2c
1968c2ecf20Sopenharmony_ci#define DMA_CH_TDRLR			0x30
1978c2ecf20Sopenharmony_ci#define DMA_CH_RDRLR			0x34
1988c2ecf20Sopenharmony_ci#define DMA_CH_IER			0x38
1998c2ecf20Sopenharmony_ci#define DMA_CH_RIWT			0x3c
2008c2ecf20Sopenharmony_ci#define DMA_CH_CATDR_LO			0x44
2018c2ecf20Sopenharmony_ci#define DMA_CH_CARDR_LO			0x4c
2028c2ecf20Sopenharmony_ci#define DMA_CH_CATBR_HI			0x50
2038c2ecf20Sopenharmony_ci#define DMA_CH_CATBR_LO			0x54
2048c2ecf20Sopenharmony_ci#define DMA_CH_CARBR_HI			0x58
2058c2ecf20Sopenharmony_ci#define DMA_CH_CARBR_LO			0x5c
2068c2ecf20Sopenharmony_ci#define DMA_CH_SR			0x60
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci/* DMA channel register entry bit positions and sizes */
2098c2ecf20Sopenharmony_ci#define DMA_CH_CR_PBLX8_INDEX		16
2108c2ecf20Sopenharmony_ci#define DMA_CH_CR_PBLX8_WIDTH		1
2118c2ecf20Sopenharmony_ci#define DMA_CH_CR_SPH_INDEX		24
2128c2ecf20Sopenharmony_ci#define DMA_CH_CR_SPH_WIDTH		1
2138c2ecf20Sopenharmony_ci#define DMA_CH_IER_AIE20_INDEX		15
2148c2ecf20Sopenharmony_ci#define DMA_CH_IER_AIE20_WIDTH		1
2158c2ecf20Sopenharmony_ci#define DMA_CH_IER_AIE_INDEX		14
2168c2ecf20Sopenharmony_ci#define DMA_CH_IER_AIE_WIDTH		1
2178c2ecf20Sopenharmony_ci#define DMA_CH_IER_FBEE_INDEX		12
2188c2ecf20Sopenharmony_ci#define DMA_CH_IER_FBEE_WIDTH		1
2198c2ecf20Sopenharmony_ci#define DMA_CH_IER_NIE20_INDEX		16
2208c2ecf20Sopenharmony_ci#define DMA_CH_IER_NIE20_WIDTH		1
2218c2ecf20Sopenharmony_ci#define DMA_CH_IER_NIE_INDEX		15
2228c2ecf20Sopenharmony_ci#define DMA_CH_IER_NIE_WIDTH		1
2238c2ecf20Sopenharmony_ci#define DMA_CH_IER_RBUE_INDEX		7
2248c2ecf20Sopenharmony_ci#define DMA_CH_IER_RBUE_WIDTH		1
2258c2ecf20Sopenharmony_ci#define DMA_CH_IER_RIE_INDEX		6
2268c2ecf20Sopenharmony_ci#define DMA_CH_IER_RIE_WIDTH		1
2278c2ecf20Sopenharmony_ci#define DMA_CH_IER_RSE_INDEX		8
2288c2ecf20Sopenharmony_ci#define DMA_CH_IER_RSE_WIDTH		1
2298c2ecf20Sopenharmony_ci#define DMA_CH_IER_TBUE_INDEX		2
2308c2ecf20Sopenharmony_ci#define DMA_CH_IER_TBUE_WIDTH		1
2318c2ecf20Sopenharmony_ci#define DMA_CH_IER_TIE_INDEX		0
2328c2ecf20Sopenharmony_ci#define DMA_CH_IER_TIE_WIDTH		1
2338c2ecf20Sopenharmony_ci#define DMA_CH_IER_TXSE_INDEX		1
2348c2ecf20Sopenharmony_ci#define DMA_CH_IER_TXSE_WIDTH		1
2358c2ecf20Sopenharmony_ci#define DMA_CH_RCR_PBL_INDEX		16
2368c2ecf20Sopenharmony_ci#define DMA_CH_RCR_PBL_WIDTH		6
2378c2ecf20Sopenharmony_ci#define DMA_CH_RCR_RBSZ_INDEX		1
2388c2ecf20Sopenharmony_ci#define DMA_CH_RCR_RBSZ_WIDTH		14
2398c2ecf20Sopenharmony_ci#define DMA_CH_RCR_SR_INDEX		0
2408c2ecf20Sopenharmony_ci#define DMA_CH_RCR_SR_WIDTH		1
2418c2ecf20Sopenharmony_ci#define DMA_CH_RIWT_RWT_INDEX		0
2428c2ecf20Sopenharmony_ci#define DMA_CH_RIWT_RWT_WIDTH		8
2438c2ecf20Sopenharmony_ci#define DMA_CH_SR_FBE_INDEX		12
2448c2ecf20Sopenharmony_ci#define DMA_CH_SR_FBE_WIDTH		1
2458c2ecf20Sopenharmony_ci#define DMA_CH_SR_RBU_INDEX		7
2468c2ecf20Sopenharmony_ci#define DMA_CH_SR_RBU_WIDTH		1
2478c2ecf20Sopenharmony_ci#define DMA_CH_SR_RI_INDEX		6
2488c2ecf20Sopenharmony_ci#define DMA_CH_SR_RI_WIDTH		1
2498c2ecf20Sopenharmony_ci#define DMA_CH_SR_RPS_INDEX		8
2508c2ecf20Sopenharmony_ci#define DMA_CH_SR_RPS_WIDTH		1
2518c2ecf20Sopenharmony_ci#define DMA_CH_SR_TBU_INDEX		2
2528c2ecf20Sopenharmony_ci#define DMA_CH_SR_TBU_WIDTH		1
2538c2ecf20Sopenharmony_ci#define DMA_CH_SR_TI_INDEX		0
2548c2ecf20Sopenharmony_ci#define DMA_CH_SR_TI_WIDTH		1
2558c2ecf20Sopenharmony_ci#define DMA_CH_SR_TPS_INDEX		1
2568c2ecf20Sopenharmony_ci#define DMA_CH_SR_TPS_WIDTH		1
2578c2ecf20Sopenharmony_ci#define DMA_CH_TCR_OSP_INDEX		4
2588c2ecf20Sopenharmony_ci#define DMA_CH_TCR_OSP_WIDTH		1
2598c2ecf20Sopenharmony_ci#define DMA_CH_TCR_PBL_INDEX		16
2608c2ecf20Sopenharmony_ci#define DMA_CH_TCR_PBL_WIDTH		6
2618c2ecf20Sopenharmony_ci#define DMA_CH_TCR_ST_INDEX		0
2628c2ecf20Sopenharmony_ci#define DMA_CH_TCR_ST_WIDTH		1
2638c2ecf20Sopenharmony_ci#define DMA_CH_TCR_TSE_INDEX		12
2648c2ecf20Sopenharmony_ci#define DMA_CH_TCR_TSE_WIDTH		1
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci/* DMA channel register values */
2678c2ecf20Sopenharmony_ci#define DMA_OSP_DISABLE			0x00
2688c2ecf20Sopenharmony_ci#define DMA_OSP_ENABLE			0x01
2698c2ecf20Sopenharmony_ci#define DMA_PBL_1			1
2708c2ecf20Sopenharmony_ci#define DMA_PBL_2			2
2718c2ecf20Sopenharmony_ci#define DMA_PBL_4			4
2728c2ecf20Sopenharmony_ci#define DMA_PBL_8			8
2738c2ecf20Sopenharmony_ci#define DMA_PBL_16			16
2748c2ecf20Sopenharmony_ci#define DMA_PBL_32			32
2758c2ecf20Sopenharmony_ci#define DMA_PBL_64			64      /* 8 x 8 */
2768c2ecf20Sopenharmony_ci#define DMA_PBL_128			128     /* 8 x 16 */
2778c2ecf20Sopenharmony_ci#define DMA_PBL_256			256     /* 8 x 32 */
2788c2ecf20Sopenharmony_ci#define DMA_PBL_X8_DISABLE		0x00
2798c2ecf20Sopenharmony_ci#define DMA_PBL_X8_ENABLE		0x01
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_ci/* MAC register offsets */
2828c2ecf20Sopenharmony_ci#define MAC_TCR				0x0000
2838c2ecf20Sopenharmony_ci#define MAC_RCR				0x0004
2848c2ecf20Sopenharmony_ci#define MAC_PFR				0x0008
2858c2ecf20Sopenharmony_ci#define MAC_WTR				0x000c
2868c2ecf20Sopenharmony_ci#define MAC_HTR0			0x0010
2878c2ecf20Sopenharmony_ci#define MAC_VLANTR			0x0050
2888c2ecf20Sopenharmony_ci#define MAC_VLANHTR			0x0058
2898c2ecf20Sopenharmony_ci#define MAC_VLANIR			0x0060
2908c2ecf20Sopenharmony_ci#define MAC_IVLANIR			0x0064
2918c2ecf20Sopenharmony_ci#define MAC_RETMR			0x006c
2928c2ecf20Sopenharmony_ci#define MAC_Q0TFCR			0x0070
2938c2ecf20Sopenharmony_ci#define MAC_RFCR			0x0090
2948c2ecf20Sopenharmony_ci#define MAC_RQC0R			0x00a0
2958c2ecf20Sopenharmony_ci#define MAC_RQC1R			0x00a4
2968c2ecf20Sopenharmony_ci#define MAC_RQC2R			0x00a8
2978c2ecf20Sopenharmony_ci#define MAC_RQC3R			0x00ac
2988c2ecf20Sopenharmony_ci#define MAC_ISR				0x00b0
2998c2ecf20Sopenharmony_ci#define MAC_IER				0x00b4
3008c2ecf20Sopenharmony_ci#define MAC_RTSR			0x00b8
3018c2ecf20Sopenharmony_ci#define MAC_PMTCSR			0x00c0
3028c2ecf20Sopenharmony_ci#define MAC_RWKPFR			0x00c4
3038c2ecf20Sopenharmony_ci#define MAC_LPICSR			0x00d0
3048c2ecf20Sopenharmony_ci#define MAC_LPITCR			0x00d4
3058c2ecf20Sopenharmony_ci#define MAC_TIR				0x00e0
3068c2ecf20Sopenharmony_ci#define MAC_VR				0x0110
3078c2ecf20Sopenharmony_ci#define MAC_DR				0x0114
3088c2ecf20Sopenharmony_ci#define MAC_HWF0R			0x011c
3098c2ecf20Sopenharmony_ci#define MAC_HWF1R			0x0120
3108c2ecf20Sopenharmony_ci#define MAC_HWF2R			0x0124
3118c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR			0x0200
3128c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR			0x0204
3138c2ecf20Sopenharmony_ci#define MAC_MDIOISR			0x0214
3148c2ecf20Sopenharmony_ci#define MAC_MDIOIER			0x0218
3158c2ecf20Sopenharmony_ci#define MAC_MDIOCL22R			0x0220
3168c2ecf20Sopenharmony_ci#define MAC_GPIOCR			0x0278
3178c2ecf20Sopenharmony_ci#define MAC_GPIOSR			0x027c
3188c2ecf20Sopenharmony_ci#define MAC_MACA0HR			0x0300
3198c2ecf20Sopenharmony_ci#define MAC_MACA0LR			0x0304
3208c2ecf20Sopenharmony_ci#define MAC_MACA1HR			0x0308
3218c2ecf20Sopenharmony_ci#define MAC_MACA1LR			0x030c
3228c2ecf20Sopenharmony_ci#define MAC_RSSCR			0x0c80
3238c2ecf20Sopenharmony_ci#define MAC_RSSAR			0x0c88
3248c2ecf20Sopenharmony_ci#define MAC_RSSDR			0x0c8c
3258c2ecf20Sopenharmony_ci#define MAC_TSCR			0x0d00
3268c2ecf20Sopenharmony_ci#define MAC_SSIR			0x0d04
3278c2ecf20Sopenharmony_ci#define MAC_STSR			0x0d08
3288c2ecf20Sopenharmony_ci#define MAC_STNR			0x0d0c
3298c2ecf20Sopenharmony_ci#define MAC_STSUR			0x0d10
3308c2ecf20Sopenharmony_ci#define MAC_STNUR			0x0d14
3318c2ecf20Sopenharmony_ci#define MAC_TSAR			0x0d18
3328c2ecf20Sopenharmony_ci#define MAC_TSSR			0x0d20
3338c2ecf20Sopenharmony_ci#define MAC_TXSNR			0x0d30
3348c2ecf20Sopenharmony_ci#define MAC_TXSSR			0x0d34
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci#define MAC_QTFCR_INC			4
3378c2ecf20Sopenharmony_ci#define MAC_MACA_INC			4
3388c2ecf20Sopenharmony_ci#define MAC_HTR_INC			4
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_ci#define MAC_RQC2_INC			4
3418c2ecf20Sopenharmony_ci#define MAC_RQC2_Q_PER_REG		4
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ci/* MAC register entry bit positions and sizes */
3448c2ecf20Sopenharmony_ci#define MAC_HWF0R_ADDMACADRSEL_INDEX	18
3458c2ecf20Sopenharmony_ci#define MAC_HWF0R_ADDMACADRSEL_WIDTH	5
3468c2ecf20Sopenharmony_ci#define MAC_HWF0R_ARPOFFSEL_INDEX	9
3478c2ecf20Sopenharmony_ci#define MAC_HWF0R_ARPOFFSEL_WIDTH	1
3488c2ecf20Sopenharmony_ci#define MAC_HWF0R_EEESEL_INDEX		13
3498c2ecf20Sopenharmony_ci#define MAC_HWF0R_EEESEL_WIDTH		1
3508c2ecf20Sopenharmony_ci#define MAC_HWF0R_GMIISEL_INDEX		1
3518c2ecf20Sopenharmony_ci#define MAC_HWF0R_GMIISEL_WIDTH		1
3528c2ecf20Sopenharmony_ci#define MAC_HWF0R_MGKSEL_INDEX		7
3538c2ecf20Sopenharmony_ci#define MAC_HWF0R_MGKSEL_WIDTH		1
3548c2ecf20Sopenharmony_ci#define MAC_HWF0R_MMCSEL_INDEX		8
3558c2ecf20Sopenharmony_ci#define MAC_HWF0R_MMCSEL_WIDTH		1
3568c2ecf20Sopenharmony_ci#define MAC_HWF0R_RWKSEL_INDEX		6
3578c2ecf20Sopenharmony_ci#define MAC_HWF0R_RWKSEL_WIDTH		1
3588c2ecf20Sopenharmony_ci#define MAC_HWF0R_RXCOESEL_INDEX	16
3598c2ecf20Sopenharmony_ci#define MAC_HWF0R_RXCOESEL_WIDTH	1
3608c2ecf20Sopenharmony_ci#define MAC_HWF0R_SAVLANINS_INDEX	27
3618c2ecf20Sopenharmony_ci#define MAC_HWF0R_SAVLANINS_WIDTH	1
3628c2ecf20Sopenharmony_ci#define MAC_HWF0R_SMASEL_INDEX		5
3638c2ecf20Sopenharmony_ci#define MAC_HWF0R_SMASEL_WIDTH		1
3648c2ecf20Sopenharmony_ci#define MAC_HWF0R_TSSEL_INDEX		12
3658c2ecf20Sopenharmony_ci#define MAC_HWF0R_TSSEL_WIDTH		1
3668c2ecf20Sopenharmony_ci#define MAC_HWF0R_TSSTSSEL_INDEX	25
3678c2ecf20Sopenharmony_ci#define MAC_HWF0R_TSSTSSEL_WIDTH	2
3688c2ecf20Sopenharmony_ci#define MAC_HWF0R_TXCOESEL_INDEX	14
3698c2ecf20Sopenharmony_ci#define MAC_HWF0R_TXCOESEL_WIDTH	1
3708c2ecf20Sopenharmony_ci#define MAC_HWF0R_VLHASH_INDEX		4
3718c2ecf20Sopenharmony_ci#define MAC_HWF0R_VLHASH_WIDTH		1
3728c2ecf20Sopenharmony_ci#define MAC_HWF0R_VXN_INDEX		29
3738c2ecf20Sopenharmony_ci#define MAC_HWF0R_VXN_WIDTH		1
3748c2ecf20Sopenharmony_ci#define MAC_HWF1R_ADDR64_INDEX		14
3758c2ecf20Sopenharmony_ci#define MAC_HWF1R_ADDR64_WIDTH		2
3768c2ecf20Sopenharmony_ci#define MAC_HWF1R_ADVTHWORD_INDEX	13
3778c2ecf20Sopenharmony_ci#define MAC_HWF1R_ADVTHWORD_WIDTH	1
3788c2ecf20Sopenharmony_ci#define MAC_HWF1R_DBGMEMA_INDEX		19
3798c2ecf20Sopenharmony_ci#define MAC_HWF1R_DBGMEMA_WIDTH		1
3808c2ecf20Sopenharmony_ci#define MAC_HWF1R_DCBEN_INDEX		16
3818c2ecf20Sopenharmony_ci#define MAC_HWF1R_DCBEN_WIDTH		1
3828c2ecf20Sopenharmony_ci#define MAC_HWF1R_HASHTBLSZ_INDEX	24
3838c2ecf20Sopenharmony_ci#define MAC_HWF1R_HASHTBLSZ_WIDTH	3
3848c2ecf20Sopenharmony_ci#define MAC_HWF1R_L3L4FNUM_INDEX	27
3858c2ecf20Sopenharmony_ci#define MAC_HWF1R_L3L4FNUM_WIDTH	4
3868c2ecf20Sopenharmony_ci#define MAC_HWF1R_NUMTC_INDEX		21
3878c2ecf20Sopenharmony_ci#define MAC_HWF1R_NUMTC_WIDTH		3
3888c2ecf20Sopenharmony_ci#define MAC_HWF1R_RSSEN_INDEX		20
3898c2ecf20Sopenharmony_ci#define MAC_HWF1R_RSSEN_WIDTH		1
3908c2ecf20Sopenharmony_ci#define MAC_HWF1R_RXFIFOSIZE_INDEX	0
3918c2ecf20Sopenharmony_ci#define MAC_HWF1R_RXFIFOSIZE_WIDTH	5
3928c2ecf20Sopenharmony_ci#define MAC_HWF1R_SPHEN_INDEX		17
3938c2ecf20Sopenharmony_ci#define MAC_HWF1R_SPHEN_WIDTH		1
3948c2ecf20Sopenharmony_ci#define MAC_HWF1R_TSOEN_INDEX		18
3958c2ecf20Sopenharmony_ci#define MAC_HWF1R_TSOEN_WIDTH		1
3968c2ecf20Sopenharmony_ci#define MAC_HWF1R_TXFIFOSIZE_INDEX	6
3978c2ecf20Sopenharmony_ci#define MAC_HWF1R_TXFIFOSIZE_WIDTH	5
3988c2ecf20Sopenharmony_ci#define MAC_HWF2R_AUXSNAPNUM_INDEX	28
3998c2ecf20Sopenharmony_ci#define MAC_HWF2R_AUXSNAPNUM_WIDTH	3
4008c2ecf20Sopenharmony_ci#define MAC_HWF2R_PPSOUTNUM_INDEX	24
4018c2ecf20Sopenharmony_ci#define MAC_HWF2R_PPSOUTNUM_WIDTH	3
4028c2ecf20Sopenharmony_ci#define MAC_HWF2R_RXCHCNT_INDEX		12
4038c2ecf20Sopenharmony_ci#define MAC_HWF2R_RXCHCNT_WIDTH		4
4048c2ecf20Sopenharmony_ci#define MAC_HWF2R_RXQCNT_INDEX		0
4058c2ecf20Sopenharmony_ci#define MAC_HWF2R_RXQCNT_WIDTH		4
4068c2ecf20Sopenharmony_ci#define MAC_HWF2R_TXCHCNT_INDEX		18
4078c2ecf20Sopenharmony_ci#define MAC_HWF2R_TXCHCNT_WIDTH		4
4088c2ecf20Sopenharmony_ci#define MAC_HWF2R_TXQCNT_INDEX		6
4098c2ecf20Sopenharmony_ci#define MAC_HWF2R_TXQCNT_WIDTH		4
4108c2ecf20Sopenharmony_ci#define MAC_IER_TSIE_INDEX		12
4118c2ecf20Sopenharmony_ci#define MAC_IER_TSIE_WIDTH		1
4128c2ecf20Sopenharmony_ci#define MAC_ISR_MMCRXIS_INDEX		9
4138c2ecf20Sopenharmony_ci#define MAC_ISR_MMCRXIS_WIDTH		1
4148c2ecf20Sopenharmony_ci#define MAC_ISR_MMCTXIS_INDEX		10
4158c2ecf20Sopenharmony_ci#define MAC_ISR_MMCTXIS_WIDTH		1
4168c2ecf20Sopenharmony_ci#define MAC_ISR_PMTIS_INDEX		4
4178c2ecf20Sopenharmony_ci#define MAC_ISR_PMTIS_WIDTH		1
4188c2ecf20Sopenharmony_ci#define MAC_ISR_SMI_INDEX		1
4198c2ecf20Sopenharmony_ci#define MAC_ISR_SMI_WIDTH		1
4208c2ecf20Sopenharmony_ci#define MAC_ISR_TSIS_INDEX		12
4218c2ecf20Sopenharmony_ci#define MAC_ISR_TSIS_WIDTH		1
4228c2ecf20Sopenharmony_ci#define MAC_MACA1HR_AE_INDEX		31
4238c2ecf20Sopenharmony_ci#define MAC_MACA1HR_AE_WIDTH		1
4248c2ecf20Sopenharmony_ci#define MAC_MDIOIER_SNGLCOMPIE_INDEX	12
4258c2ecf20Sopenharmony_ci#define MAC_MDIOIER_SNGLCOMPIE_WIDTH	1
4268c2ecf20Sopenharmony_ci#define MAC_MDIOISR_SNGLCOMPINT_INDEX	12
4278c2ecf20Sopenharmony_ci#define MAC_MDIOISR_SNGLCOMPINT_WIDTH	1
4288c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR_DA_INDEX		21
4298c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR_DA_WIDTH		5
4308c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR_PA_INDEX		16
4318c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR_PA_WIDTH		5
4328c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR_RA_INDEX		0
4338c2ecf20Sopenharmony_ci#define MAC_MDIOSCAR_RA_WIDTH		16
4348c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_BUSY_INDEX	22
4358c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_BUSY_WIDTH	1
4368c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_CMD_INDEX		16
4378c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_CMD_WIDTH		2
4388c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_CR_INDEX		19
4398c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_CR_WIDTH		3
4408c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_DATA_INDEX	0
4418c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_DATA_WIDTH	16
4428c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_SADDR_INDEX	18
4438c2ecf20Sopenharmony_ci#define MAC_MDIOSCCDR_SADDR_WIDTH	1
4448c2ecf20Sopenharmony_ci#define MAC_PFR_HMC_INDEX		2
4458c2ecf20Sopenharmony_ci#define MAC_PFR_HMC_WIDTH		1
4468c2ecf20Sopenharmony_ci#define MAC_PFR_HPF_INDEX		10
4478c2ecf20Sopenharmony_ci#define MAC_PFR_HPF_WIDTH		1
4488c2ecf20Sopenharmony_ci#define MAC_PFR_HUC_INDEX		1
4498c2ecf20Sopenharmony_ci#define MAC_PFR_HUC_WIDTH		1
4508c2ecf20Sopenharmony_ci#define MAC_PFR_PM_INDEX		4
4518c2ecf20Sopenharmony_ci#define MAC_PFR_PM_WIDTH		1
4528c2ecf20Sopenharmony_ci#define MAC_PFR_PR_INDEX		0
4538c2ecf20Sopenharmony_ci#define MAC_PFR_PR_WIDTH		1
4548c2ecf20Sopenharmony_ci#define MAC_PFR_VTFE_INDEX		16
4558c2ecf20Sopenharmony_ci#define MAC_PFR_VTFE_WIDTH		1
4568c2ecf20Sopenharmony_ci#define MAC_PFR_VUCC_INDEX		22
4578c2ecf20Sopenharmony_ci#define MAC_PFR_VUCC_WIDTH		1
4588c2ecf20Sopenharmony_ci#define MAC_PMTCSR_MGKPKTEN_INDEX	1
4598c2ecf20Sopenharmony_ci#define MAC_PMTCSR_MGKPKTEN_WIDTH	1
4608c2ecf20Sopenharmony_ci#define MAC_PMTCSR_PWRDWN_INDEX		0
4618c2ecf20Sopenharmony_ci#define MAC_PMTCSR_PWRDWN_WIDTH		1
4628c2ecf20Sopenharmony_ci#define MAC_PMTCSR_RWKFILTRST_INDEX	31
4638c2ecf20Sopenharmony_ci#define MAC_PMTCSR_RWKFILTRST_WIDTH	1
4648c2ecf20Sopenharmony_ci#define MAC_PMTCSR_RWKPKTEN_INDEX	2
4658c2ecf20Sopenharmony_ci#define MAC_PMTCSR_RWKPKTEN_WIDTH	1
4668c2ecf20Sopenharmony_ci#define MAC_Q0TFCR_PT_INDEX		16
4678c2ecf20Sopenharmony_ci#define MAC_Q0TFCR_PT_WIDTH		16
4688c2ecf20Sopenharmony_ci#define MAC_Q0TFCR_TFE_INDEX		1
4698c2ecf20Sopenharmony_ci#define MAC_Q0TFCR_TFE_WIDTH		1
4708c2ecf20Sopenharmony_ci#define MAC_RCR_ACS_INDEX		1
4718c2ecf20Sopenharmony_ci#define MAC_RCR_ACS_WIDTH		1
4728c2ecf20Sopenharmony_ci#define MAC_RCR_CST_INDEX		2
4738c2ecf20Sopenharmony_ci#define MAC_RCR_CST_WIDTH		1
4748c2ecf20Sopenharmony_ci#define MAC_RCR_DCRCC_INDEX		3
4758c2ecf20Sopenharmony_ci#define MAC_RCR_DCRCC_WIDTH		1
4768c2ecf20Sopenharmony_ci#define MAC_RCR_HDSMS_INDEX		12
4778c2ecf20Sopenharmony_ci#define MAC_RCR_HDSMS_WIDTH		3
4788c2ecf20Sopenharmony_ci#define MAC_RCR_IPC_INDEX		9
4798c2ecf20Sopenharmony_ci#define MAC_RCR_IPC_WIDTH		1
4808c2ecf20Sopenharmony_ci#define MAC_RCR_JE_INDEX		8
4818c2ecf20Sopenharmony_ci#define MAC_RCR_JE_WIDTH		1
4828c2ecf20Sopenharmony_ci#define MAC_RCR_LM_INDEX		10
4838c2ecf20Sopenharmony_ci#define MAC_RCR_LM_WIDTH		1
4848c2ecf20Sopenharmony_ci#define MAC_RCR_RE_INDEX		0
4858c2ecf20Sopenharmony_ci#define MAC_RCR_RE_WIDTH		1
4868c2ecf20Sopenharmony_ci#define MAC_RFCR_PFCE_INDEX		8
4878c2ecf20Sopenharmony_ci#define MAC_RFCR_PFCE_WIDTH		1
4888c2ecf20Sopenharmony_ci#define MAC_RFCR_RFE_INDEX		0
4898c2ecf20Sopenharmony_ci#define MAC_RFCR_RFE_WIDTH		1
4908c2ecf20Sopenharmony_ci#define MAC_RFCR_UP_INDEX		1
4918c2ecf20Sopenharmony_ci#define MAC_RFCR_UP_WIDTH		1
4928c2ecf20Sopenharmony_ci#define MAC_RQC0R_RXQ0EN_INDEX		0
4938c2ecf20Sopenharmony_ci#define MAC_RQC0R_RXQ0EN_WIDTH		2
4948c2ecf20Sopenharmony_ci#define MAC_RSSAR_ADDRT_INDEX		2
4958c2ecf20Sopenharmony_ci#define MAC_RSSAR_ADDRT_WIDTH		1
4968c2ecf20Sopenharmony_ci#define MAC_RSSAR_CT_INDEX		1
4978c2ecf20Sopenharmony_ci#define MAC_RSSAR_CT_WIDTH		1
4988c2ecf20Sopenharmony_ci#define MAC_RSSAR_OB_INDEX		0
4998c2ecf20Sopenharmony_ci#define MAC_RSSAR_OB_WIDTH		1
5008c2ecf20Sopenharmony_ci#define MAC_RSSAR_RSSIA_INDEX		8
5018c2ecf20Sopenharmony_ci#define MAC_RSSAR_RSSIA_WIDTH		8
5028c2ecf20Sopenharmony_ci#define MAC_RSSCR_IP2TE_INDEX		1
5038c2ecf20Sopenharmony_ci#define MAC_RSSCR_IP2TE_WIDTH		1
5048c2ecf20Sopenharmony_ci#define MAC_RSSCR_RSSE_INDEX		0
5058c2ecf20Sopenharmony_ci#define MAC_RSSCR_RSSE_WIDTH		1
5068c2ecf20Sopenharmony_ci#define MAC_RSSCR_TCP4TE_INDEX		2
5078c2ecf20Sopenharmony_ci#define MAC_RSSCR_TCP4TE_WIDTH		1
5088c2ecf20Sopenharmony_ci#define MAC_RSSCR_UDP4TE_INDEX		3
5098c2ecf20Sopenharmony_ci#define MAC_RSSCR_UDP4TE_WIDTH		1
5108c2ecf20Sopenharmony_ci#define MAC_RSSDR_DMCH_INDEX		0
5118c2ecf20Sopenharmony_ci#define MAC_RSSDR_DMCH_WIDTH		4
5128c2ecf20Sopenharmony_ci#define MAC_SSIR_SNSINC_INDEX		8
5138c2ecf20Sopenharmony_ci#define MAC_SSIR_SNSINC_WIDTH		8
5148c2ecf20Sopenharmony_ci#define MAC_SSIR_SSINC_INDEX		16
5158c2ecf20Sopenharmony_ci#define MAC_SSIR_SSINC_WIDTH		8
5168c2ecf20Sopenharmony_ci#define MAC_TCR_SS_INDEX		29
5178c2ecf20Sopenharmony_ci#define MAC_TCR_SS_WIDTH		2
5188c2ecf20Sopenharmony_ci#define MAC_TCR_TE_INDEX		0
5198c2ecf20Sopenharmony_ci#define MAC_TCR_TE_WIDTH		1
5208c2ecf20Sopenharmony_ci#define MAC_TCR_VNE_INDEX		24
5218c2ecf20Sopenharmony_ci#define MAC_TCR_VNE_WIDTH		1
5228c2ecf20Sopenharmony_ci#define MAC_TCR_VNM_INDEX		25
5238c2ecf20Sopenharmony_ci#define MAC_TCR_VNM_WIDTH		1
5248c2ecf20Sopenharmony_ci#define MAC_TIR_TNID_INDEX		0
5258c2ecf20Sopenharmony_ci#define MAC_TIR_TNID_WIDTH		16
5268c2ecf20Sopenharmony_ci#define MAC_TSCR_AV8021ASMEN_INDEX	28
5278c2ecf20Sopenharmony_ci#define MAC_TSCR_AV8021ASMEN_WIDTH	1
5288c2ecf20Sopenharmony_ci#define MAC_TSCR_SNAPTYPSEL_INDEX	16
5298c2ecf20Sopenharmony_ci#define MAC_TSCR_SNAPTYPSEL_WIDTH	2
5308c2ecf20Sopenharmony_ci#define MAC_TSCR_TSADDREG_INDEX		5
5318c2ecf20Sopenharmony_ci#define MAC_TSCR_TSADDREG_WIDTH		1
5328c2ecf20Sopenharmony_ci#define MAC_TSCR_TSCFUPDT_INDEX		1
5338c2ecf20Sopenharmony_ci#define MAC_TSCR_TSCFUPDT_WIDTH		1
5348c2ecf20Sopenharmony_ci#define MAC_TSCR_TSCTRLSSR_INDEX	9
5358c2ecf20Sopenharmony_ci#define MAC_TSCR_TSCTRLSSR_WIDTH	1
5368c2ecf20Sopenharmony_ci#define MAC_TSCR_TSENA_INDEX		0
5378c2ecf20Sopenharmony_ci#define MAC_TSCR_TSENA_WIDTH		1
5388c2ecf20Sopenharmony_ci#define MAC_TSCR_TSENALL_INDEX		8
5398c2ecf20Sopenharmony_ci#define MAC_TSCR_TSENALL_WIDTH		1
5408c2ecf20Sopenharmony_ci#define MAC_TSCR_TSEVNTENA_INDEX	14
5418c2ecf20Sopenharmony_ci#define MAC_TSCR_TSEVNTENA_WIDTH	1
5428c2ecf20Sopenharmony_ci#define MAC_TSCR_TSINIT_INDEX		2
5438c2ecf20Sopenharmony_ci#define MAC_TSCR_TSINIT_WIDTH		1
5448c2ecf20Sopenharmony_ci#define MAC_TSCR_TSIPENA_INDEX		11
5458c2ecf20Sopenharmony_ci#define MAC_TSCR_TSIPENA_WIDTH		1
5468c2ecf20Sopenharmony_ci#define MAC_TSCR_TSIPV4ENA_INDEX	13
5478c2ecf20Sopenharmony_ci#define MAC_TSCR_TSIPV4ENA_WIDTH	1
5488c2ecf20Sopenharmony_ci#define MAC_TSCR_TSIPV6ENA_INDEX	12
5498c2ecf20Sopenharmony_ci#define MAC_TSCR_TSIPV6ENA_WIDTH	1
5508c2ecf20Sopenharmony_ci#define MAC_TSCR_TSMSTRENA_INDEX	15
5518c2ecf20Sopenharmony_ci#define MAC_TSCR_TSMSTRENA_WIDTH	1
5528c2ecf20Sopenharmony_ci#define MAC_TSCR_TSVER2ENA_INDEX	10
5538c2ecf20Sopenharmony_ci#define MAC_TSCR_TSVER2ENA_WIDTH	1
5548c2ecf20Sopenharmony_ci#define MAC_TSCR_TXTSSTSM_INDEX		24
5558c2ecf20Sopenharmony_ci#define MAC_TSCR_TXTSSTSM_WIDTH		1
5568c2ecf20Sopenharmony_ci#define MAC_TSSR_TXTSC_INDEX		15
5578c2ecf20Sopenharmony_ci#define MAC_TSSR_TXTSC_WIDTH		1
5588c2ecf20Sopenharmony_ci#define MAC_TXSNR_TXTSSTSMIS_INDEX	31
5598c2ecf20Sopenharmony_ci#define MAC_TXSNR_TXTSSTSMIS_WIDTH	1
5608c2ecf20Sopenharmony_ci#define MAC_VLANHTR_VLHT_INDEX		0
5618c2ecf20Sopenharmony_ci#define MAC_VLANHTR_VLHT_WIDTH		16
5628c2ecf20Sopenharmony_ci#define MAC_VLANIR_VLTI_INDEX		20
5638c2ecf20Sopenharmony_ci#define MAC_VLANIR_VLTI_WIDTH		1
5648c2ecf20Sopenharmony_ci#define MAC_VLANIR_CSVL_INDEX		19
5658c2ecf20Sopenharmony_ci#define MAC_VLANIR_CSVL_WIDTH		1
5668c2ecf20Sopenharmony_ci#define MAC_VLANTR_DOVLTC_INDEX		20
5678c2ecf20Sopenharmony_ci#define MAC_VLANTR_DOVLTC_WIDTH		1
5688c2ecf20Sopenharmony_ci#define MAC_VLANTR_ERSVLM_INDEX		19
5698c2ecf20Sopenharmony_ci#define MAC_VLANTR_ERSVLM_WIDTH		1
5708c2ecf20Sopenharmony_ci#define MAC_VLANTR_ESVL_INDEX		18
5718c2ecf20Sopenharmony_ci#define MAC_VLANTR_ESVL_WIDTH		1
5728c2ecf20Sopenharmony_ci#define MAC_VLANTR_ETV_INDEX		16
5738c2ecf20Sopenharmony_ci#define MAC_VLANTR_ETV_WIDTH		1
5748c2ecf20Sopenharmony_ci#define MAC_VLANTR_EVLS_INDEX		21
5758c2ecf20Sopenharmony_ci#define MAC_VLANTR_EVLS_WIDTH		2
5768c2ecf20Sopenharmony_ci#define MAC_VLANTR_EVLRXS_INDEX		24
5778c2ecf20Sopenharmony_ci#define MAC_VLANTR_EVLRXS_WIDTH		1
5788c2ecf20Sopenharmony_ci#define MAC_VLANTR_VL_INDEX		0
5798c2ecf20Sopenharmony_ci#define MAC_VLANTR_VL_WIDTH		16
5808c2ecf20Sopenharmony_ci#define MAC_VLANTR_VTHM_INDEX		25
5818c2ecf20Sopenharmony_ci#define MAC_VLANTR_VTHM_WIDTH		1
5828c2ecf20Sopenharmony_ci#define MAC_VLANTR_VTIM_INDEX		17
5838c2ecf20Sopenharmony_ci#define MAC_VLANTR_VTIM_WIDTH		1
5848c2ecf20Sopenharmony_ci#define MAC_VR_DEVID_INDEX		8
5858c2ecf20Sopenharmony_ci#define MAC_VR_DEVID_WIDTH		8
5868c2ecf20Sopenharmony_ci#define MAC_VR_SNPSVER_INDEX		0
5878c2ecf20Sopenharmony_ci#define MAC_VR_SNPSVER_WIDTH		8
5888c2ecf20Sopenharmony_ci#define MAC_VR_USERVER_INDEX		16
5898c2ecf20Sopenharmony_ci#define MAC_VR_USERVER_WIDTH		8
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci/* MMC register offsets */
5928c2ecf20Sopenharmony_ci#define MMC_CR				0x0800
5938c2ecf20Sopenharmony_ci#define MMC_RISR			0x0804
5948c2ecf20Sopenharmony_ci#define MMC_TISR			0x0808
5958c2ecf20Sopenharmony_ci#define MMC_RIER			0x080c
5968c2ecf20Sopenharmony_ci#define MMC_TIER			0x0810
5978c2ecf20Sopenharmony_ci#define MMC_TXOCTETCOUNT_GB_LO		0x0814
5988c2ecf20Sopenharmony_ci#define MMC_TXOCTETCOUNT_GB_HI		0x0818
5998c2ecf20Sopenharmony_ci#define MMC_TXFRAMECOUNT_GB_LO		0x081c
6008c2ecf20Sopenharmony_ci#define MMC_TXFRAMECOUNT_GB_HI		0x0820
6018c2ecf20Sopenharmony_ci#define MMC_TXBROADCASTFRAMES_G_LO	0x0824
6028c2ecf20Sopenharmony_ci#define MMC_TXBROADCASTFRAMES_G_HI	0x0828
6038c2ecf20Sopenharmony_ci#define MMC_TXMULTICASTFRAMES_G_LO	0x082c
6048c2ecf20Sopenharmony_ci#define MMC_TXMULTICASTFRAMES_G_HI	0x0830
6058c2ecf20Sopenharmony_ci#define MMC_TX64OCTETS_GB_LO		0x0834
6068c2ecf20Sopenharmony_ci#define MMC_TX64OCTETS_GB_HI		0x0838
6078c2ecf20Sopenharmony_ci#define MMC_TX65TO127OCTETS_GB_LO	0x083c
6088c2ecf20Sopenharmony_ci#define MMC_TX65TO127OCTETS_GB_HI	0x0840
6098c2ecf20Sopenharmony_ci#define MMC_TX128TO255OCTETS_GB_LO	0x0844
6108c2ecf20Sopenharmony_ci#define MMC_TX128TO255OCTETS_GB_HI	0x0848
6118c2ecf20Sopenharmony_ci#define MMC_TX256TO511OCTETS_GB_LO	0x084c
6128c2ecf20Sopenharmony_ci#define MMC_TX256TO511OCTETS_GB_HI	0x0850
6138c2ecf20Sopenharmony_ci#define MMC_TX512TO1023OCTETS_GB_LO	0x0854
6148c2ecf20Sopenharmony_ci#define MMC_TX512TO1023OCTETS_GB_HI	0x0858
6158c2ecf20Sopenharmony_ci#define MMC_TX1024TOMAXOCTETS_GB_LO	0x085c
6168c2ecf20Sopenharmony_ci#define MMC_TX1024TOMAXOCTETS_GB_HI	0x0860
6178c2ecf20Sopenharmony_ci#define MMC_TXUNICASTFRAMES_GB_LO	0x0864
6188c2ecf20Sopenharmony_ci#define MMC_TXUNICASTFRAMES_GB_HI	0x0868
6198c2ecf20Sopenharmony_ci#define MMC_TXMULTICASTFRAMES_GB_LO	0x086c
6208c2ecf20Sopenharmony_ci#define MMC_TXMULTICASTFRAMES_GB_HI	0x0870
6218c2ecf20Sopenharmony_ci#define MMC_TXBROADCASTFRAMES_GB_LO	0x0874
6228c2ecf20Sopenharmony_ci#define MMC_TXBROADCASTFRAMES_GB_HI	0x0878
6238c2ecf20Sopenharmony_ci#define MMC_TXUNDERFLOWERROR_LO		0x087c
6248c2ecf20Sopenharmony_ci#define MMC_TXUNDERFLOWERROR_HI		0x0880
6258c2ecf20Sopenharmony_ci#define MMC_TXOCTETCOUNT_G_LO		0x0884
6268c2ecf20Sopenharmony_ci#define MMC_TXOCTETCOUNT_G_HI		0x0888
6278c2ecf20Sopenharmony_ci#define MMC_TXFRAMECOUNT_G_LO		0x088c
6288c2ecf20Sopenharmony_ci#define MMC_TXFRAMECOUNT_G_HI		0x0890
6298c2ecf20Sopenharmony_ci#define MMC_TXPAUSEFRAMES_LO		0x0894
6308c2ecf20Sopenharmony_ci#define MMC_TXPAUSEFRAMES_HI		0x0898
6318c2ecf20Sopenharmony_ci#define MMC_TXVLANFRAMES_G_LO		0x089c
6328c2ecf20Sopenharmony_ci#define MMC_TXVLANFRAMES_G_HI		0x08a0
6338c2ecf20Sopenharmony_ci#define MMC_RXFRAMECOUNT_GB_LO		0x0900
6348c2ecf20Sopenharmony_ci#define MMC_RXFRAMECOUNT_GB_HI		0x0904
6358c2ecf20Sopenharmony_ci#define MMC_RXOCTETCOUNT_GB_LO		0x0908
6368c2ecf20Sopenharmony_ci#define MMC_RXOCTETCOUNT_GB_HI		0x090c
6378c2ecf20Sopenharmony_ci#define MMC_RXOCTETCOUNT_G_LO		0x0910
6388c2ecf20Sopenharmony_ci#define MMC_RXOCTETCOUNT_G_HI		0x0914
6398c2ecf20Sopenharmony_ci#define MMC_RXBROADCASTFRAMES_G_LO	0x0918
6408c2ecf20Sopenharmony_ci#define MMC_RXBROADCASTFRAMES_G_HI	0x091c
6418c2ecf20Sopenharmony_ci#define MMC_RXMULTICASTFRAMES_G_LO	0x0920
6428c2ecf20Sopenharmony_ci#define MMC_RXMULTICASTFRAMES_G_HI	0x0924
6438c2ecf20Sopenharmony_ci#define MMC_RXCRCERROR_LO		0x0928
6448c2ecf20Sopenharmony_ci#define MMC_RXCRCERROR_HI		0x092c
6458c2ecf20Sopenharmony_ci#define MMC_RXRUNTERROR			0x0930
6468c2ecf20Sopenharmony_ci#define MMC_RXJABBERERROR		0x0934
6478c2ecf20Sopenharmony_ci#define MMC_RXUNDERSIZE_G		0x0938
6488c2ecf20Sopenharmony_ci#define MMC_RXOVERSIZE_G		0x093c
6498c2ecf20Sopenharmony_ci#define MMC_RX64OCTETS_GB_LO		0x0940
6508c2ecf20Sopenharmony_ci#define MMC_RX64OCTETS_GB_HI		0x0944
6518c2ecf20Sopenharmony_ci#define MMC_RX65TO127OCTETS_GB_LO	0x0948
6528c2ecf20Sopenharmony_ci#define MMC_RX65TO127OCTETS_GB_HI	0x094c
6538c2ecf20Sopenharmony_ci#define MMC_RX128TO255OCTETS_GB_LO	0x0950
6548c2ecf20Sopenharmony_ci#define MMC_RX128TO255OCTETS_GB_HI	0x0954
6558c2ecf20Sopenharmony_ci#define MMC_RX256TO511OCTETS_GB_LO	0x0958
6568c2ecf20Sopenharmony_ci#define MMC_RX256TO511OCTETS_GB_HI	0x095c
6578c2ecf20Sopenharmony_ci#define MMC_RX512TO1023OCTETS_GB_LO	0x0960
6588c2ecf20Sopenharmony_ci#define MMC_RX512TO1023OCTETS_GB_HI	0x0964
6598c2ecf20Sopenharmony_ci#define MMC_RX1024TOMAXOCTETS_GB_LO	0x0968
6608c2ecf20Sopenharmony_ci#define MMC_RX1024TOMAXOCTETS_GB_HI	0x096c
6618c2ecf20Sopenharmony_ci#define MMC_RXUNICASTFRAMES_G_LO	0x0970
6628c2ecf20Sopenharmony_ci#define MMC_RXUNICASTFRAMES_G_HI	0x0974
6638c2ecf20Sopenharmony_ci#define MMC_RXLENGTHERROR_LO		0x0978
6648c2ecf20Sopenharmony_ci#define MMC_RXLENGTHERROR_HI		0x097c
6658c2ecf20Sopenharmony_ci#define MMC_RXOUTOFRANGETYPE_LO		0x0980
6668c2ecf20Sopenharmony_ci#define MMC_RXOUTOFRANGETYPE_HI		0x0984
6678c2ecf20Sopenharmony_ci#define MMC_RXPAUSEFRAMES_LO		0x0988
6688c2ecf20Sopenharmony_ci#define MMC_RXPAUSEFRAMES_HI		0x098c
6698c2ecf20Sopenharmony_ci#define MMC_RXFIFOOVERFLOW_LO		0x0990
6708c2ecf20Sopenharmony_ci#define MMC_RXFIFOOVERFLOW_HI		0x0994
6718c2ecf20Sopenharmony_ci#define MMC_RXVLANFRAMES_GB_LO		0x0998
6728c2ecf20Sopenharmony_ci#define MMC_RXVLANFRAMES_GB_HI		0x099c
6738c2ecf20Sopenharmony_ci#define MMC_RXWATCHDOGERROR		0x09a0
6748c2ecf20Sopenharmony_ci
6758c2ecf20Sopenharmony_ci/* MMC register entry bit positions and sizes */
6768c2ecf20Sopenharmony_ci#define MMC_CR_CR_INDEX				0
6778c2ecf20Sopenharmony_ci#define MMC_CR_CR_WIDTH				1
6788c2ecf20Sopenharmony_ci#define MMC_CR_CSR_INDEX			1
6798c2ecf20Sopenharmony_ci#define MMC_CR_CSR_WIDTH			1
6808c2ecf20Sopenharmony_ci#define MMC_CR_ROR_INDEX			2
6818c2ecf20Sopenharmony_ci#define MMC_CR_ROR_WIDTH			1
6828c2ecf20Sopenharmony_ci#define MMC_CR_MCF_INDEX			3
6838c2ecf20Sopenharmony_ci#define MMC_CR_MCF_WIDTH			1
6848c2ecf20Sopenharmony_ci#define MMC_CR_MCT_INDEX			4
6858c2ecf20Sopenharmony_ci#define MMC_CR_MCT_WIDTH			2
6868c2ecf20Sopenharmony_ci#define MMC_RIER_ALL_INTERRUPTS_INDEX		0
6878c2ecf20Sopenharmony_ci#define MMC_RIER_ALL_INTERRUPTS_WIDTH		23
6888c2ecf20Sopenharmony_ci#define MMC_RISR_RXFRAMECOUNT_GB_INDEX		0
6898c2ecf20Sopenharmony_ci#define MMC_RISR_RXFRAMECOUNT_GB_WIDTH		1
6908c2ecf20Sopenharmony_ci#define MMC_RISR_RXOCTETCOUNT_GB_INDEX		1
6918c2ecf20Sopenharmony_ci#define MMC_RISR_RXOCTETCOUNT_GB_WIDTH		1
6928c2ecf20Sopenharmony_ci#define MMC_RISR_RXOCTETCOUNT_G_INDEX		2
6938c2ecf20Sopenharmony_ci#define MMC_RISR_RXOCTETCOUNT_G_WIDTH		1
6948c2ecf20Sopenharmony_ci#define MMC_RISR_RXBROADCASTFRAMES_G_INDEX	3
6958c2ecf20Sopenharmony_ci#define MMC_RISR_RXBROADCASTFRAMES_G_WIDTH	1
6968c2ecf20Sopenharmony_ci#define MMC_RISR_RXMULTICASTFRAMES_G_INDEX	4
6978c2ecf20Sopenharmony_ci#define MMC_RISR_RXMULTICASTFRAMES_G_WIDTH	1
6988c2ecf20Sopenharmony_ci#define MMC_RISR_RXCRCERROR_INDEX		5
6998c2ecf20Sopenharmony_ci#define MMC_RISR_RXCRCERROR_WIDTH		1
7008c2ecf20Sopenharmony_ci#define MMC_RISR_RXRUNTERROR_INDEX		6
7018c2ecf20Sopenharmony_ci#define MMC_RISR_RXRUNTERROR_WIDTH		1
7028c2ecf20Sopenharmony_ci#define MMC_RISR_RXJABBERERROR_INDEX		7
7038c2ecf20Sopenharmony_ci#define MMC_RISR_RXJABBERERROR_WIDTH		1
7048c2ecf20Sopenharmony_ci#define MMC_RISR_RXUNDERSIZE_G_INDEX		8
7058c2ecf20Sopenharmony_ci#define MMC_RISR_RXUNDERSIZE_G_WIDTH		1
7068c2ecf20Sopenharmony_ci#define MMC_RISR_RXOVERSIZE_G_INDEX		9
7078c2ecf20Sopenharmony_ci#define MMC_RISR_RXOVERSIZE_G_WIDTH		1
7088c2ecf20Sopenharmony_ci#define MMC_RISR_RX64OCTETS_GB_INDEX		10
7098c2ecf20Sopenharmony_ci#define MMC_RISR_RX64OCTETS_GB_WIDTH		1
7108c2ecf20Sopenharmony_ci#define MMC_RISR_RX65TO127OCTETS_GB_INDEX	11
7118c2ecf20Sopenharmony_ci#define MMC_RISR_RX65TO127OCTETS_GB_WIDTH	1
7128c2ecf20Sopenharmony_ci#define MMC_RISR_RX128TO255OCTETS_GB_INDEX	12
7138c2ecf20Sopenharmony_ci#define MMC_RISR_RX128TO255OCTETS_GB_WIDTH	1
7148c2ecf20Sopenharmony_ci#define MMC_RISR_RX256TO511OCTETS_GB_INDEX	13
7158c2ecf20Sopenharmony_ci#define MMC_RISR_RX256TO511OCTETS_GB_WIDTH	1
7168c2ecf20Sopenharmony_ci#define MMC_RISR_RX512TO1023OCTETS_GB_INDEX	14
7178c2ecf20Sopenharmony_ci#define MMC_RISR_RX512TO1023OCTETS_GB_WIDTH	1
7188c2ecf20Sopenharmony_ci#define MMC_RISR_RX1024TOMAXOCTETS_GB_INDEX	15
7198c2ecf20Sopenharmony_ci#define MMC_RISR_RX1024TOMAXOCTETS_GB_WIDTH	1
7208c2ecf20Sopenharmony_ci#define MMC_RISR_RXUNICASTFRAMES_G_INDEX	16
7218c2ecf20Sopenharmony_ci#define MMC_RISR_RXUNICASTFRAMES_G_WIDTH	1
7228c2ecf20Sopenharmony_ci#define MMC_RISR_RXLENGTHERROR_INDEX		17
7238c2ecf20Sopenharmony_ci#define MMC_RISR_RXLENGTHERROR_WIDTH		1
7248c2ecf20Sopenharmony_ci#define MMC_RISR_RXOUTOFRANGETYPE_INDEX		18
7258c2ecf20Sopenharmony_ci#define MMC_RISR_RXOUTOFRANGETYPE_WIDTH		1
7268c2ecf20Sopenharmony_ci#define MMC_RISR_RXPAUSEFRAMES_INDEX		19
7278c2ecf20Sopenharmony_ci#define MMC_RISR_RXPAUSEFRAMES_WIDTH		1
7288c2ecf20Sopenharmony_ci#define MMC_RISR_RXFIFOOVERFLOW_INDEX		20
7298c2ecf20Sopenharmony_ci#define MMC_RISR_RXFIFOOVERFLOW_WIDTH		1
7308c2ecf20Sopenharmony_ci#define MMC_RISR_RXVLANFRAMES_GB_INDEX		21
7318c2ecf20Sopenharmony_ci#define MMC_RISR_RXVLANFRAMES_GB_WIDTH		1
7328c2ecf20Sopenharmony_ci#define MMC_RISR_RXWATCHDOGERROR_INDEX		22
7338c2ecf20Sopenharmony_ci#define MMC_RISR_RXWATCHDOGERROR_WIDTH		1
7348c2ecf20Sopenharmony_ci#define MMC_TIER_ALL_INTERRUPTS_INDEX		0
7358c2ecf20Sopenharmony_ci#define MMC_TIER_ALL_INTERRUPTS_WIDTH		18
7368c2ecf20Sopenharmony_ci#define MMC_TISR_TXOCTETCOUNT_GB_INDEX		0
7378c2ecf20Sopenharmony_ci#define MMC_TISR_TXOCTETCOUNT_GB_WIDTH		1
7388c2ecf20Sopenharmony_ci#define MMC_TISR_TXFRAMECOUNT_GB_INDEX		1
7398c2ecf20Sopenharmony_ci#define MMC_TISR_TXFRAMECOUNT_GB_WIDTH		1
7408c2ecf20Sopenharmony_ci#define MMC_TISR_TXBROADCASTFRAMES_G_INDEX	2
7418c2ecf20Sopenharmony_ci#define MMC_TISR_TXBROADCASTFRAMES_G_WIDTH	1
7428c2ecf20Sopenharmony_ci#define MMC_TISR_TXMULTICASTFRAMES_G_INDEX	3
7438c2ecf20Sopenharmony_ci#define MMC_TISR_TXMULTICASTFRAMES_G_WIDTH	1
7448c2ecf20Sopenharmony_ci#define MMC_TISR_TX64OCTETS_GB_INDEX		4
7458c2ecf20Sopenharmony_ci#define MMC_TISR_TX64OCTETS_GB_WIDTH		1
7468c2ecf20Sopenharmony_ci#define MMC_TISR_TX65TO127OCTETS_GB_INDEX	5
7478c2ecf20Sopenharmony_ci#define MMC_TISR_TX65TO127OCTETS_GB_WIDTH	1
7488c2ecf20Sopenharmony_ci#define MMC_TISR_TX128TO255OCTETS_GB_INDEX	6
7498c2ecf20Sopenharmony_ci#define MMC_TISR_TX128TO255OCTETS_GB_WIDTH	1
7508c2ecf20Sopenharmony_ci#define MMC_TISR_TX256TO511OCTETS_GB_INDEX	7
7518c2ecf20Sopenharmony_ci#define MMC_TISR_TX256TO511OCTETS_GB_WIDTH	1
7528c2ecf20Sopenharmony_ci#define MMC_TISR_TX512TO1023OCTETS_GB_INDEX	8
7538c2ecf20Sopenharmony_ci#define MMC_TISR_TX512TO1023OCTETS_GB_WIDTH	1
7548c2ecf20Sopenharmony_ci#define MMC_TISR_TX1024TOMAXOCTETS_GB_INDEX	9
7558c2ecf20Sopenharmony_ci#define MMC_TISR_TX1024TOMAXOCTETS_GB_WIDTH	1
7568c2ecf20Sopenharmony_ci#define MMC_TISR_TXUNICASTFRAMES_GB_INDEX	10
7578c2ecf20Sopenharmony_ci#define MMC_TISR_TXUNICASTFRAMES_GB_WIDTH	1
7588c2ecf20Sopenharmony_ci#define MMC_TISR_TXMULTICASTFRAMES_GB_INDEX	11
7598c2ecf20Sopenharmony_ci#define MMC_TISR_TXMULTICASTFRAMES_GB_WIDTH	1
7608c2ecf20Sopenharmony_ci#define MMC_TISR_TXBROADCASTFRAMES_GB_INDEX	12
7618c2ecf20Sopenharmony_ci#define MMC_TISR_TXBROADCASTFRAMES_GB_WIDTH	1
7628c2ecf20Sopenharmony_ci#define MMC_TISR_TXUNDERFLOWERROR_INDEX		13
7638c2ecf20Sopenharmony_ci#define MMC_TISR_TXUNDERFLOWERROR_WIDTH		1
7648c2ecf20Sopenharmony_ci#define MMC_TISR_TXOCTETCOUNT_G_INDEX		14
7658c2ecf20Sopenharmony_ci#define MMC_TISR_TXOCTETCOUNT_G_WIDTH		1
7668c2ecf20Sopenharmony_ci#define MMC_TISR_TXFRAMECOUNT_G_INDEX		15
7678c2ecf20Sopenharmony_ci#define MMC_TISR_TXFRAMECOUNT_G_WIDTH		1
7688c2ecf20Sopenharmony_ci#define MMC_TISR_TXPAUSEFRAMES_INDEX		16
7698c2ecf20Sopenharmony_ci#define MMC_TISR_TXPAUSEFRAMES_WIDTH		1
7708c2ecf20Sopenharmony_ci#define MMC_TISR_TXVLANFRAMES_G_INDEX		17
7718c2ecf20Sopenharmony_ci#define MMC_TISR_TXVLANFRAMES_G_WIDTH		1
7728c2ecf20Sopenharmony_ci
7738c2ecf20Sopenharmony_ci/* MTL register offsets */
7748c2ecf20Sopenharmony_ci#define MTL_OMR				0x1000
7758c2ecf20Sopenharmony_ci#define MTL_FDCR			0x1008
7768c2ecf20Sopenharmony_ci#define MTL_FDSR			0x100c
7778c2ecf20Sopenharmony_ci#define MTL_FDDR			0x1010
7788c2ecf20Sopenharmony_ci#define MTL_ISR				0x1020
7798c2ecf20Sopenharmony_ci#define MTL_RQDCM0R			0x1030
7808c2ecf20Sopenharmony_ci#define MTL_TCPM0R			0x1040
7818c2ecf20Sopenharmony_ci#define MTL_TCPM1R			0x1044
7828c2ecf20Sopenharmony_ci
7838c2ecf20Sopenharmony_ci#define MTL_RQDCM_INC			4
7848c2ecf20Sopenharmony_ci#define MTL_RQDCM_Q_PER_REG		4
7858c2ecf20Sopenharmony_ci#define MTL_TCPM_INC			4
7868c2ecf20Sopenharmony_ci#define MTL_TCPM_TC_PER_REG		4
7878c2ecf20Sopenharmony_ci
7888c2ecf20Sopenharmony_ci/* MTL register entry bit positions and sizes */
7898c2ecf20Sopenharmony_ci#define MTL_OMR_ETSALG_INDEX		5
7908c2ecf20Sopenharmony_ci#define MTL_OMR_ETSALG_WIDTH		2
7918c2ecf20Sopenharmony_ci#define MTL_OMR_RAA_INDEX		2
7928c2ecf20Sopenharmony_ci#define MTL_OMR_RAA_WIDTH		1
7938c2ecf20Sopenharmony_ci
7948c2ecf20Sopenharmony_ci/* MTL queue register offsets
7958c2ecf20Sopenharmony_ci *   Multiple queues can be active.  The first queue has registers
7968c2ecf20Sopenharmony_ci *   that begin at 0x1100.  Each subsequent queue has registers that
7978c2ecf20Sopenharmony_ci *   are accessed using an offset of 0x80 from the previous queue.
7988c2ecf20Sopenharmony_ci */
7998c2ecf20Sopenharmony_ci#define MTL_Q_BASE			0x1100
8008c2ecf20Sopenharmony_ci#define MTL_Q_INC			0x80
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR			0x00
8038c2ecf20Sopenharmony_ci#define MTL_Q_TQUR			0x04
8048c2ecf20Sopenharmony_ci#define MTL_Q_TQDR			0x08
8058c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR			0x40
8068c2ecf20Sopenharmony_ci#define MTL_Q_RQMPOCR			0x44
8078c2ecf20Sopenharmony_ci#define MTL_Q_RQDR			0x48
8088c2ecf20Sopenharmony_ci#define MTL_Q_RQFCR			0x50
8098c2ecf20Sopenharmony_ci#define MTL_Q_IER			0x70
8108c2ecf20Sopenharmony_ci#define MTL_Q_ISR			0x74
8118c2ecf20Sopenharmony_ci
8128c2ecf20Sopenharmony_ci/* MTL queue register entry bit positions and sizes */
8138c2ecf20Sopenharmony_ci#define MTL_Q_RQDR_PRXQ_INDEX		16
8148c2ecf20Sopenharmony_ci#define MTL_Q_RQDR_PRXQ_WIDTH		14
8158c2ecf20Sopenharmony_ci#define MTL_Q_RQDR_RXQSTS_INDEX		4
8168c2ecf20Sopenharmony_ci#define MTL_Q_RQDR_RXQSTS_WIDTH		2
8178c2ecf20Sopenharmony_ci#define MTL_Q_RQFCR_RFA_INDEX		1
8188c2ecf20Sopenharmony_ci#define MTL_Q_RQFCR_RFA_WIDTH		6
8198c2ecf20Sopenharmony_ci#define MTL_Q_RQFCR_RFD_INDEX		17
8208c2ecf20Sopenharmony_ci#define MTL_Q_RQFCR_RFD_WIDTH		6
8218c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_EHFC_INDEX		7
8228c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_EHFC_WIDTH		1
8238c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_RQS_INDEX		16
8248c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_RQS_WIDTH		9
8258c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_RSF_INDEX		5
8268c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_RSF_WIDTH		1
8278c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_RTC_INDEX		0
8288c2ecf20Sopenharmony_ci#define MTL_Q_RQOMR_RTC_WIDTH		2
8298c2ecf20Sopenharmony_ci#define MTL_Q_TQDR_TRCSTS_INDEX		1
8308c2ecf20Sopenharmony_ci#define MTL_Q_TQDR_TRCSTS_WIDTH		2
8318c2ecf20Sopenharmony_ci#define MTL_Q_TQDR_TXQSTS_INDEX		4
8328c2ecf20Sopenharmony_ci#define MTL_Q_TQDR_TXQSTS_WIDTH		1
8338c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_FTQ_INDEX		0
8348c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_FTQ_WIDTH		1
8358c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_Q2TCMAP_INDEX	8
8368c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_Q2TCMAP_WIDTH	3
8378c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TQS_INDEX		16
8388c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TQS_WIDTH		10
8398c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TSF_INDEX		1
8408c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TSF_WIDTH		1
8418c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TTC_INDEX		4
8428c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TTC_WIDTH		3
8438c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TXQEN_INDEX		2
8448c2ecf20Sopenharmony_ci#define MTL_Q_TQOMR_TXQEN_WIDTH		2
8458c2ecf20Sopenharmony_ci
8468c2ecf20Sopenharmony_ci/* MTL queue register value */
8478c2ecf20Sopenharmony_ci#define MTL_RSF_DISABLE			0x00
8488c2ecf20Sopenharmony_ci#define MTL_RSF_ENABLE			0x01
8498c2ecf20Sopenharmony_ci#define MTL_TSF_DISABLE			0x00
8508c2ecf20Sopenharmony_ci#define MTL_TSF_ENABLE			0x01
8518c2ecf20Sopenharmony_ci
8528c2ecf20Sopenharmony_ci#define MTL_RX_THRESHOLD_64		0x00
8538c2ecf20Sopenharmony_ci#define MTL_RX_THRESHOLD_96		0x02
8548c2ecf20Sopenharmony_ci#define MTL_RX_THRESHOLD_128		0x03
8558c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_32		0x01
8568c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_64		0x00
8578c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_96		0x02
8588c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_128		0x03
8598c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_192		0x04
8608c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_256		0x05
8618c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_384		0x06
8628c2ecf20Sopenharmony_ci#define MTL_TX_THRESHOLD_512		0x07
8638c2ecf20Sopenharmony_ci
8648c2ecf20Sopenharmony_ci#define MTL_ETSALG_WRR			0x00
8658c2ecf20Sopenharmony_ci#define MTL_ETSALG_WFQ			0x01
8668c2ecf20Sopenharmony_ci#define MTL_ETSALG_DWRR			0x02
8678c2ecf20Sopenharmony_ci#define MTL_RAA_SP			0x00
8688c2ecf20Sopenharmony_ci#define MTL_RAA_WSP			0x01
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci#define MTL_Q_DISABLED			0x00
8718c2ecf20Sopenharmony_ci#define MTL_Q_ENABLED			0x02
8728c2ecf20Sopenharmony_ci
8738c2ecf20Sopenharmony_ci/* MTL traffic class register offsets
8748c2ecf20Sopenharmony_ci *   Multiple traffic classes can be active.  The first class has registers
8758c2ecf20Sopenharmony_ci *   that begin at 0x1100.  Each subsequent queue has registers that
8768c2ecf20Sopenharmony_ci *   are accessed using an offset of 0x80 from the previous queue.
8778c2ecf20Sopenharmony_ci */
8788c2ecf20Sopenharmony_ci#define MTL_TC_BASE			MTL_Q_BASE
8798c2ecf20Sopenharmony_ci#define MTL_TC_INC			MTL_Q_INC
8808c2ecf20Sopenharmony_ci
8818c2ecf20Sopenharmony_ci#define MTL_TC_ETSCR			0x10
8828c2ecf20Sopenharmony_ci#define MTL_TC_ETSSR			0x14
8838c2ecf20Sopenharmony_ci#define MTL_TC_QWR			0x18
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_ci/* MTL traffic class register entry bit positions and sizes */
8868c2ecf20Sopenharmony_ci#define MTL_TC_ETSCR_TSA_INDEX		0
8878c2ecf20Sopenharmony_ci#define MTL_TC_ETSCR_TSA_WIDTH		2
8888c2ecf20Sopenharmony_ci#define MTL_TC_QWR_QW_INDEX		0
8898c2ecf20Sopenharmony_ci#define MTL_TC_QWR_QW_WIDTH		21
8908c2ecf20Sopenharmony_ci
8918c2ecf20Sopenharmony_ci/* MTL traffic class register value */
8928c2ecf20Sopenharmony_ci#define MTL_TSA_SP			0x00
8938c2ecf20Sopenharmony_ci#define MTL_TSA_ETS			0x02
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_ci/* PCS register offsets */
8968c2ecf20Sopenharmony_ci#define PCS_V1_WINDOW_SELECT		0x03fc
8978c2ecf20Sopenharmony_ci#define PCS_V2_WINDOW_DEF		0x9060
8988c2ecf20Sopenharmony_ci#define PCS_V2_WINDOW_SELECT		0x9064
8998c2ecf20Sopenharmony_ci#define PCS_V2_RV_WINDOW_DEF		0x1060
9008c2ecf20Sopenharmony_ci#define PCS_V2_RV_WINDOW_SELECT		0x1064
9018c2ecf20Sopenharmony_ci
9028c2ecf20Sopenharmony_ci/* PCS register entry bit positions and sizes */
9038c2ecf20Sopenharmony_ci#define PCS_V2_WINDOW_DEF_OFFSET_INDEX	6
9048c2ecf20Sopenharmony_ci#define PCS_V2_WINDOW_DEF_OFFSET_WIDTH	14
9058c2ecf20Sopenharmony_ci#define PCS_V2_WINDOW_DEF_SIZE_INDEX	2
9068c2ecf20Sopenharmony_ci#define PCS_V2_WINDOW_DEF_SIZE_WIDTH	4
9078c2ecf20Sopenharmony_ci
9088c2ecf20Sopenharmony_ci/* SerDes integration register offsets */
9098c2ecf20Sopenharmony_ci#define SIR0_KR_RT_1			0x002c
9108c2ecf20Sopenharmony_ci#define SIR0_STATUS			0x0040
9118c2ecf20Sopenharmony_ci#define SIR1_SPEED			0x0000
9128c2ecf20Sopenharmony_ci
9138c2ecf20Sopenharmony_ci/* SerDes integration register entry bit positions and sizes */
9148c2ecf20Sopenharmony_ci#define SIR0_KR_RT_1_RESET_INDEX	11
9158c2ecf20Sopenharmony_ci#define SIR0_KR_RT_1_RESET_WIDTH	1
9168c2ecf20Sopenharmony_ci#define SIR0_STATUS_RX_READY_INDEX	0
9178c2ecf20Sopenharmony_ci#define SIR0_STATUS_RX_READY_WIDTH	1
9188c2ecf20Sopenharmony_ci#define SIR0_STATUS_TX_READY_INDEX	8
9198c2ecf20Sopenharmony_ci#define SIR0_STATUS_TX_READY_WIDTH	1
9208c2ecf20Sopenharmony_ci#define SIR1_SPEED_CDR_RATE_INDEX	12
9218c2ecf20Sopenharmony_ci#define SIR1_SPEED_CDR_RATE_WIDTH	4
9228c2ecf20Sopenharmony_ci#define SIR1_SPEED_DATARATE_INDEX	4
9238c2ecf20Sopenharmony_ci#define SIR1_SPEED_DATARATE_WIDTH	2
9248c2ecf20Sopenharmony_ci#define SIR1_SPEED_PLLSEL_INDEX		3
9258c2ecf20Sopenharmony_ci#define SIR1_SPEED_PLLSEL_WIDTH		1
9268c2ecf20Sopenharmony_ci#define SIR1_SPEED_RATECHANGE_INDEX	6
9278c2ecf20Sopenharmony_ci#define SIR1_SPEED_RATECHANGE_WIDTH	1
9288c2ecf20Sopenharmony_ci#define SIR1_SPEED_TXAMP_INDEX		8
9298c2ecf20Sopenharmony_ci#define SIR1_SPEED_TXAMP_WIDTH		4
9308c2ecf20Sopenharmony_ci#define SIR1_SPEED_WORDMODE_INDEX	0
9318c2ecf20Sopenharmony_ci#define SIR1_SPEED_WORDMODE_WIDTH	3
9328c2ecf20Sopenharmony_ci
9338c2ecf20Sopenharmony_ci/* SerDes RxTx register offsets */
9348c2ecf20Sopenharmony_ci#define RXTX_REG6			0x0018
9358c2ecf20Sopenharmony_ci#define RXTX_REG20			0x0050
9368c2ecf20Sopenharmony_ci#define RXTX_REG22			0x0058
9378c2ecf20Sopenharmony_ci#define RXTX_REG114			0x01c8
9388c2ecf20Sopenharmony_ci#define RXTX_REG129			0x0204
9398c2ecf20Sopenharmony_ci
9408c2ecf20Sopenharmony_ci/* SerDes RxTx register entry bit positions and sizes */
9418c2ecf20Sopenharmony_ci#define RXTX_REG6_RESETB_RXD_INDEX	8
9428c2ecf20Sopenharmony_ci#define RXTX_REG6_RESETB_RXD_WIDTH	1
9438c2ecf20Sopenharmony_ci#define RXTX_REG20_BLWC_ENA_INDEX	2
9448c2ecf20Sopenharmony_ci#define RXTX_REG20_BLWC_ENA_WIDTH	1
9458c2ecf20Sopenharmony_ci#define RXTX_REG114_PQ_REG_INDEX	9
9468c2ecf20Sopenharmony_ci#define RXTX_REG114_PQ_REG_WIDTH	7
9478c2ecf20Sopenharmony_ci#define RXTX_REG129_RXDFE_CONFIG_INDEX	14
9488c2ecf20Sopenharmony_ci#define RXTX_REG129_RXDFE_CONFIG_WIDTH	2
9498c2ecf20Sopenharmony_ci
9508c2ecf20Sopenharmony_ci/* MAC Control register offsets */
9518c2ecf20Sopenharmony_ci#define XP_PROP_0			0x0000
9528c2ecf20Sopenharmony_ci#define XP_PROP_1			0x0004
9538c2ecf20Sopenharmony_ci#define XP_PROP_2			0x0008
9548c2ecf20Sopenharmony_ci#define XP_PROP_3			0x000c
9558c2ecf20Sopenharmony_ci#define XP_PROP_4			0x0010
9568c2ecf20Sopenharmony_ci#define XP_PROP_5			0x0014
9578c2ecf20Sopenharmony_ci#define XP_MAC_ADDR_LO			0x0020
9588c2ecf20Sopenharmony_ci#define XP_MAC_ADDR_HI			0x0024
9598c2ecf20Sopenharmony_ci#define XP_ECC_ISR			0x0030
9608c2ecf20Sopenharmony_ci#define XP_ECC_IER			0x0034
9618c2ecf20Sopenharmony_ci#define XP_ECC_CNT0			0x003c
9628c2ecf20Sopenharmony_ci#define XP_ECC_CNT1			0x0040
9638c2ecf20Sopenharmony_ci#define XP_DRIVER_INT_REQ		0x0060
9648c2ecf20Sopenharmony_ci#define XP_DRIVER_INT_RO		0x0064
9658c2ecf20Sopenharmony_ci#define XP_DRIVER_SCRATCH_0		0x0068
9668c2ecf20Sopenharmony_ci#define XP_DRIVER_SCRATCH_1		0x006c
9678c2ecf20Sopenharmony_ci#define XP_INT_REISSUE_EN		0x0074
9688c2ecf20Sopenharmony_ci#define XP_INT_EN			0x0078
9698c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX			0x0080
9708c2ecf20Sopenharmony_ci#define XP_MDIO_MUTEX			0x0084
9718c2ecf20Sopenharmony_ci
9728c2ecf20Sopenharmony_ci/* MAC Control register entry bit positions and sizes */
9738c2ecf20Sopenharmony_ci#define XP_DRIVER_INT_REQ_REQUEST_INDEX		0
9748c2ecf20Sopenharmony_ci#define XP_DRIVER_INT_REQ_REQUEST_WIDTH		1
9758c2ecf20Sopenharmony_ci#define XP_DRIVER_INT_RO_STATUS_INDEX		0
9768c2ecf20Sopenharmony_ci#define XP_DRIVER_INT_RO_STATUS_WIDTH		1
9778c2ecf20Sopenharmony_ci#define XP_DRIVER_SCRATCH_0_COMMAND_INDEX	0
9788c2ecf20Sopenharmony_ci#define XP_DRIVER_SCRATCH_0_COMMAND_WIDTH	8
9798c2ecf20Sopenharmony_ci#define XP_DRIVER_SCRATCH_0_SUB_COMMAND_INDEX	8
9808c2ecf20Sopenharmony_ci#define XP_DRIVER_SCRATCH_0_SUB_COMMAND_WIDTH	8
9818c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_RX_DED_INDEX		24
9828c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_RX_DED_WIDTH		8
9838c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_RX_SEC_INDEX		16
9848c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_RX_SEC_WIDTH		8
9858c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_TX_DED_INDEX		8
9868c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_TX_DED_WIDTH		8
9878c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_TX_SEC_INDEX		0
9888c2ecf20Sopenharmony_ci#define XP_ECC_CNT0_TX_SEC_WIDTH		8
9898c2ecf20Sopenharmony_ci#define XP_ECC_CNT1_DESC_DED_INDEX		8
9908c2ecf20Sopenharmony_ci#define XP_ECC_CNT1_DESC_DED_WIDTH		8
9918c2ecf20Sopenharmony_ci#define XP_ECC_CNT1_DESC_SEC_INDEX		0
9928c2ecf20Sopenharmony_ci#define XP_ECC_CNT1_DESC_SEC_WIDTH		8
9938c2ecf20Sopenharmony_ci#define XP_ECC_IER_DESC_DED_INDEX		5
9948c2ecf20Sopenharmony_ci#define XP_ECC_IER_DESC_DED_WIDTH		1
9958c2ecf20Sopenharmony_ci#define XP_ECC_IER_DESC_SEC_INDEX		4
9968c2ecf20Sopenharmony_ci#define XP_ECC_IER_DESC_SEC_WIDTH		1
9978c2ecf20Sopenharmony_ci#define XP_ECC_IER_RX_DED_INDEX			3
9988c2ecf20Sopenharmony_ci#define XP_ECC_IER_RX_DED_WIDTH			1
9998c2ecf20Sopenharmony_ci#define XP_ECC_IER_RX_SEC_INDEX			2
10008c2ecf20Sopenharmony_ci#define XP_ECC_IER_RX_SEC_WIDTH			1
10018c2ecf20Sopenharmony_ci#define XP_ECC_IER_TX_DED_INDEX			1
10028c2ecf20Sopenharmony_ci#define XP_ECC_IER_TX_DED_WIDTH			1
10038c2ecf20Sopenharmony_ci#define XP_ECC_IER_TX_SEC_INDEX			0
10048c2ecf20Sopenharmony_ci#define XP_ECC_IER_TX_SEC_WIDTH			1
10058c2ecf20Sopenharmony_ci#define XP_ECC_ISR_DESC_DED_INDEX		5
10068c2ecf20Sopenharmony_ci#define XP_ECC_ISR_DESC_DED_WIDTH		1
10078c2ecf20Sopenharmony_ci#define XP_ECC_ISR_DESC_SEC_INDEX		4
10088c2ecf20Sopenharmony_ci#define XP_ECC_ISR_DESC_SEC_WIDTH		1
10098c2ecf20Sopenharmony_ci#define XP_ECC_ISR_RX_DED_INDEX			3
10108c2ecf20Sopenharmony_ci#define XP_ECC_ISR_RX_DED_WIDTH			1
10118c2ecf20Sopenharmony_ci#define XP_ECC_ISR_RX_SEC_INDEX			2
10128c2ecf20Sopenharmony_ci#define XP_ECC_ISR_RX_SEC_WIDTH			1
10138c2ecf20Sopenharmony_ci#define XP_ECC_ISR_TX_DED_INDEX			1
10148c2ecf20Sopenharmony_ci#define XP_ECC_ISR_TX_DED_WIDTH			1
10158c2ecf20Sopenharmony_ci#define XP_ECC_ISR_TX_SEC_INDEX			0
10168c2ecf20Sopenharmony_ci#define XP_ECC_ISR_TX_SEC_WIDTH			1
10178c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX_BUSY_INDEX			31
10188c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX_BUSY_WIDTH			1
10198c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX_ID_INDEX			29
10208c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX_ID_WIDTH			2
10218c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX_ACTIVE_INDEX		0
10228c2ecf20Sopenharmony_ci#define XP_I2C_MUTEX_ACTIVE_WIDTH		1
10238c2ecf20Sopenharmony_ci#define XP_MAC_ADDR_HI_VALID_INDEX		31
10248c2ecf20Sopenharmony_ci#define XP_MAC_ADDR_HI_VALID_WIDTH		1
10258c2ecf20Sopenharmony_ci#define XP_PROP_0_CONN_TYPE_INDEX		28
10268c2ecf20Sopenharmony_ci#define XP_PROP_0_CONN_TYPE_WIDTH		3
10278c2ecf20Sopenharmony_ci#define XP_PROP_0_MDIO_ADDR_INDEX		16
10288c2ecf20Sopenharmony_ci#define XP_PROP_0_MDIO_ADDR_WIDTH		5
10298c2ecf20Sopenharmony_ci#define XP_PROP_0_PORT_ID_INDEX			0
10308c2ecf20Sopenharmony_ci#define XP_PROP_0_PORT_ID_WIDTH			8
10318c2ecf20Sopenharmony_ci#define XP_PROP_0_PORT_MODE_INDEX		8
10328c2ecf20Sopenharmony_ci#define XP_PROP_0_PORT_MODE_WIDTH		4
10338c2ecf20Sopenharmony_ci#define XP_PROP_0_PORT_SPEEDS_INDEX		23
10348c2ecf20Sopenharmony_ci#define XP_PROP_0_PORT_SPEEDS_WIDTH		4
10358c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_RX_DMA_INDEX		24
10368c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_RX_DMA_WIDTH		5
10378c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_RX_QUEUES_INDEX		8
10388c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_RX_QUEUES_WIDTH		5
10398c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_TX_DMA_INDEX		16
10408c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_TX_DMA_WIDTH		5
10418c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_TX_QUEUES_INDEX		0
10428c2ecf20Sopenharmony_ci#define XP_PROP_1_MAX_TX_QUEUES_WIDTH		5
10438c2ecf20Sopenharmony_ci#define XP_PROP_2_RX_FIFO_SIZE_INDEX		16
10448c2ecf20Sopenharmony_ci#define XP_PROP_2_RX_FIFO_SIZE_WIDTH		16
10458c2ecf20Sopenharmony_ci#define XP_PROP_2_TX_FIFO_SIZE_INDEX		0
10468c2ecf20Sopenharmony_ci#define XP_PROP_2_TX_FIFO_SIZE_WIDTH		16
10478c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_MASK_INDEX		28
10488c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_MASK_WIDTH		4
10498c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_MOD_ABS_INDEX		20
10508c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_MOD_ABS_WIDTH		4
10518c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_RATE_SELECT_INDEX	16
10528c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_RATE_SELECT_WIDTH	4
10538c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_RX_LOS_INDEX		24
10548c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_RX_LOS_WIDTH		4
10558c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_TX_FAULT_INDEX		12
10568c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_TX_FAULT_WIDTH		4
10578c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_ADDR_INDEX		8
10588c2ecf20Sopenharmony_ci#define XP_PROP_3_GPIO_ADDR_WIDTH		3
10598c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_INDEX		0
10608c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_WIDTH		2
10618c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_I2C_ADDR_INDEX	8
10628c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_I2C_ADDR_WIDTH	3
10638c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_I2C_GPIO_INDEX	12
10648c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_I2C_GPIO_WIDTH	4
10658c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_INT_GPIO_INDEX	4
10668c2ecf20Sopenharmony_ci#define XP_PROP_3_MDIO_RESET_INT_GPIO_WIDTH	2
10678c2ecf20Sopenharmony_ci#define XP_PROP_4_MUX_ADDR_HI_INDEX		8
10688c2ecf20Sopenharmony_ci#define XP_PROP_4_MUX_ADDR_HI_WIDTH		5
10698c2ecf20Sopenharmony_ci#define XP_PROP_4_MUX_ADDR_LO_INDEX		0
10708c2ecf20Sopenharmony_ci#define XP_PROP_4_MUX_ADDR_LO_WIDTH		3
10718c2ecf20Sopenharmony_ci#define XP_PROP_4_MUX_CHAN_INDEX		4
10728c2ecf20Sopenharmony_ci#define XP_PROP_4_MUX_CHAN_WIDTH		3
10738c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_ADDR_INDEX		16
10748c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_ADDR_WIDTH		7
10758c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_IF_INDEX		23
10768c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_IF_WIDTH		1
10778c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_LANE_INDEX		24
10788c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_LANE_WIDTH		3
10798c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_MODEL_INDEX		28
10808c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_MODEL_WIDTH		3
10818c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_PRESENT_INDEX		31
10828c2ecf20Sopenharmony_ci#define XP_PROP_4_REDRV_PRESENT_WIDTH		1
10838c2ecf20Sopenharmony_ci
10848c2ecf20Sopenharmony_ci/* I2C Control register offsets */
10858c2ecf20Sopenharmony_ci#define IC_CON					0x0000
10868c2ecf20Sopenharmony_ci#define IC_TAR					0x0004
10878c2ecf20Sopenharmony_ci#define IC_DATA_CMD				0x0010
10888c2ecf20Sopenharmony_ci#define IC_INTR_STAT				0x002c
10898c2ecf20Sopenharmony_ci#define IC_INTR_MASK				0x0030
10908c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT			0x0034
10918c2ecf20Sopenharmony_ci#define IC_CLR_INTR				0x0040
10928c2ecf20Sopenharmony_ci#define IC_CLR_TX_ABRT				0x0054
10938c2ecf20Sopenharmony_ci#define IC_CLR_STOP_DET				0x0060
10948c2ecf20Sopenharmony_ci#define IC_ENABLE				0x006c
10958c2ecf20Sopenharmony_ci#define IC_TXFLR				0x0074
10968c2ecf20Sopenharmony_ci#define IC_RXFLR				0x0078
10978c2ecf20Sopenharmony_ci#define IC_TX_ABRT_SOURCE			0x0080
10988c2ecf20Sopenharmony_ci#define IC_ENABLE_STATUS			0x009c
10998c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1				0x00f4
11008c2ecf20Sopenharmony_ci
11018c2ecf20Sopenharmony_ci/* I2C Control register entry bit positions and sizes */
11028c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1_MAX_SPEED_MODE_INDEX	2
11038c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1_MAX_SPEED_MODE_WIDTH	2
11048c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_INDEX	8
11058c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1_RX_BUFFER_DEPTH_WIDTH	8
11068c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_INDEX	16
11078c2ecf20Sopenharmony_ci#define IC_COMP_PARAM_1_TX_BUFFER_DEPTH_WIDTH	8
11088c2ecf20Sopenharmony_ci#define IC_CON_MASTER_MODE_INDEX		0
11098c2ecf20Sopenharmony_ci#define IC_CON_MASTER_MODE_WIDTH		1
11108c2ecf20Sopenharmony_ci#define IC_CON_RESTART_EN_INDEX			5
11118c2ecf20Sopenharmony_ci#define IC_CON_RESTART_EN_WIDTH			1
11128c2ecf20Sopenharmony_ci#define IC_CON_RX_FIFO_FULL_HOLD_INDEX		9
11138c2ecf20Sopenharmony_ci#define IC_CON_RX_FIFO_FULL_HOLD_WIDTH		1
11148c2ecf20Sopenharmony_ci#define IC_CON_SLAVE_DISABLE_INDEX		6
11158c2ecf20Sopenharmony_ci#define IC_CON_SLAVE_DISABLE_WIDTH		1
11168c2ecf20Sopenharmony_ci#define IC_CON_SPEED_INDEX			1
11178c2ecf20Sopenharmony_ci#define IC_CON_SPEED_WIDTH			2
11188c2ecf20Sopenharmony_ci#define IC_DATA_CMD_CMD_INDEX			8
11198c2ecf20Sopenharmony_ci#define IC_DATA_CMD_CMD_WIDTH			1
11208c2ecf20Sopenharmony_ci#define IC_DATA_CMD_STOP_INDEX			9
11218c2ecf20Sopenharmony_ci#define IC_DATA_CMD_STOP_WIDTH			1
11228c2ecf20Sopenharmony_ci#define IC_ENABLE_ABORT_INDEX			1
11238c2ecf20Sopenharmony_ci#define IC_ENABLE_ABORT_WIDTH			1
11248c2ecf20Sopenharmony_ci#define IC_ENABLE_EN_INDEX			0
11258c2ecf20Sopenharmony_ci#define IC_ENABLE_EN_WIDTH			1
11268c2ecf20Sopenharmony_ci#define IC_ENABLE_STATUS_EN_INDEX		0
11278c2ecf20Sopenharmony_ci#define IC_ENABLE_STATUS_EN_WIDTH		1
11288c2ecf20Sopenharmony_ci#define IC_INTR_MASK_TX_EMPTY_INDEX		4
11298c2ecf20Sopenharmony_ci#define IC_INTR_MASK_TX_EMPTY_WIDTH		1
11308c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_RX_FULL_INDEX		2
11318c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_RX_FULL_WIDTH		1
11328c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_STOP_DET_INDEX		9
11338c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_STOP_DET_WIDTH		1
11348c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_TX_ABRT_INDEX		6
11358c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_TX_ABRT_WIDTH		1
11368c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_TX_EMPTY_INDEX		4
11378c2ecf20Sopenharmony_ci#define IC_RAW_INTR_STAT_TX_EMPTY_WIDTH		1
11388c2ecf20Sopenharmony_ci
11398c2ecf20Sopenharmony_ci/* I2C Control register value */
11408c2ecf20Sopenharmony_ci#define IC_TX_ABRT_7B_ADDR_NOACK		0x0001
11418c2ecf20Sopenharmony_ci#define IC_TX_ABRT_ARB_LOST			0x1000
11428c2ecf20Sopenharmony_ci
11438c2ecf20Sopenharmony_ci/* Descriptor/Packet entry bit positions and sizes */
11448c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_CRC_INDEX		2
11458c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_CRC_WIDTH		1
11468c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_FRAME_INDEX		3
11478c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_FRAME_WIDTH		1
11488c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_LENGTH_INDEX		0
11498c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_LENGTH_WIDTH		1
11508c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_OVERRUN_INDEX		1
11518c2ecf20Sopenharmony_ci#define RX_PACKET_ERRORS_OVERRUN_WIDTH		1
11528c2ecf20Sopenharmony_ci
11538c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_CSUM_DONE_INDEX	0
11548c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_CSUM_DONE_WIDTH	1
11558c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX	1
11568c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH	1
11578c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_LAST_INDEX		2
11588c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_LAST_WIDTH		1
11598c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_INDEX	3
11608c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_CONTEXT_NEXT_WIDTH	1
11618c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_CONTEXT_INDEX	4
11628c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_CONTEXT_WIDTH	1
11638c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_RX_TSTAMP_INDEX	5
11648c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_RX_TSTAMP_WIDTH	1
11658c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_RSS_HASH_INDEX	6
11668c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_RSS_HASH_WIDTH	1
11678c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_FIRST_INDEX	7
11688c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_FIRST_WIDTH	1
11698c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_TNP_INDEX		8
11708c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_TNP_WIDTH		1
11718c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_TNPCSUM_DONE_INDEX	9
11728c2ecf20Sopenharmony_ci#define RX_PACKET_ATTRIBUTES_TNPCSUM_DONE_WIDTH	1
11738c2ecf20Sopenharmony_ci
11748c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC0_OVT_INDEX		0
11758c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC0_OVT_WIDTH		16
11768c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC2_HL_INDEX		0
11778c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC2_HL_WIDTH		10
11788c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC2_TNP_INDEX		11
11798c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC2_TNP_WIDTH		1
11808c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_CDA_INDEX		27
11818c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_CDA_WIDTH		1
11828c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_CTXT_INDEX		30
11838c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_CTXT_WIDTH		1
11848c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_ES_INDEX		15
11858c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_ES_WIDTH		1
11868c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_ETLT_INDEX		16
11878c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_ETLT_WIDTH		4
11888c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_FD_INDEX		29
11898c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_FD_WIDTH		1
11908c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_INTE_INDEX		30
11918c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_INTE_WIDTH		1
11928c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_L34T_INDEX		20
11938c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_L34T_WIDTH		4
11948c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_LD_INDEX		28
11958c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_LD_WIDTH		1
11968c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_OWN_INDEX		31
11978c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_OWN_WIDTH		1
11988c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_PL_INDEX		0
11998c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_PL_WIDTH		14
12008c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_RSV_INDEX		26
12018c2ecf20Sopenharmony_ci#define RX_NORMAL_DESC3_RSV_WIDTH		1
12028c2ecf20Sopenharmony_ci
12038c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV4_TCP			1
12048c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV4_UDP			2
12058c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV4_ICMP			3
12068c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV4_UNKNOWN		7
12078c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV6_TCP			9
12088c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV6_UDP			10
12098c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV6_ICMP			11
12108c2ecf20Sopenharmony_ci#define RX_DESC3_L34T_IPV6_UNKNOWN		15
12118c2ecf20Sopenharmony_ci
12128c2ecf20Sopenharmony_ci#define RX_CONTEXT_DESC3_TSA_INDEX		4
12138c2ecf20Sopenharmony_ci#define RX_CONTEXT_DESC3_TSA_WIDTH		1
12148c2ecf20Sopenharmony_ci#define RX_CONTEXT_DESC3_TSD_INDEX		6
12158c2ecf20Sopenharmony_ci#define RX_CONTEXT_DESC3_TSD_WIDTH		1
12168c2ecf20Sopenharmony_ci
12178c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_INDEX	0
12188c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_CSUM_ENABLE_WIDTH	1
12198c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_TSO_ENABLE_INDEX	1
12208c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_TSO_ENABLE_WIDTH	1
12218c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_VLAN_CTAG_INDEX	2
12228c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_VLAN_CTAG_WIDTH	1
12238c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_PTP_INDEX		3
12248c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_PTP_WIDTH		1
12258c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_VXLAN_INDEX	4
12268c2ecf20Sopenharmony_ci#define TX_PACKET_ATTRIBUTES_VXLAN_WIDTH	1
12278c2ecf20Sopenharmony_ci
12288c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC2_MSS_INDEX		0
12298c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC2_MSS_WIDTH		15
12308c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_CTXT_INDEX		30
12318c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_CTXT_WIDTH		1
12328c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_TCMSSV_INDEX		26
12338c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_TCMSSV_WIDTH		1
12348c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_VLTV_INDEX		16
12358c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_VLTV_WIDTH		1
12368c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_VT_INDEX		0
12378c2ecf20Sopenharmony_ci#define TX_CONTEXT_DESC3_VT_WIDTH		16
12388c2ecf20Sopenharmony_ci
12398c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_HL_B1L_INDEX		0
12408c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_HL_B1L_WIDTH		14
12418c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_IC_INDEX		31
12428c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_IC_WIDTH		1
12438c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_TTSE_INDEX		30
12448c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_TTSE_WIDTH		1
12458c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_VTIR_INDEX		14
12468c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_VTIR_WIDTH		2
12478c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_CIC_INDEX		16
12488c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_CIC_WIDTH		2
12498c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_CPC_INDEX		26
12508c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_CPC_WIDTH		2
12518c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_CTXT_INDEX		30
12528c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_CTXT_WIDTH		1
12538c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_FD_INDEX		29
12548c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_FD_WIDTH		1
12558c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_FL_INDEX		0
12568c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_FL_WIDTH		15
12578c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_LD_INDEX		28
12588c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_LD_WIDTH		1
12598c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_OWN_INDEX		31
12608c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_OWN_WIDTH		1
12618c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_TCPHDRLEN_INDEX		19
12628c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_TCPHDRLEN_WIDTH		4
12638c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_TCPPL_INDEX		0
12648c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_TCPPL_WIDTH		18
12658c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_TSE_INDEX		18
12668c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_TSE_WIDTH		1
12678c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_VNP_INDEX		23
12688c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_VNP_WIDTH		3
12698c2ecf20Sopenharmony_ci
12708c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC2_VLAN_INSERT		0x2
12718c2ecf20Sopenharmony_ci#define TX_NORMAL_DESC3_VXLAN_PACKET		0x3
12728c2ecf20Sopenharmony_ci
12738c2ecf20Sopenharmony_ci/* MDIO undefined or vendor specific registers */
12748c2ecf20Sopenharmony_ci#ifndef MDIO_PMA_10GBR_PMD_CTRL
12758c2ecf20Sopenharmony_ci#define MDIO_PMA_10GBR_PMD_CTRL		0x0096
12768c2ecf20Sopenharmony_ci#endif
12778c2ecf20Sopenharmony_ci
12788c2ecf20Sopenharmony_ci#ifndef MDIO_PMA_10GBR_FECCTRL
12798c2ecf20Sopenharmony_ci#define MDIO_PMA_10GBR_FECCTRL		0x00ab
12808c2ecf20Sopenharmony_ci#endif
12818c2ecf20Sopenharmony_ci
12828c2ecf20Sopenharmony_ci#ifndef MDIO_PMA_RX_CTRL1
12838c2ecf20Sopenharmony_ci#define MDIO_PMA_RX_CTRL1		0x8051
12848c2ecf20Sopenharmony_ci#endif
12858c2ecf20Sopenharmony_ci
12868c2ecf20Sopenharmony_ci#ifndef MDIO_PCS_DIG_CTRL
12878c2ecf20Sopenharmony_ci#define MDIO_PCS_DIG_CTRL		0x8000
12888c2ecf20Sopenharmony_ci#endif
12898c2ecf20Sopenharmony_ci
12908c2ecf20Sopenharmony_ci#ifndef MDIO_PCS_DIGITAL_STAT
12918c2ecf20Sopenharmony_ci#define MDIO_PCS_DIGITAL_STAT		0x8010
12928c2ecf20Sopenharmony_ci#endif
12938c2ecf20Sopenharmony_ci
12948c2ecf20Sopenharmony_ci#ifndef MDIO_AN_XNP
12958c2ecf20Sopenharmony_ci#define MDIO_AN_XNP			0x0016
12968c2ecf20Sopenharmony_ci#endif
12978c2ecf20Sopenharmony_ci
12988c2ecf20Sopenharmony_ci#ifndef MDIO_AN_LPX
12998c2ecf20Sopenharmony_ci#define MDIO_AN_LPX			0x0019
13008c2ecf20Sopenharmony_ci#endif
13018c2ecf20Sopenharmony_ci
13028c2ecf20Sopenharmony_ci#ifndef MDIO_AN_COMP_STAT
13038c2ecf20Sopenharmony_ci#define MDIO_AN_COMP_STAT		0x0030
13048c2ecf20Sopenharmony_ci#endif
13058c2ecf20Sopenharmony_ci
13068c2ecf20Sopenharmony_ci#ifndef MDIO_AN_INTMASK
13078c2ecf20Sopenharmony_ci#define MDIO_AN_INTMASK			0x8001
13088c2ecf20Sopenharmony_ci#endif
13098c2ecf20Sopenharmony_ci
13108c2ecf20Sopenharmony_ci#ifndef MDIO_AN_INT
13118c2ecf20Sopenharmony_ci#define MDIO_AN_INT			0x8002
13128c2ecf20Sopenharmony_ci#endif
13138c2ecf20Sopenharmony_ci
13148c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_AN_ADVERTISE
13158c2ecf20Sopenharmony_ci#define MDIO_VEND2_AN_ADVERTISE		0x0004
13168c2ecf20Sopenharmony_ci#endif
13178c2ecf20Sopenharmony_ci
13188c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_AN_LP_ABILITY
13198c2ecf20Sopenharmony_ci#define MDIO_VEND2_AN_LP_ABILITY	0x0005
13208c2ecf20Sopenharmony_ci#endif
13218c2ecf20Sopenharmony_ci
13228c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_AN_CTRL
13238c2ecf20Sopenharmony_ci#define MDIO_VEND2_AN_CTRL		0x8001
13248c2ecf20Sopenharmony_ci#endif
13258c2ecf20Sopenharmony_ci
13268c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_AN_STAT
13278c2ecf20Sopenharmony_ci#define MDIO_VEND2_AN_STAT		0x8002
13288c2ecf20Sopenharmony_ci#endif
13298c2ecf20Sopenharmony_ci
13308c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_PMA_CDR_CONTROL
13318c2ecf20Sopenharmony_ci#define MDIO_VEND2_PMA_CDR_CONTROL	0x8056
13328c2ecf20Sopenharmony_ci#endif
13338c2ecf20Sopenharmony_ci
13348c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_PMA_MISC_CTRL0
13358c2ecf20Sopenharmony_ci#define MDIO_VEND2_PMA_MISC_CTRL0	0x8090
13368c2ecf20Sopenharmony_ci#endif
13378c2ecf20Sopenharmony_ci
13388c2ecf20Sopenharmony_ci#ifndef MDIO_CTRL1_SPEED1G
13398c2ecf20Sopenharmony_ci#define MDIO_CTRL1_SPEED1G		(MDIO_CTRL1_SPEED10G & ~BMCR_SPEED100)
13408c2ecf20Sopenharmony_ci#endif
13418c2ecf20Sopenharmony_ci
13428c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_CTRL1_AN_ENABLE
13438c2ecf20Sopenharmony_ci#define MDIO_VEND2_CTRL1_AN_ENABLE	BIT(12)
13448c2ecf20Sopenharmony_ci#endif
13458c2ecf20Sopenharmony_ci
13468c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_CTRL1_AN_RESTART
13478c2ecf20Sopenharmony_ci#define MDIO_VEND2_CTRL1_AN_RESTART	BIT(9)
13488c2ecf20Sopenharmony_ci#endif
13498c2ecf20Sopenharmony_ci
13508c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_CTRL1_SS6
13518c2ecf20Sopenharmony_ci#define MDIO_VEND2_CTRL1_SS6		BIT(6)
13528c2ecf20Sopenharmony_ci#endif
13538c2ecf20Sopenharmony_ci
13548c2ecf20Sopenharmony_ci#ifndef MDIO_VEND2_CTRL1_SS13
13558c2ecf20Sopenharmony_ci#define MDIO_VEND2_CTRL1_SS13		BIT(13)
13568c2ecf20Sopenharmony_ci#endif
13578c2ecf20Sopenharmony_ci
13588c2ecf20Sopenharmony_ci/* MDIO mask values */
13598c2ecf20Sopenharmony_ci#define XGBE_AN_CL73_INT_CMPLT		BIT(0)
13608c2ecf20Sopenharmony_ci#define XGBE_AN_CL73_INC_LINK		BIT(1)
13618c2ecf20Sopenharmony_ci#define XGBE_AN_CL73_PG_RCV		BIT(2)
13628c2ecf20Sopenharmony_ci#define XGBE_AN_CL73_INT_MASK		0x07
13638c2ecf20Sopenharmony_ci
13648c2ecf20Sopenharmony_ci#define XGBE_XNP_MCF_NULL_MESSAGE	0x001
13658c2ecf20Sopenharmony_ci#define XGBE_XNP_ACK_PROCESSED		BIT(12)
13668c2ecf20Sopenharmony_ci#define XGBE_XNP_MP_FORMATTED		BIT(13)
13678c2ecf20Sopenharmony_ci#define XGBE_XNP_NP_EXCHANGE		BIT(15)
13688c2ecf20Sopenharmony_ci
13698c2ecf20Sopenharmony_ci#define XGBE_KR_TRAINING_START		BIT(0)
13708c2ecf20Sopenharmony_ci#define XGBE_KR_TRAINING_ENABLE		BIT(1)
13718c2ecf20Sopenharmony_ci
13728c2ecf20Sopenharmony_ci#define XGBE_PCS_CL37_BP		BIT(12)
13738c2ecf20Sopenharmony_ci#define XGBE_PCS_PSEQ_STATE_MASK	0x1c
13748c2ecf20Sopenharmony_ci#define XGBE_PCS_PSEQ_STATE_POWER_GOOD	0x10
13758c2ecf20Sopenharmony_ci
13768c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_INT_CMPLT		BIT(0)
13778c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_INT_MASK		0x01
13788c2ecf20Sopenharmony_ci
13798c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_HD_MASK		0x40
13808c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_FD_MASK		0x20
13818c2ecf20Sopenharmony_ci
13828c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_PCS_MODE_MASK	0x06
13838c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_PCS_MODE_BASEX	0x00
13848c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_PCS_MODE_SGMII	0x04
13858c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_TX_CONFIG_MASK	0x08
13868c2ecf20Sopenharmony_ci#define XGBE_AN_CL37_MII_CTRL_8BIT	0x0100
13878c2ecf20Sopenharmony_ci
13888c2ecf20Sopenharmony_ci#define XGBE_PMA_CDR_TRACK_EN_MASK	0x01
13898c2ecf20Sopenharmony_ci#define XGBE_PMA_CDR_TRACK_EN_OFF	0x00
13908c2ecf20Sopenharmony_ci#define XGBE_PMA_CDR_TRACK_EN_ON	0x01
13918c2ecf20Sopenharmony_ci
13928c2ecf20Sopenharmony_ci#define XGBE_PMA_RX_RST_0_MASK		BIT(4)
13938c2ecf20Sopenharmony_ci#define XGBE_PMA_RX_RST_0_RESET_ON	0x10
13948c2ecf20Sopenharmony_ci#define XGBE_PMA_RX_RST_0_RESET_OFF	0x00
13958c2ecf20Sopenharmony_ci
13968c2ecf20Sopenharmony_ci#define XGBE_PMA_PLL_CTRL_MASK		BIT(15)
13978c2ecf20Sopenharmony_ci#define XGBE_PMA_PLL_CTRL_ENABLE	BIT(15)
13988c2ecf20Sopenharmony_ci#define XGBE_PMA_PLL_CTRL_DISABLE	0x0000
13998c2ecf20Sopenharmony_ci
14008c2ecf20Sopenharmony_ci/* Bit setting and getting macros
14018c2ecf20Sopenharmony_ci *  The get macro will extract the current bit field value from within
14028c2ecf20Sopenharmony_ci *  the variable
14038c2ecf20Sopenharmony_ci *
14048c2ecf20Sopenharmony_ci *  The set macro will clear the current bit field value within the
14058c2ecf20Sopenharmony_ci *  variable and then set the bit field of the variable to the
14068c2ecf20Sopenharmony_ci *  specified value
14078c2ecf20Sopenharmony_ci */
14088c2ecf20Sopenharmony_ci#define GET_BITS(_var, _index, _width)					\
14098c2ecf20Sopenharmony_ci	(((_var) >> (_index)) & ((0x1 << (_width)) - 1))
14108c2ecf20Sopenharmony_ci
14118c2ecf20Sopenharmony_ci#define SET_BITS(_var, _index, _width, _val)				\
14128c2ecf20Sopenharmony_cido {									\
14138c2ecf20Sopenharmony_ci	(_var) &= ~(((0x1 << (_width)) - 1) << (_index));		\
14148c2ecf20Sopenharmony_ci	(_var) |= (((_val) & ((0x1 << (_width)) - 1)) << (_index));	\
14158c2ecf20Sopenharmony_ci} while (0)
14168c2ecf20Sopenharmony_ci
14178c2ecf20Sopenharmony_ci#define GET_BITS_LE(_var, _index, _width)				\
14188c2ecf20Sopenharmony_ci	((le32_to_cpu((_var)) >> (_index)) & ((0x1 << (_width)) - 1))
14198c2ecf20Sopenharmony_ci
14208c2ecf20Sopenharmony_ci#define SET_BITS_LE(_var, _index, _width, _val)				\
14218c2ecf20Sopenharmony_cido {									\
14228c2ecf20Sopenharmony_ci	(_var) &= cpu_to_le32(~(((0x1 << (_width)) - 1) << (_index)));	\
14238c2ecf20Sopenharmony_ci	(_var) |= cpu_to_le32((((_val) &				\
14248c2ecf20Sopenharmony_ci			      ((0x1 << (_width)) - 1)) << (_index)));	\
14258c2ecf20Sopenharmony_ci} while (0)
14268c2ecf20Sopenharmony_ci
14278c2ecf20Sopenharmony_ci/* Bit setting and getting macros based on register fields
14288c2ecf20Sopenharmony_ci *  The get macro uses the bit field definitions formed using the input
14298c2ecf20Sopenharmony_ci *  names to extract the current bit field value from within the
14308c2ecf20Sopenharmony_ci *  variable
14318c2ecf20Sopenharmony_ci *
14328c2ecf20Sopenharmony_ci *  The set macro uses the bit field definitions formed using the input
14338c2ecf20Sopenharmony_ci *  names to set the bit field of the variable to the specified value
14348c2ecf20Sopenharmony_ci */
14358c2ecf20Sopenharmony_ci#define XGMAC_GET_BITS(_var, _prefix, _field)				\
14368c2ecf20Sopenharmony_ci	GET_BITS((_var),						\
14378c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
14388c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH)
14398c2ecf20Sopenharmony_ci
14408c2ecf20Sopenharmony_ci#define XGMAC_SET_BITS(_var, _prefix, _field, _val)			\
14418c2ecf20Sopenharmony_ci	SET_BITS((_var),						\
14428c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
14438c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH, (_val))
14448c2ecf20Sopenharmony_ci
14458c2ecf20Sopenharmony_ci#define XGMAC_GET_BITS_LE(_var, _prefix, _field)			\
14468c2ecf20Sopenharmony_ci	GET_BITS_LE((_var),						\
14478c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
14488c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH)
14498c2ecf20Sopenharmony_ci
14508c2ecf20Sopenharmony_ci#define XGMAC_SET_BITS_LE(_var, _prefix, _field, _val)			\
14518c2ecf20Sopenharmony_ci	SET_BITS_LE((_var),						\
14528c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
14538c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH, (_val))
14548c2ecf20Sopenharmony_ci
14558c2ecf20Sopenharmony_ci/* Macros for reading or writing registers
14568c2ecf20Sopenharmony_ci *  The ioread macros will get bit fields or full values using the
14578c2ecf20Sopenharmony_ci *  register definitions formed using the input names
14588c2ecf20Sopenharmony_ci *
14598c2ecf20Sopenharmony_ci *  The iowrite macros will set bit fields or full values using the
14608c2ecf20Sopenharmony_ci *  register definitions formed using the input names
14618c2ecf20Sopenharmony_ci */
14628c2ecf20Sopenharmony_ci#define XGMAC_IOREAD(_pdata, _reg)					\
14638c2ecf20Sopenharmony_ci	ioread32((_pdata)->xgmac_regs + _reg)
14648c2ecf20Sopenharmony_ci
14658c2ecf20Sopenharmony_ci#define XGMAC_IOREAD_BITS(_pdata, _reg, _field)				\
14668c2ecf20Sopenharmony_ci	GET_BITS(XGMAC_IOREAD((_pdata), _reg),				\
14678c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
14688c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
14698c2ecf20Sopenharmony_ci
14708c2ecf20Sopenharmony_ci#define XGMAC_IOWRITE(_pdata, _reg, _val)				\
14718c2ecf20Sopenharmony_ci	iowrite32((_val), (_pdata)->xgmac_regs + _reg)
14728c2ecf20Sopenharmony_ci
14738c2ecf20Sopenharmony_ci#define XGMAC_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
14748c2ecf20Sopenharmony_cido {									\
14758c2ecf20Sopenharmony_ci	u32 reg_val = XGMAC_IOREAD((_pdata), _reg);			\
14768c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
14778c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
14788c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
14798c2ecf20Sopenharmony_ci	XGMAC_IOWRITE((_pdata), _reg, reg_val);				\
14808c2ecf20Sopenharmony_ci} while (0)
14818c2ecf20Sopenharmony_ci
14828c2ecf20Sopenharmony_ci/* Macros for reading or writing MTL queue or traffic class registers
14838c2ecf20Sopenharmony_ci *  Similar to the standard read and write macros except that the
14848c2ecf20Sopenharmony_ci *  base register value is calculated by the queue or traffic class number
14858c2ecf20Sopenharmony_ci */
14868c2ecf20Sopenharmony_ci#define XGMAC_MTL_IOREAD(_pdata, _n, _reg)				\
14878c2ecf20Sopenharmony_ci	ioread32((_pdata)->xgmac_regs +					\
14888c2ecf20Sopenharmony_ci		 MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
14898c2ecf20Sopenharmony_ci
14908c2ecf20Sopenharmony_ci#define XGMAC_MTL_IOREAD_BITS(_pdata, _n, _reg, _field)			\
14918c2ecf20Sopenharmony_ci	GET_BITS(XGMAC_MTL_IOREAD((_pdata), (_n), _reg),		\
14928c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
14938c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
14948c2ecf20Sopenharmony_ci
14958c2ecf20Sopenharmony_ci#define XGMAC_MTL_IOWRITE(_pdata, _n, _reg, _val)			\
14968c2ecf20Sopenharmony_ci	iowrite32((_val), (_pdata)->xgmac_regs +			\
14978c2ecf20Sopenharmony_ci		  MTL_Q_BASE + ((_n) * MTL_Q_INC) + _reg)
14988c2ecf20Sopenharmony_ci
14998c2ecf20Sopenharmony_ci#define XGMAC_MTL_IOWRITE_BITS(_pdata, _n, _reg, _field, _val)		\
15008c2ecf20Sopenharmony_cido {									\
15018c2ecf20Sopenharmony_ci	u32 reg_val = XGMAC_MTL_IOREAD((_pdata), (_n), _reg);		\
15028c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
15038c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
15048c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
15058c2ecf20Sopenharmony_ci	XGMAC_MTL_IOWRITE((_pdata), (_n), _reg, reg_val);		\
15068c2ecf20Sopenharmony_ci} while (0)
15078c2ecf20Sopenharmony_ci
15088c2ecf20Sopenharmony_ci/* Macros for reading or writing DMA channel registers
15098c2ecf20Sopenharmony_ci *  Similar to the standard read and write macros except that the
15108c2ecf20Sopenharmony_ci *  base register value is obtained from the ring
15118c2ecf20Sopenharmony_ci */
15128c2ecf20Sopenharmony_ci#define XGMAC_DMA_IOREAD(_channel, _reg)				\
15138c2ecf20Sopenharmony_ci	ioread32((_channel)->dma_regs + _reg)
15148c2ecf20Sopenharmony_ci
15158c2ecf20Sopenharmony_ci#define XGMAC_DMA_IOREAD_BITS(_channel, _reg, _field)			\
15168c2ecf20Sopenharmony_ci	GET_BITS(XGMAC_DMA_IOREAD((_channel), _reg),			\
15178c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
15188c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
15198c2ecf20Sopenharmony_ci
15208c2ecf20Sopenharmony_ci#define XGMAC_DMA_IOWRITE(_channel, _reg, _val)				\
15218c2ecf20Sopenharmony_ci	iowrite32((_val), (_channel)->dma_regs + _reg)
15228c2ecf20Sopenharmony_ci
15238c2ecf20Sopenharmony_ci#define XGMAC_DMA_IOWRITE_BITS(_channel, _reg, _field, _val)		\
15248c2ecf20Sopenharmony_cido {									\
15258c2ecf20Sopenharmony_ci	u32 reg_val = XGMAC_DMA_IOREAD((_channel), _reg);		\
15268c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
15278c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
15288c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
15298c2ecf20Sopenharmony_ci	XGMAC_DMA_IOWRITE((_channel), _reg, reg_val);			\
15308c2ecf20Sopenharmony_ci} while (0)
15318c2ecf20Sopenharmony_ci
15328c2ecf20Sopenharmony_ci/* Macros for building, reading or writing register values or bits
15338c2ecf20Sopenharmony_ci * within the register values of XPCS registers.
15348c2ecf20Sopenharmony_ci */
15358c2ecf20Sopenharmony_ci#define XPCS_GET_BITS(_var, _prefix, _field)				\
15368c2ecf20Sopenharmony_ci	GET_BITS((_var),                                                \
15378c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,                            \
15388c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH)
15398c2ecf20Sopenharmony_ci
15408c2ecf20Sopenharmony_ci#define XPCS_SET_BITS(_var, _prefix, _field, _val)                      \
15418c2ecf20Sopenharmony_ci	SET_BITS((_var),                                                \
15428c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,                            \
15438c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH, (_val))
15448c2ecf20Sopenharmony_ci
15458c2ecf20Sopenharmony_ci#define XPCS32_IOWRITE(_pdata, _off, _val)				\
15468c2ecf20Sopenharmony_ci	iowrite32(_val, (_pdata)->xpcs_regs + (_off))
15478c2ecf20Sopenharmony_ci
15488c2ecf20Sopenharmony_ci#define XPCS32_IOREAD(_pdata, _off)					\
15498c2ecf20Sopenharmony_ci	ioread32((_pdata)->xpcs_regs + (_off))
15508c2ecf20Sopenharmony_ci
15518c2ecf20Sopenharmony_ci#define XPCS16_IOWRITE(_pdata, _off, _val)				\
15528c2ecf20Sopenharmony_ci	iowrite16(_val, (_pdata)->xpcs_regs + (_off))
15538c2ecf20Sopenharmony_ci
15548c2ecf20Sopenharmony_ci#define XPCS16_IOREAD(_pdata, _off)					\
15558c2ecf20Sopenharmony_ci	ioread16((_pdata)->xpcs_regs + (_off))
15568c2ecf20Sopenharmony_ci
15578c2ecf20Sopenharmony_ci/* Macros for building, reading or writing register values or bits
15588c2ecf20Sopenharmony_ci * within the register values of SerDes integration registers.
15598c2ecf20Sopenharmony_ci */
15608c2ecf20Sopenharmony_ci#define XSIR_GET_BITS(_var, _prefix, _field)                            \
15618c2ecf20Sopenharmony_ci	GET_BITS((_var),                                                \
15628c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,                            \
15638c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH)
15648c2ecf20Sopenharmony_ci
15658c2ecf20Sopenharmony_ci#define XSIR_SET_BITS(_var, _prefix, _field, _val)                      \
15668c2ecf20Sopenharmony_ci	SET_BITS((_var),                                                \
15678c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,                            \
15688c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH, (_val))
15698c2ecf20Sopenharmony_ci
15708c2ecf20Sopenharmony_ci#define XSIR0_IOREAD(_pdata, _reg)					\
15718c2ecf20Sopenharmony_ci	ioread16((_pdata)->sir0_regs + _reg)
15728c2ecf20Sopenharmony_ci
15738c2ecf20Sopenharmony_ci#define XSIR0_IOREAD_BITS(_pdata, _reg, _field)				\
15748c2ecf20Sopenharmony_ci	GET_BITS(XSIR0_IOREAD((_pdata), _reg),				\
15758c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
15768c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
15778c2ecf20Sopenharmony_ci
15788c2ecf20Sopenharmony_ci#define XSIR0_IOWRITE(_pdata, _reg, _val)				\
15798c2ecf20Sopenharmony_ci	iowrite16((_val), (_pdata)->sir0_regs + _reg)
15808c2ecf20Sopenharmony_ci
15818c2ecf20Sopenharmony_ci#define XSIR0_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
15828c2ecf20Sopenharmony_cido {									\
15838c2ecf20Sopenharmony_ci	u16 reg_val = XSIR0_IOREAD((_pdata), _reg);			\
15848c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
15858c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
15868c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
15878c2ecf20Sopenharmony_ci	XSIR0_IOWRITE((_pdata), _reg, reg_val);				\
15888c2ecf20Sopenharmony_ci} while (0)
15898c2ecf20Sopenharmony_ci
15908c2ecf20Sopenharmony_ci#define XSIR1_IOREAD(_pdata, _reg)					\
15918c2ecf20Sopenharmony_ci	ioread16((_pdata)->sir1_regs + _reg)
15928c2ecf20Sopenharmony_ci
15938c2ecf20Sopenharmony_ci#define XSIR1_IOREAD_BITS(_pdata, _reg, _field)				\
15948c2ecf20Sopenharmony_ci	GET_BITS(XSIR1_IOREAD((_pdata), _reg),				\
15958c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
15968c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
15978c2ecf20Sopenharmony_ci
15988c2ecf20Sopenharmony_ci#define XSIR1_IOWRITE(_pdata, _reg, _val)				\
15998c2ecf20Sopenharmony_ci	iowrite16((_val), (_pdata)->sir1_regs + _reg)
16008c2ecf20Sopenharmony_ci
16018c2ecf20Sopenharmony_ci#define XSIR1_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
16028c2ecf20Sopenharmony_cido {									\
16038c2ecf20Sopenharmony_ci	u16 reg_val = XSIR1_IOREAD((_pdata), _reg);			\
16048c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
16058c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16068c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
16078c2ecf20Sopenharmony_ci	XSIR1_IOWRITE((_pdata), _reg, reg_val);				\
16088c2ecf20Sopenharmony_ci} while (0)
16098c2ecf20Sopenharmony_ci
16108c2ecf20Sopenharmony_ci/* Macros for building, reading or writing register values or bits
16118c2ecf20Sopenharmony_ci * within the register values of SerDes RxTx registers.
16128c2ecf20Sopenharmony_ci */
16138c2ecf20Sopenharmony_ci#define XRXTX_IOREAD(_pdata, _reg)					\
16148c2ecf20Sopenharmony_ci	ioread16((_pdata)->rxtx_regs + _reg)
16158c2ecf20Sopenharmony_ci
16168c2ecf20Sopenharmony_ci#define XRXTX_IOREAD_BITS(_pdata, _reg, _field)				\
16178c2ecf20Sopenharmony_ci	GET_BITS(XRXTX_IOREAD((_pdata), _reg),				\
16188c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16198c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
16208c2ecf20Sopenharmony_ci
16218c2ecf20Sopenharmony_ci#define XRXTX_IOWRITE(_pdata, _reg, _val)				\
16228c2ecf20Sopenharmony_ci	iowrite16((_val), (_pdata)->rxtx_regs + _reg)
16238c2ecf20Sopenharmony_ci
16248c2ecf20Sopenharmony_ci#define XRXTX_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
16258c2ecf20Sopenharmony_cido {									\
16268c2ecf20Sopenharmony_ci	u16 reg_val = XRXTX_IOREAD((_pdata), _reg);			\
16278c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
16288c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16298c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
16308c2ecf20Sopenharmony_ci	XRXTX_IOWRITE((_pdata), _reg, reg_val);				\
16318c2ecf20Sopenharmony_ci} while (0)
16328c2ecf20Sopenharmony_ci
16338c2ecf20Sopenharmony_ci/* Macros for building, reading or writing register values or bits
16348c2ecf20Sopenharmony_ci * within the register values of MAC Control registers.
16358c2ecf20Sopenharmony_ci */
16368c2ecf20Sopenharmony_ci#define XP_GET_BITS(_var, _prefix, _field)				\
16378c2ecf20Sopenharmony_ci	GET_BITS((_var),						\
16388c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
16398c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH)
16408c2ecf20Sopenharmony_ci
16418c2ecf20Sopenharmony_ci#define XP_SET_BITS(_var, _prefix, _field, _val)			\
16428c2ecf20Sopenharmony_ci	SET_BITS((_var),						\
16438c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
16448c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH, (_val))
16458c2ecf20Sopenharmony_ci
16468c2ecf20Sopenharmony_ci#define XP_IOREAD(_pdata, _reg)						\
16478c2ecf20Sopenharmony_ci	ioread32((_pdata)->xprop_regs + (_reg))
16488c2ecf20Sopenharmony_ci
16498c2ecf20Sopenharmony_ci#define XP_IOREAD_BITS(_pdata, _reg, _field)				\
16508c2ecf20Sopenharmony_ci	GET_BITS(XP_IOREAD((_pdata), (_reg)),				\
16518c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16528c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
16538c2ecf20Sopenharmony_ci
16548c2ecf20Sopenharmony_ci#define XP_IOWRITE(_pdata, _reg, _val)					\
16558c2ecf20Sopenharmony_ci	iowrite32((_val), (_pdata)->xprop_regs + (_reg))
16568c2ecf20Sopenharmony_ci
16578c2ecf20Sopenharmony_ci#define XP_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
16588c2ecf20Sopenharmony_cido {									\
16598c2ecf20Sopenharmony_ci	u32 reg_val = XP_IOREAD((_pdata), (_reg));			\
16608c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
16618c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16628c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
16638c2ecf20Sopenharmony_ci	XP_IOWRITE((_pdata), (_reg), reg_val);				\
16648c2ecf20Sopenharmony_ci} while (0)
16658c2ecf20Sopenharmony_ci
16668c2ecf20Sopenharmony_ci/* Macros for building, reading or writing register values or bits
16678c2ecf20Sopenharmony_ci * within the register values of I2C Control registers.
16688c2ecf20Sopenharmony_ci */
16698c2ecf20Sopenharmony_ci#define XI2C_GET_BITS(_var, _prefix, _field)				\
16708c2ecf20Sopenharmony_ci	GET_BITS((_var),						\
16718c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
16728c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH)
16738c2ecf20Sopenharmony_ci
16748c2ecf20Sopenharmony_ci#define XI2C_SET_BITS(_var, _prefix, _field, _val)			\
16758c2ecf20Sopenharmony_ci	SET_BITS((_var),						\
16768c2ecf20Sopenharmony_ci		 _prefix##_##_field##_INDEX,				\
16778c2ecf20Sopenharmony_ci		 _prefix##_##_field##_WIDTH, (_val))
16788c2ecf20Sopenharmony_ci
16798c2ecf20Sopenharmony_ci#define XI2C_IOREAD(_pdata, _reg)					\
16808c2ecf20Sopenharmony_ci	ioread32((_pdata)->xi2c_regs + (_reg))
16818c2ecf20Sopenharmony_ci
16828c2ecf20Sopenharmony_ci#define XI2C_IOREAD_BITS(_pdata, _reg, _field)				\
16838c2ecf20Sopenharmony_ci	GET_BITS(XI2C_IOREAD((_pdata), (_reg)),				\
16848c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16858c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH)
16868c2ecf20Sopenharmony_ci
16878c2ecf20Sopenharmony_ci#define XI2C_IOWRITE(_pdata, _reg, _val)				\
16888c2ecf20Sopenharmony_ci	iowrite32((_val), (_pdata)->xi2c_regs + (_reg))
16898c2ecf20Sopenharmony_ci
16908c2ecf20Sopenharmony_ci#define XI2C_IOWRITE_BITS(_pdata, _reg, _field, _val)			\
16918c2ecf20Sopenharmony_cido {									\
16928c2ecf20Sopenharmony_ci	u32 reg_val = XI2C_IOREAD((_pdata), (_reg));			\
16938c2ecf20Sopenharmony_ci	SET_BITS(reg_val,						\
16948c2ecf20Sopenharmony_ci		 _reg##_##_field##_INDEX,				\
16958c2ecf20Sopenharmony_ci		 _reg##_##_field##_WIDTH, (_val));			\
16968c2ecf20Sopenharmony_ci	XI2C_IOWRITE((_pdata), (_reg), reg_val);			\
16978c2ecf20Sopenharmony_ci} while (0)
16988c2ecf20Sopenharmony_ci
16998c2ecf20Sopenharmony_ci/* Macros for building, reading or writing register values or bits
17008c2ecf20Sopenharmony_ci * using MDIO.  Different from above because of the use of standardized
17018c2ecf20Sopenharmony_ci * Linux include values.  No shifting is performed with the bit
17028c2ecf20Sopenharmony_ci * operations, everything works on mask values.
17038c2ecf20Sopenharmony_ci */
17048c2ecf20Sopenharmony_ci#define XMDIO_READ(_pdata, _mmd, _reg)					\
17058c2ecf20Sopenharmony_ci	((_pdata)->hw_if.read_mmd_regs((_pdata), 0,			\
17068c2ecf20Sopenharmony_ci		MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff)))
17078c2ecf20Sopenharmony_ci
17088c2ecf20Sopenharmony_ci#define XMDIO_READ_BITS(_pdata, _mmd, _reg, _mask)			\
17098c2ecf20Sopenharmony_ci	(XMDIO_READ((_pdata), _mmd, _reg) & _mask)
17108c2ecf20Sopenharmony_ci
17118c2ecf20Sopenharmony_ci#define XMDIO_WRITE(_pdata, _mmd, _reg, _val)				\
17128c2ecf20Sopenharmony_ci	((_pdata)->hw_if.write_mmd_regs((_pdata), 0,			\
17138c2ecf20Sopenharmony_ci		MII_ADDR_C45 | (_mmd << 16) | ((_reg) & 0xffff), (_val)))
17148c2ecf20Sopenharmony_ci
17158c2ecf20Sopenharmony_ci#define XMDIO_WRITE_BITS(_pdata, _mmd, _reg, _mask, _val)		\
17168c2ecf20Sopenharmony_cido {									\
17178c2ecf20Sopenharmony_ci	u32 mmd_val = XMDIO_READ((_pdata), _mmd, _reg);			\
17188c2ecf20Sopenharmony_ci	mmd_val &= ~_mask;						\
17198c2ecf20Sopenharmony_ci	mmd_val |= (_val);						\
17208c2ecf20Sopenharmony_ci	XMDIO_WRITE((_pdata), _mmd, _reg, mmd_val);			\
17218c2ecf20Sopenharmony_ci} while (0)
17228c2ecf20Sopenharmony_ci
17238c2ecf20Sopenharmony_ci#endif
1724