18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Marvell 88e6xxx Ethernet switch single-chip support 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2008 Marvell Semiconductor 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch> 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci * Copyright (c) 2016-2017 Savoir-faire Linux Inc. 108c2ecf20Sopenharmony_ci * Vivien Didelot <vivien.didelot@savoirfairelinux.com> 118c2ecf20Sopenharmony_ci */ 128c2ecf20Sopenharmony_ci 138c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 148c2ecf20Sopenharmony_ci#include <linux/delay.h> 158c2ecf20Sopenharmony_ci#include <linux/etherdevice.h> 168c2ecf20Sopenharmony_ci#include <linux/ethtool.h> 178c2ecf20Sopenharmony_ci#include <linux/if_bridge.h> 188c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 198c2ecf20Sopenharmony_ci#include <linux/irq.h> 208c2ecf20Sopenharmony_ci#include <linux/irqdomain.h> 218c2ecf20Sopenharmony_ci#include <linux/jiffies.h> 228c2ecf20Sopenharmony_ci#include <linux/list.h> 238c2ecf20Sopenharmony_ci#include <linux/mdio.h> 248c2ecf20Sopenharmony_ci#include <linux/module.h> 258c2ecf20Sopenharmony_ci#include <linux/of_device.h> 268c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 278c2ecf20Sopenharmony_ci#include <linux/of_mdio.h> 288c2ecf20Sopenharmony_ci#include <linux/platform_data/mv88e6xxx.h> 298c2ecf20Sopenharmony_ci#include <linux/netdevice.h> 308c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h> 318c2ecf20Sopenharmony_ci#include <linux/phylink.h> 328c2ecf20Sopenharmony_ci#include <net/dsa.h> 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#include "chip.h" 358c2ecf20Sopenharmony_ci#include "devlink.h" 368c2ecf20Sopenharmony_ci#include "global1.h" 378c2ecf20Sopenharmony_ci#include "global2.h" 388c2ecf20Sopenharmony_ci#include "hwtstamp.h" 398c2ecf20Sopenharmony_ci#include "phy.h" 408c2ecf20Sopenharmony_ci#include "port.h" 418c2ecf20Sopenharmony_ci#include "ptp.h" 428c2ecf20Sopenharmony_ci#include "serdes.h" 438c2ecf20Sopenharmony_ci#include "smi.h" 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_cistatic void assert_reg_lock(struct mv88e6xxx_chip *chip) 468c2ecf20Sopenharmony_ci{ 478c2ecf20Sopenharmony_ci if (unlikely(!mutex_is_locked(&chip->reg_lock))) { 488c2ecf20Sopenharmony_ci dev_err(chip->dev, "Switch registers lock not held!\n"); 498c2ecf20Sopenharmony_ci dump_stack(); 508c2ecf20Sopenharmony_ci } 518c2ecf20Sopenharmony_ci} 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ciint mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val) 548c2ecf20Sopenharmony_ci{ 558c2ecf20Sopenharmony_ci int err; 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_ci assert_reg_lock(chip); 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_ci err = mv88e6xxx_smi_read(chip, addr, reg, val); 608c2ecf20Sopenharmony_ci if (err) 618c2ecf20Sopenharmony_ci return err; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n", 648c2ecf20Sopenharmony_ci addr, reg, *val); 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci return 0; 678c2ecf20Sopenharmony_ci} 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ciint mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val) 708c2ecf20Sopenharmony_ci{ 718c2ecf20Sopenharmony_ci int err; 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci assert_reg_lock(chip); 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci err = mv88e6xxx_smi_write(chip, addr, reg, val); 768c2ecf20Sopenharmony_ci if (err) 778c2ecf20Sopenharmony_ci return err; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n", 808c2ecf20Sopenharmony_ci addr, reg, val); 818c2ecf20Sopenharmony_ci 828c2ecf20Sopenharmony_ci return 0; 838c2ecf20Sopenharmony_ci} 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ciint mv88e6xxx_wait_mask(struct mv88e6xxx_chip *chip, int addr, int reg, 868c2ecf20Sopenharmony_ci u16 mask, u16 val) 878c2ecf20Sopenharmony_ci{ 888c2ecf20Sopenharmony_ci u16 data; 898c2ecf20Sopenharmony_ci int err; 908c2ecf20Sopenharmony_ci int i; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci /* There's no bus specific operation to wait for a mask */ 938c2ecf20Sopenharmony_ci for (i = 0; i < 16; i++) { 948c2ecf20Sopenharmony_ci err = mv88e6xxx_read(chip, addr, reg, &data); 958c2ecf20Sopenharmony_ci if (err) 968c2ecf20Sopenharmony_ci return err; 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci if ((data & mask) == val) 998c2ecf20Sopenharmony_ci return 0; 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci usleep_range(1000, 2000); 1028c2ecf20Sopenharmony_ci } 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci dev_err(chip->dev, "Timeout while waiting for switch\n"); 1058c2ecf20Sopenharmony_ci return -ETIMEDOUT; 1068c2ecf20Sopenharmony_ci} 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ciint mv88e6xxx_wait_bit(struct mv88e6xxx_chip *chip, int addr, int reg, 1098c2ecf20Sopenharmony_ci int bit, int val) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci return mv88e6xxx_wait_mask(chip, addr, reg, BIT(bit), 1128c2ecf20Sopenharmony_ci val ? BIT(bit) : 0x0000); 1138c2ecf20Sopenharmony_ci} 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_cistruct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip) 1168c2ecf20Sopenharmony_ci{ 1178c2ecf20Sopenharmony_ci struct mv88e6xxx_mdio_bus *mdio_bus; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus, 1208c2ecf20Sopenharmony_ci list); 1218c2ecf20Sopenharmony_ci if (!mdio_bus) 1228c2ecf20Sopenharmony_ci return NULL; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci return mdio_bus->bus; 1258c2ecf20Sopenharmony_ci} 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_cistatic void mv88e6xxx_g1_irq_mask(struct irq_data *d) 1288c2ecf20Sopenharmony_ci{ 1298c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d); 1308c2ecf20Sopenharmony_ci unsigned int n = d->hwirq; 1318c2ecf20Sopenharmony_ci 1328c2ecf20Sopenharmony_ci chip->g1_irq.masked |= (1 << n); 1338c2ecf20Sopenharmony_ci} 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_cistatic void mv88e6xxx_g1_irq_unmask(struct irq_data *d) 1368c2ecf20Sopenharmony_ci{ 1378c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d); 1388c2ecf20Sopenharmony_ci unsigned int n = d->hwirq; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci chip->g1_irq.masked &= ~(1 << n); 1418c2ecf20Sopenharmony_ci} 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_cistatic irqreturn_t mv88e6xxx_g1_irq_thread_work(struct mv88e6xxx_chip *chip) 1448c2ecf20Sopenharmony_ci{ 1458c2ecf20Sopenharmony_ci unsigned int nhandled = 0; 1468c2ecf20Sopenharmony_ci unsigned int sub_irq; 1478c2ecf20Sopenharmony_ci unsigned int n; 1488c2ecf20Sopenharmony_ci u16 reg; 1498c2ecf20Sopenharmony_ci u16 ctl1; 1508c2ecf20Sopenharmony_ci int err; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 1538c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, ®); 1548c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci if (err) 1578c2ecf20Sopenharmony_ci goto out; 1588c2ecf20Sopenharmony_ci 1598c2ecf20Sopenharmony_ci do { 1608c2ecf20Sopenharmony_ci for (n = 0; n < chip->g1_irq.nirqs; ++n) { 1618c2ecf20Sopenharmony_ci if (reg & (1 << n)) { 1628c2ecf20Sopenharmony_ci sub_irq = irq_find_mapping(chip->g1_irq.domain, 1638c2ecf20Sopenharmony_ci n); 1648c2ecf20Sopenharmony_ci handle_nested_irq(sub_irq); 1658c2ecf20Sopenharmony_ci ++nhandled; 1668c2ecf20Sopenharmony_ci } 1678c2ecf20Sopenharmony_ci } 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 1708c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &ctl1); 1718c2ecf20Sopenharmony_ci if (err) 1728c2ecf20Sopenharmony_ci goto unlock; 1738c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, ®); 1748c2ecf20Sopenharmony_ciunlock: 1758c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 1768c2ecf20Sopenharmony_ci if (err) 1778c2ecf20Sopenharmony_ci goto out; 1788c2ecf20Sopenharmony_ci ctl1 &= GENMASK(chip->g1_irq.nirqs, 0); 1798c2ecf20Sopenharmony_ci } while (reg & ctl1); 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ciout: 1828c2ecf20Sopenharmony_ci return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE); 1838c2ecf20Sopenharmony_ci} 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_cistatic irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id) 1868c2ecf20Sopenharmony_ci{ 1878c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = dev_id; 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci return mv88e6xxx_g1_irq_thread_work(chip); 1908c2ecf20Sopenharmony_ci} 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_cistatic void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d) 1938c2ecf20Sopenharmony_ci{ 1948c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d); 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 1978c2ecf20Sopenharmony_ci} 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_cistatic void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d) 2008c2ecf20Sopenharmony_ci{ 2018c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d); 2028c2ecf20Sopenharmony_ci u16 mask = GENMASK(chip->g1_irq.nirqs, 0); 2038c2ecf20Sopenharmony_ci u16 reg; 2048c2ecf20Sopenharmony_ci int err; 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, ®); 2078c2ecf20Sopenharmony_ci if (err) 2088c2ecf20Sopenharmony_ci goto out; 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ci reg &= ~mask; 2118c2ecf20Sopenharmony_ci reg |= (~chip->g1_irq.masked & mask); 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg); 2148c2ecf20Sopenharmony_ci if (err) 2158c2ecf20Sopenharmony_ci goto out; 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ciout: 2188c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 2198c2ecf20Sopenharmony_ci} 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_cistatic const struct irq_chip mv88e6xxx_g1_irq_chip = { 2228c2ecf20Sopenharmony_ci .name = "mv88e6xxx-g1", 2238c2ecf20Sopenharmony_ci .irq_mask = mv88e6xxx_g1_irq_mask, 2248c2ecf20Sopenharmony_ci .irq_unmask = mv88e6xxx_g1_irq_unmask, 2258c2ecf20Sopenharmony_ci .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock, 2268c2ecf20Sopenharmony_ci .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock, 2278c2ecf20Sopenharmony_ci}; 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_cistatic int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d, 2308c2ecf20Sopenharmony_ci unsigned int irq, 2318c2ecf20Sopenharmony_ci irq_hw_number_t hwirq) 2328c2ecf20Sopenharmony_ci{ 2338c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = d->host_data; 2348c2ecf20Sopenharmony_ci 2358c2ecf20Sopenharmony_ci irq_set_chip_data(irq, d->host_data); 2368c2ecf20Sopenharmony_ci irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq); 2378c2ecf20Sopenharmony_ci irq_set_noprobe(irq); 2388c2ecf20Sopenharmony_ci 2398c2ecf20Sopenharmony_ci return 0; 2408c2ecf20Sopenharmony_ci} 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_cistatic const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = { 2438c2ecf20Sopenharmony_ci .map = mv88e6xxx_g1_irq_domain_map, 2448c2ecf20Sopenharmony_ci .xlate = irq_domain_xlate_twocell, 2458c2ecf20Sopenharmony_ci}; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci/* To be called with reg_lock held */ 2488c2ecf20Sopenharmony_cistatic void mv88e6xxx_g1_irq_free_common(struct mv88e6xxx_chip *chip) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci int irq, virq; 2518c2ecf20Sopenharmony_ci u16 mask; 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask); 2548c2ecf20Sopenharmony_ci mask &= ~GENMASK(chip->g1_irq.nirqs, 0); 2558c2ecf20Sopenharmony_ci mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask); 2568c2ecf20Sopenharmony_ci 2578c2ecf20Sopenharmony_ci for (irq = 0; irq < chip->g1_irq.nirqs; irq++) { 2588c2ecf20Sopenharmony_ci virq = irq_find_mapping(chip->g1_irq.domain, irq); 2598c2ecf20Sopenharmony_ci irq_dispose_mapping(virq); 2608c2ecf20Sopenharmony_ci } 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci irq_domain_remove(chip->g1_irq.domain); 2638c2ecf20Sopenharmony_ci} 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_cistatic void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip) 2668c2ecf20Sopenharmony_ci{ 2678c2ecf20Sopenharmony_ci /* 2688c2ecf20Sopenharmony_ci * free_irq must be called without reg_lock taken because the irq 2698c2ecf20Sopenharmony_ci * handler takes this lock, too. 2708c2ecf20Sopenharmony_ci */ 2718c2ecf20Sopenharmony_ci free_irq(chip->irq, chip); 2728c2ecf20Sopenharmony_ci 2738c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 2748c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_free_common(chip); 2758c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 2768c2ecf20Sopenharmony_ci} 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_cistatic int mv88e6xxx_g1_irq_setup_common(struct mv88e6xxx_chip *chip) 2798c2ecf20Sopenharmony_ci{ 2808c2ecf20Sopenharmony_ci int err, irq, virq; 2818c2ecf20Sopenharmony_ci u16 reg, mask; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci chip->g1_irq.nirqs = chip->info->g1_irqs; 2848c2ecf20Sopenharmony_ci chip->g1_irq.domain = irq_domain_add_simple( 2858c2ecf20Sopenharmony_ci NULL, chip->g1_irq.nirqs, 0, 2868c2ecf20Sopenharmony_ci &mv88e6xxx_g1_irq_domain_ops, chip); 2878c2ecf20Sopenharmony_ci if (!chip->g1_irq.domain) 2888c2ecf20Sopenharmony_ci return -ENOMEM; 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci for (irq = 0; irq < chip->g1_irq.nirqs; irq++) 2918c2ecf20Sopenharmony_ci irq_create_mapping(chip->g1_irq.domain, irq); 2928c2ecf20Sopenharmony_ci 2938c2ecf20Sopenharmony_ci chip->g1_irq.chip = mv88e6xxx_g1_irq_chip; 2948c2ecf20Sopenharmony_ci chip->g1_irq.masked = ~0; 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask); 2978c2ecf20Sopenharmony_ci if (err) 2988c2ecf20Sopenharmony_ci goto out_mapping; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci mask &= ~GENMASK(chip->g1_irq.nirqs, 0); 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask); 3038c2ecf20Sopenharmony_ci if (err) 3048c2ecf20Sopenharmony_ci goto out_disable; 3058c2ecf20Sopenharmony_ci 3068c2ecf20Sopenharmony_ci /* Reading the interrupt status clears (most of) them */ 3078c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, ®); 3088c2ecf20Sopenharmony_ci if (err) 3098c2ecf20Sopenharmony_ci goto out_disable; 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci return 0; 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ciout_disable: 3148c2ecf20Sopenharmony_ci mask &= ~GENMASK(chip->g1_irq.nirqs, 0); 3158c2ecf20Sopenharmony_ci mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask); 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_ciout_mapping: 3188c2ecf20Sopenharmony_ci for (irq = 0; irq < 16; irq++) { 3198c2ecf20Sopenharmony_ci virq = irq_find_mapping(chip->g1_irq.domain, irq); 3208c2ecf20Sopenharmony_ci irq_dispose_mapping(virq); 3218c2ecf20Sopenharmony_ci } 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci irq_domain_remove(chip->g1_irq.domain); 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci return err; 3268c2ecf20Sopenharmony_ci} 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_cistatic int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip) 3298c2ecf20Sopenharmony_ci{ 3308c2ecf20Sopenharmony_ci static struct lock_class_key lock_key; 3318c2ecf20Sopenharmony_ci static struct lock_class_key request_key; 3328c2ecf20Sopenharmony_ci int err; 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_irq_setup_common(chip); 3358c2ecf20Sopenharmony_ci if (err) 3368c2ecf20Sopenharmony_ci return err; 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci /* These lock classes tells lockdep that global 1 irqs are in 3398c2ecf20Sopenharmony_ci * a different category than their parent GPIO, so it won't 3408c2ecf20Sopenharmony_ci * report false recursion. 3418c2ecf20Sopenharmony_ci */ 3428c2ecf20Sopenharmony_ci irq_set_lockdep_class(chip->irq, &lock_key, &request_key); 3438c2ecf20Sopenharmony_ci 3448c2ecf20Sopenharmony_ci snprintf(chip->irq_name, sizeof(chip->irq_name), 3458c2ecf20Sopenharmony_ci "mv88e6xxx-%s", dev_name(chip->dev)); 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 3488c2ecf20Sopenharmony_ci err = request_threaded_irq(chip->irq, NULL, 3498c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_thread_fn, 3508c2ecf20Sopenharmony_ci IRQF_ONESHOT | IRQF_SHARED, 3518c2ecf20Sopenharmony_ci chip->irq_name, chip); 3528c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 3538c2ecf20Sopenharmony_ci if (err) 3548c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_free_common(chip); 3558c2ecf20Sopenharmony_ci 3568c2ecf20Sopenharmony_ci return err; 3578c2ecf20Sopenharmony_ci} 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_cistatic void mv88e6xxx_irq_poll(struct kthread_work *work) 3608c2ecf20Sopenharmony_ci{ 3618c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = container_of(work, 3628c2ecf20Sopenharmony_ci struct mv88e6xxx_chip, 3638c2ecf20Sopenharmony_ci irq_poll_work.work); 3648c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_thread_work(chip); 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_ci kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work, 3678c2ecf20Sopenharmony_ci msecs_to_jiffies(100)); 3688c2ecf20Sopenharmony_ci} 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_cistatic int mv88e6xxx_irq_poll_setup(struct mv88e6xxx_chip *chip) 3718c2ecf20Sopenharmony_ci{ 3728c2ecf20Sopenharmony_ci int err; 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_irq_setup_common(chip); 3758c2ecf20Sopenharmony_ci if (err) 3768c2ecf20Sopenharmony_ci return err; 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci kthread_init_delayed_work(&chip->irq_poll_work, 3798c2ecf20Sopenharmony_ci mv88e6xxx_irq_poll); 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci chip->kworker = kthread_create_worker(0, "%s", dev_name(chip->dev)); 3828c2ecf20Sopenharmony_ci if (IS_ERR(chip->kworker)) 3838c2ecf20Sopenharmony_ci return PTR_ERR(chip->kworker); 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci kthread_queue_delayed_work(chip->kworker, &chip->irq_poll_work, 3868c2ecf20Sopenharmony_ci msecs_to_jiffies(100)); 3878c2ecf20Sopenharmony_ci 3888c2ecf20Sopenharmony_ci return 0; 3898c2ecf20Sopenharmony_ci} 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_cistatic void mv88e6xxx_irq_poll_free(struct mv88e6xxx_chip *chip) 3928c2ecf20Sopenharmony_ci{ 3938c2ecf20Sopenharmony_ci kthread_cancel_delayed_work_sync(&chip->irq_poll_work); 3948c2ecf20Sopenharmony_ci kthread_destroy_worker(chip->kworker); 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 3978c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_free_common(chip); 3988c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 3998c2ecf20Sopenharmony_ci} 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_config_interface(struct mv88e6xxx_chip *chip, 4028c2ecf20Sopenharmony_ci int port, phy_interface_t interface) 4038c2ecf20Sopenharmony_ci{ 4048c2ecf20Sopenharmony_ci int err; 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_rgmii_delay) { 4078c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_rgmii_delay(chip, port, 4088c2ecf20Sopenharmony_ci interface); 4098c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 4108c2ecf20Sopenharmony_ci return err; 4118c2ecf20Sopenharmony_ci } 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_cmode) { 4148c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_cmode(chip, port, 4158c2ecf20Sopenharmony_ci interface); 4168c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 4178c2ecf20Sopenharmony_ci return err; 4188c2ecf20Sopenharmony_ci } 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci return 0; 4218c2ecf20Sopenharmony_ci} 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port, 4248c2ecf20Sopenharmony_ci int link, int speed, int duplex, int pause, 4258c2ecf20Sopenharmony_ci phy_interface_t mode) 4268c2ecf20Sopenharmony_ci{ 4278c2ecf20Sopenharmony_ci int err; 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_ci if (!chip->info->ops->port_set_link) 4308c2ecf20Sopenharmony_ci return 0; 4318c2ecf20Sopenharmony_ci 4328c2ecf20Sopenharmony_ci /* Port's MAC control must not be changed unless the link is down */ 4338c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_link(chip, port, LINK_FORCED_DOWN); 4348c2ecf20Sopenharmony_ci if (err) 4358c2ecf20Sopenharmony_ci return err; 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_speed_duplex) { 4388c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_speed_duplex(chip, port, 4398c2ecf20Sopenharmony_ci speed, duplex); 4408c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 4418c2ecf20Sopenharmony_ci goto restore_link; 4428c2ecf20Sopenharmony_ci } 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_ci if (speed == SPEED_MAX && chip->info->ops->port_max_speed_mode) 4458c2ecf20Sopenharmony_ci mode = chip->info->ops->port_max_speed_mode(port); 4468c2ecf20Sopenharmony_ci 4478c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_pause) { 4488c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_pause(chip, port, pause); 4498c2ecf20Sopenharmony_ci if (err) 4508c2ecf20Sopenharmony_ci goto restore_link; 4518c2ecf20Sopenharmony_ci } 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci err = mv88e6xxx_port_config_interface(chip, port, mode); 4548c2ecf20Sopenharmony_cirestore_link: 4558c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_link(chip, port, link)) 4568c2ecf20Sopenharmony_ci dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port); 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci return err; 4598c2ecf20Sopenharmony_ci} 4608c2ecf20Sopenharmony_ci 4618c2ecf20Sopenharmony_cistatic int mv88e6xxx_phy_is_internal(struct dsa_switch *ds, int port) 4628c2ecf20Sopenharmony_ci{ 4638c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 4648c2ecf20Sopenharmony_ci 4658c2ecf20Sopenharmony_ci return port < chip->info->num_internal_phys; 4668c2ecf20Sopenharmony_ci} 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_ppu_updates(struct mv88e6xxx_chip *chip, int port) 4698c2ecf20Sopenharmony_ci{ 4708c2ecf20Sopenharmony_ci u16 reg; 4718c2ecf20Sopenharmony_ci int err; 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, ®); 4748c2ecf20Sopenharmony_ci if (err) { 4758c2ecf20Sopenharmony_ci dev_err(chip->dev, 4768c2ecf20Sopenharmony_ci "p%d: %s: failed to read port status\n", 4778c2ecf20Sopenharmony_ci port, __func__); 4788c2ecf20Sopenharmony_ci return err; 4798c2ecf20Sopenharmony_ci } 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci return !!(reg & MV88E6XXX_PORT_STS_PHY_DETECT); 4828c2ecf20Sopenharmony_ci} 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_cistatic int mv88e6xxx_serdes_pcs_get_state(struct dsa_switch *ds, int port, 4858c2ecf20Sopenharmony_ci struct phylink_link_state *state) 4868c2ecf20Sopenharmony_ci{ 4878c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 4888c2ecf20Sopenharmony_ci u8 lane; 4898c2ecf20Sopenharmony_ci int err; 4908c2ecf20Sopenharmony_ci 4918c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 4928c2ecf20Sopenharmony_ci lane = mv88e6xxx_serdes_get_lane(chip, port); 4938c2ecf20Sopenharmony_ci if (lane && chip->info->ops->serdes_pcs_get_state) 4948c2ecf20Sopenharmony_ci err = chip->info->ops->serdes_pcs_get_state(chip, port, lane, 4958c2ecf20Sopenharmony_ci state); 4968c2ecf20Sopenharmony_ci else 4978c2ecf20Sopenharmony_ci err = -EOPNOTSUPP; 4988c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_ci return err; 5018c2ecf20Sopenharmony_ci} 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_cistatic int mv88e6xxx_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port, 5048c2ecf20Sopenharmony_ci unsigned int mode, 5058c2ecf20Sopenharmony_ci phy_interface_t interface, 5068c2ecf20Sopenharmony_ci const unsigned long *advertise) 5078c2ecf20Sopenharmony_ci{ 5088c2ecf20Sopenharmony_ci const struct mv88e6xxx_ops *ops = chip->info->ops; 5098c2ecf20Sopenharmony_ci u8 lane; 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci if (ops->serdes_pcs_config) { 5128c2ecf20Sopenharmony_ci lane = mv88e6xxx_serdes_get_lane(chip, port); 5138c2ecf20Sopenharmony_ci if (lane) 5148c2ecf20Sopenharmony_ci return ops->serdes_pcs_config(chip, port, lane, mode, 5158c2ecf20Sopenharmony_ci interface, advertise); 5168c2ecf20Sopenharmony_ci } 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci return 0; 5198c2ecf20Sopenharmony_ci} 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_cistatic void mv88e6xxx_serdes_pcs_an_restart(struct dsa_switch *ds, int port) 5228c2ecf20Sopenharmony_ci{ 5238c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 5248c2ecf20Sopenharmony_ci const struct mv88e6xxx_ops *ops; 5258c2ecf20Sopenharmony_ci int err = 0; 5268c2ecf20Sopenharmony_ci u8 lane; 5278c2ecf20Sopenharmony_ci 5288c2ecf20Sopenharmony_ci ops = chip->info->ops; 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_ci if (ops->serdes_pcs_an_restart) { 5318c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 5328c2ecf20Sopenharmony_ci lane = mv88e6xxx_serdes_get_lane(chip, port); 5338c2ecf20Sopenharmony_ci if (lane) 5348c2ecf20Sopenharmony_ci err = ops->serdes_pcs_an_restart(chip, port, lane); 5358c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_ci if (err) 5388c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to restart AN\n", port); 5398c2ecf20Sopenharmony_ci } 5408c2ecf20Sopenharmony_ci} 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_cistatic int mv88e6xxx_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port, 5438c2ecf20Sopenharmony_ci unsigned int mode, 5448c2ecf20Sopenharmony_ci int speed, int duplex) 5458c2ecf20Sopenharmony_ci{ 5468c2ecf20Sopenharmony_ci const struct mv88e6xxx_ops *ops = chip->info->ops; 5478c2ecf20Sopenharmony_ci u8 lane; 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci if (!phylink_autoneg_inband(mode) && ops->serdes_pcs_link_up) { 5508c2ecf20Sopenharmony_ci lane = mv88e6xxx_serdes_get_lane(chip, port); 5518c2ecf20Sopenharmony_ci if (lane) 5528c2ecf20Sopenharmony_ci return ops->serdes_pcs_link_up(chip, port, lane, 5538c2ecf20Sopenharmony_ci speed, duplex); 5548c2ecf20Sopenharmony_ci } 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci return 0; 5578c2ecf20Sopenharmony_ci} 5588c2ecf20Sopenharmony_ci 5598c2ecf20Sopenharmony_cistatic void mv88e6065_phylink_validate(struct mv88e6xxx_chip *chip, int port, 5608c2ecf20Sopenharmony_ci unsigned long *mask, 5618c2ecf20Sopenharmony_ci struct phylink_link_state *state) 5628c2ecf20Sopenharmony_ci{ 5638c2ecf20Sopenharmony_ci if (!phy_interface_mode_is_8023z(state->interface)) { 5648c2ecf20Sopenharmony_ci /* 10M and 100M are only supported in non-802.3z mode */ 5658c2ecf20Sopenharmony_ci phylink_set(mask, 10baseT_Half); 5668c2ecf20Sopenharmony_ci phylink_set(mask, 10baseT_Full); 5678c2ecf20Sopenharmony_ci phylink_set(mask, 100baseT_Half); 5688c2ecf20Sopenharmony_ci phylink_set(mask, 100baseT_Full); 5698c2ecf20Sopenharmony_ci } 5708c2ecf20Sopenharmony_ci} 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_cistatic void mv88e6185_phylink_validate(struct mv88e6xxx_chip *chip, int port, 5738c2ecf20Sopenharmony_ci unsigned long *mask, 5748c2ecf20Sopenharmony_ci struct phylink_link_state *state) 5758c2ecf20Sopenharmony_ci{ 5768c2ecf20Sopenharmony_ci /* FIXME: if the port is in 1000Base-X mode, then it only supports 5778c2ecf20Sopenharmony_ci * 1000M FD speeds. In this case, CMODE will indicate 5. 5788c2ecf20Sopenharmony_ci */ 5798c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseT_Full); 5808c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseX_Full); 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ci mv88e6065_phylink_validate(chip, port, mask, state); 5838c2ecf20Sopenharmony_ci} 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_cistatic void mv88e6341_phylink_validate(struct mv88e6xxx_chip *chip, int port, 5868c2ecf20Sopenharmony_ci unsigned long *mask, 5878c2ecf20Sopenharmony_ci struct phylink_link_state *state) 5888c2ecf20Sopenharmony_ci{ 5898c2ecf20Sopenharmony_ci if (port >= 5) 5908c2ecf20Sopenharmony_ci phylink_set(mask, 2500baseX_Full); 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci /* No ethtool bits for 200Mbps */ 5938c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseT_Full); 5948c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseX_Full); 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci mv88e6065_phylink_validate(chip, port, mask, state); 5978c2ecf20Sopenharmony_ci} 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_cistatic void mv88e6352_phylink_validate(struct mv88e6xxx_chip *chip, int port, 6008c2ecf20Sopenharmony_ci unsigned long *mask, 6018c2ecf20Sopenharmony_ci struct phylink_link_state *state) 6028c2ecf20Sopenharmony_ci{ 6038c2ecf20Sopenharmony_ci /* No ethtool bits for 200Mbps */ 6048c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseT_Full); 6058c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseX_Full); 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci mv88e6065_phylink_validate(chip, port, mask, state); 6088c2ecf20Sopenharmony_ci} 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_cistatic void mv88e6390_phylink_validate(struct mv88e6xxx_chip *chip, int port, 6118c2ecf20Sopenharmony_ci unsigned long *mask, 6128c2ecf20Sopenharmony_ci struct phylink_link_state *state) 6138c2ecf20Sopenharmony_ci{ 6148c2ecf20Sopenharmony_ci if (port >= 9) { 6158c2ecf20Sopenharmony_ci phylink_set(mask, 2500baseX_Full); 6168c2ecf20Sopenharmony_ci phylink_set(mask, 2500baseT_Full); 6178c2ecf20Sopenharmony_ci } 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci /* No ethtool bits for 200Mbps */ 6208c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseT_Full); 6218c2ecf20Sopenharmony_ci phylink_set(mask, 1000baseX_Full); 6228c2ecf20Sopenharmony_ci 6238c2ecf20Sopenharmony_ci mv88e6065_phylink_validate(chip, port, mask, state); 6248c2ecf20Sopenharmony_ci} 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_cistatic void mv88e6390x_phylink_validate(struct mv88e6xxx_chip *chip, int port, 6278c2ecf20Sopenharmony_ci unsigned long *mask, 6288c2ecf20Sopenharmony_ci struct phylink_link_state *state) 6298c2ecf20Sopenharmony_ci{ 6308c2ecf20Sopenharmony_ci if (port >= 9) { 6318c2ecf20Sopenharmony_ci phylink_set(mask, 10000baseT_Full); 6328c2ecf20Sopenharmony_ci phylink_set(mask, 10000baseKR_Full); 6338c2ecf20Sopenharmony_ci } 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_ci mv88e6390_phylink_validate(chip, port, mask, state); 6368c2ecf20Sopenharmony_ci} 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_cistatic void mv88e6xxx_validate(struct dsa_switch *ds, int port, 6398c2ecf20Sopenharmony_ci unsigned long *supported, 6408c2ecf20Sopenharmony_ci struct phylink_link_state *state) 6418c2ecf20Sopenharmony_ci{ 6428c2ecf20Sopenharmony_ci __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, }; 6438c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_ci /* Allow all the expected bits */ 6468c2ecf20Sopenharmony_ci phylink_set(mask, Autoneg); 6478c2ecf20Sopenharmony_ci phylink_set(mask, Pause); 6488c2ecf20Sopenharmony_ci phylink_set_port_modes(mask); 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_ci if (chip->info->ops->phylink_validate) 6518c2ecf20Sopenharmony_ci chip->info->ops->phylink_validate(chip, port, mask, state); 6528c2ecf20Sopenharmony_ci 6538c2ecf20Sopenharmony_ci bitmap_and(supported, supported, mask, __ETHTOOL_LINK_MODE_MASK_NBITS); 6548c2ecf20Sopenharmony_ci bitmap_and(state->advertising, state->advertising, mask, 6558c2ecf20Sopenharmony_ci __ETHTOOL_LINK_MODE_MASK_NBITS); 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci /* We can only operate at 2500BaseX or 1000BaseX. If requested 6588c2ecf20Sopenharmony_ci * to advertise both, only report advertising at 2500BaseX. 6598c2ecf20Sopenharmony_ci */ 6608c2ecf20Sopenharmony_ci phylink_helper_basex_speed(state); 6618c2ecf20Sopenharmony_ci} 6628c2ecf20Sopenharmony_ci 6638c2ecf20Sopenharmony_cistatic void mv88e6xxx_mac_config(struct dsa_switch *ds, int port, 6648c2ecf20Sopenharmony_ci unsigned int mode, 6658c2ecf20Sopenharmony_ci const struct phylink_link_state *state) 6668c2ecf20Sopenharmony_ci{ 6678c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 6688c2ecf20Sopenharmony_ci struct mv88e6xxx_port *p; 6698c2ecf20Sopenharmony_ci int err = 0; 6708c2ecf20Sopenharmony_ci 6718c2ecf20Sopenharmony_ci p = &chip->ports[port]; 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci if (mode != MLO_AN_PHY || !mv88e6xxx_phy_is_internal(ds, port)) { 6768c2ecf20Sopenharmony_ci /* In inband mode, the link may come up at any time while the 6778c2ecf20Sopenharmony_ci * link is not forced down. Force the link down while we 6788c2ecf20Sopenharmony_ci * reconfigure the interface mode. 6798c2ecf20Sopenharmony_ci */ 6808c2ecf20Sopenharmony_ci if (mode == MLO_AN_INBAND && 6818c2ecf20Sopenharmony_ci p->interface != state->interface && 6828c2ecf20Sopenharmony_ci chip->info->ops->port_set_link) 6838c2ecf20Sopenharmony_ci chip->info->ops->port_set_link(chip, port, 6848c2ecf20Sopenharmony_ci LINK_FORCED_DOWN); 6858c2ecf20Sopenharmony_ci 6868c2ecf20Sopenharmony_ci err = mv88e6xxx_port_config_interface(chip, port, 6878c2ecf20Sopenharmony_ci state->interface); 6888c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 6898c2ecf20Sopenharmony_ci goto err_unlock; 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_pcs_config(chip, port, mode, 6928c2ecf20Sopenharmony_ci state->interface, 6938c2ecf20Sopenharmony_ci state->advertising); 6948c2ecf20Sopenharmony_ci /* FIXME: we should restart negotiation if something changed - 6958c2ecf20Sopenharmony_ci * which is something we get if we convert to using phylinks 6968c2ecf20Sopenharmony_ci * PCS operations. 6978c2ecf20Sopenharmony_ci */ 6988c2ecf20Sopenharmony_ci if (err > 0) 6998c2ecf20Sopenharmony_ci err = 0; 7008c2ecf20Sopenharmony_ci } 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_ci /* Undo the forced down state above after completing configuration 7038c2ecf20Sopenharmony_ci * irrespective of its state on entry, which allows the link to come 7048c2ecf20Sopenharmony_ci * up in the in-band case where there is no separate SERDES. Also 7058c2ecf20Sopenharmony_ci * ensure that the link can come up if the PPU is in use and we are 7068c2ecf20Sopenharmony_ci * in PHY mode (we treat the PPU as an effective in-band mechanism.) 7078c2ecf20Sopenharmony_ci */ 7088c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_link && 7098c2ecf20Sopenharmony_ci ((mode == MLO_AN_INBAND && p->interface != state->interface) || 7108c2ecf20Sopenharmony_ci (mode == MLO_AN_PHY && mv88e6xxx_port_ppu_updates(chip, port)))) 7118c2ecf20Sopenharmony_ci chip->info->ops->port_set_link(chip, port, LINK_UNFORCED); 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci p->interface = state->interface; 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_cierr_unlock: 7168c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 7198c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to configure MAC/PCS\n", port); 7208c2ecf20Sopenharmony_ci} 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_cistatic void mv88e6xxx_mac_link_down(struct dsa_switch *ds, int port, 7238c2ecf20Sopenharmony_ci unsigned int mode, 7248c2ecf20Sopenharmony_ci phy_interface_t interface) 7258c2ecf20Sopenharmony_ci{ 7268c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 7278c2ecf20Sopenharmony_ci const struct mv88e6xxx_ops *ops; 7288c2ecf20Sopenharmony_ci int err = 0; 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci ops = chip->info->ops; 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 7338c2ecf20Sopenharmony_ci /* Internal PHYs propagate their configuration directly to the MAC. 7348c2ecf20Sopenharmony_ci * External PHYs depend on whether the PPU is enabled for this port. 7358c2ecf20Sopenharmony_ci */ 7368c2ecf20Sopenharmony_ci if (((!mv88e6xxx_phy_is_internal(ds, port) && 7378c2ecf20Sopenharmony_ci !mv88e6xxx_port_ppu_updates(chip, port)) || 7388c2ecf20Sopenharmony_ci mode == MLO_AN_FIXED) && ops->port_set_link) 7398c2ecf20Sopenharmony_ci err = ops->port_set_link(chip, port, LINK_FORCED_DOWN); 7408c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci if (err) 7438c2ecf20Sopenharmony_ci dev_err(chip->dev, 7448c2ecf20Sopenharmony_ci "p%d: failed to force MAC link down\n", port); 7458c2ecf20Sopenharmony_ci} 7468c2ecf20Sopenharmony_ci 7478c2ecf20Sopenharmony_cistatic void mv88e6xxx_mac_link_up(struct dsa_switch *ds, int port, 7488c2ecf20Sopenharmony_ci unsigned int mode, phy_interface_t interface, 7498c2ecf20Sopenharmony_ci struct phy_device *phydev, 7508c2ecf20Sopenharmony_ci int speed, int duplex, 7518c2ecf20Sopenharmony_ci bool tx_pause, bool rx_pause) 7528c2ecf20Sopenharmony_ci{ 7538c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 7548c2ecf20Sopenharmony_ci const struct mv88e6xxx_ops *ops; 7558c2ecf20Sopenharmony_ci int err = 0; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci ops = chip->info->ops; 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 7608c2ecf20Sopenharmony_ci /* Internal PHYs propagate their configuration directly to the MAC. 7618c2ecf20Sopenharmony_ci * External PHYs depend on whether the PPU is enabled for this port. 7628c2ecf20Sopenharmony_ci */ 7638c2ecf20Sopenharmony_ci if ((!mv88e6xxx_phy_is_internal(ds, port) && 7648c2ecf20Sopenharmony_ci !mv88e6xxx_port_ppu_updates(chip, port)) || 7658c2ecf20Sopenharmony_ci mode == MLO_AN_FIXED) { 7668c2ecf20Sopenharmony_ci /* FIXME: for an automedia port, should we force the link 7678c2ecf20Sopenharmony_ci * down here - what if the link comes up due to "other" media 7688c2ecf20Sopenharmony_ci * while we're bringing the port up, how is the exclusivity 7698c2ecf20Sopenharmony_ci * handled in the Marvell hardware? E.g. port 2 on 88E6390 7708c2ecf20Sopenharmony_ci * shared between internal PHY and Serdes. 7718c2ecf20Sopenharmony_ci */ 7728c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_pcs_link_up(chip, port, mode, speed, 7738c2ecf20Sopenharmony_ci duplex); 7748c2ecf20Sopenharmony_ci if (err) 7758c2ecf20Sopenharmony_ci goto error; 7768c2ecf20Sopenharmony_ci 7778c2ecf20Sopenharmony_ci if (ops->port_set_speed_duplex) { 7788c2ecf20Sopenharmony_ci err = ops->port_set_speed_duplex(chip, port, 7798c2ecf20Sopenharmony_ci speed, duplex); 7808c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 7818c2ecf20Sopenharmony_ci goto error; 7828c2ecf20Sopenharmony_ci } 7838c2ecf20Sopenharmony_ci 7848c2ecf20Sopenharmony_ci if (ops->port_set_link) 7858c2ecf20Sopenharmony_ci err = ops->port_set_link(chip, port, LINK_FORCED_UP); 7868c2ecf20Sopenharmony_ci } 7878c2ecf20Sopenharmony_cierror: 7888c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 7898c2ecf20Sopenharmony_ci 7908c2ecf20Sopenharmony_ci if (err && err != -EOPNOTSUPP) 7918c2ecf20Sopenharmony_ci dev_err(ds->dev, 7928c2ecf20Sopenharmony_ci "p%d: failed to configure MAC link up\n", port); 7938c2ecf20Sopenharmony_ci} 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_cistatic int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port) 7968c2ecf20Sopenharmony_ci{ 7978c2ecf20Sopenharmony_ci if (!chip->info->ops->stats_snapshot) 7988c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci return chip->info->ops->stats_snapshot(chip, port); 8018c2ecf20Sopenharmony_ci} 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_cistatic struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = { 8048c2ecf20Sopenharmony_ci { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, }, 8058c2ecf20Sopenharmony_ci { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, }, 8068c2ecf20Sopenharmony_ci { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, }, 8078c2ecf20Sopenharmony_ci { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, }, 8088c2ecf20Sopenharmony_ci { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, }, 8098c2ecf20Sopenharmony_ci { "in_pause", 4, 0x16, STATS_TYPE_BANK0, }, 8108c2ecf20Sopenharmony_ci { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, }, 8118c2ecf20Sopenharmony_ci { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, }, 8128c2ecf20Sopenharmony_ci { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, }, 8138c2ecf20Sopenharmony_ci { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, }, 8148c2ecf20Sopenharmony_ci { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, }, 8158c2ecf20Sopenharmony_ci { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, }, 8168c2ecf20Sopenharmony_ci { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, }, 8178c2ecf20Sopenharmony_ci { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, }, 8188c2ecf20Sopenharmony_ci { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, }, 8198c2ecf20Sopenharmony_ci { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, }, 8208c2ecf20Sopenharmony_ci { "out_pause", 4, 0x15, STATS_TYPE_BANK0, }, 8218c2ecf20Sopenharmony_ci { "excessive", 4, 0x11, STATS_TYPE_BANK0, }, 8228c2ecf20Sopenharmony_ci { "collisions", 4, 0x1e, STATS_TYPE_BANK0, }, 8238c2ecf20Sopenharmony_ci { "deferred", 4, 0x05, STATS_TYPE_BANK0, }, 8248c2ecf20Sopenharmony_ci { "single", 4, 0x14, STATS_TYPE_BANK0, }, 8258c2ecf20Sopenharmony_ci { "multiple", 4, 0x17, STATS_TYPE_BANK0, }, 8268c2ecf20Sopenharmony_ci { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, }, 8278c2ecf20Sopenharmony_ci { "late", 4, 0x1f, STATS_TYPE_BANK0, }, 8288c2ecf20Sopenharmony_ci { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, }, 8298c2ecf20Sopenharmony_ci { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, }, 8308c2ecf20Sopenharmony_ci { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, }, 8318c2ecf20Sopenharmony_ci { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, }, 8328c2ecf20Sopenharmony_ci { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, }, 8338c2ecf20Sopenharmony_ci { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, }, 8348c2ecf20Sopenharmony_ci { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, }, 8358c2ecf20Sopenharmony_ci { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, }, 8368c2ecf20Sopenharmony_ci { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, }, 8378c2ecf20Sopenharmony_ci { "in_discards", 4, 0x00, STATS_TYPE_BANK1, }, 8388c2ecf20Sopenharmony_ci { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, }, 8398c2ecf20Sopenharmony_ci { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, }, 8408c2ecf20Sopenharmony_ci { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, }, 8418c2ecf20Sopenharmony_ci { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, }, 8428c2ecf20Sopenharmony_ci { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, }, 8438c2ecf20Sopenharmony_ci { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, }, 8448c2ecf20Sopenharmony_ci { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, }, 8458c2ecf20Sopenharmony_ci { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, }, 8468c2ecf20Sopenharmony_ci { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, }, 8478c2ecf20Sopenharmony_ci { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, }, 8488c2ecf20Sopenharmony_ci { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, }, 8498c2ecf20Sopenharmony_ci { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, }, 8508c2ecf20Sopenharmony_ci { "in_management", 4, 0x0f, STATS_TYPE_BANK1, }, 8518c2ecf20Sopenharmony_ci { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, }, 8528c2ecf20Sopenharmony_ci { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, }, 8538c2ecf20Sopenharmony_ci { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, }, 8548c2ecf20Sopenharmony_ci { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, }, 8558c2ecf20Sopenharmony_ci { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, }, 8568c2ecf20Sopenharmony_ci { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, }, 8578c2ecf20Sopenharmony_ci { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, }, 8588c2ecf20Sopenharmony_ci { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, }, 8598c2ecf20Sopenharmony_ci { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, }, 8608c2ecf20Sopenharmony_ci { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, }, 8618c2ecf20Sopenharmony_ci { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, }, 8628c2ecf20Sopenharmony_ci { "out_management", 4, 0x1f, STATS_TYPE_BANK1, }, 8638c2ecf20Sopenharmony_ci}; 8648c2ecf20Sopenharmony_ci 8658c2ecf20Sopenharmony_cistatic uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip, 8668c2ecf20Sopenharmony_ci struct mv88e6xxx_hw_stat *s, 8678c2ecf20Sopenharmony_ci int port, u16 bank1_select, 8688c2ecf20Sopenharmony_ci u16 histogram) 8698c2ecf20Sopenharmony_ci{ 8708c2ecf20Sopenharmony_ci u32 low; 8718c2ecf20Sopenharmony_ci u32 high = 0; 8728c2ecf20Sopenharmony_ci u16 reg = 0; 8738c2ecf20Sopenharmony_ci int err; 8748c2ecf20Sopenharmony_ci u64 value; 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci switch (s->type) { 8778c2ecf20Sopenharmony_ci case STATS_TYPE_PORT: 8788c2ecf20Sopenharmony_ci err = mv88e6xxx_port_read(chip, port, s->reg, ®); 8798c2ecf20Sopenharmony_ci if (err) 8808c2ecf20Sopenharmony_ci return U64_MAX; 8818c2ecf20Sopenharmony_ci 8828c2ecf20Sopenharmony_ci low = reg; 8838c2ecf20Sopenharmony_ci if (s->size == 4) { 8848c2ecf20Sopenharmony_ci err = mv88e6xxx_port_read(chip, port, s->reg + 1, ®); 8858c2ecf20Sopenharmony_ci if (err) 8868c2ecf20Sopenharmony_ci return U64_MAX; 8878c2ecf20Sopenharmony_ci low |= ((u32)reg) << 16; 8888c2ecf20Sopenharmony_ci } 8898c2ecf20Sopenharmony_ci break; 8908c2ecf20Sopenharmony_ci case STATS_TYPE_BANK1: 8918c2ecf20Sopenharmony_ci reg = bank1_select; 8928c2ecf20Sopenharmony_ci fallthrough; 8938c2ecf20Sopenharmony_ci case STATS_TYPE_BANK0: 8948c2ecf20Sopenharmony_ci reg |= s->reg | histogram; 8958c2ecf20Sopenharmony_ci mv88e6xxx_g1_stats_read(chip, reg, &low); 8968c2ecf20Sopenharmony_ci if (s->size == 8) 8978c2ecf20Sopenharmony_ci mv88e6xxx_g1_stats_read(chip, reg + 1, &high); 8988c2ecf20Sopenharmony_ci break; 8998c2ecf20Sopenharmony_ci default: 9008c2ecf20Sopenharmony_ci return U64_MAX; 9018c2ecf20Sopenharmony_ci } 9028c2ecf20Sopenharmony_ci value = (((u64)high) << 32) | low; 9038c2ecf20Sopenharmony_ci return value; 9048c2ecf20Sopenharmony_ci} 9058c2ecf20Sopenharmony_ci 9068c2ecf20Sopenharmony_cistatic int mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip, 9078c2ecf20Sopenharmony_ci uint8_t *data, int types) 9088c2ecf20Sopenharmony_ci{ 9098c2ecf20Sopenharmony_ci struct mv88e6xxx_hw_stat *stat; 9108c2ecf20Sopenharmony_ci int i, j; 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_ci for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) { 9138c2ecf20Sopenharmony_ci stat = &mv88e6xxx_hw_stats[i]; 9148c2ecf20Sopenharmony_ci if (stat->type & types) { 9158c2ecf20Sopenharmony_ci memcpy(data + j * ETH_GSTRING_LEN, stat->string, 9168c2ecf20Sopenharmony_ci ETH_GSTRING_LEN); 9178c2ecf20Sopenharmony_ci j++; 9188c2ecf20Sopenharmony_ci } 9198c2ecf20Sopenharmony_ci } 9208c2ecf20Sopenharmony_ci 9218c2ecf20Sopenharmony_ci return j; 9228c2ecf20Sopenharmony_ci} 9238c2ecf20Sopenharmony_ci 9248c2ecf20Sopenharmony_cistatic int mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip, 9258c2ecf20Sopenharmony_ci uint8_t *data) 9268c2ecf20Sopenharmony_ci{ 9278c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_strings(chip, data, 9288c2ecf20Sopenharmony_ci STATS_TYPE_BANK0 | STATS_TYPE_PORT); 9298c2ecf20Sopenharmony_ci} 9308c2ecf20Sopenharmony_ci 9318c2ecf20Sopenharmony_cistatic int mv88e6250_stats_get_strings(struct mv88e6xxx_chip *chip, 9328c2ecf20Sopenharmony_ci uint8_t *data) 9338c2ecf20Sopenharmony_ci{ 9348c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_strings(chip, data, STATS_TYPE_BANK0); 9358c2ecf20Sopenharmony_ci} 9368c2ecf20Sopenharmony_ci 9378c2ecf20Sopenharmony_cistatic int mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip, 9388c2ecf20Sopenharmony_ci uint8_t *data) 9398c2ecf20Sopenharmony_ci{ 9408c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_strings(chip, data, 9418c2ecf20Sopenharmony_ci STATS_TYPE_BANK0 | STATS_TYPE_BANK1); 9428c2ecf20Sopenharmony_ci} 9438c2ecf20Sopenharmony_ci 9448c2ecf20Sopenharmony_cistatic const uint8_t *mv88e6xxx_atu_vtu_stats_strings[] = { 9458c2ecf20Sopenharmony_ci "atu_member_violation", 9468c2ecf20Sopenharmony_ci "atu_miss_violation", 9478c2ecf20Sopenharmony_ci "atu_full_violation", 9488c2ecf20Sopenharmony_ci "vtu_member_violation", 9498c2ecf20Sopenharmony_ci "vtu_miss_violation", 9508c2ecf20Sopenharmony_ci}; 9518c2ecf20Sopenharmony_ci 9528c2ecf20Sopenharmony_cistatic void mv88e6xxx_atu_vtu_get_strings(uint8_t *data) 9538c2ecf20Sopenharmony_ci{ 9548c2ecf20Sopenharmony_ci unsigned int i; 9558c2ecf20Sopenharmony_ci 9568c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); i++) 9578c2ecf20Sopenharmony_ci strlcpy(data + i * ETH_GSTRING_LEN, 9588c2ecf20Sopenharmony_ci mv88e6xxx_atu_vtu_stats_strings[i], 9598c2ecf20Sopenharmony_ci ETH_GSTRING_LEN); 9608c2ecf20Sopenharmony_ci} 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_cistatic void mv88e6xxx_get_strings(struct dsa_switch *ds, int port, 9638c2ecf20Sopenharmony_ci u32 stringset, uint8_t *data) 9648c2ecf20Sopenharmony_ci{ 9658c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 9668c2ecf20Sopenharmony_ci int count = 0; 9678c2ecf20Sopenharmony_ci 9688c2ecf20Sopenharmony_ci if (stringset != ETH_SS_STATS) 9698c2ecf20Sopenharmony_ci return; 9708c2ecf20Sopenharmony_ci 9718c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 9728c2ecf20Sopenharmony_ci 9738c2ecf20Sopenharmony_ci if (chip->info->ops->stats_get_strings) 9748c2ecf20Sopenharmony_ci count = chip->info->ops->stats_get_strings(chip, data); 9758c2ecf20Sopenharmony_ci 9768c2ecf20Sopenharmony_ci if (chip->info->ops->serdes_get_strings) { 9778c2ecf20Sopenharmony_ci data += count * ETH_GSTRING_LEN; 9788c2ecf20Sopenharmony_ci count = chip->info->ops->serdes_get_strings(chip, port, data); 9798c2ecf20Sopenharmony_ci } 9808c2ecf20Sopenharmony_ci 9818c2ecf20Sopenharmony_ci data += count * ETH_GSTRING_LEN; 9828c2ecf20Sopenharmony_ci mv88e6xxx_atu_vtu_get_strings(data); 9838c2ecf20Sopenharmony_ci 9848c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 9858c2ecf20Sopenharmony_ci} 9868c2ecf20Sopenharmony_ci 9878c2ecf20Sopenharmony_cistatic int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip, 9888c2ecf20Sopenharmony_ci int types) 9898c2ecf20Sopenharmony_ci{ 9908c2ecf20Sopenharmony_ci struct mv88e6xxx_hw_stat *stat; 9918c2ecf20Sopenharmony_ci int i, j; 9928c2ecf20Sopenharmony_ci 9938c2ecf20Sopenharmony_ci for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) { 9948c2ecf20Sopenharmony_ci stat = &mv88e6xxx_hw_stats[i]; 9958c2ecf20Sopenharmony_ci if (stat->type & types) 9968c2ecf20Sopenharmony_ci j++; 9978c2ecf20Sopenharmony_ci } 9988c2ecf20Sopenharmony_ci return j; 9998c2ecf20Sopenharmony_ci} 10008c2ecf20Sopenharmony_ci 10018c2ecf20Sopenharmony_cistatic int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip) 10028c2ecf20Sopenharmony_ci{ 10038c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 | 10048c2ecf20Sopenharmony_ci STATS_TYPE_PORT); 10058c2ecf20Sopenharmony_ci} 10068c2ecf20Sopenharmony_ci 10078c2ecf20Sopenharmony_cistatic int mv88e6250_stats_get_sset_count(struct mv88e6xxx_chip *chip) 10088c2ecf20Sopenharmony_ci{ 10098c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0); 10108c2ecf20Sopenharmony_ci} 10118c2ecf20Sopenharmony_ci 10128c2ecf20Sopenharmony_cistatic int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip) 10138c2ecf20Sopenharmony_ci{ 10148c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 | 10158c2ecf20Sopenharmony_ci STATS_TYPE_BANK1); 10168c2ecf20Sopenharmony_ci} 10178c2ecf20Sopenharmony_ci 10188c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_sset_count(struct dsa_switch *ds, int port, int sset) 10198c2ecf20Sopenharmony_ci{ 10208c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 10218c2ecf20Sopenharmony_ci int serdes_count = 0; 10228c2ecf20Sopenharmony_ci int count = 0; 10238c2ecf20Sopenharmony_ci 10248c2ecf20Sopenharmony_ci if (sset != ETH_SS_STATS) 10258c2ecf20Sopenharmony_ci return 0; 10268c2ecf20Sopenharmony_ci 10278c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 10288c2ecf20Sopenharmony_ci if (chip->info->ops->stats_get_sset_count) 10298c2ecf20Sopenharmony_ci count = chip->info->ops->stats_get_sset_count(chip); 10308c2ecf20Sopenharmony_ci if (count < 0) 10318c2ecf20Sopenharmony_ci goto out; 10328c2ecf20Sopenharmony_ci 10338c2ecf20Sopenharmony_ci if (chip->info->ops->serdes_get_sset_count) 10348c2ecf20Sopenharmony_ci serdes_count = chip->info->ops->serdes_get_sset_count(chip, 10358c2ecf20Sopenharmony_ci port); 10368c2ecf20Sopenharmony_ci if (serdes_count < 0) { 10378c2ecf20Sopenharmony_ci count = serdes_count; 10388c2ecf20Sopenharmony_ci goto out; 10398c2ecf20Sopenharmony_ci } 10408c2ecf20Sopenharmony_ci count += serdes_count; 10418c2ecf20Sopenharmony_ci count += ARRAY_SIZE(mv88e6xxx_atu_vtu_stats_strings); 10428c2ecf20Sopenharmony_ci 10438c2ecf20Sopenharmony_ciout: 10448c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 10458c2ecf20Sopenharmony_ci 10468c2ecf20Sopenharmony_ci return count; 10478c2ecf20Sopenharmony_ci} 10488c2ecf20Sopenharmony_ci 10498c2ecf20Sopenharmony_cistatic int mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port, 10508c2ecf20Sopenharmony_ci uint64_t *data, int types, 10518c2ecf20Sopenharmony_ci u16 bank1_select, u16 histogram) 10528c2ecf20Sopenharmony_ci{ 10538c2ecf20Sopenharmony_ci struct mv88e6xxx_hw_stat *stat; 10548c2ecf20Sopenharmony_ci int i, j; 10558c2ecf20Sopenharmony_ci 10568c2ecf20Sopenharmony_ci for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) { 10578c2ecf20Sopenharmony_ci stat = &mv88e6xxx_hw_stats[i]; 10588c2ecf20Sopenharmony_ci if (stat->type & types) { 10598c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 10608c2ecf20Sopenharmony_ci data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port, 10618c2ecf20Sopenharmony_ci bank1_select, 10628c2ecf20Sopenharmony_ci histogram); 10638c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 10648c2ecf20Sopenharmony_ci 10658c2ecf20Sopenharmony_ci j++; 10668c2ecf20Sopenharmony_ci } 10678c2ecf20Sopenharmony_ci } 10688c2ecf20Sopenharmony_ci return j; 10698c2ecf20Sopenharmony_ci} 10708c2ecf20Sopenharmony_ci 10718c2ecf20Sopenharmony_cistatic int mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port, 10728c2ecf20Sopenharmony_ci uint64_t *data) 10738c2ecf20Sopenharmony_ci{ 10748c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_stats(chip, port, data, 10758c2ecf20Sopenharmony_ci STATS_TYPE_BANK0 | STATS_TYPE_PORT, 10768c2ecf20Sopenharmony_ci 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX); 10778c2ecf20Sopenharmony_ci} 10788c2ecf20Sopenharmony_ci 10798c2ecf20Sopenharmony_cistatic int mv88e6250_stats_get_stats(struct mv88e6xxx_chip *chip, int port, 10808c2ecf20Sopenharmony_ci uint64_t *data) 10818c2ecf20Sopenharmony_ci{ 10828c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_stats(chip, port, data, STATS_TYPE_BANK0, 10838c2ecf20Sopenharmony_ci 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX); 10848c2ecf20Sopenharmony_ci} 10858c2ecf20Sopenharmony_ci 10868c2ecf20Sopenharmony_cistatic int mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port, 10878c2ecf20Sopenharmony_ci uint64_t *data) 10888c2ecf20Sopenharmony_ci{ 10898c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_stats(chip, port, data, 10908c2ecf20Sopenharmony_ci STATS_TYPE_BANK0 | STATS_TYPE_BANK1, 10918c2ecf20Sopenharmony_ci MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9, 10928c2ecf20Sopenharmony_ci MV88E6XXX_G1_STATS_OP_HIST_RX_TX); 10938c2ecf20Sopenharmony_ci} 10948c2ecf20Sopenharmony_ci 10958c2ecf20Sopenharmony_cistatic int mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port, 10968c2ecf20Sopenharmony_ci uint64_t *data) 10978c2ecf20Sopenharmony_ci{ 10988c2ecf20Sopenharmony_ci return mv88e6xxx_stats_get_stats(chip, port, data, 10998c2ecf20Sopenharmony_ci STATS_TYPE_BANK0 | STATS_TYPE_BANK1, 11008c2ecf20Sopenharmony_ci MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10, 11018c2ecf20Sopenharmony_ci 0); 11028c2ecf20Sopenharmony_ci} 11038c2ecf20Sopenharmony_ci 11048c2ecf20Sopenharmony_cistatic void mv88e6xxx_atu_vtu_get_stats(struct mv88e6xxx_chip *chip, int port, 11058c2ecf20Sopenharmony_ci uint64_t *data) 11068c2ecf20Sopenharmony_ci{ 11078c2ecf20Sopenharmony_ci *data++ = chip->ports[port].atu_member_violation; 11088c2ecf20Sopenharmony_ci *data++ = chip->ports[port].atu_miss_violation; 11098c2ecf20Sopenharmony_ci *data++ = chip->ports[port].atu_full_violation; 11108c2ecf20Sopenharmony_ci *data++ = chip->ports[port].vtu_member_violation; 11118c2ecf20Sopenharmony_ci *data++ = chip->ports[port].vtu_miss_violation; 11128c2ecf20Sopenharmony_ci} 11138c2ecf20Sopenharmony_ci 11148c2ecf20Sopenharmony_cistatic void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port, 11158c2ecf20Sopenharmony_ci uint64_t *data) 11168c2ecf20Sopenharmony_ci{ 11178c2ecf20Sopenharmony_ci int count = 0; 11188c2ecf20Sopenharmony_ci 11198c2ecf20Sopenharmony_ci if (chip->info->ops->stats_get_stats) 11208c2ecf20Sopenharmony_ci count = chip->info->ops->stats_get_stats(chip, port, data); 11218c2ecf20Sopenharmony_ci 11228c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 11238c2ecf20Sopenharmony_ci if (chip->info->ops->serdes_get_stats) { 11248c2ecf20Sopenharmony_ci data += count; 11258c2ecf20Sopenharmony_ci count = chip->info->ops->serdes_get_stats(chip, port, data); 11268c2ecf20Sopenharmony_ci } 11278c2ecf20Sopenharmony_ci data += count; 11288c2ecf20Sopenharmony_ci mv88e6xxx_atu_vtu_get_stats(chip, port, data); 11298c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 11308c2ecf20Sopenharmony_ci} 11318c2ecf20Sopenharmony_ci 11328c2ecf20Sopenharmony_cistatic void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port, 11338c2ecf20Sopenharmony_ci uint64_t *data) 11348c2ecf20Sopenharmony_ci{ 11358c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 11368c2ecf20Sopenharmony_ci int ret; 11378c2ecf20Sopenharmony_ci 11388c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 11398c2ecf20Sopenharmony_ci 11408c2ecf20Sopenharmony_ci ret = mv88e6xxx_stats_snapshot(chip, port); 11418c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 11428c2ecf20Sopenharmony_ci 11438c2ecf20Sopenharmony_ci if (ret < 0) 11448c2ecf20Sopenharmony_ci return; 11458c2ecf20Sopenharmony_ci 11468c2ecf20Sopenharmony_ci mv88e6xxx_get_stats(chip, port, data); 11478c2ecf20Sopenharmony_ci 11488c2ecf20Sopenharmony_ci} 11498c2ecf20Sopenharmony_ci 11508c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port) 11518c2ecf20Sopenharmony_ci{ 11528c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 11538c2ecf20Sopenharmony_ci int len; 11548c2ecf20Sopenharmony_ci 11558c2ecf20Sopenharmony_ci len = 32 * sizeof(u16); 11568c2ecf20Sopenharmony_ci if (chip->info->ops->serdes_get_regs_len) 11578c2ecf20Sopenharmony_ci len += chip->info->ops->serdes_get_regs_len(chip, port); 11588c2ecf20Sopenharmony_ci 11598c2ecf20Sopenharmony_ci return len; 11608c2ecf20Sopenharmony_ci} 11618c2ecf20Sopenharmony_ci 11628c2ecf20Sopenharmony_cistatic void mv88e6xxx_get_regs(struct dsa_switch *ds, int port, 11638c2ecf20Sopenharmony_ci struct ethtool_regs *regs, void *_p) 11648c2ecf20Sopenharmony_ci{ 11658c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 11668c2ecf20Sopenharmony_ci int err; 11678c2ecf20Sopenharmony_ci u16 reg; 11688c2ecf20Sopenharmony_ci u16 *p = _p; 11698c2ecf20Sopenharmony_ci int i; 11708c2ecf20Sopenharmony_ci 11718c2ecf20Sopenharmony_ci regs->version = chip->info->prod_num; 11728c2ecf20Sopenharmony_ci 11738c2ecf20Sopenharmony_ci memset(p, 0xff, 32 * sizeof(u16)); 11748c2ecf20Sopenharmony_ci 11758c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 11768c2ecf20Sopenharmony_ci 11778c2ecf20Sopenharmony_ci for (i = 0; i < 32; i++) { 11788c2ecf20Sopenharmony_ci 11798c2ecf20Sopenharmony_ci err = mv88e6xxx_port_read(chip, port, i, ®); 11808c2ecf20Sopenharmony_ci if (!err) 11818c2ecf20Sopenharmony_ci p[i] = reg; 11828c2ecf20Sopenharmony_ci } 11838c2ecf20Sopenharmony_ci 11848c2ecf20Sopenharmony_ci if (chip->info->ops->serdes_get_regs) 11858c2ecf20Sopenharmony_ci chip->info->ops->serdes_get_regs(chip, port, &p[i]); 11868c2ecf20Sopenharmony_ci 11878c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 11888c2ecf20Sopenharmony_ci} 11898c2ecf20Sopenharmony_ci 11908c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port, 11918c2ecf20Sopenharmony_ci struct ethtool_eee *e) 11928c2ecf20Sopenharmony_ci{ 11938c2ecf20Sopenharmony_ci /* Nothing to do on the port's MAC */ 11948c2ecf20Sopenharmony_ci return 0; 11958c2ecf20Sopenharmony_ci} 11968c2ecf20Sopenharmony_ci 11978c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port, 11988c2ecf20Sopenharmony_ci struct ethtool_eee *e) 11998c2ecf20Sopenharmony_ci{ 12008c2ecf20Sopenharmony_ci /* Nothing to do on the port's MAC */ 12018c2ecf20Sopenharmony_ci return 0; 12028c2ecf20Sopenharmony_ci} 12038c2ecf20Sopenharmony_ci 12048c2ecf20Sopenharmony_ci/* Mask of the local ports allowed to receive frames from a given fabric port */ 12058c2ecf20Sopenharmony_cistatic u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port) 12068c2ecf20Sopenharmony_ci{ 12078c2ecf20Sopenharmony_ci struct dsa_switch *ds = chip->ds; 12088c2ecf20Sopenharmony_ci struct dsa_switch_tree *dst = ds->dst; 12098c2ecf20Sopenharmony_ci struct net_device *br; 12108c2ecf20Sopenharmony_ci struct dsa_port *dp; 12118c2ecf20Sopenharmony_ci bool found = false; 12128c2ecf20Sopenharmony_ci u16 pvlan; 12138c2ecf20Sopenharmony_ci 12148c2ecf20Sopenharmony_ci list_for_each_entry(dp, &dst->ports, list) { 12158c2ecf20Sopenharmony_ci if (dp->ds->index == dev && dp->index == port) { 12168c2ecf20Sopenharmony_ci found = true; 12178c2ecf20Sopenharmony_ci break; 12188c2ecf20Sopenharmony_ci } 12198c2ecf20Sopenharmony_ci } 12208c2ecf20Sopenharmony_ci 12218c2ecf20Sopenharmony_ci /* Prevent frames from unknown switch or port */ 12228c2ecf20Sopenharmony_ci if (!found) 12238c2ecf20Sopenharmony_ci return 0; 12248c2ecf20Sopenharmony_ci 12258c2ecf20Sopenharmony_ci /* Frames from DSA links and CPU ports can egress any local port */ 12268c2ecf20Sopenharmony_ci if (dp->type == DSA_PORT_TYPE_CPU || dp->type == DSA_PORT_TYPE_DSA) 12278c2ecf20Sopenharmony_ci return mv88e6xxx_port_mask(chip); 12288c2ecf20Sopenharmony_ci 12298c2ecf20Sopenharmony_ci br = dp->bridge_dev; 12308c2ecf20Sopenharmony_ci pvlan = 0; 12318c2ecf20Sopenharmony_ci 12328c2ecf20Sopenharmony_ci /* Frames from user ports can egress any local DSA links and CPU ports, 12338c2ecf20Sopenharmony_ci * as well as any local member of their bridge group. 12348c2ecf20Sopenharmony_ci */ 12358c2ecf20Sopenharmony_ci list_for_each_entry(dp, &dst->ports, list) 12368c2ecf20Sopenharmony_ci if (dp->ds == ds && 12378c2ecf20Sopenharmony_ci (dp->type == DSA_PORT_TYPE_CPU || 12388c2ecf20Sopenharmony_ci dp->type == DSA_PORT_TYPE_DSA || 12398c2ecf20Sopenharmony_ci (br && dp->bridge_dev == br))) 12408c2ecf20Sopenharmony_ci pvlan |= BIT(dp->index); 12418c2ecf20Sopenharmony_ci 12428c2ecf20Sopenharmony_ci return pvlan; 12438c2ecf20Sopenharmony_ci} 12448c2ecf20Sopenharmony_ci 12458c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port) 12468c2ecf20Sopenharmony_ci{ 12478c2ecf20Sopenharmony_ci u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port); 12488c2ecf20Sopenharmony_ci 12498c2ecf20Sopenharmony_ci /* prevent frames from going back out of the port they came in on */ 12508c2ecf20Sopenharmony_ci output_ports &= ~BIT(port); 12518c2ecf20Sopenharmony_ci 12528c2ecf20Sopenharmony_ci return mv88e6xxx_port_set_vlan_map(chip, port, output_ports); 12538c2ecf20Sopenharmony_ci} 12548c2ecf20Sopenharmony_ci 12558c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port, 12568c2ecf20Sopenharmony_ci u8 state) 12578c2ecf20Sopenharmony_ci{ 12588c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 12598c2ecf20Sopenharmony_ci int err; 12608c2ecf20Sopenharmony_ci 12618c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 12628c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_state(chip, port, state); 12638c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 12648c2ecf20Sopenharmony_ci 12658c2ecf20Sopenharmony_ci if (err) 12668c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to update state\n", port); 12678c2ecf20Sopenharmony_ci} 12688c2ecf20Sopenharmony_ci 12698c2ecf20Sopenharmony_cistatic int mv88e6xxx_pri_setup(struct mv88e6xxx_chip *chip) 12708c2ecf20Sopenharmony_ci{ 12718c2ecf20Sopenharmony_ci int err; 12728c2ecf20Sopenharmony_ci 12738c2ecf20Sopenharmony_ci if (chip->info->ops->ieee_pri_map) { 12748c2ecf20Sopenharmony_ci err = chip->info->ops->ieee_pri_map(chip); 12758c2ecf20Sopenharmony_ci if (err) 12768c2ecf20Sopenharmony_ci return err; 12778c2ecf20Sopenharmony_ci } 12788c2ecf20Sopenharmony_ci 12798c2ecf20Sopenharmony_ci if (chip->info->ops->ip_pri_map) { 12808c2ecf20Sopenharmony_ci err = chip->info->ops->ip_pri_map(chip); 12818c2ecf20Sopenharmony_ci if (err) 12828c2ecf20Sopenharmony_ci return err; 12838c2ecf20Sopenharmony_ci } 12848c2ecf20Sopenharmony_ci 12858c2ecf20Sopenharmony_ci return 0; 12868c2ecf20Sopenharmony_ci} 12878c2ecf20Sopenharmony_ci 12888c2ecf20Sopenharmony_cistatic int mv88e6xxx_devmap_setup(struct mv88e6xxx_chip *chip) 12898c2ecf20Sopenharmony_ci{ 12908c2ecf20Sopenharmony_ci struct dsa_switch *ds = chip->ds; 12918c2ecf20Sopenharmony_ci int target, port; 12928c2ecf20Sopenharmony_ci int err; 12938c2ecf20Sopenharmony_ci 12948c2ecf20Sopenharmony_ci if (!chip->info->global2_addr) 12958c2ecf20Sopenharmony_ci return 0; 12968c2ecf20Sopenharmony_ci 12978c2ecf20Sopenharmony_ci /* Initialize the routing port to the 32 possible target devices */ 12988c2ecf20Sopenharmony_ci for (target = 0; target < 32; target++) { 12998c2ecf20Sopenharmony_ci port = dsa_routing_port(ds, target); 13008c2ecf20Sopenharmony_ci if (port == ds->num_ports) 13018c2ecf20Sopenharmony_ci port = 0x1f; 13028c2ecf20Sopenharmony_ci 13038c2ecf20Sopenharmony_ci err = mv88e6xxx_g2_device_mapping_write(chip, target, port); 13048c2ecf20Sopenharmony_ci if (err) 13058c2ecf20Sopenharmony_ci return err; 13068c2ecf20Sopenharmony_ci } 13078c2ecf20Sopenharmony_ci 13088c2ecf20Sopenharmony_ci if (chip->info->ops->set_cascade_port) { 13098c2ecf20Sopenharmony_ci port = MV88E6XXX_CASCADE_PORT_MULTIPLE; 13108c2ecf20Sopenharmony_ci err = chip->info->ops->set_cascade_port(chip, port); 13118c2ecf20Sopenharmony_ci if (err) 13128c2ecf20Sopenharmony_ci return err; 13138c2ecf20Sopenharmony_ci } 13148c2ecf20Sopenharmony_ci 13158c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_set_device_number(chip, chip->ds->index); 13168c2ecf20Sopenharmony_ci if (err) 13178c2ecf20Sopenharmony_ci return err; 13188c2ecf20Sopenharmony_ci 13198c2ecf20Sopenharmony_ci return 0; 13208c2ecf20Sopenharmony_ci} 13218c2ecf20Sopenharmony_ci 13228c2ecf20Sopenharmony_cistatic int mv88e6xxx_trunk_setup(struct mv88e6xxx_chip *chip) 13238c2ecf20Sopenharmony_ci{ 13248c2ecf20Sopenharmony_ci /* Clear all trunk masks and mapping */ 13258c2ecf20Sopenharmony_ci if (chip->info->global2_addr) 13268c2ecf20Sopenharmony_ci return mv88e6xxx_g2_trunk_clear(chip); 13278c2ecf20Sopenharmony_ci 13288c2ecf20Sopenharmony_ci return 0; 13298c2ecf20Sopenharmony_ci} 13308c2ecf20Sopenharmony_ci 13318c2ecf20Sopenharmony_cistatic int mv88e6xxx_rmu_setup(struct mv88e6xxx_chip *chip) 13328c2ecf20Sopenharmony_ci{ 13338c2ecf20Sopenharmony_ci if (chip->info->ops->rmu_disable) 13348c2ecf20Sopenharmony_ci return chip->info->ops->rmu_disable(chip); 13358c2ecf20Sopenharmony_ci 13368c2ecf20Sopenharmony_ci return 0; 13378c2ecf20Sopenharmony_ci} 13388c2ecf20Sopenharmony_ci 13398c2ecf20Sopenharmony_cistatic int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip) 13408c2ecf20Sopenharmony_ci{ 13418c2ecf20Sopenharmony_ci if (chip->info->ops->pot_clear) 13428c2ecf20Sopenharmony_ci return chip->info->ops->pot_clear(chip); 13438c2ecf20Sopenharmony_ci 13448c2ecf20Sopenharmony_ci return 0; 13458c2ecf20Sopenharmony_ci} 13468c2ecf20Sopenharmony_ci 13478c2ecf20Sopenharmony_cistatic int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip) 13488c2ecf20Sopenharmony_ci{ 13498c2ecf20Sopenharmony_ci if (chip->info->ops->mgmt_rsvd2cpu) 13508c2ecf20Sopenharmony_ci return chip->info->ops->mgmt_rsvd2cpu(chip); 13518c2ecf20Sopenharmony_ci 13528c2ecf20Sopenharmony_ci return 0; 13538c2ecf20Sopenharmony_ci} 13548c2ecf20Sopenharmony_ci 13558c2ecf20Sopenharmony_cistatic int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip) 13568c2ecf20Sopenharmony_ci{ 13578c2ecf20Sopenharmony_ci int err; 13588c2ecf20Sopenharmony_ci 13598c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_flush(chip, 0, true); 13608c2ecf20Sopenharmony_ci if (err) 13618c2ecf20Sopenharmony_ci return err; 13628c2ecf20Sopenharmony_ci 13638c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_set_learn2all(chip, true); 13648c2ecf20Sopenharmony_ci if (err) 13658c2ecf20Sopenharmony_ci return err; 13668c2ecf20Sopenharmony_ci 13678c2ecf20Sopenharmony_ci return mv88e6xxx_g1_atu_set_age_time(chip, 300000); 13688c2ecf20Sopenharmony_ci} 13698c2ecf20Sopenharmony_ci 13708c2ecf20Sopenharmony_cistatic int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip) 13718c2ecf20Sopenharmony_ci{ 13728c2ecf20Sopenharmony_ci int port; 13738c2ecf20Sopenharmony_ci int err; 13748c2ecf20Sopenharmony_ci 13758c2ecf20Sopenharmony_ci if (!chip->info->ops->irl_init_all) 13768c2ecf20Sopenharmony_ci return 0; 13778c2ecf20Sopenharmony_ci 13788c2ecf20Sopenharmony_ci for (port = 0; port < mv88e6xxx_num_ports(chip); port++) { 13798c2ecf20Sopenharmony_ci /* Disable ingress rate limiting by resetting all per port 13808c2ecf20Sopenharmony_ci * ingress rate limit resources to their initial state. 13818c2ecf20Sopenharmony_ci */ 13828c2ecf20Sopenharmony_ci err = chip->info->ops->irl_init_all(chip, port); 13838c2ecf20Sopenharmony_ci if (err) 13848c2ecf20Sopenharmony_ci return err; 13858c2ecf20Sopenharmony_ci } 13868c2ecf20Sopenharmony_ci 13878c2ecf20Sopenharmony_ci return 0; 13888c2ecf20Sopenharmony_ci} 13898c2ecf20Sopenharmony_ci 13908c2ecf20Sopenharmony_cistatic int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip) 13918c2ecf20Sopenharmony_ci{ 13928c2ecf20Sopenharmony_ci if (chip->info->ops->set_switch_mac) { 13938c2ecf20Sopenharmony_ci u8 addr[ETH_ALEN]; 13948c2ecf20Sopenharmony_ci 13958c2ecf20Sopenharmony_ci eth_random_addr(addr); 13968c2ecf20Sopenharmony_ci 13978c2ecf20Sopenharmony_ci return chip->info->ops->set_switch_mac(chip, addr); 13988c2ecf20Sopenharmony_ci } 13998c2ecf20Sopenharmony_ci 14008c2ecf20Sopenharmony_ci return 0; 14018c2ecf20Sopenharmony_ci} 14028c2ecf20Sopenharmony_ci 14038c2ecf20Sopenharmony_cistatic int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port) 14048c2ecf20Sopenharmony_ci{ 14058c2ecf20Sopenharmony_ci u16 pvlan = 0; 14068c2ecf20Sopenharmony_ci 14078c2ecf20Sopenharmony_ci if (!mv88e6xxx_has_pvt(chip)) 14088c2ecf20Sopenharmony_ci return 0; 14098c2ecf20Sopenharmony_ci 14108c2ecf20Sopenharmony_ci /* Skip the local source device, which uses in-chip port VLAN */ 14118c2ecf20Sopenharmony_ci if (dev != chip->ds->index) 14128c2ecf20Sopenharmony_ci pvlan = mv88e6xxx_port_vlan(chip, dev, port); 14138c2ecf20Sopenharmony_ci 14148c2ecf20Sopenharmony_ci return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan); 14158c2ecf20Sopenharmony_ci} 14168c2ecf20Sopenharmony_ci 14178c2ecf20Sopenharmony_cistatic int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip) 14188c2ecf20Sopenharmony_ci{ 14198c2ecf20Sopenharmony_ci int dev, port; 14208c2ecf20Sopenharmony_ci int err; 14218c2ecf20Sopenharmony_ci 14228c2ecf20Sopenharmony_ci if (!mv88e6xxx_has_pvt(chip)) 14238c2ecf20Sopenharmony_ci return 0; 14248c2ecf20Sopenharmony_ci 14258c2ecf20Sopenharmony_ci /* Clear 5 Bit Port for usage with Marvell Link Street devices: 14268c2ecf20Sopenharmony_ci * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev. 14278c2ecf20Sopenharmony_ci */ 14288c2ecf20Sopenharmony_ci err = mv88e6xxx_g2_misc_4_bit_port(chip); 14298c2ecf20Sopenharmony_ci if (err) 14308c2ecf20Sopenharmony_ci return err; 14318c2ecf20Sopenharmony_ci 14328c2ecf20Sopenharmony_ci for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) { 14338c2ecf20Sopenharmony_ci for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) { 14348c2ecf20Sopenharmony_ci err = mv88e6xxx_pvt_map(chip, dev, port); 14358c2ecf20Sopenharmony_ci if (err) 14368c2ecf20Sopenharmony_ci return err; 14378c2ecf20Sopenharmony_ci } 14388c2ecf20Sopenharmony_ci } 14398c2ecf20Sopenharmony_ci 14408c2ecf20Sopenharmony_ci return 0; 14418c2ecf20Sopenharmony_ci} 14428c2ecf20Sopenharmony_ci 14438c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port) 14448c2ecf20Sopenharmony_ci{ 14458c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 14468c2ecf20Sopenharmony_ci int err; 14478c2ecf20Sopenharmony_ci 14488c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 14498c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_remove(chip, 0, port, false); 14508c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 14518c2ecf20Sopenharmony_ci 14528c2ecf20Sopenharmony_ci if (err) 14538c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to flush ATU\n", port); 14548c2ecf20Sopenharmony_ci} 14558c2ecf20Sopenharmony_ci 14568c2ecf20Sopenharmony_cistatic int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip) 14578c2ecf20Sopenharmony_ci{ 14588c2ecf20Sopenharmony_ci if (!chip->info->max_vid) 14598c2ecf20Sopenharmony_ci return 0; 14608c2ecf20Sopenharmony_ci 14618c2ecf20Sopenharmony_ci return mv88e6xxx_g1_vtu_flush(chip); 14628c2ecf20Sopenharmony_ci} 14638c2ecf20Sopenharmony_ci 14648c2ecf20Sopenharmony_cistatic int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip, 14658c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry *entry) 14668c2ecf20Sopenharmony_ci{ 14678c2ecf20Sopenharmony_ci if (!chip->info->ops->vtu_getnext) 14688c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 14698c2ecf20Sopenharmony_ci 14708c2ecf20Sopenharmony_ci return chip->info->ops->vtu_getnext(chip, entry); 14718c2ecf20Sopenharmony_ci} 14728c2ecf20Sopenharmony_ci 14738c2ecf20Sopenharmony_cistatic int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip, 14748c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry *entry) 14758c2ecf20Sopenharmony_ci{ 14768c2ecf20Sopenharmony_ci if (!chip->info->ops->vtu_loadpurge) 14778c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 14788c2ecf20Sopenharmony_ci 14798c2ecf20Sopenharmony_ci return chip->info->ops->vtu_loadpurge(chip, entry); 14808c2ecf20Sopenharmony_ci} 14818c2ecf20Sopenharmony_ci 14828c2ecf20Sopenharmony_ciint mv88e6xxx_fid_map(struct mv88e6xxx_chip *chip, unsigned long *fid_bitmap) 14838c2ecf20Sopenharmony_ci{ 14848c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry vlan; 14858c2ecf20Sopenharmony_ci int i, err; 14868c2ecf20Sopenharmony_ci u16 fid; 14878c2ecf20Sopenharmony_ci 14888c2ecf20Sopenharmony_ci bitmap_zero(fid_bitmap, MV88E6XXX_N_FID); 14898c2ecf20Sopenharmony_ci 14908c2ecf20Sopenharmony_ci /* Set every FID bit used by the (un)bridged ports */ 14918c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) { 14928c2ecf20Sopenharmony_ci err = mv88e6xxx_port_get_fid(chip, i, &fid); 14938c2ecf20Sopenharmony_ci if (err) 14948c2ecf20Sopenharmony_ci return err; 14958c2ecf20Sopenharmony_ci 14968c2ecf20Sopenharmony_ci set_bit(fid, fid_bitmap); 14978c2ecf20Sopenharmony_ci } 14988c2ecf20Sopenharmony_ci 14998c2ecf20Sopenharmony_ci /* Set every FID bit used by the VLAN entries */ 15008c2ecf20Sopenharmony_ci vlan.vid = chip->info->max_vid; 15018c2ecf20Sopenharmony_ci vlan.valid = false; 15028c2ecf20Sopenharmony_ci 15038c2ecf20Sopenharmony_ci do { 15048c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_getnext(chip, &vlan); 15058c2ecf20Sopenharmony_ci if (err) 15068c2ecf20Sopenharmony_ci return err; 15078c2ecf20Sopenharmony_ci 15088c2ecf20Sopenharmony_ci if (!vlan.valid) 15098c2ecf20Sopenharmony_ci break; 15108c2ecf20Sopenharmony_ci 15118c2ecf20Sopenharmony_ci set_bit(vlan.fid, fid_bitmap); 15128c2ecf20Sopenharmony_ci } while (vlan.vid < chip->info->max_vid); 15138c2ecf20Sopenharmony_ci 15148c2ecf20Sopenharmony_ci return 0; 15158c2ecf20Sopenharmony_ci} 15168c2ecf20Sopenharmony_ci 15178c2ecf20Sopenharmony_cistatic int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid) 15188c2ecf20Sopenharmony_ci{ 15198c2ecf20Sopenharmony_ci DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID); 15208c2ecf20Sopenharmony_ci int err; 15218c2ecf20Sopenharmony_ci 15228c2ecf20Sopenharmony_ci err = mv88e6xxx_fid_map(chip, fid_bitmap); 15238c2ecf20Sopenharmony_ci if (err) 15248c2ecf20Sopenharmony_ci return err; 15258c2ecf20Sopenharmony_ci 15268c2ecf20Sopenharmony_ci /* The reset value 0x000 is used to indicate that multiple address 15278c2ecf20Sopenharmony_ci * databases are not needed. Return the next positive available. 15288c2ecf20Sopenharmony_ci */ 15298c2ecf20Sopenharmony_ci *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1); 15308c2ecf20Sopenharmony_ci if (unlikely(*fid >= mv88e6xxx_num_databases(chip))) 15318c2ecf20Sopenharmony_ci return -ENOSPC; 15328c2ecf20Sopenharmony_ci 15338c2ecf20Sopenharmony_ci /* Clear the database */ 15348c2ecf20Sopenharmony_ci return mv88e6xxx_g1_atu_flush(chip, *fid, true); 15358c2ecf20Sopenharmony_ci} 15368c2ecf20Sopenharmony_ci 15378c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port, 15388c2ecf20Sopenharmony_ci u16 vid_begin, u16 vid_end) 15398c2ecf20Sopenharmony_ci{ 15408c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 15418c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry vlan; 15428c2ecf20Sopenharmony_ci int i, err; 15438c2ecf20Sopenharmony_ci 15448c2ecf20Sopenharmony_ci /* DSA and CPU ports have to be members of multiple vlans */ 15458c2ecf20Sopenharmony_ci if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port)) 15468c2ecf20Sopenharmony_ci return 0; 15478c2ecf20Sopenharmony_ci 15488c2ecf20Sopenharmony_ci if (!vid_begin) 15498c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 15508c2ecf20Sopenharmony_ci 15518c2ecf20Sopenharmony_ci vlan.vid = vid_begin - 1; 15528c2ecf20Sopenharmony_ci vlan.valid = false; 15538c2ecf20Sopenharmony_ci 15548c2ecf20Sopenharmony_ci do { 15558c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_getnext(chip, &vlan); 15568c2ecf20Sopenharmony_ci if (err) 15578c2ecf20Sopenharmony_ci return err; 15588c2ecf20Sopenharmony_ci 15598c2ecf20Sopenharmony_ci if (!vlan.valid) 15608c2ecf20Sopenharmony_ci break; 15618c2ecf20Sopenharmony_ci 15628c2ecf20Sopenharmony_ci if (vlan.vid > vid_end) 15638c2ecf20Sopenharmony_ci break; 15648c2ecf20Sopenharmony_ci 15658c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) { 15668c2ecf20Sopenharmony_ci if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i)) 15678c2ecf20Sopenharmony_ci continue; 15688c2ecf20Sopenharmony_ci 15698c2ecf20Sopenharmony_ci if (!dsa_to_port(ds, i)->slave) 15708c2ecf20Sopenharmony_ci continue; 15718c2ecf20Sopenharmony_ci 15728c2ecf20Sopenharmony_ci if (vlan.member[i] == 15738c2ecf20Sopenharmony_ci MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) 15748c2ecf20Sopenharmony_ci continue; 15758c2ecf20Sopenharmony_ci 15768c2ecf20Sopenharmony_ci if (dsa_to_port(ds, i)->bridge_dev == 15778c2ecf20Sopenharmony_ci dsa_to_port(ds, port)->bridge_dev) 15788c2ecf20Sopenharmony_ci break; /* same bridge, check next VLAN */ 15798c2ecf20Sopenharmony_ci 15808c2ecf20Sopenharmony_ci if (!dsa_to_port(ds, i)->bridge_dev) 15818c2ecf20Sopenharmony_ci continue; 15828c2ecf20Sopenharmony_ci 15838c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n", 15848c2ecf20Sopenharmony_ci port, vlan.vid, i, 15858c2ecf20Sopenharmony_ci netdev_name(dsa_to_port(ds, i)->bridge_dev)); 15868c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 15878c2ecf20Sopenharmony_ci } 15888c2ecf20Sopenharmony_ci } while (vlan.vid < vid_end); 15898c2ecf20Sopenharmony_ci 15908c2ecf20Sopenharmony_ci return 0; 15918c2ecf20Sopenharmony_ci} 15928c2ecf20Sopenharmony_ci 15938c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port, 15948c2ecf20Sopenharmony_ci bool vlan_filtering, 15958c2ecf20Sopenharmony_ci struct switchdev_trans *trans) 15968c2ecf20Sopenharmony_ci{ 15978c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 15988c2ecf20Sopenharmony_ci u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE : 15998c2ecf20Sopenharmony_ci MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED; 16008c2ecf20Sopenharmony_ci int err; 16018c2ecf20Sopenharmony_ci 16028c2ecf20Sopenharmony_ci if (switchdev_trans_ph_prepare(trans)) 16038c2ecf20Sopenharmony_ci return chip->info->max_vid ? 0 : -EOPNOTSUPP; 16048c2ecf20Sopenharmony_ci 16058c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 16068c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_8021q_mode(chip, port, mode); 16078c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 16088c2ecf20Sopenharmony_ci 16098c2ecf20Sopenharmony_ci return err; 16108c2ecf20Sopenharmony_ci} 16118c2ecf20Sopenharmony_ci 16128c2ecf20Sopenharmony_cistatic int 16138c2ecf20Sopenharmony_cimv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port, 16148c2ecf20Sopenharmony_ci const struct switchdev_obj_port_vlan *vlan) 16158c2ecf20Sopenharmony_ci{ 16168c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 16178c2ecf20Sopenharmony_ci int err; 16188c2ecf20Sopenharmony_ci 16198c2ecf20Sopenharmony_ci if (!chip->info->max_vid) 16208c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 16218c2ecf20Sopenharmony_ci 16228c2ecf20Sopenharmony_ci /* If the requested port doesn't belong to the same bridge as the VLAN 16238c2ecf20Sopenharmony_ci * members, do not support it (yet) and fallback to software VLAN. 16248c2ecf20Sopenharmony_ci */ 16258c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 16268c2ecf20Sopenharmony_ci err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin, 16278c2ecf20Sopenharmony_ci vlan->vid_end); 16288c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 16298c2ecf20Sopenharmony_ci 16308c2ecf20Sopenharmony_ci /* We don't need any dynamic resource from the kernel (yet), 16318c2ecf20Sopenharmony_ci * so skip the prepare phase. 16328c2ecf20Sopenharmony_ci */ 16338c2ecf20Sopenharmony_ci return err; 16348c2ecf20Sopenharmony_ci} 16358c2ecf20Sopenharmony_ci 16368c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port, 16378c2ecf20Sopenharmony_ci const unsigned char *addr, u16 vid, 16388c2ecf20Sopenharmony_ci u8 state) 16398c2ecf20Sopenharmony_ci{ 16408c2ecf20Sopenharmony_ci struct mv88e6xxx_atu_entry entry; 16418c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry vlan; 16428c2ecf20Sopenharmony_ci u16 fid; 16438c2ecf20Sopenharmony_ci int err; 16448c2ecf20Sopenharmony_ci 16458c2ecf20Sopenharmony_ci /* Null VLAN ID corresponds to the port private database */ 16468c2ecf20Sopenharmony_ci if (vid == 0) { 16478c2ecf20Sopenharmony_ci err = mv88e6xxx_port_get_fid(chip, port, &fid); 16488c2ecf20Sopenharmony_ci if (err) 16498c2ecf20Sopenharmony_ci return err; 16508c2ecf20Sopenharmony_ci } else { 16518c2ecf20Sopenharmony_ci vlan.vid = vid - 1; 16528c2ecf20Sopenharmony_ci vlan.valid = false; 16538c2ecf20Sopenharmony_ci 16548c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_getnext(chip, &vlan); 16558c2ecf20Sopenharmony_ci if (err) 16568c2ecf20Sopenharmony_ci return err; 16578c2ecf20Sopenharmony_ci 16588c2ecf20Sopenharmony_ci /* switchdev expects -EOPNOTSUPP to honor software VLANs */ 16598c2ecf20Sopenharmony_ci if (vlan.vid != vid || !vlan.valid) 16608c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 16618c2ecf20Sopenharmony_ci 16628c2ecf20Sopenharmony_ci fid = vlan.fid; 16638c2ecf20Sopenharmony_ci } 16648c2ecf20Sopenharmony_ci 16658c2ecf20Sopenharmony_ci entry.state = 0; 16668c2ecf20Sopenharmony_ci ether_addr_copy(entry.mac, addr); 16678c2ecf20Sopenharmony_ci eth_addr_dec(entry.mac); 16688c2ecf20Sopenharmony_ci 16698c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_getnext(chip, fid, &entry); 16708c2ecf20Sopenharmony_ci if (err) 16718c2ecf20Sopenharmony_ci return err; 16728c2ecf20Sopenharmony_ci 16738c2ecf20Sopenharmony_ci /* Initialize a fresh ATU entry if it isn't found */ 16748c2ecf20Sopenharmony_ci if (!entry.state || !ether_addr_equal(entry.mac, addr)) { 16758c2ecf20Sopenharmony_ci memset(&entry, 0, sizeof(entry)); 16768c2ecf20Sopenharmony_ci ether_addr_copy(entry.mac, addr); 16778c2ecf20Sopenharmony_ci } 16788c2ecf20Sopenharmony_ci 16798c2ecf20Sopenharmony_ci /* Purge the ATU entry only if no port is using it anymore */ 16808c2ecf20Sopenharmony_ci if (!state) { 16818c2ecf20Sopenharmony_ci entry.portvec &= ~BIT(port); 16828c2ecf20Sopenharmony_ci if (!entry.portvec) 16838c2ecf20Sopenharmony_ci entry.state = 0; 16848c2ecf20Sopenharmony_ci } else { 16858c2ecf20Sopenharmony_ci if (state == MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC) 16868c2ecf20Sopenharmony_ci entry.portvec = BIT(port); 16878c2ecf20Sopenharmony_ci else 16888c2ecf20Sopenharmony_ci entry.portvec |= BIT(port); 16898c2ecf20Sopenharmony_ci 16908c2ecf20Sopenharmony_ci entry.state = state; 16918c2ecf20Sopenharmony_ci } 16928c2ecf20Sopenharmony_ci 16938c2ecf20Sopenharmony_ci return mv88e6xxx_g1_atu_loadpurge(chip, fid, &entry); 16948c2ecf20Sopenharmony_ci} 16958c2ecf20Sopenharmony_ci 16968c2ecf20Sopenharmony_cistatic int mv88e6xxx_policy_apply(struct mv88e6xxx_chip *chip, int port, 16978c2ecf20Sopenharmony_ci const struct mv88e6xxx_policy *policy) 16988c2ecf20Sopenharmony_ci{ 16998c2ecf20Sopenharmony_ci enum mv88e6xxx_policy_mapping mapping = policy->mapping; 17008c2ecf20Sopenharmony_ci enum mv88e6xxx_policy_action action = policy->action; 17018c2ecf20Sopenharmony_ci const u8 *addr = policy->addr; 17028c2ecf20Sopenharmony_ci u16 vid = policy->vid; 17038c2ecf20Sopenharmony_ci u8 state; 17048c2ecf20Sopenharmony_ci int err; 17058c2ecf20Sopenharmony_ci int id; 17068c2ecf20Sopenharmony_ci 17078c2ecf20Sopenharmony_ci if (!chip->info->ops->port_set_policy) 17088c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17098c2ecf20Sopenharmony_ci 17108c2ecf20Sopenharmony_ci switch (mapping) { 17118c2ecf20Sopenharmony_ci case MV88E6XXX_POLICY_MAPPING_DA: 17128c2ecf20Sopenharmony_ci case MV88E6XXX_POLICY_MAPPING_SA: 17138c2ecf20Sopenharmony_ci if (action == MV88E6XXX_POLICY_ACTION_NORMAL) 17148c2ecf20Sopenharmony_ci state = 0; /* Dissociate the port and address */ 17158c2ecf20Sopenharmony_ci else if (action == MV88E6XXX_POLICY_ACTION_DISCARD && 17168c2ecf20Sopenharmony_ci is_multicast_ether_addr(addr)) 17178c2ecf20Sopenharmony_ci state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC_POLICY; 17188c2ecf20Sopenharmony_ci else if (action == MV88E6XXX_POLICY_ACTION_DISCARD && 17198c2ecf20Sopenharmony_ci is_unicast_ether_addr(addr)) 17208c2ecf20Sopenharmony_ci state = MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC_POLICY; 17218c2ecf20Sopenharmony_ci else 17228c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17238c2ecf20Sopenharmony_ci 17248c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 17258c2ecf20Sopenharmony_ci state); 17268c2ecf20Sopenharmony_ci if (err) 17278c2ecf20Sopenharmony_ci return err; 17288c2ecf20Sopenharmony_ci break; 17298c2ecf20Sopenharmony_ci default: 17308c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17318c2ecf20Sopenharmony_ci } 17328c2ecf20Sopenharmony_ci 17338c2ecf20Sopenharmony_ci /* Skip the port's policy clearing if the mapping is still in use */ 17348c2ecf20Sopenharmony_ci if (action == MV88E6XXX_POLICY_ACTION_NORMAL) 17358c2ecf20Sopenharmony_ci idr_for_each_entry(&chip->policies, policy, id) 17368c2ecf20Sopenharmony_ci if (policy->port == port && 17378c2ecf20Sopenharmony_ci policy->mapping == mapping && 17388c2ecf20Sopenharmony_ci policy->action != action) 17398c2ecf20Sopenharmony_ci return 0; 17408c2ecf20Sopenharmony_ci 17418c2ecf20Sopenharmony_ci return chip->info->ops->port_set_policy(chip, port, mapping, action); 17428c2ecf20Sopenharmony_ci} 17438c2ecf20Sopenharmony_ci 17448c2ecf20Sopenharmony_cistatic int mv88e6xxx_policy_insert(struct mv88e6xxx_chip *chip, int port, 17458c2ecf20Sopenharmony_ci struct ethtool_rx_flow_spec *fs) 17468c2ecf20Sopenharmony_ci{ 17478c2ecf20Sopenharmony_ci struct ethhdr *mac_entry = &fs->h_u.ether_spec; 17488c2ecf20Sopenharmony_ci struct ethhdr *mac_mask = &fs->m_u.ether_spec; 17498c2ecf20Sopenharmony_ci enum mv88e6xxx_policy_mapping mapping; 17508c2ecf20Sopenharmony_ci enum mv88e6xxx_policy_action action; 17518c2ecf20Sopenharmony_ci struct mv88e6xxx_policy *policy; 17528c2ecf20Sopenharmony_ci u16 vid = 0; 17538c2ecf20Sopenharmony_ci u8 *addr; 17548c2ecf20Sopenharmony_ci int err; 17558c2ecf20Sopenharmony_ci int id; 17568c2ecf20Sopenharmony_ci 17578c2ecf20Sopenharmony_ci if (fs->location != RX_CLS_LOC_ANY) 17588c2ecf20Sopenharmony_ci return -EINVAL; 17598c2ecf20Sopenharmony_ci 17608c2ecf20Sopenharmony_ci if (fs->ring_cookie == RX_CLS_FLOW_DISC) 17618c2ecf20Sopenharmony_ci action = MV88E6XXX_POLICY_ACTION_DISCARD; 17628c2ecf20Sopenharmony_ci else 17638c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17648c2ecf20Sopenharmony_ci 17658c2ecf20Sopenharmony_ci switch (fs->flow_type & ~FLOW_EXT) { 17668c2ecf20Sopenharmony_ci case ETHER_FLOW: 17678c2ecf20Sopenharmony_ci if (!is_zero_ether_addr(mac_mask->h_dest) && 17688c2ecf20Sopenharmony_ci is_zero_ether_addr(mac_mask->h_source)) { 17698c2ecf20Sopenharmony_ci mapping = MV88E6XXX_POLICY_MAPPING_DA; 17708c2ecf20Sopenharmony_ci addr = mac_entry->h_dest; 17718c2ecf20Sopenharmony_ci } else if (is_zero_ether_addr(mac_mask->h_dest) && 17728c2ecf20Sopenharmony_ci !is_zero_ether_addr(mac_mask->h_source)) { 17738c2ecf20Sopenharmony_ci mapping = MV88E6XXX_POLICY_MAPPING_SA; 17748c2ecf20Sopenharmony_ci addr = mac_entry->h_source; 17758c2ecf20Sopenharmony_ci } else { 17768c2ecf20Sopenharmony_ci /* Cannot support DA and SA mapping in the same rule */ 17778c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17788c2ecf20Sopenharmony_ci } 17798c2ecf20Sopenharmony_ci break; 17808c2ecf20Sopenharmony_ci default: 17818c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17828c2ecf20Sopenharmony_ci } 17838c2ecf20Sopenharmony_ci 17848c2ecf20Sopenharmony_ci if ((fs->flow_type & FLOW_EXT) && fs->m_ext.vlan_tci) { 17858c2ecf20Sopenharmony_ci if (fs->m_ext.vlan_tci != htons(0xffff)) 17868c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 17878c2ecf20Sopenharmony_ci vid = be16_to_cpu(fs->h_ext.vlan_tci) & VLAN_VID_MASK; 17888c2ecf20Sopenharmony_ci } 17898c2ecf20Sopenharmony_ci 17908c2ecf20Sopenharmony_ci idr_for_each_entry(&chip->policies, policy, id) { 17918c2ecf20Sopenharmony_ci if (policy->port == port && policy->mapping == mapping && 17928c2ecf20Sopenharmony_ci policy->action == action && policy->vid == vid && 17938c2ecf20Sopenharmony_ci ether_addr_equal(policy->addr, addr)) 17948c2ecf20Sopenharmony_ci return -EEXIST; 17958c2ecf20Sopenharmony_ci } 17968c2ecf20Sopenharmony_ci 17978c2ecf20Sopenharmony_ci policy = devm_kzalloc(chip->dev, sizeof(*policy), GFP_KERNEL); 17988c2ecf20Sopenharmony_ci if (!policy) 17998c2ecf20Sopenharmony_ci return -ENOMEM; 18008c2ecf20Sopenharmony_ci 18018c2ecf20Sopenharmony_ci fs->location = 0; 18028c2ecf20Sopenharmony_ci err = idr_alloc_u32(&chip->policies, policy, &fs->location, 0xffffffff, 18038c2ecf20Sopenharmony_ci GFP_KERNEL); 18048c2ecf20Sopenharmony_ci if (err) { 18058c2ecf20Sopenharmony_ci devm_kfree(chip->dev, policy); 18068c2ecf20Sopenharmony_ci return err; 18078c2ecf20Sopenharmony_ci } 18088c2ecf20Sopenharmony_ci 18098c2ecf20Sopenharmony_ci memcpy(&policy->fs, fs, sizeof(*fs)); 18108c2ecf20Sopenharmony_ci ether_addr_copy(policy->addr, addr); 18118c2ecf20Sopenharmony_ci policy->mapping = mapping; 18128c2ecf20Sopenharmony_ci policy->action = action; 18138c2ecf20Sopenharmony_ci policy->port = port; 18148c2ecf20Sopenharmony_ci policy->vid = vid; 18158c2ecf20Sopenharmony_ci 18168c2ecf20Sopenharmony_ci err = mv88e6xxx_policy_apply(chip, port, policy); 18178c2ecf20Sopenharmony_ci if (err) { 18188c2ecf20Sopenharmony_ci idr_remove(&chip->policies, fs->location); 18198c2ecf20Sopenharmony_ci devm_kfree(chip->dev, policy); 18208c2ecf20Sopenharmony_ci return err; 18218c2ecf20Sopenharmony_ci } 18228c2ecf20Sopenharmony_ci 18238c2ecf20Sopenharmony_ci return 0; 18248c2ecf20Sopenharmony_ci} 18258c2ecf20Sopenharmony_ci 18268c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_rxnfc(struct dsa_switch *ds, int port, 18278c2ecf20Sopenharmony_ci struct ethtool_rxnfc *rxnfc, u32 *rule_locs) 18288c2ecf20Sopenharmony_ci{ 18298c2ecf20Sopenharmony_ci struct ethtool_rx_flow_spec *fs = &rxnfc->fs; 18308c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 18318c2ecf20Sopenharmony_ci struct mv88e6xxx_policy *policy; 18328c2ecf20Sopenharmony_ci int err; 18338c2ecf20Sopenharmony_ci int id; 18348c2ecf20Sopenharmony_ci 18358c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 18368c2ecf20Sopenharmony_ci 18378c2ecf20Sopenharmony_ci switch (rxnfc->cmd) { 18388c2ecf20Sopenharmony_ci case ETHTOOL_GRXCLSRLCNT: 18398c2ecf20Sopenharmony_ci rxnfc->data = 0; 18408c2ecf20Sopenharmony_ci rxnfc->data |= RX_CLS_LOC_SPECIAL; 18418c2ecf20Sopenharmony_ci rxnfc->rule_cnt = 0; 18428c2ecf20Sopenharmony_ci idr_for_each_entry(&chip->policies, policy, id) 18438c2ecf20Sopenharmony_ci if (policy->port == port) 18448c2ecf20Sopenharmony_ci rxnfc->rule_cnt++; 18458c2ecf20Sopenharmony_ci err = 0; 18468c2ecf20Sopenharmony_ci break; 18478c2ecf20Sopenharmony_ci case ETHTOOL_GRXCLSRULE: 18488c2ecf20Sopenharmony_ci err = -ENOENT; 18498c2ecf20Sopenharmony_ci policy = idr_find(&chip->policies, fs->location); 18508c2ecf20Sopenharmony_ci if (policy) { 18518c2ecf20Sopenharmony_ci memcpy(fs, &policy->fs, sizeof(*fs)); 18528c2ecf20Sopenharmony_ci err = 0; 18538c2ecf20Sopenharmony_ci } 18548c2ecf20Sopenharmony_ci break; 18558c2ecf20Sopenharmony_ci case ETHTOOL_GRXCLSRLALL: 18568c2ecf20Sopenharmony_ci rxnfc->data = 0; 18578c2ecf20Sopenharmony_ci rxnfc->rule_cnt = 0; 18588c2ecf20Sopenharmony_ci idr_for_each_entry(&chip->policies, policy, id) 18598c2ecf20Sopenharmony_ci if (policy->port == port) 18608c2ecf20Sopenharmony_ci rule_locs[rxnfc->rule_cnt++] = id; 18618c2ecf20Sopenharmony_ci err = 0; 18628c2ecf20Sopenharmony_ci break; 18638c2ecf20Sopenharmony_ci default: 18648c2ecf20Sopenharmony_ci err = -EOPNOTSUPP; 18658c2ecf20Sopenharmony_ci break; 18668c2ecf20Sopenharmony_ci } 18678c2ecf20Sopenharmony_ci 18688c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 18698c2ecf20Sopenharmony_ci 18708c2ecf20Sopenharmony_ci return err; 18718c2ecf20Sopenharmony_ci} 18728c2ecf20Sopenharmony_ci 18738c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_rxnfc(struct dsa_switch *ds, int port, 18748c2ecf20Sopenharmony_ci struct ethtool_rxnfc *rxnfc) 18758c2ecf20Sopenharmony_ci{ 18768c2ecf20Sopenharmony_ci struct ethtool_rx_flow_spec *fs = &rxnfc->fs; 18778c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 18788c2ecf20Sopenharmony_ci struct mv88e6xxx_policy *policy; 18798c2ecf20Sopenharmony_ci int err; 18808c2ecf20Sopenharmony_ci 18818c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 18828c2ecf20Sopenharmony_ci 18838c2ecf20Sopenharmony_ci switch (rxnfc->cmd) { 18848c2ecf20Sopenharmony_ci case ETHTOOL_SRXCLSRLINS: 18858c2ecf20Sopenharmony_ci err = mv88e6xxx_policy_insert(chip, port, fs); 18868c2ecf20Sopenharmony_ci break; 18878c2ecf20Sopenharmony_ci case ETHTOOL_SRXCLSRLDEL: 18888c2ecf20Sopenharmony_ci err = -ENOENT; 18898c2ecf20Sopenharmony_ci policy = idr_remove(&chip->policies, fs->location); 18908c2ecf20Sopenharmony_ci if (policy) { 18918c2ecf20Sopenharmony_ci policy->action = MV88E6XXX_POLICY_ACTION_NORMAL; 18928c2ecf20Sopenharmony_ci err = mv88e6xxx_policy_apply(chip, port, policy); 18938c2ecf20Sopenharmony_ci devm_kfree(chip->dev, policy); 18948c2ecf20Sopenharmony_ci } 18958c2ecf20Sopenharmony_ci break; 18968c2ecf20Sopenharmony_ci default: 18978c2ecf20Sopenharmony_ci err = -EOPNOTSUPP; 18988c2ecf20Sopenharmony_ci break; 18998c2ecf20Sopenharmony_ci } 19008c2ecf20Sopenharmony_ci 19018c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 19028c2ecf20Sopenharmony_ci 19038c2ecf20Sopenharmony_ci return err; 19048c2ecf20Sopenharmony_ci} 19058c2ecf20Sopenharmony_ci 19068c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port, 19078c2ecf20Sopenharmony_ci u16 vid) 19088c2ecf20Sopenharmony_ci{ 19098c2ecf20Sopenharmony_ci const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 19108c2ecf20Sopenharmony_ci u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC; 19118c2ecf20Sopenharmony_ci 19128c2ecf20Sopenharmony_ci return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state); 19138c2ecf20Sopenharmony_ci} 19148c2ecf20Sopenharmony_ci 19158c2ecf20Sopenharmony_cistatic int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid) 19168c2ecf20Sopenharmony_ci{ 19178c2ecf20Sopenharmony_ci int port; 19188c2ecf20Sopenharmony_ci int err; 19198c2ecf20Sopenharmony_ci 19208c2ecf20Sopenharmony_ci for (port = 0; port < mv88e6xxx_num_ports(chip); port++) { 19218c2ecf20Sopenharmony_ci err = mv88e6xxx_port_add_broadcast(chip, port, vid); 19228c2ecf20Sopenharmony_ci if (err) 19238c2ecf20Sopenharmony_ci return err; 19248c2ecf20Sopenharmony_ci } 19258c2ecf20Sopenharmony_ci 19268c2ecf20Sopenharmony_ci return 0; 19278c2ecf20Sopenharmony_ci} 19288c2ecf20Sopenharmony_ci 19298c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_vlan_join(struct mv88e6xxx_chip *chip, int port, 19308c2ecf20Sopenharmony_ci u16 vid, u8 member, bool warn) 19318c2ecf20Sopenharmony_ci{ 19328c2ecf20Sopenharmony_ci const u8 non_member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER; 19338c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry vlan; 19348c2ecf20Sopenharmony_ci int i, err; 19358c2ecf20Sopenharmony_ci 19368c2ecf20Sopenharmony_ci if (!vid) 19378c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 19388c2ecf20Sopenharmony_ci 19398c2ecf20Sopenharmony_ci vlan.vid = vid - 1; 19408c2ecf20Sopenharmony_ci vlan.valid = false; 19418c2ecf20Sopenharmony_ci 19428c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_getnext(chip, &vlan); 19438c2ecf20Sopenharmony_ci if (err) 19448c2ecf20Sopenharmony_ci return err; 19458c2ecf20Sopenharmony_ci 19468c2ecf20Sopenharmony_ci if (vlan.vid != vid || !vlan.valid) { 19478c2ecf20Sopenharmony_ci memset(&vlan, 0, sizeof(vlan)); 19488c2ecf20Sopenharmony_ci 19498c2ecf20Sopenharmony_ci err = mv88e6xxx_atu_new(chip, &vlan.fid); 19508c2ecf20Sopenharmony_ci if (err) 19518c2ecf20Sopenharmony_ci return err; 19528c2ecf20Sopenharmony_ci 19538c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) 19548c2ecf20Sopenharmony_ci if (i == port) 19558c2ecf20Sopenharmony_ci vlan.member[i] = member; 19568c2ecf20Sopenharmony_ci else 19578c2ecf20Sopenharmony_ci vlan.member[i] = non_member; 19588c2ecf20Sopenharmony_ci 19598c2ecf20Sopenharmony_ci vlan.vid = vid; 19608c2ecf20Sopenharmony_ci vlan.valid = true; 19618c2ecf20Sopenharmony_ci 19628c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_loadpurge(chip, &vlan); 19638c2ecf20Sopenharmony_ci if (err) 19648c2ecf20Sopenharmony_ci return err; 19658c2ecf20Sopenharmony_ci 19668c2ecf20Sopenharmony_ci err = mv88e6xxx_broadcast_setup(chip, vlan.vid); 19678c2ecf20Sopenharmony_ci if (err) 19688c2ecf20Sopenharmony_ci return err; 19698c2ecf20Sopenharmony_ci } else if (vlan.member[port] != member) { 19708c2ecf20Sopenharmony_ci vlan.member[port] = member; 19718c2ecf20Sopenharmony_ci 19728c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_loadpurge(chip, &vlan); 19738c2ecf20Sopenharmony_ci if (err) 19748c2ecf20Sopenharmony_ci return err; 19758c2ecf20Sopenharmony_ci } else if (warn) { 19768c2ecf20Sopenharmony_ci dev_info(chip->dev, "p%d: already a member of VLAN %d\n", 19778c2ecf20Sopenharmony_ci port, vid); 19788c2ecf20Sopenharmony_ci } 19798c2ecf20Sopenharmony_ci 19808c2ecf20Sopenharmony_ci return 0; 19818c2ecf20Sopenharmony_ci} 19828c2ecf20Sopenharmony_ci 19838c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port, 19848c2ecf20Sopenharmony_ci const struct switchdev_obj_port_vlan *vlan) 19858c2ecf20Sopenharmony_ci{ 19868c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 19878c2ecf20Sopenharmony_ci bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED; 19888c2ecf20Sopenharmony_ci bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID; 19898c2ecf20Sopenharmony_ci bool warn; 19908c2ecf20Sopenharmony_ci u8 member; 19918c2ecf20Sopenharmony_ci u16 vid; 19928c2ecf20Sopenharmony_ci 19938c2ecf20Sopenharmony_ci if (!chip->info->max_vid) 19948c2ecf20Sopenharmony_ci return; 19958c2ecf20Sopenharmony_ci 19968c2ecf20Sopenharmony_ci if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port)) 19978c2ecf20Sopenharmony_ci member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED; 19988c2ecf20Sopenharmony_ci else if (untagged) 19998c2ecf20Sopenharmony_ci member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED; 20008c2ecf20Sopenharmony_ci else 20018c2ecf20Sopenharmony_ci member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED; 20028c2ecf20Sopenharmony_ci 20038c2ecf20Sopenharmony_ci /* net/dsa/slave.c will call dsa_port_vlan_add() for the affected port 20048c2ecf20Sopenharmony_ci * and then the CPU port. Do not warn for duplicates for the CPU port. 20058c2ecf20Sopenharmony_ci */ 20068c2ecf20Sopenharmony_ci warn = !dsa_is_cpu_port(ds, port) && !dsa_is_dsa_port(ds, port); 20078c2ecf20Sopenharmony_ci 20088c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 20098c2ecf20Sopenharmony_ci 20108c2ecf20Sopenharmony_ci for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) 20118c2ecf20Sopenharmony_ci if (mv88e6xxx_port_vlan_join(chip, port, vid, member, warn)) 20128c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port, 20138c2ecf20Sopenharmony_ci vid, untagged ? 'u' : 't'); 20148c2ecf20Sopenharmony_ci 20158c2ecf20Sopenharmony_ci if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end)) 20168c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to set PVID %d\n", port, 20178c2ecf20Sopenharmony_ci vlan->vid_end); 20188c2ecf20Sopenharmony_ci 20198c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 20208c2ecf20Sopenharmony_ci} 20218c2ecf20Sopenharmony_ci 20228c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_vlan_leave(struct mv88e6xxx_chip *chip, 20238c2ecf20Sopenharmony_ci int port, u16 vid) 20248c2ecf20Sopenharmony_ci{ 20258c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry vlan; 20268c2ecf20Sopenharmony_ci int i, err; 20278c2ecf20Sopenharmony_ci 20288c2ecf20Sopenharmony_ci if (!vid) 20298c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 20308c2ecf20Sopenharmony_ci 20318c2ecf20Sopenharmony_ci vlan.vid = vid - 1; 20328c2ecf20Sopenharmony_ci vlan.valid = false; 20338c2ecf20Sopenharmony_ci 20348c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_getnext(chip, &vlan); 20358c2ecf20Sopenharmony_ci if (err) 20368c2ecf20Sopenharmony_ci return err; 20378c2ecf20Sopenharmony_ci 20388c2ecf20Sopenharmony_ci /* If the VLAN doesn't exist in hardware or the port isn't a member, 20398c2ecf20Sopenharmony_ci * tell switchdev that this VLAN is likely handled in software. 20408c2ecf20Sopenharmony_ci */ 20418c2ecf20Sopenharmony_ci if (vlan.vid != vid || !vlan.valid || 20428c2ecf20Sopenharmony_ci vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) 20438c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 20448c2ecf20Sopenharmony_ci 20458c2ecf20Sopenharmony_ci vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER; 20468c2ecf20Sopenharmony_ci 20478c2ecf20Sopenharmony_ci /* keep the VLAN unless all ports are excluded */ 20488c2ecf20Sopenharmony_ci vlan.valid = false; 20498c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) { 20508c2ecf20Sopenharmony_ci if (vlan.member[i] != 20518c2ecf20Sopenharmony_ci MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) { 20528c2ecf20Sopenharmony_ci vlan.valid = true; 20538c2ecf20Sopenharmony_ci break; 20548c2ecf20Sopenharmony_ci } 20558c2ecf20Sopenharmony_ci } 20568c2ecf20Sopenharmony_ci 20578c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_loadpurge(chip, &vlan); 20588c2ecf20Sopenharmony_ci if (err) 20598c2ecf20Sopenharmony_ci return err; 20608c2ecf20Sopenharmony_ci 20618c2ecf20Sopenharmony_ci return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false); 20628c2ecf20Sopenharmony_ci} 20638c2ecf20Sopenharmony_ci 20648c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port, 20658c2ecf20Sopenharmony_ci const struct switchdev_obj_port_vlan *vlan) 20668c2ecf20Sopenharmony_ci{ 20678c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 20688c2ecf20Sopenharmony_ci u16 pvid, vid; 20698c2ecf20Sopenharmony_ci int err = 0; 20708c2ecf20Sopenharmony_ci 20718c2ecf20Sopenharmony_ci if (!chip->info->max_vid) 20728c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 20738c2ecf20Sopenharmony_ci 20748c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 20758c2ecf20Sopenharmony_ci 20768c2ecf20Sopenharmony_ci err = mv88e6xxx_port_get_pvid(chip, port, &pvid); 20778c2ecf20Sopenharmony_ci if (err) 20788c2ecf20Sopenharmony_ci goto unlock; 20798c2ecf20Sopenharmony_ci 20808c2ecf20Sopenharmony_ci for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) { 20818c2ecf20Sopenharmony_ci err = mv88e6xxx_port_vlan_leave(chip, port, vid); 20828c2ecf20Sopenharmony_ci if (err) 20838c2ecf20Sopenharmony_ci goto unlock; 20848c2ecf20Sopenharmony_ci 20858c2ecf20Sopenharmony_ci if (vid == pvid) { 20868c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_pvid(chip, port, 0); 20878c2ecf20Sopenharmony_ci if (err) 20888c2ecf20Sopenharmony_ci goto unlock; 20898c2ecf20Sopenharmony_ci } 20908c2ecf20Sopenharmony_ci } 20918c2ecf20Sopenharmony_ci 20928c2ecf20Sopenharmony_ciunlock: 20938c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 20948c2ecf20Sopenharmony_ci 20958c2ecf20Sopenharmony_ci return err; 20968c2ecf20Sopenharmony_ci} 20978c2ecf20Sopenharmony_ci 20988c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port, 20998c2ecf20Sopenharmony_ci const unsigned char *addr, u16 vid) 21008c2ecf20Sopenharmony_ci{ 21018c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 21028c2ecf20Sopenharmony_ci int err; 21038c2ecf20Sopenharmony_ci 21048c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 21058c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 21068c2ecf20Sopenharmony_ci MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC); 21078c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 21088c2ecf20Sopenharmony_ci 21098c2ecf20Sopenharmony_ci return err; 21108c2ecf20Sopenharmony_ci} 21118c2ecf20Sopenharmony_ci 21128c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port, 21138c2ecf20Sopenharmony_ci const unsigned char *addr, u16 vid) 21148c2ecf20Sopenharmony_ci{ 21158c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 21168c2ecf20Sopenharmony_ci int err; 21178c2ecf20Sopenharmony_ci 21188c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 21198c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid, 0); 21208c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 21218c2ecf20Sopenharmony_ci 21228c2ecf20Sopenharmony_ci return err; 21238c2ecf20Sopenharmony_ci} 21248c2ecf20Sopenharmony_ci 21258c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip, 21268c2ecf20Sopenharmony_ci u16 fid, u16 vid, int port, 21278c2ecf20Sopenharmony_ci dsa_fdb_dump_cb_t *cb, void *data) 21288c2ecf20Sopenharmony_ci{ 21298c2ecf20Sopenharmony_ci struct mv88e6xxx_atu_entry addr; 21308c2ecf20Sopenharmony_ci bool is_static; 21318c2ecf20Sopenharmony_ci int err; 21328c2ecf20Sopenharmony_ci 21338c2ecf20Sopenharmony_ci addr.state = 0; 21348c2ecf20Sopenharmony_ci eth_broadcast_addr(addr.mac); 21358c2ecf20Sopenharmony_ci 21368c2ecf20Sopenharmony_ci do { 21378c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr); 21388c2ecf20Sopenharmony_ci if (err) 21398c2ecf20Sopenharmony_ci return err; 21408c2ecf20Sopenharmony_ci 21418c2ecf20Sopenharmony_ci if (!addr.state) 21428c2ecf20Sopenharmony_ci break; 21438c2ecf20Sopenharmony_ci 21448c2ecf20Sopenharmony_ci if (addr.trunk || (addr.portvec & BIT(port)) == 0) 21458c2ecf20Sopenharmony_ci continue; 21468c2ecf20Sopenharmony_ci 21478c2ecf20Sopenharmony_ci if (!is_unicast_ether_addr(addr.mac)) 21488c2ecf20Sopenharmony_ci continue; 21498c2ecf20Sopenharmony_ci 21508c2ecf20Sopenharmony_ci is_static = (addr.state == 21518c2ecf20Sopenharmony_ci MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC); 21528c2ecf20Sopenharmony_ci err = cb(addr.mac, vid, is_static, data); 21538c2ecf20Sopenharmony_ci if (err) 21548c2ecf20Sopenharmony_ci return err; 21558c2ecf20Sopenharmony_ci } while (!is_broadcast_ether_addr(addr.mac)); 21568c2ecf20Sopenharmony_ci 21578c2ecf20Sopenharmony_ci return err; 21588c2ecf20Sopenharmony_ci} 21598c2ecf20Sopenharmony_ci 21608c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port, 21618c2ecf20Sopenharmony_ci dsa_fdb_dump_cb_t *cb, void *data) 21628c2ecf20Sopenharmony_ci{ 21638c2ecf20Sopenharmony_ci struct mv88e6xxx_vtu_entry vlan; 21648c2ecf20Sopenharmony_ci u16 fid; 21658c2ecf20Sopenharmony_ci int err; 21668c2ecf20Sopenharmony_ci 21678c2ecf20Sopenharmony_ci /* Dump port's default Filtering Information Database (VLAN ID 0) */ 21688c2ecf20Sopenharmony_ci err = mv88e6xxx_port_get_fid(chip, port, &fid); 21698c2ecf20Sopenharmony_ci if (err) 21708c2ecf20Sopenharmony_ci return err; 21718c2ecf20Sopenharmony_ci 21728c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data); 21738c2ecf20Sopenharmony_ci if (err) 21748c2ecf20Sopenharmony_ci return err; 21758c2ecf20Sopenharmony_ci 21768c2ecf20Sopenharmony_ci /* Dump VLANs' Filtering Information Databases */ 21778c2ecf20Sopenharmony_ci vlan.vid = chip->info->max_vid; 21788c2ecf20Sopenharmony_ci vlan.valid = false; 21798c2ecf20Sopenharmony_ci 21808c2ecf20Sopenharmony_ci do { 21818c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_getnext(chip, &vlan); 21828c2ecf20Sopenharmony_ci if (err) 21838c2ecf20Sopenharmony_ci return err; 21848c2ecf20Sopenharmony_ci 21858c2ecf20Sopenharmony_ci if (!vlan.valid) 21868c2ecf20Sopenharmony_ci break; 21878c2ecf20Sopenharmony_ci 21888c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port, 21898c2ecf20Sopenharmony_ci cb, data); 21908c2ecf20Sopenharmony_ci if (err) 21918c2ecf20Sopenharmony_ci return err; 21928c2ecf20Sopenharmony_ci } while (vlan.vid < chip->info->max_vid); 21938c2ecf20Sopenharmony_ci 21948c2ecf20Sopenharmony_ci return err; 21958c2ecf20Sopenharmony_ci} 21968c2ecf20Sopenharmony_ci 21978c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port, 21988c2ecf20Sopenharmony_ci dsa_fdb_dump_cb_t *cb, void *data) 21998c2ecf20Sopenharmony_ci{ 22008c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 22018c2ecf20Sopenharmony_ci int err; 22028c2ecf20Sopenharmony_ci 22038c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 22048c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_dump(chip, port, cb, data); 22058c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 22068c2ecf20Sopenharmony_ci 22078c2ecf20Sopenharmony_ci return err; 22088c2ecf20Sopenharmony_ci} 22098c2ecf20Sopenharmony_ci 22108c2ecf20Sopenharmony_cistatic int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip, 22118c2ecf20Sopenharmony_ci struct net_device *br) 22128c2ecf20Sopenharmony_ci{ 22138c2ecf20Sopenharmony_ci struct dsa_switch *ds = chip->ds; 22148c2ecf20Sopenharmony_ci struct dsa_switch_tree *dst = ds->dst; 22158c2ecf20Sopenharmony_ci struct dsa_port *dp; 22168c2ecf20Sopenharmony_ci int err; 22178c2ecf20Sopenharmony_ci 22188c2ecf20Sopenharmony_ci list_for_each_entry(dp, &dst->ports, list) { 22198c2ecf20Sopenharmony_ci if (dp->bridge_dev == br) { 22208c2ecf20Sopenharmony_ci if (dp->ds == ds) { 22218c2ecf20Sopenharmony_ci /* This is a local bridge group member, 22228c2ecf20Sopenharmony_ci * remap its Port VLAN Map. 22238c2ecf20Sopenharmony_ci */ 22248c2ecf20Sopenharmony_ci err = mv88e6xxx_port_vlan_map(chip, dp->index); 22258c2ecf20Sopenharmony_ci if (err) 22268c2ecf20Sopenharmony_ci return err; 22278c2ecf20Sopenharmony_ci } else { 22288c2ecf20Sopenharmony_ci /* This is an external bridge group member, 22298c2ecf20Sopenharmony_ci * remap its cross-chip Port VLAN Table entry. 22308c2ecf20Sopenharmony_ci */ 22318c2ecf20Sopenharmony_ci err = mv88e6xxx_pvt_map(chip, dp->ds->index, 22328c2ecf20Sopenharmony_ci dp->index); 22338c2ecf20Sopenharmony_ci if (err) 22348c2ecf20Sopenharmony_ci return err; 22358c2ecf20Sopenharmony_ci } 22368c2ecf20Sopenharmony_ci } 22378c2ecf20Sopenharmony_ci } 22388c2ecf20Sopenharmony_ci 22398c2ecf20Sopenharmony_ci return 0; 22408c2ecf20Sopenharmony_ci} 22418c2ecf20Sopenharmony_ci 22428c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port, 22438c2ecf20Sopenharmony_ci struct net_device *br) 22448c2ecf20Sopenharmony_ci{ 22458c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 22468c2ecf20Sopenharmony_ci int err; 22478c2ecf20Sopenharmony_ci 22488c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 22498c2ecf20Sopenharmony_ci err = mv88e6xxx_bridge_map(chip, br); 22508c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 22518c2ecf20Sopenharmony_ci 22528c2ecf20Sopenharmony_ci return err; 22538c2ecf20Sopenharmony_ci} 22548c2ecf20Sopenharmony_ci 22558c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port, 22568c2ecf20Sopenharmony_ci struct net_device *br) 22578c2ecf20Sopenharmony_ci{ 22588c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 22598c2ecf20Sopenharmony_ci 22608c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 22618c2ecf20Sopenharmony_ci if (mv88e6xxx_bridge_map(chip, br) || 22628c2ecf20Sopenharmony_ci mv88e6xxx_port_vlan_map(chip, port)) 22638c2ecf20Sopenharmony_ci dev_err(ds->dev, "failed to remap in-chip Port VLAN\n"); 22648c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 22658c2ecf20Sopenharmony_ci} 22668c2ecf20Sopenharmony_ci 22678c2ecf20Sopenharmony_cistatic int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, 22688c2ecf20Sopenharmony_ci int tree_index, int sw_index, 22698c2ecf20Sopenharmony_ci int port, struct net_device *br) 22708c2ecf20Sopenharmony_ci{ 22718c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 22728c2ecf20Sopenharmony_ci int err; 22738c2ecf20Sopenharmony_ci 22748c2ecf20Sopenharmony_ci if (tree_index != ds->dst->index) 22758c2ecf20Sopenharmony_ci return 0; 22768c2ecf20Sopenharmony_ci 22778c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 22788c2ecf20Sopenharmony_ci err = mv88e6xxx_pvt_map(chip, sw_index, port); 22798c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 22808c2ecf20Sopenharmony_ci 22818c2ecf20Sopenharmony_ci return err; 22828c2ecf20Sopenharmony_ci} 22838c2ecf20Sopenharmony_ci 22848c2ecf20Sopenharmony_cistatic void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, 22858c2ecf20Sopenharmony_ci int tree_index, int sw_index, 22868c2ecf20Sopenharmony_ci int port, struct net_device *br) 22878c2ecf20Sopenharmony_ci{ 22888c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 22898c2ecf20Sopenharmony_ci 22908c2ecf20Sopenharmony_ci if (tree_index != ds->dst->index) 22918c2ecf20Sopenharmony_ci return; 22928c2ecf20Sopenharmony_ci 22938c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 22948c2ecf20Sopenharmony_ci if (mv88e6xxx_pvt_map(chip, sw_index, port)) 22958c2ecf20Sopenharmony_ci dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n"); 22968c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 22978c2ecf20Sopenharmony_ci} 22988c2ecf20Sopenharmony_ci 22998c2ecf20Sopenharmony_cistatic int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip) 23008c2ecf20Sopenharmony_ci{ 23018c2ecf20Sopenharmony_ci if (chip->info->ops->reset) 23028c2ecf20Sopenharmony_ci return chip->info->ops->reset(chip); 23038c2ecf20Sopenharmony_ci 23048c2ecf20Sopenharmony_ci return 0; 23058c2ecf20Sopenharmony_ci} 23068c2ecf20Sopenharmony_ci 23078c2ecf20Sopenharmony_cistatic void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip) 23088c2ecf20Sopenharmony_ci{ 23098c2ecf20Sopenharmony_ci struct gpio_desc *gpiod = chip->reset; 23108c2ecf20Sopenharmony_ci 23118c2ecf20Sopenharmony_ci /* If there is a GPIO connected to the reset pin, toggle it */ 23128c2ecf20Sopenharmony_ci if (gpiod) { 23138c2ecf20Sopenharmony_ci /* If the switch has just been reset and not yet completed 23148c2ecf20Sopenharmony_ci * loading EEPROM, the reset may interrupt the I2C transaction 23158c2ecf20Sopenharmony_ci * mid-byte, causing the first EEPROM read after the reset 23168c2ecf20Sopenharmony_ci * from the wrong location resulting in the switch booting 23178c2ecf20Sopenharmony_ci * to wrong mode and inoperable. 23188c2ecf20Sopenharmony_ci */ 23198c2ecf20Sopenharmony_ci if (chip->info->ops->get_eeprom) 23208c2ecf20Sopenharmony_ci mv88e6xxx_g2_eeprom_wait(chip); 23218c2ecf20Sopenharmony_ci 23228c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(gpiod, 1); 23238c2ecf20Sopenharmony_ci usleep_range(10000, 20000); 23248c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(gpiod, 0); 23258c2ecf20Sopenharmony_ci usleep_range(10000, 20000); 23268c2ecf20Sopenharmony_ci 23278c2ecf20Sopenharmony_ci if (chip->info->ops->get_eeprom) 23288c2ecf20Sopenharmony_ci mv88e6xxx_g2_eeprom_wait(chip); 23298c2ecf20Sopenharmony_ci } 23308c2ecf20Sopenharmony_ci} 23318c2ecf20Sopenharmony_ci 23328c2ecf20Sopenharmony_cistatic int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip) 23338c2ecf20Sopenharmony_ci{ 23348c2ecf20Sopenharmony_ci int i, err; 23358c2ecf20Sopenharmony_ci 23368c2ecf20Sopenharmony_ci /* Set all ports to the Disabled state */ 23378c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); i++) { 23388c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED); 23398c2ecf20Sopenharmony_ci if (err) 23408c2ecf20Sopenharmony_ci return err; 23418c2ecf20Sopenharmony_ci } 23428c2ecf20Sopenharmony_ci 23438c2ecf20Sopenharmony_ci /* Wait for transmit queues to drain, 23448c2ecf20Sopenharmony_ci * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps. 23458c2ecf20Sopenharmony_ci */ 23468c2ecf20Sopenharmony_ci usleep_range(2000, 4000); 23478c2ecf20Sopenharmony_ci 23488c2ecf20Sopenharmony_ci return 0; 23498c2ecf20Sopenharmony_ci} 23508c2ecf20Sopenharmony_ci 23518c2ecf20Sopenharmony_cistatic int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip) 23528c2ecf20Sopenharmony_ci{ 23538c2ecf20Sopenharmony_ci int err; 23548c2ecf20Sopenharmony_ci 23558c2ecf20Sopenharmony_ci err = mv88e6xxx_disable_ports(chip); 23568c2ecf20Sopenharmony_ci if (err) 23578c2ecf20Sopenharmony_ci return err; 23588c2ecf20Sopenharmony_ci 23598c2ecf20Sopenharmony_ci mv88e6xxx_hardware_reset(chip); 23608c2ecf20Sopenharmony_ci 23618c2ecf20Sopenharmony_ci return mv88e6xxx_software_reset(chip); 23628c2ecf20Sopenharmony_ci} 23638c2ecf20Sopenharmony_ci 23648c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port, 23658c2ecf20Sopenharmony_ci enum mv88e6xxx_frame_mode frame, 23668c2ecf20Sopenharmony_ci enum mv88e6xxx_egress_mode egress, u16 etype) 23678c2ecf20Sopenharmony_ci{ 23688c2ecf20Sopenharmony_ci int err; 23698c2ecf20Sopenharmony_ci 23708c2ecf20Sopenharmony_ci if (!chip->info->ops->port_set_frame_mode) 23718c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 23728c2ecf20Sopenharmony_ci 23738c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_egress_mode(chip, port, egress); 23748c2ecf20Sopenharmony_ci if (err) 23758c2ecf20Sopenharmony_ci return err; 23768c2ecf20Sopenharmony_ci 23778c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_frame_mode(chip, port, frame); 23788c2ecf20Sopenharmony_ci if (err) 23798c2ecf20Sopenharmony_ci return err; 23808c2ecf20Sopenharmony_ci 23818c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_ether_type) 23828c2ecf20Sopenharmony_ci return chip->info->ops->port_set_ether_type(chip, port, etype); 23838c2ecf20Sopenharmony_ci 23848c2ecf20Sopenharmony_ci return 0; 23858c2ecf20Sopenharmony_ci} 23868c2ecf20Sopenharmony_ci 23878c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port) 23888c2ecf20Sopenharmony_ci{ 23898c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL, 23908c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_MODE_UNMODIFIED, 23918c2ecf20Sopenharmony_ci MV88E6XXX_PORT_ETH_TYPE_DEFAULT); 23928c2ecf20Sopenharmony_ci} 23938c2ecf20Sopenharmony_ci 23948c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port) 23958c2ecf20Sopenharmony_ci{ 23968c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA, 23978c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_MODE_UNMODIFIED, 23988c2ecf20Sopenharmony_ci MV88E6XXX_PORT_ETH_TYPE_DEFAULT); 23998c2ecf20Sopenharmony_ci} 24008c2ecf20Sopenharmony_ci 24018c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port) 24028c2ecf20Sopenharmony_ci{ 24038c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode(chip, port, 24048c2ecf20Sopenharmony_ci MV88E6XXX_FRAME_MODE_ETHERTYPE, 24058c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_MODE_ETHERTYPE, 24068c2ecf20Sopenharmony_ci ETH_P_EDSA); 24078c2ecf20Sopenharmony_ci} 24088c2ecf20Sopenharmony_ci 24098c2ecf20Sopenharmony_cistatic int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port) 24108c2ecf20Sopenharmony_ci{ 24118c2ecf20Sopenharmony_ci if (dsa_is_dsa_port(chip->ds, port)) 24128c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode_dsa(chip, port); 24138c2ecf20Sopenharmony_ci 24148c2ecf20Sopenharmony_ci if (dsa_is_user_port(chip->ds, port)) 24158c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode_normal(chip, port); 24168c2ecf20Sopenharmony_ci 24178c2ecf20Sopenharmony_ci /* Setup CPU port mode depending on its supported tag format */ 24188c2ecf20Sopenharmony_ci if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA) 24198c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode_dsa(chip, port); 24208c2ecf20Sopenharmony_ci 24218c2ecf20Sopenharmony_ci if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA) 24228c2ecf20Sopenharmony_ci return mv88e6xxx_set_port_mode_edsa(chip, port); 24238c2ecf20Sopenharmony_ci 24248c2ecf20Sopenharmony_ci return -EINVAL; 24258c2ecf20Sopenharmony_ci} 24268c2ecf20Sopenharmony_ci 24278c2ecf20Sopenharmony_cistatic int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port) 24288c2ecf20Sopenharmony_ci{ 24298c2ecf20Sopenharmony_ci bool message = dsa_is_dsa_port(chip->ds, port); 24308c2ecf20Sopenharmony_ci 24318c2ecf20Sopenharmony_ci return mv88e6xxx_port_set_message_port(chip, port, message); 24328c2ecf20Sopenharmony_ci} 24338c2ecf20Sopenharmony_ci 24348c2ecf20Sopenharmony_cistatic int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port) 24358c2ecf20Sopenharmony_ci{ 24368c2ecf20Sopenharmony_ci struct dsa_switch *ds = chip->ds; 24378c2ecf20Sopenharmony_ci bool flood; 24388c2ecf20Sopenharmony_ci 24398c2ecf20Sopenharmony_ci /* Upstream ports flood frames with unknown unicast or multicast DA */ 24408c2ecf20Sopenharmony_ci flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port); 24418c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_egress_floods) 24428c2ecf20Sopenharmony_ci return chip->info->ops->port_set_egress_floods(chip, port, 24438c2ecf20Sopenharmony_ci flood, flood); 24448c2ecf20Sopenharmony_ci 24458c2ecf20Sopenharmony_ci return 0; 24468c2ecf20Sopenharmony_ci} 24478c2ecf20Sopenharmony_ci 24488c2ecf20Sopenharmony_cistatic irqreturn_t mv88e6xxx_serdes_irq_thread_fn(int irq, void *dev_id) 24498c2ecf20Sopenharmony_ci{ 24508c2ecf20Sopenharmony_ci struct mv88e6xxx_port *mvp = dev_id; 24518c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = mvp->chip; 24528c2ecf20Sopenharmony_ci irqreturn_t ret = IRQ_NONE; 24538c2ecf20Sopenharmony_ci int port = mvp->port; 24548c2ecf20Sopenharmony_ci u8 lane; 24558c2ecf20Sopenharmony_ci 24568c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 24578c2ecf20Sopenharmony_ci lane = mv88e6xxx_serdes_get_lane(chip, port); 24588c2ecf20Sopenharmony_ci if (lane) 24598c2ecf20Sopenharmony_ci ret = mv88e6xxx_serdes_irq_status(chip, port, lane); 24608c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 24618c2ecf20Sopenharmony_ci 24628c2ecf20Sopenharmony_ci return ret; 24638c2ecf20Sopenharmony_ci} 24648c2ecf20Sopenharmony_ci 24658c2ecf20Sopenharmony_cistatic int mv88e6xxx_serdes_irq_request(struct mv88e6xxx_chip *chip, int port, 24668c2ecf20Sopenharmony_ci u8 lane) 24678c2ecf20Sopenharmony_ci{ 24688c2ecf20Sopenharmony_ci struct mv88e6xxx_port *dev_id = &chip->ports[port]; 24698c2ecf20Sopenharmony_ci unsigned int irq; 24708c2ecf20Sopenharmony_ci int err; 24718c2ecf20Sopenharmony_ci 24728c2ecf20Sopenharmony_ci /* Nothing to request if this SERDES port has no IRQ */ 24738c2ecf20Sopenharmony_ci irq = mv88e6xxx_serdes_irq_mapping(chip, port); 24748c2ecf20Sopenharmony_ci if (!irq) 24758c2ecf20Sopenharmony_ci return 0; 24768c2ecf20Sopenharmony_ci 24778c2ecf20Sopenharmony_ci snprintf(dev_id->serdes_irq_name, sizeof(dev_id->serdes_irq_name), 24788c2ecf20Sopenharmony_ci "mv88e6xxx-%s-serdes-%d", dev_name(chip->dev), port); 24798c2ecf20Sopenharmony_ci 24808c2ecf20Sopenharmony_ci /* Requesting the IRQ will trigger IRQ callbacks, so release the lock */ 24818c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 24828c2ecf20Sopenharmony_ci err = request_threaded_irq(irq, NULL, mv88e6xxx_serdes_irq_thread_fn, 24838c2ecf20Sopenharmony_ci IRQF_ONESHOT, dev_id->serdes_irq_name, 24848c2ecf20Sopenharmony_ci dev_id); 24858c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 24868c2ecf20Sopenharmony_ci if (err) 24878c2ecf20Sopenharmony_ci return err; 24888c2ecf20Sopenharmony_ci 24898c2ecf20Sopenharmony_ci dev_id->serdes_irq = irq; 24908c2ecf20Sopenharmony_ci 24918c2ecf20Sopenharmony_ci return mv88e6xxx_serdes_irq_enable(chip, port, lane); 24928c2ecf20Sopenharmony_ci} 24938c2ecf20Sopenharmony_ci 24948c2ecf20Sopenharmony_cistatic int mv88e6xxx_serdes_irq_free(struct mv88e6xxx_chip *chip, int port, 24958c2ecf20Sopenharmony_ci u8 lane) 24968c2ecf20Sopenharmony_ci{ 24978c2ecf20Sopenharmony_ci struct mv88e6xxx_port *dev_id = &chip->ports[port]; 24988c2ecf20Sopenharmony_ci unsigned int irq = dev_id->serdes_irq; 24998c2ecf20Sopenharmony_ci int err; 25008c2ecf20Sopenharmony_ci 25018c2ecf20Sopenharmony_ci /* Nothing to free if no IRQ has been requested */ 25028c2ecf20Sopenharmony_ci if (!irq) 25038c2ecf20Sopenharmony_ci return 0; 25048c2ecf20Sopenharmony_ci 25058c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_irq_disable(chip, port, lane); 25068c2ecf20Sopenharmony_ci 25078c2ecf20Sopenharmony_ci /* Freeing the IRQ will trigger IRQ callbacks, so release the lock */ 25088c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 25098c2ecf20Sopenharmony_ci free_irq(irq, dev_id); 25108c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 25118c2ecf20Sopenharmony_ci 25128c2ecf20Sopenharmony_ci dev_id->serdes_irq = 0; 25138c2ecf20Sopenharmony_ci 25148c2ecf20Sopenharmony_ci return err; 25158c2ecf20Sopenharmony_ci} 25168c2ecf20Sopenharmony_ci 25178c2ecf20Sopenharmony_cistatic int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port, 25188c2ecf20Sopenharmony_ci bool on) 25198c2ecf20Sopenharmony_ci{ 25208c2ecf20Sopenharmony_ci u8 lane; 25218c2ecf20Sopenharmony_ci int err; 25228c2ecf20Sopenharmony_ci 25238c2ecf20Sopenharmony_ci lane = mv88e6xxx_serdes_get_lane(chip, port); 25248c2ecf20Sopenharmony_ci if (!lane) 25258c2ecf20Sopenharmony_ci return 0; 25268c2ecf20Sopenharmony_ci 25278c2ecf20Sopenharmony_ci if (on) { 25288c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_power_up(chip, port, lane); 25298c2ecf20Sopenharmony_ci if (err) 25308c2ecf20Sopenharmony_ci return err; 25318c2ecf20Sopenharmony_ci 25328c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_irq_request(chip, port, lane); 25338c2ecf20Sopenharmony_ci } else { 25348c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_irq_free(chip, port, lane); 25358c2ecf20Sopenharmony_ci if (err) 25368c2ecf20Sopenharmony_ci return err; 25378c2ecf20Sopenharmony_ci 25388c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_power_down(chip, port, lane); 25398c2ecf20Sopenharmony_ci } 25408c2ecf20Sopenharmony_ci 25418c2ecf20Sopenharmony_ci return err; 25428c2ecf20Sopenharmony_ci} 25438c2ecf20Sopenharmony_ci 25448c2ecf20Sopenharmony_cistatic int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port) 25458c2ecf20Sopenharmony_ci{ 25468c2ecf20Sopenharmony_ci struct dsa_switch *ds = chip->ds; 25478c2ecf20Sopenharmony_ci int upstream_port; 25488c2ecf20Sopenharmony_ci int err; 25498c2ecf20Sopenharmony_ci 25508c2ecf20Sopenharmony_ci upstream_port = dsa_upstream_port(ds, port); 25518c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_upstream_port) { 25528c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_upstream_port(chip, port, 25538c2ecf20Sopenharmony_ci upstream_port); 25548c2ecf20Sopenharmony_ci if (err) 25558c2ecf20Sopenharmony_ci return err; 25568c2ecf20Sopenharmony_ci } 25578c2ecf20Sopenharmony_ci 25588c2ecf20Sopenharmony_ci if (port == upstream_port) { 25598c2ecf20Sopenharmony_ci if (chip->info->ops->set_cpu_port) { 25608c2ecf20Sopenharmony_ci err = chip->info->ops->set_cpu_port(chip, 25618c2ecf20Sopenharmony_ci upstream_port); 25628c2ecf20Sopenharmony_ci if (err) 25638c2ecf20Sopenharmony_ci return err; 25648c2ecf20Sopenharmony_ci } 25658c2ecf20Sopenharmony_ci 25668c2ecf20Sopenharmony_ci if (chip->info->ops->set_egress_port) { 25678c2ecf20Sopenharmony_ci err = chip->info->ops->set_egress_port(chip, 25688c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_DIR_INGRESS, 25698c2ecf20Sopenharmony_ci upstream_port); 25708c2ecf20Sopenharmony_ci if (err) 25718c2ecf20Sopenharmony_ci return err; 25728c2ecf20Sopenharmony_ci 25738c2ecf20Sopenharmony_ci err = chip->info->ops->set_egress_port(chip, 25748c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_DIR_EGRESS, 25758c2ecf20Sopenharmony_ci upstream_port); 25768c2ecf20Sopenharmony_ci if (err) 25778c2ecf20Sopenharmony_ci return err; 25788c2ecf20Sopenharmony_ci } 25798c2ecf20Sopenharmony_ci } 25808c2ecf20Sopenharmony_ci 25818c2ecf20Sopenharmony_ci return 0; 25828c2ecf20Sopenharmony_ci} 25838c2ecf20Sopenharmony_ci 25848c2ecf20Sopenharmony_cistatic int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port) 25858c2ecf20Sopenharmony_ci{ 25868c2ecf20Sopenharmony_ci struct dsa_switch *ds = chip->ds; 25878c2ecf20Sopenharmony_ci int err; 25888c2ecf20Sopenharmony_ci u16 reg; 25898c2ecf20Sopenharmony_ci 25908c2ecf20Sopenharmony_ci chip->ports[port].chip = chip; 25918c2ecf20Sopenharmony_ci chip->ports[port].port = port; 25928c2ecf20Sopenharmony_ci 25938c2ecf20Sopenharmony_ci /* MAC Forcing register: don't force link, speed, duplex or flow control 25948c2ecf20Sopenharmony_ci * state to any particular values on physical ports, but force the CPU 25958c2ecf20Sopenharmony_ci * port and all DSA ports to their maximum bandwidth and full duplex. 25968c2ecf20Sopenharmony_ci */ 25978c2ecf20Sopenharmony_ci if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port)) 25988c2ecf20Sopenharmony_ci err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP, 25998c2ecf20Sopenharmony_ci SPEED_MAX, DUPLEX_FULL, 26008c2ecf20Sopenharmony_ci PAUSE_OFF, 26018c2ecf20Sopenharmony_ci PHY_INTERFACE_MODE_NA); 26028c2ecf20Sopenharmony_ci else 26038c2ecf20Sopenharmony_ci err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED, 26048c2ecf20Sopenharmony_ci SPEED_UNFORCED, DUPLEX_UNFORCED, 26058c2ecf20Sopenharmony_ci PAUSE_ON, 26068c2ecf20Sopenharmony_ci PHY_INTERFACE_MODE_NA); 26078c2ecf20Sopenharmony_ci if (err) 26088c2ecf20Sopenharmony_ci return err; 26098c2ecf20Sopenharmony_ci 26108c2ecf20Sopenharmony_ci /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock, 26118c2ecf20Sopenharmony_ci * disable Header mode, enable IGMP/MLD snooping, disable VLAN 26128c2ecf20Sopenharmony_ci * tunneling, determine priority by looking at 802.1p and IP 26138c2ecf20Sopenharmony_ci * priority fields (IP prio has precedence), and set STP state 26148c2ecf20Sopenharmony_ci * to Forwarding. 26158c2ecf20Sopenharmony_ci * 26168c2ecf20Sopenharmony_ci * If this is the CPU link, use DSA or EDSA tagging depending 26178c2ecf20Sopenharmony_ci * on which tagging mode was configured. 26188c2ecf20Sopenharmony_ci * 26198c2ecf20Sopenharmony_ci * If this is a link to another switch, use DSA tagging mode. 26208c2ecf20Sopenharmony_ci * 26218c2ecf20Sopenharmony_ci * If this is the upstream port for this switch, enable 26228c2ecf20Sopenharmony_ci * forwarding of unknown unicasts and multicasts. 26238c2ecf20Sopenharmony_ci */ 26248c2ecf20Sopenharmony_ci reg = MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP | 26258c2ecf20Sopenharmony_ci MV88E6XXX_PORT_CTL0_STATE_FORWARDING; 26268c2ecf20Sopenharmony_ci /* Forward any IPv4 IGMP or IPv6 MLD frames received 26278c2ecf20Sopenharmony_ci * by a USER port to the CPU port to allow snooping. 26288c2ecf20Sopenharmony_ci */ 26298c2ecf20Sopenharmony_ci if (dsa_is_user_port(ds, port)) 26308c2ecf20Sopenharmony_ci reg |= MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP; 26318c2ecf20Sopenharmony_ci 26328c2ecf20Sopenharmony_ci err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg); 26338c2ecf20Sopenharmony_ci if (err) 26348c2ecf20Sopenharmony_ci return err; 26358c2ecf20Sopenharmony_ci 26368c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_port_mode(chip, port); 26378c2ecf20Sopenharmony_ci if (err) 26388c2ecf20Sopenharmony_ci return err; 26398c2ecf20Sopenharmony_ci 26408c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_egress_floods(chip, port); 26418c2ecf20Sopenharmony_ci if (err) 26428c2ecf20Sopenharmony_ci return err; 26438c2ecf20Sopenharmony_ci 26448c2ecf20Sopenharmony_ci /* Port Control 2: don't force a good FCS, set the MTU size to 26458c2ecf20Sopenharmony_ci * 10222 bytes, disable 802.1q tags checking, don't discard tagged or 26468c2ecf20Sopenharmony_ci * untagged frames on this port, do a destination address lookup on all 26478c2ecf20Sopenharmony_ci * received packets as usual, disable ARP mirroring and don't send a 26488c2ecf20Sopenharmony_ci * copy of all transmitted/received frames on this port to the CPU. 26498c2ecf20Sopenharmony_ci */ 26508c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_map_da(chip, port); 26518c2ecf20Sopenharmony_ci if (err) 26528c2ecf20Sopenharmony_ci return err; 26538c2ecf20Sopenharmony_ci 26548c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_upstream_port(chip, port); 26558c2ecf20Sopenharmony_ci if (err) 26568c2ecf20Sopenharmony_ci return err; 26578c2ecf20Sopenharmony_ci 26588c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_8021q_mode(chip, port, 26598c2ecf20Sopenharmony_ci MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED); 26608c2ecf20Sopenharmony_ci if (err) 26618c2ecf20Sopenharmony_ci return err; 26628c2ecf20Sopenharmony_ci 26638c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_jumbo_size) { 26648c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_jumbo_size(chip, port, 10218); 26658c2ecf20Sopenharmony_ci if (err) 26668c2ecf20Sopenharmony_ci return err; 26678c2ecf20Sopenharmony_ci } 26688c2ecf20Sopenharmony_ci 26698c2ecf20Sopenharmony_ci /* Port Association Vector: when learning source addresses 26708c2ecf20Sopenharmony_ci * of packets, add the address to the address database using 26718c2ecf20Sopenharmony_ci * a port bitmap that has only the bit for this port set and 26728c2ecf20Sopenharmony_ci * the other bits clear. 26738c2ecf20Sopenharmony_ci */ 26748c2ecf20Sopenharmony_ci reg = 1 << port; 26758c2ecf20Sopenharmony_ci /* Disable learning for CPU port */ 26768c2ecf20Sopenharmony_ci if (dsa_is_cpu_port(ds, port)) 26778c2ecf20Sopenharmony_ci reg = 0; 26788c2ecf20Sopenharmony_ci 26798c2ecf20Sopenharmony_ci err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR, 26808c2ecf20Sopenharmony_ci reg); 26818c2ecf20Sopenharmony_ci if (err) 26828c2ecf20Sopenharmony_ci return err; 26838c2ecf20Sopenharmony_ci 26848c2ecf20Sopenharmony_ci /* Egress rate control 2: disable egress rate control. */ 26858c2ecf20Sopenharmony_ci err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2, 26868c2ecf20Sopenharmony_ci 0x0000); 26878c2ecf20Sopenharmony_ci if (err) 26888c2ecf20Sopenharmony_ci return err; 26898c2ecf20Sopenharmony_ci 26908c2ecf20Sopenharmony_ci if (chip->info->ops->port_pause_limit) { 26918c2ecf20Sopenharmony_ci err = chip->info->ops->port_pause_limit(chip, port, 0, 0); 26928c2ecf20Sopenharmony_ci if (err) 26938c2ecf20Sopenharmony_ci return err; 26948c2ecf20Sopenharmony_ci } 26958c2ecf20Sopenharmony_ci 26968c2ecf20Sopenharmony_ci if (chip->info->ops->port_disable_learn_limit) { 26978c2ecf20Sopenharmony_ci err = chip->info->ops->port_disable_learn_limit(chip, port); 26988c2ecf20Sopenharmony_ci if (err) 26998c2ecf20Sopenharmony_ci return err; 27008c2ecf20Sopenharmony_ci } 27018c2ecf20Sopenharmony_ci 27028c2ecf20Sopenharmony_ci if (chip->info->ops->port_disable_pri_override) { 27038c2ecf20Sopenharmony_ci err = chip->info->ops->port_disable_pri_override(chip, port); 27048c2ecf20Sopenharmony_ci if (err) 27058c2ecf20Sopenharmony_ci return err; 27068c2ecf20Sopenharmony_ci } 27078c2ecf20Sopenharmony_ci 27088c2ecf20Sopenharmony_ci if (chip->info->ops->port_tag_remap) { 27098c2ecf20Sopenharmony_ci err = chip->info->ops->port_tag_remap(chip, port); 27108c2ecf20Sopenharmony_ci if (err) 27118c2ecf20Sopenharmony_ci return err; 27128c2ecf20Sopenharmony_ci } 27138c2ecf20Sopenharmony_ci 27148c2ecf20Sopenharmony_ci if (chip->info->ops->port_egress_rate_limiting) { 27158c2ecf20Sopenharmony_ci err = chip->info->ops->port_egress_rate_limiting(chip, port); 27168c2ecf20Sopenharmony_ci if (err) 27178c2ecf20Sopenharmony_ci return err; 27188c2ecf20Sopenharmony_ci } 27198c2ecf20Sopenharmony_ci 27208c2ecf20Sopenharmony_ci if (chip->info->ops->port_setup_message_port) { 27218c2ecf20Sopenharmony_ci err = chip->info->ops->port_setup_message_port(chip, port); 27228c2ecf20Sopenharmony_ci if (err) 27238c2ecf20Sopenharmony_ci return err; 27248c2ecf20Sopenharmony_ci } 27258c2ecf20Sopenharmony_ci 27268c2ecf20Sopenharmony_ci /* Port based VLAN map: give each port the same default address 27278c2ecf20Sopenharmony_ci * database, and allow bidirectional communication between the 27288c2ecf20Sopenharmony_ci * CPU and DSA port(s), and the other ports. 27298c2ecf20Sopenharmony_ci */ 27308c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_fid(chip, port, 0); 27318c2ecf20Sopenharmony_ci if (err) 27328c2ecf20Sopenharmony_ci return err; 27338c2ecf20Sopenharmony_ci 27348c2ecf20Sopenharmony_ci err = mv88e6xxx_port_vlan_map(chip, port); 27358c2ecf20Sopenharmony_ci if (err) 27368c2ecf20Sopenharmony_ci return err; 27378c2ecf20Sopenharmony_ci 27388c2ecf20Sopenharmony_ci /* Default VLAN ID and priority: don't set a default VLAN 27398c2ecf20Sopenharmony_ci * ID, and set the default packet priority to zero. 27408c2ecf20Sopenharmony_ci */ 27418c2ecf20Sopenharmony_ci return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0); 27428c2ecf20Sopenharmony_ci} 27438c2ecf20Sopenharmony_ci 27448c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_max_mtu(struct dsa_switch *ds, int port) 27458c2ecf20Sopenharmony_ci{ 27468c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 27478c2ecf20Sopenharmony_ci 27488c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_jumbo_size) 27498c2ecf20Sopenharmony_ci return 10240 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN; 27508c2ecf20Sopenharmony_ci else if (chip->info->ops->set_max_frame_size) 27518c2ecf20Sopenharmony_ci return 1632 - VLAN_ETH_HLEN - EDSA_HLEN - ETH_FCS_LEN; 27528c2ecf20Sopenharmony_ci return ETH_DATA_LEN; 27538c2ecf20Sopenharmony_ci} 27548c2ecf20Sopenharmony_ci 27558c2ecf20Sopenharmony_cistatic int mv88e6xxx_change_mtu(struct dsa_switch *ds, int port, int new_mtu) 27568c2ecf20Sopenharmony_ci{ 27578c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 27588c2ecf20Sopenharmony_ci int ret = 0; 27598c2ecf20Sopenharmony_ci 27608c2ecf20Sopenharmony_ci /* For families where we don't know how to alter the MTU, 27618c2ecf20Sopenharmony_ci * just accept any value up to ETH_DATA_LEN 27628c2ecf20Sopenharmony_ci */ 27638c2ecf20Sopenharmony_ci if (!chip->info->ops->port_set_jumbo_size && 27648c2ecf20Sopenharmony_ci !chip->info->ops->set_max_frame_size) { 27658c2ecf20Sopenharmony_ci if (new_mtu > ETH_DATA_LEN) 27668c2ecf20Sopenharmony_ci return -EINVAL; 27678c2ecf20Sopenharmony_ci 27688c2ecf20Sopenharmony_ci return 0; 27698c2ecf20Sopenharmony_ci } 27708c2ecf20Sopenharmony_ci 27718c2ecf20Sopenharmony_ci if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port)) 27728c2ecf20Sopenharmony_ci new_mtu += EDSA_HLEN; 27738c2ecf20Sopenharmony_ci 27748c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 27758c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_jumbo_size) 27768c2ecf20Sopenharmony_ci ret = chip->info->ops->port_set_jumbo_size(chip, port, new_mtu); 27778c2ecf20Sopenharmony_ci else if (chip->info->ops->set_max_frame_size) 27788c2ecf20Sopenharmony_ci ret = chip->info->ops->set_max_frame_size(chip, new_mtu); 27798c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 27808c2ecf20Sopenharmony_ci 27818c2ecf20Sopenharmony_ci return ret; 27828c2ecf20Sopenharmony_ci} 27838c2ecf20Sopenharmony_ci 27848c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_enable(struct dsa_switch *ds, int port, 27858c2ecf20Sopenharmony_ci struct phy_device *phydev) 27868c2ecf20Sopenharmony_ci{ 27878c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 27888c2ecf20Sopenharmony_ci int err; 27898c2ecf20Sopenharmony_ci 27908c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 27918c2ecf20Sopenharmony_ci err = mv88e6xxx_serdes_power(chip, port, true); 27928c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 27938c2ecf20Sopenharmony_ci 27948c2ecf20Sopenharmony_ci return err; 27958c2ecf20Sopenharmony_ci} 27968c2ecf20Sopenharmony_ci 27978c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_disable(struct dsa_switch *ds, int port) 27988c2ecf20Sopenharmony_ci{ 27998c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 28008c2ecf20Sopenharmony_ci 28018c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 28028c2ecf20Sopenharmony_ci if (mv88e6xxx_serdes_power(chip, port, false)) 28038c2ecf20Sopenharmony_ci dev_err(chip->dev, "failed to power off SERDES\n"); 28048c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 28058c2ecf20Sopenharmony_ci} 28068c2ecf20Sopenharmony_ci 28078c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_ageing_time(struct dsa_switch *ds, 28088c2ecf20Sopenharmony_ci unsigned int ageing_time) 28098c2ecf20Sopenharmony_ci{ 28108c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 28118c2ecf20Sopenharmony_ci int err; 28128c2ecf20Sopenharmony_ci 28138c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 28148c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time); 28158c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 28168c2ecf20Sopenharmony_ci 28178c2ecf20Sopenharmony_ci return err; 28188c2ecf20Sopenharmony_ci} 28198c2ecf20Sopenharmony_ci 28208c2ecf20Sopenharmony_cistatic int mv88e6xxx_stats_setup(struct mv88e6xxx_chip *chip) 28218c2ecf20Sopenharmony_ci{ 28228c2ecf20Sopenharmony_ci int err; 28238c2ecf20Sopenharmony_ci 28248c2ecf20Sopenharmony_ci /* Initialize the statistics unit */ 28258c2ecf20Sopenharmony_ci if (chip->info->ops->stats_set_histogram) { 28268c2ecf20Sopenharmony_ci err = chip->info->ops->stats_set_histogram(chip); 28278c2ecf20Sopenharmony_ci if (err) 28288c2ecf20Sopenharmony_ci return err; 28298c2ecf20Sopenharmony_ci } 28308c2ecf20Sopenharmony_ci 28318c2ecf20Sopenharmony_ci return mv88e6xxx_g1_stats_clear(chip); 28328c2ecf20Sopenharmony_ci} 28338c2ecf20Sopenharmony_ci 28348c2ecf20Sopenharmony_ci/* Check if the errata has already been applied. */ 28358c2ecf20Sopenharmony_cistatic bool mv88e6390_setup_errata_applied(struct mv88e6xxx_chip *chip) 28368c2ecf20Sopenharmony_ci{ 28378c2ecf20Sopenharmony_ci int port; 28388c2ecf20Sopenharmony_ci int err; 28398c2ecf20Sopenharmony_ci u16 val; 28408c2ecf20Sopenharmony_ci 28418c2ecf20Sopenharmony_ci for (port = 0; port < mv88e6xxx_num_ports(chip); port++) { 28428c2ecf20Sopenharmony_ci err = mv88e6xxx_port_hidden_read(chip, 0xf, port, 0, &val); 28438c2ecf20Sopenharmony_ci if (err) { 28448c2ecf20Sopenharmony_ci dev_err(chip->dev, 28458c2ecf20Sopenharmony_ci "Error reading hidden register: %d\n", err); 28468c2ecf20Sopenharmony_ci return false; 28478c2ecf20Sopenharmony_ci } 28488c2ecf20Sopenharmony_ci if (val != 0x01c0) 28498c2ecf20Sopenharmony_ci return false; 28508c2ecf20Sopenharmony_ci } 28518c2ecf20Sopenharmony_ci 28528c2ecf20Sopenharmony_ci return true; 28538c2ecf20Sopenharmony_ci} 28548c2ecf20Sopenharmony_ci 28558c2ecf20Sopenharmony_ci/* The 6390 copper ports have an errata which require poking magic 28568c2ecf20Sopenharmony_ci * values into undocumented hidden registers and then performing a 28578c2ecf20Sopenharmony_ci * software reset. 28588c2ecf20Sopenharmony_ci */ 28598c2ecf20Sopenharmony_cistatic int mv88e6390_setup_errata(struct mv88e6xxx_chip *chip) 28608c2ecf20Sopenharmony_ci{ 28618c2ecf20Sopenharmony_ci int port; 28628c2ecf20Sopenharmony_ci int err; 28638c2ecf20Sopenharmony_ci 28648c2ecf20Sopenharmony_ci if (mv88e6390_setup_errata_applied(chip)) 28658c2ecf20Sopenharmony_ci return 0; 28668c2ecf20Sopenharmony_ci 28678c2ecf20Sopenharmony_ci /* Set the ports into blocking mode */ 28688c2ecf20Sopenharmony_ci for (port = 0; port < mv88e6xxx_num_ports(chip); port++) { 28698c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_state(chip, port, BR_STATE_DISABLED); 28708c2ecf20Sopenharmony_ci if (err) 28718c2ecf20Sopenharmony_ci return err; 28728c2ecf20Sopenharmony_ci } 28738c2ecf20Sopenharmony_ci 28748c2ecf20Sopenharmony_ci for (port = 0; port < mv88e6xxx_num_ports(chip); port++) { 28758c2ecf20Sopenharmony_ci err = mv88e6xxx_port_hidden_write(chip, 0xf, port, 0, 0x01c0); 28768c2ecf20Sopenharmony_ci if (err) 28778c2ecf20Sopenharmony_ci return err; 28788c2ecf20Sopenharmony_ci } 28798c2ecf20Sopenharmony_ci 28808c2ecf20Sopenharmony_ci return mv88e6xxx_software_reset(chip); 28818c2ecf20Sopenharmony_ci} 28828c2ecf20Sopenharmony_ci 28838c2ecf20Sopenharmony_cistatic void mv88e6xxx_teardown(struct dsa_switch *ds) 28848c2ecf20Sopenharmony_ci{ 28858c2ecf20Sopenharmony_ci mv88e6xxx_teardown_devlink_params(ds); 28868c2ecf20Sopenharmony_ci dsa_devlink_resources_unregister(ds); 28878c2ecf20Sopenharmony_ci mv88e6xxx_teardown_devlink_regions(ds); 28888c2ecf20Sopenharmony_ci} 28898c2ecf20Sopenharmony_ci 28908c2ecf20Sopenharmony_cistatic int mv88e6xxx_setup(struct dsa_switch *ds) 28918c2ecf20Sopenharmony_ci{ 28928c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 28938c2ecf20Sopenharmony_ci u8 cmode; 28948c2ecf20Sopenharmony_ci int err; 28958c2ecf20Sopenharmony_ci int i; 28968c2ecf20Sopenharmony_ci 28978c2ecf20Sopenharmony_ci chip->ds = ds; 28988c2ecf20Sopenharmony_ci ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip); 28998c2ecf20Sopenharmony_ci 29008c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 29018c2ecf20Sopenharmony_ci 29028c2ecf20Sopenharmony_ci if (chip->info->ops->setup_errata) { 29038c2ecf20Sopenharmony_ci err = chip->info->ops->setup_errata(chip); 29048c2ecf20Sopenharmony_ci if (err) 29058c2ecf20Sopenharmony_ci goto unlock; 29068c2ecf20Sopenharmony_ci } 29078c2ecf20Sopenharmony_ci 29088c2ecf20Sopenharmony_ci /* Cache the cmode of each port. */ 29098c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); i++) { 29108c2ecf20Sopenharmony_ci if (chip->info->ops->port_get_cmode) { 29118c2ecf20Sopenharmony_ci err = chip->info->ops->port_get_cmode(chip, i, &cmode); 29128c2ecf20Sopenharmony_ci if (err) 29138c2ecf20Sopenharmony_ci goto unlock; 29148c2ecf20Sopenharmony_ci 29158c2ecf20Sopenharmony_ci chip->ports[i].cmode = cmode; 29168c2ecf20Sopenharmony_ci } 29178c2ecf20Sopenharmony_ci } 29188c2ecf20Sopenharmony_ci 29198c2ecf20Sopenharmony_ci /* Setup Switch Port Registers */ 29208c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); i++) { 29218c2ecf20Sopenharmony_ci if (dsa_is_unused_port(ds, i)) 29228c2ecf20Sopenharmony_ci continue; 29238c2ecf20Sopenharmony_ci 29248c2ecf20Sopenharmony_ci /* Prevent the use of an invalid port. */ 29258c2ecf20Sopenharmony_ci if (mv88e6xxx_is_invalid_port(chip, i)) { 29268c2ecf20Sopenharmony_ci dev_err(chip->dev, "port %d is invalid\n", i); 29278c2ecf20Sopenharmony_ci err = -EINVAL; 29288c2ecf20Sopenharmony_ci goto unlock; 29298c2ecf20Sopenharmony_ci } 29308c2ecf20Sopenharmony_ci 29318c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_port(chip, i); 29328c2ecf20Sopenharmony_ci if (err) 29338c2ecf20Sopenharmony_ci goto unlock; 29348c2ecf20Sopenharmony_ci } 29358c2ecf20Sopenharmony_ci 29368c2ecf20Sopenharmony_ci err = mv88e6xxx_irl_setup(chip); 29378c2ecf20Sopenharmony_ci if (err) 29388c2ecf20Sopenharmony_ci goto unlock; 29398c2ecf20Sopenharmony_ci 29408c2ecf20Sopenharmony_ci err = mv88e6xxx_mac_setup(chip); 29418c2ecf20Sopenharmony_ci if (err) 29428c2ecf20Sopenharmony_ci goto unlock; 29438c2ecf20Sopenharmony_ci 29448c2ecf20Sopenharmony_ci err = mv88e6xxx_phy_setup(chip); 29458c2ecf20Sopenharmony_ci if (err) 29468c2ecf20Sopenharmony_ci goto unlock; 29478c2ecf20Sopenharmony_ci 29488c2ecf20Sopenharmony_ci err = mv88e6xxx_vtu_setup(chip); 29498c2ecf20Sopenharmony_ci if (err) 29508c2ecf20Sopenharmony_ci goto unlock; 29518c2ecf20Sopenharmony_ci 29528c2ecf20Sopenharmony_ci err = mv88e6xxx_pvt_setup(chip); 29538c2ecf20Sopenharmony_ci if (err) 29548c2ecf20Sopenharmony_ci goto unlock; 29558c2ecf20Sopenharmony_ci 29568c2ecf20Sopenharmony_ci err = mv88e6xxx_atu_setup(chip); 29578c2ecf20Sopenharmony_ci if (err) 29588c2ecf20Sopenharmony_ci goto unlock; 29598c2ecf20Sopenharmony_ci 29608c2ecf20Sopenharmony_ci err = mv88e6xxx_broadcast_setup(chip, 0); 29618c2ecf20Sopenharmony_ci if (err) 29628c2ecf20Sopenharmony_ci goto unlock; 29638c2ecf20Sopenharmony_ci 29648c2ecf20Sopenharmony_ci err = mv88e6xxx_pot_setup(chip); 29658c2ecf20Sopenharmony_ci if (err) 29668c2ecf20Sopenharmony_ci goto unlock; 29678c2ecf20Sopenharmony_ci 29688c2ecf20Sopenharmony_ci err = mv88e6xxx_rmu_setup(chip); 29698c2ecf20Sopenharmony_ci if (err) 29708c2ecf20Sopenharmony_ci goto unlock; 29718c2ecf20Sopenharmony_ci 29728c2ecf20Sopenharmony_ci err = mv88e6xxx_rsvd2cpu_setup(chip); 29738c2ecf20Sopenharmony_ci if (err) 29748c2ecf20Sopenharmony_ci goto unlock; 29758c2ecf20Sopenharmony_ci 29768c2ecf20Sopenharmony_ci err = mv88e6xxx_trunk_setup(chip); 29778c2ecf20Sopenharmony_ci if (err) 29788c2ecf20Sopenharmony_ci goto unlock; 29798c2ecf20Sopenharmony_ci 29808c2ecf20Sopenharmony_ci err = mv88e6xxx_devmap_setup(chip); 29818c2ecf20Sopenharmony_ci if (err) 29828c2ecf20Sopenharmony_ci goto unlock; 29838c2ecf20Sopenharmony_ci 29848c2ecf20Sopenharmony_ci err = mv88e6xxx_pri_setup(chip); 29858c2ecf20Sopenharmony_ci if (err) 29868c2ecf20Sopenharmony_ci goto unlock; 29878c2ecf20Sopenharmony_ci 29888c2ecf20Sopenharmony_ci /* Setup PTP Hardware Clock and timestamping */ 29898c2ecf20Sopenharmony_ci if (chip->info->ptp_support) { 29908c2ecf20Sopenharmony_ci err = mv88e6xxx_ptp_setup(chip); 29918c2ecf20Sopenharmony_ci if (err) 29928c2ecf20Sopenharmony_ci goto unlock; 29938c2ecf20Sopenharmony_ci 29948c2ecf20Sopenharmony_ci err = mv88e6xxx_hwtstamp_setup(chip); 29958c2ecf20Sopenharmony_ci if (err) 29968c2ecf20Sopenharmony_ci goto unlock; 29978c2ecf20Sopenharmony_ci } 29988c2ecf20Sopenharmony_ci 29998c2ecf20Sopenharmony_ci err = mv88e6xxx_stats_setup(chip); 30008c2ecf20Sopenharmony_ci if (err) 30018c2ecf20Sopenharmony_ci goto unlock; 30028c2ecf20Sopenharmony_ci 30038c2ecf20Sopenharmony_ciunlock: 30048c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 30058c2ecf20Sopenharmony_ci 30068c2ecf20Sopenharmony_ci if (err) 30078c2ecf20Sopenharmony_ci return err; 30088c2ecf20Sopenharmony_ci 30098c2ecf20Sopenharmony_ci /* Have to be called without holding the register lock, since 30108c2ecf20Sopenharmony_ci * they take the devlink lock, and we later take the locks in 30118c2ecf20Sopenharmony_ci * the reverse order when getting/setting parameters or 30128c2ecf20Sopenharmony_ci * resource occupancy. 30138c2ecf20Sopenharmony_ci */ 30148c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_devlink_resources(ds); 30158c2ecf20Sopenharmony_ci if (err) 30168c2ecf20Sopenharmony_ci return err; 30178c2ecf20Sopenharmony_ci 30188c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_devlink_params(ds); 30198c2ecf20Sopenharmony_ci if (err) 30208c2ecf20Sopenharmony_ci goto out_resources; 30218c2ecf20Sopenharmony_ci 30228c2ecf20Sopenharmony_ci err = mv88e6xxx_setup_devlink_regions(ds); 30238c2ecf20Sopenharmony_ci if (err) 30248c2ecf20Sopenharmony_ci goto out_params; 30258c2ecf20Sopenharmony_ci 30268c2ecf20Sopenharmony_ci return 0; 30278c2ecf20Sopenharmony_ci 30288c2ecf20Sopenharmony_ciout_params: 30298c2ecf20Sopenharmony_ci mv88e6xxx_teardown_devlink_params(ds); 30308c2ecf20Sopenharmony_ciout_resources: 30318c2ecf20Sopenharmony_ci dsa_devlink_resources_unregister(ds); 30328c2ecf20Sopenharmony_ci 30338c2ecf20Sopenharmony_ci return err; 30348c2ecf20Sopenharmony_ci} 30358c2ecf20Sopenharmony_ci 30368c2ecf20Sopenharmony_ci/* prod_id for switch families which do not have a PHY model number */ 30378c2ecf20Sopenharmony_cistatic const u16 family_prod_id_table[] = { 30388c2ecf20Sopenharmony_ci [MV88E6XXX_FAMILY_6341] = MV88E6XXX_PORT_SWITCH_ID_PROD_6341, 30398c2ecf20Sopenharmony_ci [MV88E6XXX_FAMILY_6390] = MV88E6XXX_PORT_SWITCH_ID_PROD_6390, 30408c2ecf20Sopenharmony_ci}; 30418c2ecf20Sopenharmony_ci 30428c2ecf20Sopenharmony_cistatic int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg) 30438c2ecf20Sopenharmony_ci{ 30448c2ecf20Sopenharmony_ci struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv; 30458c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = mdio_bus->chip; 30468c2ecf20Sopenharmony_ci u16 prod_id; 30478c2ecf20Sopenharmony_ci u16 val; 30488c2ecf20Sopenharmony_ci int err; 30498c2ecf20Sopenharmony_ci 30508c2ecf20Sopenharmony_ci if (!chip->info->ops->phy_read) 30518c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 30528c2ecf20Sopenharmony_ci 30538c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 30548c2ecf20Sopenharmony_ci err = chip->info->ops->phy_read(chip, bus, phy, reg, &val); 30558c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 30568c2ecf20Sopenharmony_ci 30578c2ecf20Sopenharmony_ci /* Some internal PHYs don't have a model number. */ 30588c2ecf20Sopenharmony_ci if (reg == MII_PHYSID2 && !(val & 0x3f0) && 30598c2ecf20Sopenharmony_ci chip->info->family < ARRAY_SIZE(family_prod_id_table)) { 30608c2ecf20Sopenharmony_ci prod_id = family_prod_id_table[chip->info->family]; 30618c2ecf20Sopenharmony_ci if (prod_id) 30628c2ecf20Sopenharmony_ci val |= prod_id >> 4; 30638c2ecf20Sopenharmony_ci } 30648c2ecf20Sopenharmony_ci 30658c2ecf20Sopenharmony_ci return err ? err : val; 30668c2ecf20Sopenharmony_ci} 30678c2ecf20Sopenharmony_ci 30688c2ecf20Sopenharmony_cistatic int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val) 30698c2ecf20Sopenharmony_ci{ 30708c2ecf20Sopenharmony_ci struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv; 30718c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = mdio_bus->chip; 30728c2ecf20Sopenharmony_ci int err; 30738c2ecf20Sopenharmony_ci 30748c2ecf20Sopenharmony_ci if (!chip->info->ops->phy_write) 30758c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 30768c2ecf20Sopenharmony_ci 30778c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 30788c2ecf20Sopenharmony_ci err = chip->info->ops->phy_write(chip, bus, phy, reg, val); 30798c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 30808c2ecf20Sopenharmony_ci 30818c2ecf20Sopenharmony_ci return err; 30828c2ecf20Sopenharmony_ci} 30838c2ecf20Sopenharmony_ci 30848c2ecf20Sopenharmony_cistatic int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip, 30858c2ecf20Sopenharmony_ci struct device_node *np, 30868c2ecf20Sopenharmony_ci bool external) 30878c2ecf20Sopenharmony_ci{ 30888c2ecf20Sopenharmony_ci static int index; 30898c2ecf20Sopenharmony_ci struct mv88e6xxx_mdio_bus *mdio_bus; 30908c2ecf20Sopenharmony_ci struct mii_bus *bus; 30918c2ecf20Sopenharmony_ci int err; 30928c2ecf20Sopenharmony_ci 30938c2ecf20Sopenharmony_ci if (external) { 30948c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 30958c2ecf20Sopenharmony_ci err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true); 30968c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 30978c2ecf20Sopenharmony_ci 30988c2ecf20Sopenharmony_ci if (err) 30998c2ecf20Sopenharmony_ci return err; 31008c2ecf20Sopenharmony_ci } 31018c2ecf20Sopenharmony_ci 31028c2ecf20Sopenharmony_ci bus = mdiobus_alloc_size(sizeof(*mdio_bus)); 31038c2ecf20Sopenharmony_ci if (!bus) 31048c2ecf20Sopenharmony_ci return -ENOMEM; 31058c2ecf20Sopenharmony_ci 31068c2ecf20Sopenharmony_ci mdio_bus = bus->priv; 31078c2ecf20Sopenharmony_ci mdio_bus->bus = bus; 31088c2ecf20Sopenharmony_ci mdio_bus->chip = chip; 31098c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&mdio_bus->list); 31108c2ecf20Sopenharmony_ci mdio_bus->external = external; 31118c2ecf20Sopenharmony_ci 31128c2ecf20Sopenharmony_ci if (np) { 31138c2ecf20Sopenharmony_ci bus->name = np->full_name; 31148c2ecf20Sopenharmony_ci snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np); 31158c2ecf20Sopenharmony_ci } else { 31168c2ecf20Sopenharmony_ci bus->name = "mv88e6xxx SMI"; 31178c2ecf20Sopenharmony_ci snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++); 31188c2ecf20Sopenharmony_ci } 31198c2ecf20Sopenharmony_ci 31208c2ecf20Sopenharmony_ci bus->read = mv88e6xxx_mdio_read; 31218c2ecf20Sopenharmony_ci bus->write = mv88e6xxx_mdio_write; 31228c2ecf20Sopenharmony_ci bus->parent = chip->dev; 31238c2ecf20Sopenharmony_ci 31248c2ecf20Sopenharmony_ci if (!external) { 31258c2ecf20Sopenharmony_ci err = mv88e6xxx_g2_irq_mdio_setup(chip, bus); 31268c2ecf20Sopenharmony_ci if (err) 31278c2ecf20Sopenharmony_ci goto out; 31288c2ecf20Sopenharmony_ci } 31298c2ecf20Sopenharmony_ci 31308c2ecf20Sopenharmony_ci err = of_mdiobus_register(bus, np); 31318c2ecf20Sopenharmony_ci if (err) { 31328c2ecf20Sopenharmony_ci dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err); 31338c2ecf20Sopenharmony_ci mv88e6xxx_g2_irq_mdio_free(chip, bus); 31348c2ecf20Sopenharmony_ci goto out; 31358c2ecf20Sopenharmony_ci } 31368c2ecf20Sopenharmony_ci 31378c2ecf20Sopenharmony_ci if (external) 31388c2ecf20Sopenharmony_ci list_add_tail(&mdio_bus->list, &chip->mdios); 31398c2ecf20Sopenharmony_ci else 31408c2ecf20Sopenharmony_ci list_add(&mdio_bus->list, &chip->mdios); 31418c2ecf20Sopenharmony_ci 31428c2ecf20Sopenharmony_ci return 0; 31438c2ecf20Sopenharmony_ci 31448c2ecf20Sopenharmony_ciout: 31458c2ecf20Sopenharmony_ci mdiobus_free(bus); 31468c2ecf20Sopenharmony_ci return err; 31478c2ecf20Sopenharmony_ci} 31488c2ecf20Sopenharmony_ci 31498c2ecf20Sopenharmony_cistatic void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip) 31508c2ecf20Sopenharmony_ci 31518c2ecf20Sopenharmony_ci{ 31528c2ecf20Sopenharmony_ci struct mv88e6xxx_mdio_bus *mdio_bus; 31538c2ecf20Sopenharmony_ci struct mii_bus *bus; 31548c2ecf20Sopenharmony_ci 31558c2ecf20Sopenharmony_ci list_for_each_entry(mdio_bus, &chip->mdios, list) { 31568c2ecf20Sopenharmony_ci bus = mdio_bus->bus; 31578c2ecf20Sopenharmony_ci 31588c2ecf20Sopenharmony_ci if (!mdio_bus->external) 31598c2ecf20Sopenharmony_ci mv88e6xxx_g2_irq_mdio_free(chip, bus); 31608c2ecf20Sopenharmony_ci 31618c2ecf20Sopenharmony_ci mdiobus_unregister(bus); 31628c2ecf20Sopenharmony_ci mdiobus_free(bus); 31638c2ecf20Sopenharmony_ci } 31648c2ecf20Sopenharmony_ci} 31658c2ecf20Sopenharmony_ci 31668c2ecf20Sopenharmony_cistatic int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip, 31678c2ecf20Sopenharmony_ci struct device_node *np) 31688c2ecf20Sopenharmony_ci{ 31698c2ecf20Sopenharmony_ci struct device_node *child; 31708c2ecf20Sopenharmony_ci int err; 31718c2ecf20Sopenharmony_ci 31728c2ecf20Sopenharmony_ci /* Always register one mdio bus for the internal/default mdio 31738c2ecf20Sopenharmony_ci * bus. This maybe represented in the device tree, but is 31748c2ecf20Sopenharmony_ci * optional. 31758c2ecf20Sopenharmony_ci */ 31768c2ecf20Sopenharmony_ci child = of_get_child_by_name(np, "mdio"); 31778c2ecf20Sopenharmony_ci err = mv88e6xxx_mdio_register(chip, child, false); 31788c2ecf20Sopenharmony_ci of_node_put(child); 31798c2ecf20Sopenharmony_ci if (err) 31808c2ecf20Sopenharmony_ci return err; 31818c2ecf20Sopenharmony_ci 31828c2ecf20Sopenharmony_ci /* Walk the device tree, and see if there are any other nodes 31838c2ecf20Sopenharmony_ci * which say they are compatible with the external mdio 31848c2ecf20Sopenharmony_ci * bus. 31858c2ecf20Sopenharmony_ci */ 31868c2ecf20Sopenharmony_ci for_each_available_child_of_node(np, child) { 31878c2ecf20Sopenharmony_ci if (of_device_is_compatible( 31888c2ecf20Sopenharmony_ci child, "marvell,mv88e6xxx-mdio-external")) { 31898c2ecf20Sopenharmony_ci err = mv88e6xxx_mdio_register(chip, child, true); 31908c2ecf20Sopenharmony_ci if (err) { 31918c2ecf20Sopenharmony_ci mv88e6xxx_mdios_unregister(chip); 31928c2ecf20Sopenharmony_ci of_node_put(child); 31938c2ecf20Sopenharmony_ci return err; 31948c2ecf20Sopenharmony_ci } 31958c2ecf20Sopenharmony_ci } 31968c2ecf20Sopenharmony_ci } 31978c2ecf20Sopenharmony_ci 31988c2ecf20Sopenharmony_ci return 0; 31998c2ecf20Sopenharmony_ci} 32008c2ecf20Sopenharmony_ci 32018c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds) 32028c2ecf20Sopenharmony_ci{ 32038c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 32048c2ecf20Sopenharmony_ci 32058c2ecf20Sopenharmony_ci return chip->eeprom_len; 32068c2ecf20Sopenharmony_ci} 32078c2ecf20Sopenharmony_ci 32088c2ecf20Sopenharmony_cistatic int mv88e6xxx_get_eeprom(struct dsa_switch *ds, 32098c2ecf20Sopenharmony_ci struct ethtool_eeprom *eeprom, u8 *data) 32108c2ecf20Sopenharmony_ci{ 32118c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 32128c2ecf20Sopenharmony_ci int err; 32138c2ecf20Sopenharmony_ci 32148c2ecf20Sopenharmony_ci if (!chip->info->ops->get_eeprom) 32158c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 32168c2ecf20Sopenharmony_ci 32178c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 32188c2ecf20Sopenharmony_ci err = chip->info->ops->get_eeprom(chip, eeprom, data); 32198c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 32208c2ecf20Sopenharmony_ci 32218c2ecf20Sopenharmony_ci if (err) 32228c2ecf20Sopenharmony_ci return err; 32238c2ecf20Sopenharmony_ci 32248c2ecf20Sopenharmony_ci eeprom->magic = 0xc3ec4951; 32258c2ecf20Sopenharmony_ci 32268c2ecf20Sopenharmony_ci return 0; 32278c2ecf20Sopenharmony_ci} 32288c2ecf20Sopenharmony_ci 32298c2ecf20Sopenharmony_cistatic int mv88e6xxx_set_eeprom(struct dsa_switch *ds, 32308c2ecf20Sopenharmony_ci struct ethtool_eeprom *eeprom, u8 *data) 32318c2ecf20Sopenharmony_ci{ 32328c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 32338c2ecf20Sopenharmony_ci int err; 32348c2ecf20Sopenharmony_ci 32358c2ecf20Sopenharmony_ci if (!chip->info->ops->set_eeprom) 32368c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 32378c2ecf20Sopenharmony_ci 32388c2ecf20Sopenharmony_ci if (eeprom->magic != 0xc3ec4951) 32398c2ecf20Sopenharmony_ci return -EINVAL; 32408c2ecf20Sopenharmony_ci 32418c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 32428c2ecf20Sopenharmony_ci err = chip->info->ops->set_eeprom(chip, eeprom, data); 32438c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 32448c2ecf20Sopenharmony_ci 32458c2ecf20Sopenharmony_ci return err; 32468c2ecf20Sopenharmony_ci} 32478c2ecf20Sopenharmony_ci 32488c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6085_ops = { 32498c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6097 */ 32508c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 32518c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 32528c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 32538c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g1_set_switch_mac, 32548c2ecf20Sopenharmony_ci .phy_read = mv88e6185_phy_ppu_read, 32558c2ecf20Sopenharmony_ci .phy_write = mv88e6185_phy_ppu_write, 32568c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 32578c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 32588c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 32598c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 32608c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 32618c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 32628c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 32638c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 32648c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 32658c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 32668c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 32678c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 32688c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 32698c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 32708c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 32718c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 32728c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 32738c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 32748c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 32758c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 32768c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 32778c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 32788c2ecf20Sopenharmony_ci .ppu_enable = mv88e6185_g1_ppu_enable, 32798c2ecf20Sopenharmony_ci .ppu_disable = mv88e6185_g1_ppu_disable, 32808c2ecf20Sopenharmony_ci .reset = mv88e6185_g1_reset, 32818c2ecf20Sopenharmony_ci .rmu_disable = mv88e6085_g1_rmu_disable, 32828c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 32838c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 32848c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 32858c2ecf20Sopenharmony_ci .set_max_frame_size = mv88e6185_g1_set_max_frame_size, 32868c2ecf20Sopenharmony_ci}; 32878c2ecf20Sopenharmony_ci 32888c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6095_ops = { 32898c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6095 */ 32908c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 32918c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 32928c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g1_set_switch_mac, 32938c2ecf20Sopenharmony_ci .phy_read = mv88e6185_phy_ppu_read, 32948c2ecf20Sopenharmony_ci .phy_write = mv88e6185_phy_ppu_write, 32958c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 32968c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 32978c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6085_port_set_frame_mode, 32988c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6185_port_set_egress_floods, 32998c2ecf20Sopenharmony_ci .port_set_upstream_port = mv88e6095_port_set_upstream_port, 33008c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 33018c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 33028c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 33038c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 33048c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 33058c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 33068c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 33078c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu, 33088c2ecf20Sopenharmony_ci .ppu_enable = mv88e6185_g1_ppu_enable, 33098c2ecf20Sopenharmony_ci .ppu_disable = mv88e6185_g1_ppu_disable, 33108c2ecf20Sopenharmony_ci .reset = mv88e6185_g1_reset, 33118c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6185_g1_vtu_getnext, 33128c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge, 33138c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 33148c2ecf20Sopenharmony_ci .set_max_frame_size = mv88e6185_g1_set_max_frame_size, 33158c2ecf20Sopenharmony_ci}; 33168c2ecf20Sopenharmony_ci 33178c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6097_ops = { 33188c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6097 */ 33198c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 33208c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 33218c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 33228c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 33238c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 33248c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 33258c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 33268c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 33278c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 33288c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 33298c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 33308c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 33318c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 33328c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting, 33338c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 33348c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 33358c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 33368c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 33378c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 33388c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 33398c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 33408c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 33418c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 33428c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 33438c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 33448c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 33458c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 33468c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 33478c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 33488c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 33498c2ecf20Sopenharmony_ci .rmu_disable = mv88e6085_g1_rmu_disable, 33508c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 33518c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 33528c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 33538c2ecf20Sopenharmony_ci .set_max_frame_size = mv88e6185_g1_set_max_frame_size, 33548c2ecf20Sopenharmony_ci}; 33558c2ecf20Sopenharmony_ci 33568c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6123_ops = { 33578c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6165 */ 33588c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 33598c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 33608c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 33618c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 33628c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 33638c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 33648c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 33658c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 33668c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6085_port_set_frame_mode, 33678c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 33688c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 33698c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 33708c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 33718c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 33728c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 33738c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 33748c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 33758c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 33768c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 33778c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 33788c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 33798c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 33808c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 33818c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 33828c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 33838c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 33848c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 33858c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 33868c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 33878c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 33888c2ecf20Sopenharmony_ci .set_max_frame_size = mv88e6185_g1_set_max_frame_size, 33898c2ecf20Sopenharmony_ci}; 33908c2ecf20Sopenharmony_ci 33918c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6131_ops = { 33928c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6185 */ 33938c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 33948c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 33958c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g1_set_switch_mac, 33968c2ecf20Sopenharmony_ci .phy_read = mv88e6185_phy_ppu_read, 33978c2ecf20Sopenharmony_ci .phy_write = mv88e6185_phy_ppu_write, 33988c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 33998c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 34008c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 34018c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 34028c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6185_port_set_egress_floods, 34038c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 34048c2ecf20Sopenharmony_ci .port_set_upstream_port = mv88e6095_port_set_upstream_port, 34058c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 34068c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 34078c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 34088c2ecf20Sopenharmony_ci .port_set_pause = mv88e6185_port_set_pause, 34098c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 34108c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 34118c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 34128c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 34138c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 34148c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 34158c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 34168c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 34178c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 34188c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 34198c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu, 34208c2ecf20Sopenharmony_ci .ppu_enable = mv88e6185_g1_ppu_enable, 34218c2ecf20Sopenharmony_ci .set_cascade_port = mv88e6185_g1_set_cascade_port, 34228c2ecf20Sopenharmony_ci .ppu_disable = mv88e6185_g1_ppu_disable, 34238c2ecf20Sopenharmony_ci .reset = mv88e6185_g1_reset, 34248c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6185_g1_vtu_getnext, 34258c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge, 34268c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 34278c2ecf20Sopenharmony_ci}; 34288c2ecf20Sopenharmony_ci 34298c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6141_ops = { 34308c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6341 */ 34318c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 34328c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 34338c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 34348c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 34358c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 34368c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 34378c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 34388c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 34398c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 34408c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 34418c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6341_port_set_speed_duplex, 34428c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6341_port_max_speed_mode, 34438c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 34448c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 34458c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 34468c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 34478c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 34488c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 34498c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 34508c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 34518c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 34528c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 34538c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6341_port_set_cmode, 34548c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 34558c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 34568c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 34578c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 34588c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 34598c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 34608c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 34618c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 34628c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 34638c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 34648c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 34658c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 34668c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 34678c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 34688c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 34698c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 34708c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 34718c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 34728c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6341_serdes_get_lane, 34738c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 34748c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 34758c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 34768c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 34778c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 34788c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 34798c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 34808c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 34818c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 34828c2ecf20Sopenharmony_ci .serdes_get_sset_count = mv88e6390_serdes_get_sset_count, 34838c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 34848c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 34858c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 34868c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 34878c2ecf20Sopenharmony_ci .phylink_validate = mv88e6341_phylink_validate, 34888c2ecf20Sopenharmony_ci}; 34898c2ecf20Sopenharmony_ci 34908c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6161_ops = { 34918c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6165 */ 34928c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 34938c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 34948c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 34958c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 34968c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 34978c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 34988c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 34998c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 35008c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 35018c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 35028c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 35038c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 35048c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 35058c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 35068c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 35078c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 35088c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 35098c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 35108c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 35118c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 35128c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 35138c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 35148c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 35158c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 35168c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 35178c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 35188c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 35198c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 35208c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 35218c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 35228c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 35238c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 35248c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 35258c2ecf20Sopenharmony_ci .avb_ops = &mv88e6165_avb_ops, 35268c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6165_ptp_ops, 35278c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 35288c2ecf20Sopenharmony_ci .set_max_frame_size = mv88e6185_g1_set_max_frame_size, 35298c2ecf20Sopenharmony_ci}; 35308c2ecf20Sopenharmony_ci 35318c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6165_ops = { 35328c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6165 */ 35338c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 35348c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 35358c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 35368c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 35378c2ecf20Sopenharmony_ci .phy_read = mv88e6165_phy_read, 35388c2ecf20Sopenharmony_ci .phy_write = mv88e6165_phy_write, 35398c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 35408c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 35418c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 35428c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 35438c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 35448c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 35458c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 35468c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 35478c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 35488c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 35498c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 35508c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 35518c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 35528c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 35538c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 35548c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 35558c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 35568c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 35578c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 35588c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 35598c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 35608c2ecf20Sopenharmony_ci .avb_ops = &mv88e6165_avb_ops, 35618c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6165_ptp_ops, 35628c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 35638c2ecf20Sopenharmony_ci}; 35648c2ecf20Sopenharmony_ci 35658c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6171_ops = { 35668c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6351 */ 35678c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 35688c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 35698c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 35708c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 35718c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 35728c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 35738c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 35748c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 35758c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 35768c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 35778c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 35788c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 35798c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 35808c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 35818c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 35828c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 35838c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 35848c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 35858c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 35868c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 35878c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 35888c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 35898c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 35908c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 35918c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 35928c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 35938c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 35948c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 35958c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 35968c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 35978c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 35988c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 35998c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 36008c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 36018c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 36028c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 36038c2ecf20Sopenharmony_ci}; 36048c2ecf20Sopenharmony_ci 36058c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6172_ops = { 36068c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6352 */ 36078c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 36088c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 36098c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 36108c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 36118c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 36128c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 36138c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 36148c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 36158c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 36168c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 36178c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6352_port_set_speed_duplex, 36188c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 36198c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 36208c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 36218c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 36228c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 36238c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 36248c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 36258c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 36268c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 36278c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 36288c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 36298c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 36308c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 36318c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 36328c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 36338c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 36348c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 36358c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 36368c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 36378c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 36388c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 36398c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 36408c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 36418c2ecf20Sopenharmony_ci .rmu_disable = mv88e6352_g1_rmu_disable, 36428c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 36438c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 36448c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 36458c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 36468c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6352_serdes_get_lane, 36478c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state, 36488c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6352_serdes_pcs_config, 36498c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart, 36508c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up, 36518c2ecf20Sopenharmony_ci .serdes_power = mv88e6352_serdes_power, 36528c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6352_serdes_get_regs_len, 36538c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6352_serdes_get_regs, 36548c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 36558c2ecf20Sopenharmony_ci .phylink_validate = mv88e6352_phylink_validate, 36568c2ecf20Sopenharmony_ci}; 36578c2ecf20Sopenharmony_ci 36588c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6175_ops = { 36598c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6351 */ 36608c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 36618c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 36628c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 36638c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 36648c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 36658c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 36668c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 36678c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 36688c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 36698c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 36708c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 36718c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 36728c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 36738c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 36748c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 36758c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 36768c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 36778c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 36788c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 36798c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 36808c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 36818c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 36828c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 36838c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 36848c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 36858c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 36868c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 36878c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 36888c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 36898c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 36908c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 36918c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 36928c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 36938c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 36948c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 36958c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 36968c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 36978c2ecf20Sopenharmony_ci}; 36988c2ecf20Sopenharmony_ci 36998c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6176_ops = { 37008c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6352 */ 37018c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 37028c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 37038c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 37048c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 37058c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 37068c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 37078c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 37088c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 37098c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 37108c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 37118c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6352_port_set_speed_duplex, 37128c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 37138c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 37148c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 37158c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 37168c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 37178c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 37188c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 37198c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 37208c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 37218c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 37228c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 37238c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 37248c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 37258c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 37268c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 37278c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 37288c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 37298c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 37308c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 37318c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 37328c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 37338c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 37348c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 37358c2ecf20Sopenharmony_ci .rmu_disable = mv88e6352_g1_rmu_disable, 37368c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 37378c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 37388c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 37398c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 37408c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6352_serdes_get_lane, 37418c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state, 37428c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6352_serdes_pcs_config, 37438c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart, 37448c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up, 37458c2ecf20Sopenharmony_ci .serdes_power = mv88e6352_serdes_power, 37468c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6352_serdes_irq_mapping, 37478c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6352_serdes_irq_enable, 37488c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6352_serdes_irq_status, 37498c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6352_serdes_get_regs_len, 37508c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6352_serdes_get_regs, 37518c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 37528c2ecf20Sopenharmony_ci .phylink_validate = mv88e6352_phylink_validate, 37538c2ecf20Sopenharmony_ci}; 37548c2ecf20Sopenharmony_ci 37558c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6185_ops = { 37568c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6185 */ 37578c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 37588c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 37598c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g1_set_switch_mac, 37608c2ecf20Sopenharmony_ci .phy_read = mv88e6185_phy_ppu_read, 37618c2ecf20Sopenharmony_ci .phy_write = mv88e6185_phy_ppu_write, 37628c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 37638c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 37648c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6085_port_set_frame_mode, 37658c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6185_port_set_egress_floods, 37668c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting, 37678c2ecf20Sopenharmony_ci .port_set_upstream_port = mv88e6095_port_set_upstream_port, 37688c2ecf20Sopenharmony_ci .port_set_pause = mv88e6185_port_set_pause, 37698c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6185_port_get_cmode, 37708c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 37718c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6xxx_g1_stats_snapshot, 37728c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 37738c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 37748c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 37758c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 37768c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 37778c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 37788c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 37798c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu, 37808c2ecf20Sopenharmony_ci .set_cascade_port = mv88e6185_g1_set_cascade_port, 37818c2ecf20Sopenharmony_ci .ppu_enable = mv88e6185_g1_ppu_enable, 37828c2ecf20Sopenharmony_ci .ppu_disable = mv88e6185_g1_ppu_disable, 37838c2ecf20Sopenharmony_ci .reset = mv88e6185_g1_reset, 37848c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6185_g1_vtu_getnext, 37858c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge, 37868c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 37878c2ecf20Sopenharmony_ci .set_max_frame_size = mv88e6185_g1_set_max_frame_size, 37888c2ecf20Sopenharmony_ci}; 37898c2ecf20Sopenharmony_ci 37908c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6190_ops = { 37918c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6390 */ 37928c2ecf20Sopenharmony_ci .setup_errata = mv88e6390_setup_errata, 37938c2ecf20Sopenharmony_ci .irl_init_all = mv88e6390_g2_irl_init_all, 37948c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 37958c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 37968c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 37978c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 37988c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 37998c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 38008c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 38018c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6390_port_set_speed_duplex, 38028c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6390_port_max_speed_mode, 38038c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6390_port_tag_remap, 38048c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 38058c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 38068c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 38078c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 38088c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 38098c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6390_port_pause_limit, 38108c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 38118c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 38128c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 38138c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6390_port_set_cmode, 38148c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 38158c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 38168c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 38178c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 38188c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 38198c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 38208c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 38218c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 38228c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 38238c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 38248c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 38258c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 38268c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 38278c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 38288c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 38298c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6390_g1_vtu_getnext, 38308c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge, 38318c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 38328c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6390_serdes_get_lane, 38338c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 38348c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 38358c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 38368c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 38378c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 38388c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 38398c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 38408c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 38418c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 38428c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 38438c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 38448c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 38458c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 38468c2ecf20Sopenharmony_ci .phylink_validate = mv88e6390_phylink_validate, 38478c2ecf20Sopenharmony_ci}; 38488c2ecf20Sopenharmony_ci 38498c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6190x_ops = { 38508c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6390 */ 38518c2ecf20Sopenharmony_ci .setup_errata = mv88e6390_setup_errata, 38528c2ecf20Sopenharmony_ci .irl_init_all = mv88e6390_g2_irl_init_all, 38538c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 38548c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 38558c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 38568c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 38578c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 38588c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 38598c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 38608c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex, 38618c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6390x_port_max_speed_mode, 38628c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6390_port_tag_remap, 38638c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 38648c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 38658c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 38668c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 38678c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 38688c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6390_port_pause_limit, 38698c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 38708c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 38718c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 38728c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6390x_port_set_cmode, 38738c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 38748c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 38758c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 38768c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 38778c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 38788c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 38798c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 38808c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 38818c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 38828c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 38838c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 38848c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 38858c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 38868c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 38878c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 38888c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6390_g1_vtu_getnext, 38898c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge, 38908c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 38918c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6390x_serdes_get_lane, 38928c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 38938c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 38948c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 38958c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 38968c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 38978c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 38988c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 38998c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 39008c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 39018c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 39028c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 39038c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 39048c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 39058c2ecf20Sopenharmony_ci .phylink_validate = mv88e6390x_phylink_validate, 39068c2ecf20Sopenharmony_ci}; 39078c2ecf20Sopenharmony_ci 39088c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6191_ops = { 39098c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6390 */ 39108c2ecf20Sopenharmony_ci .setup_errata = mv88e6390_setup_errata, 39118c2ecf20Sopenharmony_ci .irl_init_all = mv88e6390_g2_irl_init_all, 39128c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 39138c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 39148c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 39158c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 39168c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 39178c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 39188c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 39198c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6390_port_set_speed_duplex, 39208c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6390_port_max_speed_mode, 39218c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6390_port_tag_remap, 39228c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 39238c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 39248c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 39258c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6390_port_pause_limit, 39268c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 39278c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 39288c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 39298c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6390_port_set_cmode, 39308c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 39318c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 39328c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 39338c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 39348c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 39358c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 39368c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 39378c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 39388c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 39398c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 39408c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 39418c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 39428c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 39438c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 39448c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 39458c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6390_g1_vtu_getnext, 39468c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge, 39478c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 39488c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6390_serdes_get_lane, 39498c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 39508c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 39518c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 39528c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 39538c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 39548c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 39558c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 39568c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 39578c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 39588c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 39598c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 39608c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 39618c2ecf20Sopenharmony_ci .avb_ops = &mv88e6390_avb_ops, 39628c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 39638c2ecf20Sopenharmony_ci .phylink_validate = mv88e6390_phylink_validate, 39648c2ecf20Sopenharmony_ci}; 39658c2ecf20Sopenharmony_ci 39668c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6240_ops = { 39678c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6352 */ 39688c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 39698c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 39708c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 39718c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 39728c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 39738c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 39748c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 39758c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 39768c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 39778c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 39788c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6352_port_set_speed_duplex, 39798c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 39808c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 39818c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 39828c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 39838c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 39848c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 39858c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 39868c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 39878c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 39888c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 39898c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 39908c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 39918c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 39928c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 39938c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 39948c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 39958c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 39968c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 39978c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 39988c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 39998c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 40008c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 40018c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 40028c2ecf20Sopenharmony_ci .rmu_disable = mv88e6352_g1_rmu_disable, 40038c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 40048c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 40058c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 40068c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 40078c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6352_serdes_get_lane, 40088c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state, 40098c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6352_serdes_pcs_config, 40108c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart, 40118c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up, 40128c2ecf20Sopenharmony_ci .serdes_power = mv88e6352_serdes_power, 40138c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6352_serdes_irq_mapping, 40148c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6352_serdes_irq_enable, 40158c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6352_serdes_irq_status, 40168c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6352_serdes_get_regs_len, 40178c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6352_serdes_get_regs, 40188c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 40198c2ecf20Sopenharmony_ci .avb_ops = &mv88e6352_avb_ops, 40208c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 40218c2ecf20Sopenharmony_ci .phylink_validate = mv88e6352_phylink_validate, 40228c2ecf20Sopenharmony_ci}; 40238c2ecf20Sopenharmony_ci 40248c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6250_ops = { 40258c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6250 */ 40268c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6250_g1_ieee_pri_map, 40278c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 40288c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 40298c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 40308c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 40318c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 40328c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 40338c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 40348c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 40358c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 40368c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6250_port_set_speed_duplex, 40378c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 40388c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 40398c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 40408c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 40418c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 40428c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 40438c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 40448c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 40458c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 40468c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6250_stats_get_sset_count, 40478c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6250_stats_get_strings, 40488c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6250_stats_get_stats, 40498c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 40508c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 40518c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6250_watchdog_ops, 40528c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 40538c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 40548c2ecf20Sopenharmony_ci .reset = mv88e6250_g1_reset, 40558c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6250_g1_vtu_getnext, 40568c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6250_g1_vtu_loadpurge, 40578c2ecf20Sopenharmony_ci .avb_ops = &mv88e6352_avb_ops, 40588c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6250_ptp_ops, 40598c2ecf20Sopenharmony_ci .phylink_validate = mv88e6065_phylink_validate, 40608c2ecf20Sopenharmony_ci}; 40618c2ecf20Sopenharmony_ci 40628c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6290_ops = { 40638c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6390 */ 40648c2ecf20Sopenharmony_ci .setup_errata = mv88e6390_setup_errata, 40658c2ecf20Sopenharmony_ci .irl_init_all = mv88e6390_g2_irl_init_all, 40668c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 40678c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 40688c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 40698c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 40708c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 40718c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 40728c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 40738c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6390_port_set_speed_duplex, 40748c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6390_port_max_speed_mode, 40758c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6390_port_tag_remap, 40768c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 40778c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 40788c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 40798c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 40808c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6390_port_pause_limit, 40818c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 40828c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 40838c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 40848c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6390_port_set_cmode, 40858c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 40868c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 40878c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 40888c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 40898c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 40908c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 40918c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 40928c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 40938c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 40948c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 40958c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 40968c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 40978c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 40988c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 40998c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 41008c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6390_g1_vtu_getnext, 41018c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge, 41028c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 41038c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6390_serdes_get_lane, 41048c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 41058c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 41068c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 41078c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 41088c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 41098c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 41108c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 41118c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 41128c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 41138c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 41148c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 41158c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 41168c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 41178c2ecf20Sopenharmony_ci .avb_ops = &mv88e6390_avb_ops, 41188c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 41198c2ecf20Sopenharmony_ci .phylink_validate = mv88e6390_phylink_validate, 41208c2ecf20Sopenharmony_ci}; 41218c2ecf20Sopenharmony_ci 41228c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6320_ops = { 41238c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6320 */ 41248c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 41258c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 41268c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 41278c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 41288c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 41298c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 41308c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 41318c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 41328c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 41338c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 41348c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 41358c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 41368c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 41378c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 41388c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 41398c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 41408c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 41418c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 41428c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 41438c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 41448c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 41458c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 41468c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 41478c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 41488c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 41498c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6320_stats_get_stats, 41508c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 41518c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 41528c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 41538c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 41548c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 41558c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 41568c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6185_g1_vtu_getnext, 41578c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge, 41588c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 41598c2ecf20Sopenharmony_ci .avb_ops = &mv88e6352_avb_ops, 41608c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 41618c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 41628c2ecf20Sopenharmony_ci}; 41638c2ecf20Sopenharmony_ci 41648c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6321_ops = { 41658c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6320 */ 41668c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 41678c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 41688c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 41698c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 41708c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 41718c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 41728c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 41738c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 41748c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 41758c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 41768c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 41778c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 41788c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 41798c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 41808c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 41818c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 41828c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 41838c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 41848c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 41858c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 41868c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 41878c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 41888c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 41898c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 41908c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 41918c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6320_stats_get_stats, 41928c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 41938c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 41948c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 41958c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 41968c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 41978c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6185_g1_vtu_getnext, 41988c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge, 41998c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 42008c2ecf20Sopenharmony_ci .avb_ops = &mv88e6352_avb_ops, 42018c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 42028c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 42038c2ecf20Sopenharmony_ci}; 42048c2ecf20Sopenharmony_ci 42058c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6341_ops = { 42068c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6341 */ 42078c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 42088c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 42098c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 42108c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 42118c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 42128c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 42138c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 42148c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 42158c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 42168c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 42178c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6341_port_set_speed_duplex, 42188c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6341_port_max_speed_mode, 42198c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 42208c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 42218c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 42228c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 42238c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 42248c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 42258c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 42268c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 42278c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 42288c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 42298c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6341_port_set_cmode, 42308c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 42318c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 42328c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 42338c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 42348c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 42358c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 42368c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 42378c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 42388c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 42398c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 42408c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 42418c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 42428c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 42438c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 42448c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 42458c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 42468c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 42478c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 42488c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6341_serdes_get_lane, 42498c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 42508c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 42518c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 42528c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 42538c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 42548c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 42558c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 42568c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 42578c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 42588c2ecf20Sopenharmony_ci .avb_ops = &mv88e6390_avb_ops, 42598c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 42608c2ecf20Sopenharmony_ci .serdes_get_sset_count = mv88e6390_serdes_get_sset_count, 42618c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 42628c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 42638c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 42648c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 42658c2ecf20Sopenharmony_ci .phylink_validate = mv88e6341_phylink_validate, 42668c2ecf20Sopenharmony_ci}; 42678c2ecf20Sopenharmony_ci 42688c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6350_ops = { 42698c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6351 */ 42708c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 42718c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 42728c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 42738c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 42748c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 42758c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 42768c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 42778c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 42788c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 42798c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 42808c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 42818c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 42828c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 42838c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 42848c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 42858c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 42868c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 42878c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 42888c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 42898c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 42908c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 42918c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 42928c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 42938c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 42948c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 42958c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 42968c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 42978c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 42988c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 42998c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 43008c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 43018c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 43028c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 43038c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 43048c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 43058c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 43068c2ecf20Sopenharmony_ci}; 43078c2ecf20Sopenharmony_ci 43088c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6351_ops = { 43098c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6351 */ 43108c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 43118c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 43128c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 43138c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 43148c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 43158c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 43168c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 43178c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 43188c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6185_port_set_speed_duplex, 43198c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 43208c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 43218c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 43228c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 43238c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 43248c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 43258c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 43268c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 43278c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 43288c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 43298c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 43308c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 43318c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 43328c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 43338c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 43348c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 43358c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 43368c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 43378c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 43388c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 43398c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 43408c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 43418c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 43428c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 43438c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 43448c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 43458c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 43468c2ecf20Sopenharmony_ci .avb_ops = &mv88e6352_avb_ops, 43478c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 43488c2ecf20Sopenharmony_ci .phylink_validate = mv88e6185_phylink_validate, 43498c2ecf20Sopenharmony_ci}; 43508c2ecf20Sopenharmony_ci 43518c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6352_ops = { 43528c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6352 */ 43538c2ecf20Sopenharmony_ci .ieee_pri_map = mv88e6085_g1_ieee_pri_map, 43548c2ecf20Sopenharmony_ci .ip_pri_map = mv88e6085_g1_ip_pri_map, 43558c2ecf20Sopenharmony_ci .irl_init_all = mv88e6352_g2_irl_init_all, 43568c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom16, 43578c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom16, 43588c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 43598c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 43608c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 43618c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 43628c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay, 43638c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6352_port_set_speed_duplex, 43648c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6095_port_tag_remap, 43658c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 43668c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 43678c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 43688c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 43698c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 43708c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 43718c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6097_port_pause_limit, 43728c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 43738c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 43748c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 43758c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 43768c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6320_g1_stats_snapshot, 43778c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6095_g1_stats_set_histogram, 43788c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6095_stats_get_sset_count, 43798c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6095_stats_get_strings, 43808c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6095_stats_get_stats, 43818c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6095_g1_set_cpu_port, 43828c2ecf20Sopenharmony_ci .set_egress_port = mv88e6095_g1_set_egress_port, 43838c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6097_watchdog_ops, 43848c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu, 43858c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 43868c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 43878c2ecf20Sopenharmony_ci .rmu_disable = mv88e6352_g1_rmu_disable, 43888c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 43898c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 43908c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6352_g1_vtu_getnext, 43918c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge, 43928c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6352_serdes_get_lane, 43938c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6352_serdes_pcs_get_state, 43948c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6352_serdes_pcs_config, 43958c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6352_serdes_pcs_an_restart, 43968c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6352_serdes_pcs_link_up, 43978c2ecf20Sopenharmony_ci .serdes_power = mv88e6352_serdes_power, 43988c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6352_serdes_irq_mapping, 43998c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6352_serdes_irq_enable, 44008c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6352_serdes_irq_status, 44018c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 44028c2ecf20Sopenharmony_ci .avb_ops = &mv88e6352_avb_ops, 44038c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 44048c2ecf20Sopenharmony_ci .serdes_get_sset_count = mv88e6352_serdes_get_sset_count, 44058c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6352_serdes_get_strings, 44068c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6352_serdes_get_stats, 44078c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6352_serdes_get_regs_len, 44088c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6352_serdes_get_regs, 44098c2ecf20Sopenharmony_ci .phylink_validate = mv88e6352_phylink_validate, 44108c2ecf20Sopenharmony_ci}; 44118c2ecf20Sopenharmony_ci 44128c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6390_ops = { 44138c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6390 */ 44148c2ecf20Sopenharmony_ci .setup_errata = mv88e6390_setup_errata, 44158c2ecf20Sopenharmony_ci .irl_init_all = mv88e6390_g2_irl_init_all, 44168c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 44178c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 44188c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 44198c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 44208c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 44218c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 44228c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 44238c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6390_port_set_speed_duplex, 44248c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6390_port_max_speed_mode, 44258c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6390_port_tag_remap, 44268c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 44278c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 44288c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 44298c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 44308c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 44318c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 44328c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6390_port_pause_limit, 44338c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 44348c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 44358c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 44368c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6390_port_set_cmode, 44378c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 44388c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 44398c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 44408c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 44418c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 44428c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 44438c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 44448c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 44458c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 44468c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 44478c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 44488c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 44498c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 44508c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 44518c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 44528c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6390_g1_vtu_getnext, 44538c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge, 44548c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 44558c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6390_serdes_get_lane, 44568c2ecf20Sopenharmony_ci /* Check status register pause & lpa register */ 44578c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 44588c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 44598c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 44608c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 44618c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 44628c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 44638c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 44648c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 44658c2ecf20Sopenharmony_ci .avb_ops = &mv88e6390_avb_ops, 44668c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 44678c2ecf20Sopenharmony_ci .serdes_get_sset_count = mv88e6390_serdes_get_sset_count, 44688c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 44698c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 44708c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 44718c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 44728c2ecf20Sopenharmony_ci .phylink_validate = mv88e6390_phylink_validate, 44738c2ecf20Sopenharmony_ci}; 44748c2ecf20Sopenharmony_ci 44758c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_ops mv88e6390x_ops = { 44768c2ecf20Sopenharmony_ci /* MV88E6XXX_FAMILY_6390 */ 44778c2ecf20Sopenharmony_ci .setup_errata = mv88e6390_setup_errata, 44788c2ecf20Sopenharmony_ci .irl_init_all = mv88e6390_g2_irl_init_all, 44798c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_g2_get_eeprom8, 44808c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_g2_set_eeprom8, 44818c2ecf20Sopenharmony_ci .set_switch_mac = mv88e6xxx_g2_set_switch_mac, 44828c2ecf20Sopenharmony_ci .phy_read = mv88e6xxx_g2_smi_phy_read, 44838c2ecf20Sopenharmony_ci .phy_write = mv88e6xxx_g2_smi_phy_write, 44848c2ecf20Sopenharmony_ci .port_set_link = mv88e6xxx_port_set_link, 44858c2ecf20Sopenharmony_ci .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay, 44868c2ecf20Sopenharmony_ci .port_set_speed_duplex = mv88e6390x_port_set_speed_duplex, 44878c2ecf20Sopenharmony_ci .port_max_speed_mode = mv88e6390x_port_max_speed_mode, 44888c2ecf20Sopenharmony_ci .port_tag_remap = mv88e6390_port_tag_remap, 44898c2ecf20Sopenharmony_ci .port_set_policy = mv88e6352_port_set_policy, 44908c2ecf20Sopenharmony_ci .port_set_frame_mode = mv88e6351_port_set_frame_mode, 44918c2ecf20Sopenharmony_ci .port_set_egress_floods = mv88e6352_port_set_egress_floods, 44928c2ecf20Sopenharmony_ci .port_set_ether_type = mv88e6351_port_set_ether_type, 44938c2ecf20Sopenharmony_ci .port_set_jumbo_size = mv88e6165_port_set_jumbo_size, 44948c2ecf20Sopenharmony_ci .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting, 44958c2ecf20Sopenharmony_ci .port_pause_limit = mv88e6390_port_pause_limit, 44968c2ecf20Sopenharmony_ci .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit, 44978c2ecf20Sopenharmony_ci .port_disable_pri_override = mv88e6xxx_port_disable_pri_override, 44988c2ecf20Sopenharmony_ci .port_get_cmode = mv88e6352_port_get_cmode, 44998c2ecf20Sopenharmony_ci .port_set_cmode = mv88e6390x_port_set_cmode, 45008c2ecf20Sopenharmony_ci .port_setup_message_port = mv88e6xxx_setup_message_port, 45018c2ecf20Sopenharmony_ci .stats_snapshot = mv88e6390_g1_stats_snapshot, 45028c2ecf20Sopenharmony_ci .stats_set_histogram = mv88e6390_g1_stats_set_histogram, 45038c2ecf20Sopenharmony_ci .stats_get_sset_count = mv88e6320_stats_get_sset_count, 45048c2ecf20Sopenharmony_ci .stats_get_strings = mv88e6320_stats_get_strings, 45058c2ecf20Sopenharmony_ci .stats_get_stats = mv88e6390_stats_get_stats, 45068c2ecf20Sopenharmony_ci .set_cpu_port = mv88e6390_g1_set_cpu_port, 45078c2ecf20Sopenharmony_ci .set_egress_port = mv88e6390_g1_set_egress_port, 45088c2ecf20Sopenharmony_ci .watchdog_ops = &mv88e6390_watchdog_ops, 45098c2ecf20Sopenharmony_ci .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu, 45108c2ecf20Sopenharmony_ci .pot_clear = mv88e6xxx_g2_pot_clear, 45118c2ecf20Sopenharmony_ci .reset = mv88e6352_g1_reset, 45128c2ecf20Sopenharmony_ci .rmu_disable = mv88e6390_g1_rmu_disable, 45138c2ecf20Sopenharmony_ci .atu_get_hash = mv88e6165_g1_atu_get_hash, 45148c2ecf20Sopenharmony_ci .atu_set_hash = mv88e6165_g1_atu_set_hash, 45158c2ecf20Sopenharmony_ci .vtu_getnext = mv88e6390_g1_vtu_getnext, 45168c2ecf20Sopenharmony_ci .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge, 45178c2ecf20Sopenharmony_ci .serdes_power = mv88e6390_serdes_power, 45188c2ecf20Sopenharmony_ci .serdes_get_lane = mv88e6390x_serdes_get_lane, 45198c2ecf20Sopenharmony_ci .serdes_pcs_get_state = mv88e6390_serdes_pcs_get_state, 45208c2ecf20Sopenharmony_ci .serdes_pcs_config = mv88e6390_serdes_pcs_config, 45218c2ecf20Sopenharmony_ci .serdes_pcs_an_restart = mv88e6390_serdes_pcs_an_restart, 45228c2ecf20Sopenharmony_ci .serdes_pcs_link_up = mv88e6390_serdes_pcs_link_up, 45238c2ecf20Sopenharmony_ci .serdes_irq_mapping = mv88e6390_serdes_irq_mapping, 45248c2ecf20Sopenharmony_ci .serdes_irq_enable = mv88e6390_serdes_irq_enable, 45258c2ecf20Sopenharmony_ci .serdes_irq_status = mv88e6390_serdes_irq_status, 45268c2ecf20Sopenharmony_ci .serdes_get_sset_count = mv88e6390_serdes_get_sset_count, 45278c2ecf20Sopenharmony_ci .serdes_get_strings = mv88e6390_serdes_get_strings, 45288c2ecf20Sopenharmony_ci .serdes_get_stats = mv88e6390_serdes_get_stats, 45298c2ecf20Sopenharmony_ci .serdes_get_regs_len = mv88e6390_serdes_get_regs_len, 45308c2ecf20Sopenharmony_ci .serdes_get_regs = mv88e6390_serdes_get_regs, 45318c2ecf20Sopenharmony_ci .gpio_ops = &mv88e6352_gpio_ops, 45328c2ecf20Sopenharmony_ci .avb_ops = &mv88e6390_avb_ops, 45338c2ecf20Sopenharmony_ci .ptp_ops = &mv88e6352_ptp_ops, 45348c2ecf20Sopenharmony_ci .phylink_validate = mv88e6390x_phylink_validate, 45358c2ecf20Sopenharmony_ci}; 45368c2ecf20Sopenharmony_ci 45378c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_info mv88e6xxx_table[] = { 45388c2ecf20Sopenharmony_ci [MV88E6085] = { 45398c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085, 45408c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6097, 45418c2ecf20Sopenharmony_ci .name = "Marvell 88E6085", 45428c2ecf20Sopenharmony_ci .num_databases = 4096, 45438c2ecf20Sopenharmony_ci .num_macs = 8192, 45448c2ecf20Sopenharmony_ci .num_ports = 10, 45458c2ecf20Sopenharmony_ci .num_internal_phys = 5, 45468c2ecf20Sopenharmony_ci .max_vid = 4095, 45478c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 45488c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 45498c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 45508c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 45518c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 45528c2ecf20Sopenharmony_ci .g1_irqs = 8, 45538c2ecf20Sopenharmony_ci .g2_irqs = 10, 45548c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 45558c2ecf20Sopenharmony_ci .pvt = true, 45568c2ecf20Sopenharmony_ci .multi_chip = true, 45578c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 45588c2ecf20Sopenharmony_ci .ops = &mv88e6085_ops, 45598c2ecf20Sopenharmony_ci }, 45608c2ecf20Sopenharmony_ci 45618c2ecf20Sopenharmony_ci [MV88E6095] = { 45628c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095, 45638c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6095, 45648c2ecf20Sopenharmony_ci .name = "Marvell 88E6095/88E6095F", 45658c2ecf20Sopenharmony_ci .num_databases = 256, 45668c2ecf20Sopenharmony_ci .num_macs = 8192, 45678c2ecf20Sopenharmony_ci .num_ports = 11, 45688c2ecf20Sopenharmony_ci .num_internal_phys = 0, 45698c2ecf20Sopenharmony_ci .max_vid = 4095, 45708c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 45718c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 45728c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 45738c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 45748c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 45758c2ecf20Sopenharmony_ci .g1_irqs = 8, 45768c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 45778c2ecf20Sopenharmony_ci .multi_chip = true, 45788c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 45798c2ecf20Sopenharmony_ci .ops = &mv88e6095_ops, 45808c2ecf20Sopenharmony_ci }, 45818c2ecf20Sopenharmony_ci 45828c2ecf20Sopenharmony_ci [MV88E6097] = { 45838c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097, 45848c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6097, 45858c2ecf20Sopenharmony_ci .name = "Marvell 88E6097/88E6097F", 45868c2ecf20Sopenharmony_ci .num_databases = 4096, 45878c2ecf20Sopenharmony_ci .num_macs = 8192, 45888c2ecf20Sopenharmony_ci .num_ports = 11, 45898c2ecf20Sopenharmony_ci .num_internal_phys = 8, 45908c2ecf20Sopenharmony_ci .max_vid = 4095, 45918c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 45928c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 45938c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 45948c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 45958c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 45968c2ecf20Sopenharmony_ci .g1_irqs = 8, 45978c2ecf20Sopenharmony_ci .g2_irqs = 10, 45988c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 45998c2ecf20Sopenharmony_ci .pvt = true, 46008c2ecf20Sopenharmony_ci .multi_chip = true, 46018c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 46028c2ecf20Sopenharmony_ci .ops = &mv88e6097_ops, 46038c2ecf20Sopenharmony_ci }, 46048c2ecf20Sopenharmony_ci 46058c2ecf20Sopenharmony_ci [MV88E6123] = { 46068c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123, 46078c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6165, 46088c2ecf20Sopenharmony_ci .name = "Marvell 88E6123", 46098c2ecf20Sopenharmony_ci .num_databases = 4096, 46108c2ecf20Sopenharmony_ci .num_macs = 1024, 46118c2ecf20Sopenharmony_ci .num_ports = 3, 46128c2ecf20Sopenharmony_ci .num_internal_phys = 5, 46138c2ecf20Sopenharmony_ci .max_vid = 4095, 46148c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 46158c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 46168c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 46178c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 46188c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 46198c2ecf20Sopenharmony_ci .g1_irqs = 9, 46208c2ecf20Sopenharmony_ci .g2_irqs = 10, 46218c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 46228c2ecf20Sopenharmony_ci .pvt = true, 46238c2ecf20Sopenharmony_ci .multi_chip = true, 46248c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 46258c2ecf20Sopenharmony_ci .ops = &mv88e6123_ops, 46268c2ecf20Sopenharmony_ci }, 46278c2ecf20Sopenharmony_ci 46288c2ecf20Sopenharmony_ci [MV88E6131] = { 46298c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131, 46308c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6185, 46318c2ecf20Sopenharmony_ci .name = "Marvell 88E6131", 46328c2ecf20Sopenharmony_ci .num_databases = 256, 46338c2ecf20Sopenharmony_ci .num_macs = 8192, 46348c2ecf20Sopenharmony_ci .num_ports = 8, 46358c2ecf20Sopenharmony_ci .num_internal_phys = 0, 46368c2ecf20Sopenharmony_ci .max_vid = 4095, 46378c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 46388c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 46398c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 46408c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 46418c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 46428c2ecf20Sopenharmony_ci .g1_irqs = 9, 46438c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 46448c2ecf20Sopenharmony_ci .multi_chip = true, 46458c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 46468c2ecf20Sopenharmony_ci .ops = &mv88e6131_ops, 46478c2ecf20Sopenharmony_ci }, 46488c2ecf20Sopenharmony_ci 46498c2ecf20Sopenharmony_ci [MV88E6141] = { 46508c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141, 46518c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6341, 46528c2ecf20Sopenharmony_ci .name = "Marvell 88E6141", 46538c2ecf20Sopenharmony_ci .num_databases = 4096, 46548c2ecf20Sopenharmony_ci .num_macs = 2048, 46558c2ecf20Sopenharmony_ci .num_ports = 6, 46568c2ecf20Sopenharmony_ci .num_internal_phys = 5, 46578c2ecf20Sopenharmony_ci .num_gpio = 11, 46588c2ecf20Sopenharmony_ci .max_vid = 4095, 46598c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 46608c2ecf20Sopenharmony_ci .phy_base_addr = 0x10, 46618c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 46628c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 46638c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 46648c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 46658c2ecf20Sopenharmony_ci .g1_irqs = 9, 46668c2ecf20Sopenharmony_ci .g2_irqs = 10, 46678c2ecf20Sopenharmony_ci .pvt = true, 46688c2ecf20Sopenharmony_ci .multi_chip = true, 46698c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 46708c2ecf20Sopenharmony_ci .ops = &mv88e6141_ops, 46718c2ecf20Sopenharmony_ci }, 46728c2ecf20Sopenharmony_ci 46738c2ecf20Sopenharmony_ci [MV88E6161] = { 46748c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161, 46758c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6165, 46768c2ecf20Sopenharmony_ci .name = "Marvell 88E6161", 46778c2ecf20Sopenharmony_ci .num_databases = 4096, 46788c2ecf20Sopenharmony_ci .num_macs = 1024, 46798c2ecf20Sopenharmony_ci .num_ports = 6, 46808c2ecf20Sopenharmony_ci .num_internal_phys = 5, 46818c2ecf20Sopenharmony_ci .max_vid = 4095, 46828c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 46838c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 46848c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 46858c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 46868c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 46878c2ecf20Sopenharmony_ci .g1_irqs = 9, 46888c2ecf20Sopenharmony_ci .g2_irqs = 10, 46898c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 46908c2ecf20Sopenharmony_ci .pvt = true, 46918c2ecf20Sopenharmony_ci .multi_chip = true, 46928c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 46938c2ecf20Sopenharmony_ci .ptp_support = true, 46948c2ecf20Sopenharmony_ci .ops = &mv88e6161_ops, 46958c2ecf20Sopenharmony_ci }, 46968c2ecf20Sopenharmony_ci 46978c2ecf20Sopenharmony_ci [MV88E6165] = { 46988c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165, 46998c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6165, 47008c2ecf20Sopenharmony_ci .name = "Marvell 88E6165", 47018c2ecf20Sopenharmony_ci .num_databases = 4096, 47028c2ecf20Sopenharmony_ci .num_macs = 8192, 47038c2ecf20Sopenharmony_ci .num_ports = 6, 47048c2ecf20Sopenharmony_ci .num_internal_phys = 0, 47058c2ecf20Sopenharmony_ci .max_vid = 4095, 47068c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 47078c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 47088c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 47098c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 47108c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 47118c2ecf20Sopenharmony_ci .g1_irqs = 9, 47128c2ecf20Sopenharmony_ci .g2_irqs = 10, 47138c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 47148c2ecf20Sopenharmony_ci .pvt = true, 47158c2ecf20Sopenharmony_ci .multi_chip = true, 47168c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 47178c2ecf20Sopenharmony_ci .ptp_support = true, 47188c2ecf20Sopenharmony_ci .ops = &mv88e6165_ops, 47198c2ecf20Sopenharmony_ci }, 47208c2ecf20Sopenharmony_ci 47218c2ecf20Sopenharmony_ci [MV88E6171] = { 47228c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171, 47238c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6351, 47248c2ecf20Sopenharmony_ci .name = "Marvell 88E6171", 47258c2ecf20Sopenharmony_ci .num_databases = 4096, 47268c2ecf20Sopenharmony_ci .num_macs = 8192, 47278c2ecf20Sopenharmony_ci .num_ports = 7, 47288c2ecf20Sopenharmony_ci .num_internal_phys = 5, 47298c2ecf20Sopenharmony_ci .max_vid = 4095, 47308c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 47318c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 47328c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 47338c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 47348c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 47358c2ecf20Sopenharmony_ci .g1_irqs = 9, 47368c2ecf20Sopenharmony_ci .g2_irqs = 10, 47378c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 47388c2ecf20Sopenharmony_ci .pvt = true, 47398c2ecf20Sopenharmony_ci .multi_chip = true, 47408c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 47418c2ecf20Sopenharmony_ci .ops = &mv88e6171_ops, 47428c2ecf20Sopenharmony_ci }, 47438c2ecf20Sopenharmony_ci 47448c2ecf20Sopenharmony_ci [MV88E6172] = { 47458c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172, 47468c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6352, 47478c2ecf20Sopenharmony_ci .name = "Marvell 88E6172", 47488c2ecf20Sopenharmony_ci .num_databases = 4096, 47498c2ecf20Sopenharmony_ci .num_macs = 8192, 47508c2ecf20Sopenharmony_ci .num_ports = 7, 47518c2ecf20Sopenharmony_ci .num_internal_phys = 5, 47528c2ecf20Sopenharmony_ci .num_gpio = 15, 47538c2ecf20Sopenharmony_ci .max_vid = 4095, 47548c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 47558c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 47568c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 47578c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 47588c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 47598c2ecf20Sopenharmony_ci .g1_irqs = 9, 47608c2ecf20Sopenharmony_ci .g2_irqs = 10, 47618c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 47628c2ecf20Sopenharmony_ci .pvt = true, 47638c2ecf20Sopenharmony_ci .multi_chip = true, 47648c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 47658c2ecf20Sopenharmony_ci .ops = &mv88e6172_ops, 47668c2ecf20Sopenharmony_ci }, 47678c2ecf20Sopenharmony_ci 47688c2ecf20Sopenharmony_ci [MV88E6175] = { 47698c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175, 47708c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6351, 47718c2ecf20Sopenharmony_ci .name = "Marvell 88E6175", 47728c2ecf20Sopenharmony_ci .num_databases = 4096, 47738c2ecf20Sopenharmony_ci .num_macs = 8192, 47748c2ecf20Sopenharmony_ci .num_ports = 7, 47758c2ecf20Sopenharmony_ci .num_internal_phys = 5, 47768c2ecf20Sopenharmony_ci .max_vid = 4095, 47778c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 47788c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 47798c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 47808c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 47818c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 47828c2ecf20Sopenharmony_ci .g1_irqs = 9, 47838c2ecf20Sopenharmony_ci .g2_irqs = 10, 47848c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 47858c2ecf20Sopenharmony_ci .pvt = true, 47868c2ecf20Sopenharmony_ci .multi_chip = true, 47878c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 47888c2ecf20Sopenharmony_ci .ops = &mv88e6175_ops, 47898c2ecf20Sopenharmony_ci }, 47908c2ecf20Sopenharmony_ci 47918c2ecf20Sopenharmony_ci [MV88E6176] = { 47928c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176, 47938c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6352, 47948c2ecf20Sopenharmony_ci .name = "Marvell 88E6176", 47958c2ecf20Sopenharmony_ci .num_databases = 4096, 47968c2ecf20Sopenharmony_ci .num_macs = 8192, 47978c2ecf20Sopenharmony_ci .num_ports = 7, 47988c2ecf20Sopenharmony_ci .num_internal_phys = 5, 47998c2ecf20Sopenharmony_ci .num_gpio = 15, 48008c2ecf20Sopenharmony_ci .max_vid = 4095, 48018c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 48028c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 48038c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 48048c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 48058c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 48068c2ecf20Sopenharmony_ci .g1_irqs = 9, 48078c2ecf20Sopenharmony_ci .g2_irqs = 10, 48088c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 48098c2ecf20Sopenharmony_ci .pvt = true, 48108c2ecf20Sopenharmony_ci .multi_chip = true, 48118c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 48128c2ecf20Sopenharmony_ci .ops = &mv88e6176_ops, 48138c2ecf20Sopenharmony_ci }, 48148c2ecf20Sopenharmony_ci 48158c2ecf20Sopenharmony_ci [MV88E6185] = { 48168c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185, 48178c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6185, 48188c2ecf20Sopenharmony_ci .name = "Marvell 88E6185", 48198c2ecf20Sopenharmony_ci .num_databases = 256, 48208c2ecf20Sopenharmony_ci .num_macs = 8192, 48218c2ecf20Sopenharmony_ci .num_ports = 10, 48228c2ecf20Sopenharmony_ci .num_internal_phys = 0, 48238c2ecf20Sopenharmony_ci .max_vid = 4095, 48248c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 48258c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 48268c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 48278c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 48288c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 48298c2ecf20Sopenharmony_ci .g1_irqs = 8, 48308c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 48318c2ecf20Sopenharmony_ci .multi_chip = true, 48328c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 48338c2ecf20Sopenharmony_ci .ops = &mv88e6185_ops, 48348c2ecf20Sopenharmony_ci }, 48358c2ecf20Sopenharmony_ci 48368c2ecf20Sopenharmony_ci [MV88E6190] = { 48378c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190, 48388c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6390, 48398c2ecf20Sopenharmony_ci .name = "Marvell 88E6190", 48408c2ecf20Sopenharmony_ci .num_databases = 4096, 48418c2ecf20Sopenharmony_ci .num_macs = 16384, 48428c2ecf20Sopenharmony_ci .num_ports = 11, /* 10 + Z80 */ 48438c2ecf20Sopenharmony_ci .num_internal_phys = 9, 48448c2ecf20Sopenharmony_ci .num_gpio = 16, 48458c2ecf20Sopenharmony_ci .max_vid = 8191, 48468c2ecf20Sopenharmony_ci .port_base_addr = 0x0, 48478c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 48488c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 48498c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 48508c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 48518c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 48528c2ecf20Sopenharmony_ci .g1_irqs = 9, 48538c2ecf20Sopenharmony_ci .g2_irqs = 14, 48548c2ecf20Sopenharmony_ci .pvt = true, 48558c2ecf20Sopenharmony_ci .multi_chip = true, 48568c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 48578c2ecf20Sopenharmony_ci .ops = &mv88e6190_ops, 48588c2ecf20Sopenharmony_ci }, 48598c2ecf20Sopenharmony_ci 48608c2ecf20Sopenharmony_ci [MV88E6190X] = { 48618c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X, 48628c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6390, 48638c2ecf20Sopenharmony_ci .name = "Marvell 88E6190X", 48648c2ecf20Sopenharmony_ci .num_databases = 4096, 48658c2ecf20Sopenharmony_ci .num_macs = 16384, 48668c2ecf20Sopenharmony_ci .num_ports = 11, /* 10 + Z80 */ 48678c2ecf20Sopenharmony_ci .num_internal_phys = 9, 48688c2ecf20Sopenharmony_ci .num_gpio = 16, 48698c2ecf20Sopenharmony_ci .max_vid = 8191, 48708c2ecf20Sopenharmony_ci .port_base_addr = 0x0, 48718c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 48728c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 48738c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 48748c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 48758c2ecf20Sopenharmony_ci .g1_irqs = 9, 48768c2ecf20Sopenharmony_ci .g2_irqs = 14, 48778c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 48788c2ecf20Sopenharmony_ci .pvt = true, 48798c2ecf20Sopenharmony_ci .multi_chip = true, 48808c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 48818c2ecf20Sopenharmony_ci .ops = &mv88e6190x_ops, 48828c2ecf20Sopenharmony_ci }, 48838c2ecf20Sopenharmony_ci 48848c2ecf20Sopenharmony_ci [MV88E6191] = { 48858c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191, 48868c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6390, 48878c2ecf20Sopenharmony_ci .name = "Marvell 88E6191", 48888c2ecf20Sopenharmony_ci .num_databases = 4096, 48898c2ecf20Sopenharmony_ci .num_macs = 16384, 48908c2ecf20Sopenharmony_ci .num_ports = 11, /* 10 + Z80 */ 48918c2ecf20Sopenharmony_ci .num_internal_phys = 9, 48928c2ecf20Sopenharmony_ci .max_vid = 8191, 48938c2ecf20Sopenharmony_ci .port_base_addr = 0x0, 48948c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 48958c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 48968c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 48978c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 48988c2ecf20Sopenharmony_ci .g1_irqs = 9, 48998c2ecf20Sopenharmony_ci .g2_irqs = 14, 49008c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 49018c2ecf20Sopenharmony_ci .pvt = true, 49028c2ecf20Sopenharmony_ci .multi_chip = true, 49038c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 49048c2ecf20Sopenharmony_ci .ptp_support = true, 49058c2ecf20Sopenharmony_ci .ops = &mv88e6191_ops, 49068c2ecf20Sopenharmony_ci }, 49078c2ecf20Sopenharmony_ci 49088c2ecf20Sopenharmony_ci [MV88E6220] = { 49098c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6220, 49108c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6250, 49118c2ecf20Sopenharmony_ci .name = "Marvell 88E6220", 49128c2ecf20Sopenharmony_ci .num_databases = 64, 49138c2ecf20Sopenharmony_ci 49148c2ecf20Sopenharmony_ci /* Ports 2-4 are not routed to pins 49158c2ecf20Sopenharmony_ci * => usable ports 0, 1, 5, 6 49168c2ecf20Sopenharmony_ci */ 49178c2ecf20Sopenharmony_ci .num_ports = 7, 49188c2ecf20Sopenharmony_ci .num_internal_phys = 2, 49198c2ecf20Sopenharmony_ci .invalid_port_mask = BIT(2) | BIT(3) | BIT(4), 49208c2ecf20Sopenharmony_ci .max_vid = 4095, 49218c2ecf20Sopenharmony_ci .port_base_addr = 0x08, 49228c2ecf20Sopenharmony_ci .phy_base_addr = 0x00, 49238c2ecf20Sopenharmony_ci .global1_addr = 0x0f, 49248c2ecf20Sopenharmony_ci .global2_addr = 0x07, 49258c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 49268c2ecf20Sopenharmony_ci .g1_irqs = 9, 49278c2ecf20Sopenharmony_ci .g2_irqs = 10, 49288c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 49298c2ecf20Sopenharmony_ci .dual_chip = true, 49308c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 49318c2ecf20Sopenharmony_ci .ptp_support = true, 49328c2ecf20Sopenharmony_ci .ops = &mv88e6250_ops, 49338c2ecf20Sopenharmony_ci }, 49348c2ecf20Sopenharmony_ci 49358c2ecf20Sopenharmony_ci [MV88E6240] = { 49368c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240, 49378c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6352, 49388c2ecf20Sopenharmony_ci .name = "Marvell 88E6240", 49398c2ecf20Sopenharmony_ci .num_databases = 4096, 49408c2ecf20Sopenharmony_ci .num_macs = 8192, 49418c2ecf20Sopenharmony_ci .num_ports = 7, 49428c2ecf20Sopenharmony_ci .num_internal_phys = 5, 49438c2ecf20Sopenharmony_ci .num_gpio = 15, 49448c2ecf20Sopenharmony_ci .max_vid = 4095, 49458c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 49468c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 49478c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 49488c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 49498c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 49508c2ecf20Sopenharmony_ci .g1_irqs = 9, 49518c2ecf20Sopenharmony_ci .g2_irqs = 10, 49528c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 49538c2ecf20Sopenharmony_ci .pvt = true, 49548c2ecf20Sopenharmony_ci .multi_chip = true, 49558c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 49568c2ecf20Sopenharmony_ci .ptp_support = true, 49578c2ecf20Sopenharmony_ci .ops = &mv88e6240_ops, 49588c2ecf20Sopenharmony_ci }, 49598c2ecf20Sopenharmony_ci 49608c2ecf20Sopenharmony_ci [MV88E6250] = { 49618c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6250, 49628c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6250, 49638c2ecf20Sopenharmony_ci .name = "Marvell 88E6250", 49648c2ecf20Sopenharmony_ci .num_databases = 64, 49658c2ecf20Sopenharmony_ci .num_ports = 7, 49668c2ecf20Sopenharmony_ci .num_internal_phys = 5, 49678c2ecf20Sopenharmony_ci .max_vid = 4095, 49688c2ecf20Sopenharmony_ci .port_base_addr = 0x08, 49698c2ecf20Sopenharmony_ci .phy_base_addr = 0x00, 49708c2ecf20Sopenharmony_ci .global1_addr = 0x0f, 49718c2ecf20Sopenharmony_ci .global2_addr = 0x07, 49728c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 49738c2ecf20Sopenharmony_ci .g1_irqs = 9, 49748c2ecf20Sopenharmony_ci .g2_irqs = 10, 49758c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 49768c2ecf20Sopenharmony_ci .dual_chip = true, 49778c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 49788c2ecf20Sopenharmony_ci .ptp_support = true, 49798c2ecf20Sopenharmony_ci .ops = &mv88e6250_ops, 49808c2ecf20Sopenharmony_ci }, 49818c2ecf20Sopenharmony_ci 49828c2ecf20Sopenharmony_ci [MV88E6290] = { 49838c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290, 49848c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6390, 49858c2ecf20Sopenharmony_ci .name = "Marvell 88E6290", 49868c2ecf20Sopenharmony_ci .num_databases = 4096, 49878c2ecf20Sopenharmony_ci .num_ports = 11, /* 10 + Z80 */ 49888c2ecf20Sopenharmony_ci .num_internal_phys = 9, 49898c2ecf20Sopenharmony_ci .num_gpio = 16, 49908c2ecf20Sopenharmony_ci .max_vid = 8191, 49918c2ecf20Sopenharmony_ci .port_base_addr = 0x0, 49928c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 49938c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 49948c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 49958c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 49968c2ecf20Sopenharmony_ci .g1_irqs = 9, 49978c2ecf20Sopenharmony_ci .g2_irqs = 14, 49988c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 49998c2ecf20Sopenharmony_ci .pvt = true, 50008c2ecf20Sopenharmony_ci .multi_chip = true, 50018c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 50028c2ecf20Sopenharmony_ci .ptp_support = true, 50038c2ecf20Sopenharmony_ci .ops = &mv88e6290_ops, 50048c2ecf20Sopenharmony_ci }, 50058c2ecf20Sopenharmony_ci 50068c2ecf20Sopenharmony_ci [MV88E6320] = { 50078c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320, 50088c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6320, 50098c2ecf20Sopenharmony_ci .name = "Marvell 88E6320", 50108c2ecf20Sopenharmony_ci .num_databases = 4096, 50118c2ecf20Sopenharmony_ci .num_macs = 8192, 50128c2ecf20Sopenharmony_ci .num_ports = 7, 50138c2ecf20Sopenharmony_ci .num_internal_phys = 5, 50148c2ecf20Sopenharmony_ci .num_gpio = 15, 50158c2ecf20Sopenharmony_ci .max_vid = 4095, 50168c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 50178c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 50188c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 50198c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 50208c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 50218c2ecf20Sopenharmony_ci .g1_irqs = 8, 50228c2ecf20Sopenharmony_ci .g2_irqs = 10, 50238c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 50248c2ecf20Sopenharmony_ci .pvt = true, 50258c2ecf20Sopenharmony_ci .multi_chip = true, 50268c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 50278c2ecf20Sopenharmony_ci .ptp_support = true, 50288c2ecf20Sopenharmony_ci .ops = &mv88e6320_ops, 50298c2ecf20Sopenharmony_ci }, 50308c2ecf20Sopenharmony_ci 50318c2ecf20Sopenharmony_ci [MV88E6321] = { 50328c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321, 50338c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6320, 50348c2ecf20Sopenharmony_ci .name = "Marvell 88E6321", 50358c2ecf20Sopenharmony_ci .num_databases = 4096, 50368c2ecf20Sopenharmony_ci .num_macs = 8192, 50378c2ecf20Sopenharmony_ci .num_ports = 7, 50388c2ecf20Sopenharmony_ci .num_internal_phys = 5, 50398c2ecf20Sopenharmony_ci .num_gpio = 15, 50408c2ecf20Sopenharmony_ci .max_vid = 4095, 50418c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 50428c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 50438c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 50448c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 50458c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 50468c2ecf20Sopenharmony_ci .g1_irqs = 8, 50478c2ecf20Sopenharmony_ci .g2_irqs = 10, 50488c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 50498c2ecf20Sopenharmony_ci .multi_chip = true, 50508c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 50518c2ecf20Sopenharmony_ci .ptp_support = true, 50528c2ecf20Sopenharmony_ci .ops = &mv88e6321_ops, 50538c2ecf20Sopenharmony_ci }, 50548c2ecf20Sopenharmony_ci 50558c2ecf20Sopenharmony_ci [MV88E6341] = { 50568c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341, 50578c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6341, 50588c2ecf20Sopenharmony_ci .name = "Marvell 88E6341", 50598c2ecf20Sopenharmony_ci .num_databases = 4096, 50608c2ecf20Sopenharmony_ci .num_macs = 2048, 50618c2ecf20Sopenharmony_ci .num_internal_phys = 5, 50628c2ecf20Sopenharmony_ci .num_ports = 6, 50638c2ecf20Sopenharmony_ci .num_gpio = 11, 50648c2ecf20Sopenharmony_ci .max_vid = 4095, 50658c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 50668c2ecf20Sopenharmony_ci .phy_base_addr = 0x10, 50678c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 50688c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 50698c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 50708c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 50718c2ecf20Sopenharmony_ci .g1_irqs = 9, 50728c2ecf20Sopenharmony_ci .g2_irqs = 10, 50738c2ecf20Sopenharmony_ci .pvt = true, 50748c2ecf20Sopenharmony_ci .multi_chip = true, 50758c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 50768c2ecf20Sopenharmony_ci .ptp_support = true, 50778c2ecf20Sopenharmony_ci .ops = &mv88e6341_ops, 50788c2ecf20Sopenharmony_ci }, 50798c2ecf20Sopenharmony_ci 50808c2ecf20Sopenharmony_ci [MV88E6350] = { 50818c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350, 50828c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6351, 50838c2ecf20Sopenharmony_ci .name = "Marvell 88E6350", 50848c2ecf20Sopenharmony_ci .num_databases = 4096, 50858c2ecf20Sopenharmony_ci .num_macs = 8192, 50868c2ecf20Sopenharmony_ci .num_ports = 7, 50878c2ecf20Sopenharmony_ci .num_internal_phys = 5, 50888c2ecf20Sopenharmony_ci .max_vid = 4095, 50898c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 50908c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 50918c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 50928c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 50938c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 50948c2ecf20Sopenharmony_ci .g1_irqs = 9, 50958c2ecf20Sopenharmony_ci .g2_irqs = 10, 50968c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 50978c2ecf20Sopenharmony_ci .pvt = true, 50988c2ecf20Sopenharmony_ci .multi_chip = true, 50998c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 51008c2ecf20Sopenharmony_ci .ops = &mv88e6350_ops, 51018c2ecf20Sopenharmony_ci }, 51028c2ecf20Sopenharmony_ci 51038c2ecf20Sopenharmony_ci [MV88E6351] = { 51048c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351, 51058c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6351, 51068c2ecf20Sopenharmony_ci .name = "Marvell 88E6351", 51078c2ecf20Sopenharmony_ci .num_databases = 4096, 51088c2ecf20Sopenharmony_ci .num_macs = 8192, 51098c2ecf20Sopenharmony_ci .num_ports = 7, 51108c2ecf20Sopenharmony_ci .num_internal_phys = 5, 51118c2ecf20Sopenharmony_ci .max_vid = 4095, 51128c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 51138c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 51148c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 51158c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 51168c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 51178c2ecf20Sopenharmony_ci .g1_irqs = 9, 51188c2ecf20Sopenharmony_ci .g2_irqs = 10, 51198c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 51208c2ecf20Sopenharmony_ci .pvt = true, 51218c2ecf20Sopenharmony_ci .multi_chip = true, 51228c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 51238c2ecf20Sopenharmony_ci .ops = &mv88e6351_ops, 51248c2ecf20Sopenharmony_ci }, 51258c2ecf20Sopenharmony_ci 51268c2ecf20Sopenharmony_ci [MV88E6352] = { 51278c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352, 51288c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6352, 51298c2ecf20Sopenharmony_ci .name = "Marvell 88E6352", 51308c2ecf20Sopenharmony_ci .num_databases = 4096, 51318c2ecf20Sopenharmony_ci .num_macs = 8192, 51328c2ecf20Sopenharmony_ci .num_ports = 7, 51338c2ecf20Sopenharmony_ci .num_internal_phys = 5, 51348c2ecf20Sopenharmony_ci .num_gpio = 15, 51358c2ecf20Sopenharmony_ci .max_vid = 4095, 51368c2ecf20Sopenharmony_ci .port_base_addr = 0x10, 51378c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 51388c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 51398c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 51408c2ecf20Sopenharmony_ci .age_time_coeff = 15000, 51418c2ecf20Sopenharmony_ci .g1_irqs = 9, 51428c2ecf20Sopenharmony_ci .g2_irqs = 10, 51438c2ecf20Sopenharmony_ci .atu_move_port_mask = 0xf, 51448c2ecf20Sopenharmony_ci .pvt = true, 51458c2ecf20Sopenharmony_ci .multi_chip = true, 51468c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_EDSA, 51478c2ecf20Sopenharmony_ci .ptp_support = true, 51488c2ecf20Sopenharmony_ci .ops = &mv88e6352_ops, 51498c2ecf20Sopenharmony_ci }, 51508c2ecf20Sopenharmony_ci [MV88E6390] = { 51518c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390, 51528c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6390, 51538c2ecf20Sopenharmony_ci .name = "Marvell 88E6390", 51548c2ecf20Sopenharmony_ci .num_databases = 4096, 51558c2ecf20Sopenharmony_ci .num_macs = 16384, 51568c2ecf20Sopenharmony_ci .num_ports = 11, /* 10 + Z80 */ 51578c2ecf20Sopenharmony_ci .num_internal_phys = 9, 51588c2ecf20Sopenharmony_ci .num_gpio = 16, 51598c2ecf20Sopenharmony_ci .max_vid = 8191, 51608c2ecf20Sopenharmony_ci .port_base_addr = 0x0, 51618c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 51628c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 51638c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 51648c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 51658c2ecf20Sopenharmony_ci .g1_irqs = 9, 51668c2ecf20Sopenharmony_ci .g2_irqs = 14, 51678c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 51688c2ecf20Sopenharmony_ci .pvt = true, 51698c2ecf20Sopenharmony_ci .multi_chip = true, 51708c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 51718c2ecf20Sopenharmony_ci .ptp_support = true, 51728c2ecf20Sopenharmony_ci .ops = &mv88e6390_ops, 51738c2ecf20Sopenharmony_ci }, 51748c2ecf20Sopenharmony_ci [MV88E6390X] = { 51758c2ecf20Sopenharmony_ci .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X, 51768c2ecf20Sopenharmony_ci .family = MV88E6XXX_FAMILY_6390, 51778c2ecf20Sopenharmony_ci .name = "Marvell 88E6390X", 51788c2ecf20Sopenharmony_ci .num_databases = 4096, 51798c2ecf20Sopenharmony_ci .num_macs = 16384, 51808c2ecf20Sopenharmony_ci .num_ports = 11, /* 10 + Z80 */ 51818c2ecf20Sopenharmony_ci .num_internal_phys = 9, 51828c2ecf20Sopenharmony_ci .num_gpio = 16, 51838c2ecf20Sopenharmony_ci .max_vid = 8191, 51848c2ecf20Sopenharmony_ci .port_base_addr = 0x0, 51858c2ecf20Sopenharmony_ci .phy_base_addr = 0x0, 51868c2ecf20Sopenharmony_ci .global1_addr = 0x1b, 51878c2ecf20Sopenharmony_ci .global2_addr = 0x1c, 51888c2ecf20Sopenharmony_ci .age_time_coeff = 3750, 51898c2ecf20Sopenharmony_ci .g1_irqs = 9, 51908c2ecf20Sopenharmony_ci .g2_irqs = 14, 51918c2ecf20Sopenharmony_ci .atu_move_port_mask = 0x1f, 51928c2ecf20Sopenharmony_ci .pvt = true, 51938c2ecf20Sopenharmony_ci .multi_chip = true, 51948c2ecf20Sopenharmony_ci .tag_protocol = DSA_TAG_PROTO_DSA, 51958c2ecf20Sopenharmony_ci .ptp_support = true, 51968c2ecf20Sopenharmony_ci .ops = &mv88e6390x_ops, 51978c2ecf20Sopenharmony_ci }, 51988c2ecf20Sopenharmony_ci}; 51998c2ecf20Sopenharmony_ci 52008c2ecf20Sopenharmony_cistatic const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num) 52018c2ecf20Sopenharmony_ci{ 52028c2ecf20Sopenharmony_ci int i; 52038c2ecf20Sopenharmony_ci 52048c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i) 52058c2ecf20Sopenharmony_ci if (mv88e6xxx_table[i].prod_num == prod_num) 52068c2ecf20Sopenharmony_ci return &mv88e6xxx_table[i]; 52078c2ecf20Sopenharmony_ci 52088c2ecf20Sopenharmony_ci return NULL; 52098c2ecf20Sopenharmony_ci} 52108c2ecf20Sopenharmony_ci 52118c2ecf20Sopenharmony_cistatic int mv88e6xxx_detect(struct mv88e6xxx_chip *chip) 52128c2ecf20Sopenharmony_ci{ 52138c2ecf20Sopenharmony_ci const struct mv88e6xxx_info *info; 52148c2ecf20Sopenharmony_ci unsigned int prod_num, rev; 52158c2ecf20Sopenharmony_ci u16 id; 52168c2ecf20Sopenharmony_ci int err; 52178c2ecf20Sopenharmony_ci 52188c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 52198c2ecf20Sopenharmony_ci err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id); 52208c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 52218c2ecf20Sopenharmony_ci if (err) 52228c2ecf20Sopenharmony_ci return err; 52238c2ecf20Sopenharmony_ci 52248c2ecf20Sopenharmony_ci prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK; 52258c2ecf20Sopenharmony_ci rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK; 52268c2ecf20Sopenharmony_ci 52278c2ecf20Sopenharmony_ci info = mv88e6xxx_lookup_info(prod_num); 52288c2ecf20Sopenharmony_ci if (!info) 52298c2ecf20Sopenharmony_ci return -ENODEV; 52308c2ecf20Sopenharmony_ci 52318c2ecf20Sopenharmony_ci /* Update the compatible info with the probed one */ 52328c2ecf20Sopenharmony_ci chip->info = info; 52338c2ecf20Sopenharmony_ci 52348c2ecf20Sopenharmony_ci err = mv88e6xxx_g2_require(chip); 52358c2ecf20Sopenharmony_ci if (err) 52368c2ecf20Sopenharmony_ci return err; 52378c2ecf20Sopenharmony_ci 52388c2ecf20Sopenharmony_ci dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n", 52398c2ecf20Sopenharmony_ci chip->info->prod_num, chip->info->name, rev); 52408c2ecf20Sopenharmony_ci 52418c2ecf20Sopenharmony_ci return 0; 52428c2ecf20Sopenharmony_ci} 52438c2ecf20Sopenharmony_ci 52448c2ecf20Sopenharmony_cistatic struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev) 52458c2ecf20Sopenharmony_ci{ 52468c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip; 52478c2ecf20Sopenharmony_ci 52488c2ecf20Sopenharmony_ci chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL); 52498c2ecf20Sopenharmony_ci if (!chip) 52508c2ecf20Sopenharmony_ci return NULL; 52518c2ecf20Sopenharmony_ci 52528c2ecf20Sopenharmony_ci chip->dev = dev; 52538c2ecf20Sopenharmony_ci 52548c2ecf20Sopenharmony_ci mutex_init(&chip->reg_lock); 52558c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&chip->mdios); 52568c2ecf20Sopenharmony_ci idr_init(&chip->policies); 52578c2ecf20Sopenharmony_ci 52588c2ecf20Sopenharmony_ci return chip; 52598c2ecf20Sopenharmony_ci} 52608c2ecf20Sopenharmony_ci 52618c2ecf20Sopenharmony_cistatic enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds, 52628c2ecf20Sopenharmony_ci int port, 52638c2ecf20Sopenharmony_ci enum dsa_tag_protocol m) 52648c2ecf20Sopenharmony_ci{ 52658c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 52668c2ecf20Sopenharmony_ci 52678c2ecf20Sopenharmony_ci return chip->info->tag_protocol; 52688c2ecf20Sopenharmony_ci} 52698c2ecf20Sopenharmony_ci 52708c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port, 52718c2ecf20Sopenharmony_ci const struct switchdev_obj_port_mdb *mdb) 52728c2ecf20Sopenharmony_ci{ 52738c2ecf20Sopenharmony_ci /* We don't need any dynamic resource from the kernel (yet), 52748c2ecf20Sopenharmony_ci * so skip the prepare phase. 52758c2ecf20Sopenharmony_ci */ 52768c2ecf20Sopenharmony_ci 52778c2ecf20Sopenharmony_ci return 0; 52788c2ecf20Sopenharmony_ci} 52798c2ecf20Sopenharmony_ci 52808c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port, 52818c2ecf20Sopenharmony_ci const struct switchdev_obj_port_mdb *mdb) 52828c2ecf20Sopenharmony_ci{ 52838c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 52848c2ecf20Sopenharmony_ci 52858c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 52868c2ecf20Sopenharmony_ci if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 52878c2ecf20Sopenharmony_ci MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC)) 52888c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to load multicast MAC address\n", 52898c2ecf20Sopenharmony_ci port); 52908c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 52918c2ecf20Sopenharmony_ci} 52928c2ecf20Sopenharmony_ci 52938c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port, 52948c2ecf20Sopenharmony_ci const struct switchdev_obj_port_mdb *mdb) 52958c2ecf20Sopenharmony_ci{ 52968c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 52978c2ecf20Sopenharmony_ci int err; 52988c2ecf20Sopenharmony_ci 52998c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 53008c2ecf20Sopenharmony_ci err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid, 0); 53018c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 53028c2ecf20Sopenharmony_ci 53038c2ecf20Sopenharmony_ci return err; 53048c2ecf20Sopenharmony_ci} 53058c2ecf20Sopenharmony_ci 53068c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_mirror_add(struct dsa_switch *ds, int port, 53078c2ecf20Sopenharmony_ci struct dsa_mall_mirror_tc_entry *mirror, 53088c2ecf20Sopenharmony_ci bool ingress) 53098c2ecf20Sopenharmony_ci{ 53108c2ecf20Sopenharmony_ci enum mv88e6xxx_egress_direction direction = ingress ? 53118c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_DIR_INGRESS : 53128c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_DIR_EGRESS; 53138c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 53148c2ecf20Sopenharmony_ci bool other_mirrors = false; 53158c2ecf20Sopenharmony_ci int i; 53168c2ecf20Sopenharmony_ci int err; 53178c2ecf20Sopenharmony_ci 53188c2ecf20Sopenharmony_ci if (!chip->info->ops->set_egress_port) 53198c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 53208c2ecf20Sopenharmony_ci 53218c2ecf20Sopenharmony_ci mutex_lock(&chip->reg_lock); 53228c2ecf20Sopenharmony_ci if ((ingress ? chip->ingress_dest_port : chip->egress_dest_port) != 53238c2ecf20Sopenharmony_ci mirror->to_local_port) { 53248c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); i++) 53258c2ecf20Sopenharmony_ci other_mirrors |= ingress ? 53268c2ecf20Sopenharmony_ci chip->ports[i].mirror_ingress : 53278c2ecf20Sopenharmony_ci chip->ports[i].mirror_egress; 53288c2ecf20Sopenharmony_ci 53298c2ecf20Sopenharmony_ci /* Can't change egress port when other mirror is active */ 53308c2ecf20Sopenharmony_ci if (other_mirrors) { 53318c2ecf20Sopenharmony_ci err = -EBUSY; 53328c2ecf20Sopenharmony_ci goto out; 53338c2ecf20Sopenharmony_ci } 53348c2ecf20Sopenharmony_ci 53358c2ecf20Sopenharmony_ci err = chip->info->ops->set_egress_port(chip, 53368c2ecf20Sopenharmony_ci direction, 53378c2ecf20Sopenharmony_ci mirror->to_local_port); 53388c2ecf20Sopenharmony_ci if (err) 53398c2ecf20Sopenharmony_ci goto out; 53408c2ecf20Sopenharmony_ci } 53418c2ecf20Sopenharmony_ci 53428c2ecf20Sopenharmony_ci err = mv88e6xxx_port_set_mirror(chip, port, direction, true); 53438c2ecf20Sopenharmony_ciout: 53448c2ecf20Sopenharmony_ci mutex_unlock(&chip->reg_lock); 53458c2ecf20Sopenharmony_ci 53468c2ecf20Sopenharmony_ci return err; 53478c2ecf20Sopenharmony_ci} 53488c2ecf20Sopenharmony_ci 53498c2ecf20Sopenharmony_cistatic void mv88e6xxx_port_mirror_del(struct dsa_switch *ds, int port, 53508c2ecf20Sopenharmony_ci struct dsa_mall_mirror_tc_entry *mirror) 53518c2ecf20Sopenharmony_ci{ 53528c2ecf20Sopenharmony_ci enum mv88e6xxx_egress_direction direction = mirror->ingress ? 53538c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_DIR_INGRESS : 53548c2ecf20Sopenharmony_ci MV88E6XXX_EGRESS_DIR_EGRESS; 53558c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 53568c2ecf20Sopenharmony_ci bool other_mirrors = false; 53578c2ecf20Sopenharmony_ci int i; 53588c2ecf20Sopenharmony_ci 53598c2ecf20Sopenharmony_ci mutex_lock(&chip->reg_lock); 53608c2ecf20Sopenharmony_ci if (mv88e6xxx_port_set_mirror(chip, port, direction, false)) 53618c2ecf20Sopenharmony_ci dev_err(ds->dev, "p%d: failed to disable mirroring\n", port); 53628c2ecf20Sopenharmony_ci 53638c2ecf20Sopenharmony_ci for (i = 0; i < mv88e6xxx_num_ports(chip); i++) 53648c2ecf20Sopenharmony_ci other_mirrors |= mirror->ingress ? 53658c2ecf20Sopenharmony_ci chip->ports[i].mirror_ingress : 53668c2ecf20Sopenharmony_ci chip->ports[i].mirror_egress; 53678c2ecf20Sopenharmony_ci 53688c2ecf20Sopenharmony_ci /* Reset egress port when no other mirror is active */ 53698c2ecf20Sopenharmony_ci if (!other_mirrors) { 53708c2ecf20Sopenharmony_ci if (chip->info->ops->set_egress_port(chip, 53718c2ecf20Sopenharmony_ci direction, 53728c2ecf20Sopenharmony_ci dsa_upstream_port(ds, 53738c2ecf20Sopenharmony_ci port))) 53748c2ecf20Sopenharmony_ci dev_err(ds->dev, "failed to set egress port\n"); 53758c2ecf20Sopenharmony_ci } 53768c2ecf20Sopenharmony_ci 53778c2ecf20Sopenharmony_ci mutex_unlock(&chip->reg_lock); 53788c2ecf20Sopenharmony_ci} 53798c2ecf20Sopenharmony_ci 53808c2ecf20Sopenharmony_cistatic int mv88e6xxx_port_egress_floods(struct dsa_switch *ds, int port, 53818c2ecf20Sopenharmony_ci bool unicast, bool multicast) 53828c2ecf20Sopenharmony_ci{ 53838c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 53848c2ecf20Sopenharmony_ci int err = -EOPNOTSUPP; 53858c2ecf20Sopenharmony_ci 53868c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 53878c2ecf20Sopenharmony_ci if (chip->info->ops->port_set_egress_floods) 53888c2ecf20Sopenharmony_ci err = chip->info->ops->port_set_egress_floods(chip, port, 53898c2ecf20Sopenharmony_ci unicast, 53908c2ecf20Sopenharmony_ci multicast); 53918c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 53928c2ecf20Sopenharmony_ci 53938c2ecf20Sopenharmony_ci return err; 53948c2ecf20Sopenharmony_ci} 53958c2ecf20Sopenharmony_ci 53968c2ecf20Sopenharmony_cistatic const struct dsa_switch_ops mv88e6xxx_switch_ops = { 53978c2ecf20Sopenharmony_ci .get_tag_protocol = mv88e6xxx_get_tag_protocol, 53988c2ecf20Sopenharmony_ci .setup = mv88e6xxx_setup, 53998c2ecf20Sopenharmony_ci .teardown = mv88e6xxx_teardown, 54008c2ecf20Sopenharmony_ci .phylink_validate = mv88e6xxx_validate, 54018c2ecf20Sopenharmony_ci .phylink_mac_link_state = mv88e6xxx_serdes_pcs_get_state, 54028c2ecf20Sopenharmony_ci .phylink_mac_config = mv88e6xxx_mac_config, 54038c2ecf20Sopenharmony_ci .phylink_mac_an_restart = mv88e6xxx_serdes_pcs_an_restart, 54048c2ecf20Sopenharmony_ci .phylink_mac_link_down = mv88e6xxx_mac_link_down, 54058c2ecf20Sopenharmony_ci .phylink_mac_link_up = mv88e6xxx_mac_link_up, 54068c2ecf20Sopenharmony_ci .get_strings = mv88e6xxx_get_strings, 54078c2ecf20Sopenharmony_ci .get_ethtool_stats = mv88e6xxx_get_ethtool_stats, 54088c2ecf20Sopenharmony_ci .get_sset_count = mv88e6xxx_get_sset_count, 54098c2ecf20Sopenharmony_ci .port_enable = mv88e6xxx_port_enable, 54108c2ecf20Sopenharmony_ci .port_disable = mv88e6xxx_port_disable, 54118c2ecf20Sopenharmony_ci .port_max_mtu = mv88e6xxx_get_max_mtu, 54128c2ecf20Sopenharmony_ci .port_change_mtu = mv88e6xxx_change_mtu, 54138c2ecf20Sopenharmony_ci .get_mac_eee = mv88e6xxx_get_mac_eee, 54148c2ecf20Sopenharmony_ci .set_mac_eee = mv88e6xxx_set_mac_eee, 54158c2ecf20Sopenharmony_ci .get_eeprom_len = mv88e6xxx_get_eeprom_len, 54168c2ecf20Sopenharmony_ci .get_eeprom = mv88e6xxx_get_eeprom, 54178c2ecf20Sopenharmony_ci .set_eeprom = mv88e6xxx_set_eeprom, 54188c2ecf20Sopenharmony_ci .get_regs_len = mv88e6xxx_get_regs_len, 54198c2ecf20Sopenharmony_ci .get_regs = mv88e6xxx_get_regs, 54208c2ecf20Sopenharmony_ci .get_rxnfc = mv88e6xxx_get_rxnfc, 54218c2ecf20Sopenharmony_ci .set_rxnfc = mv88e6xxx_set_rxnfc, 54228c2ecf20Sopenharmony_ci .set_ageing_time = mv88e6xxx_set_ageing_time, 54238c2ecf20Sopenharmony_ci .port_bridge_join = mv88e6xxx_port_bridge_join, 54248c2ecf20Sopenharmony_ci .port_bridge_leave = mv88e6xxx_port_bridge_leave, 54258c2ecf20Sopenharmony_ci .port_egress_floods = mv88e6xxx_port_egress_floods, 54268c2ecf20Sopenharmony_ci .port_stp_state_set = mv88e6xxx_port_stp_state_set, 54278c2ecf20Sopenharmony_ci .port_fast_age = mv88e6xxx_port_fast_age, 54288c2ecf20Sopenharmony_ci .port_vlan_filtering = mv88e6xxx_port_vlan_filtering, 54298c2ecf20Sopenharmony_ci .port_vlan_prepare = mv88e6xxx_port_vlan_prepare, 54308c2ecf20Sopenharmony_ci .port_vlan_add = mv88e6xxx_port_vlan_add, 54318c2ecf20Sopenharmony_ci .port_vlan_del = mv88e6xxx_port_vlan_del, 54328c2ecf20Sopenharmony_ci .port_fdb_add = mv88e6xxx_port_fdb_add, 54338c2ecf20Sopenharmony_ci .port_fdb_del = mv88e6xxx_port_fdb_del, 54348c2ecf20Sopenharmony_ci .port_fdb_dump = mv88e6xxx_port_fdb_dump, 54358c2ecf20Sopenharmony_ci .port_mdb_prepare = mv88e6xxx_port_mdb_prepare, 54368c2ecf20Sopenharmony_ci .port_mdb_add = mv88e6xxx_port_mdb_add, 54378c2ecf20Sopenharmony_ci .port_mdb_del = mv88e6xxx_port_mdb_del, 54388c2ecf20Sopenharmony_ci .port_mirror_add = mv88e6xxx_port_mirror_add, 54398c2ecf20Sopenharmony_ci .port_mirror_del = mv88e6xxx_port_mirror_del, 54408c2ecf20Sopenharmony_ci .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join, 54418c2ecf20Sopenharmony_ci .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave, 54428c2ecf20Sopenharmony_ci .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set, 54438c2ecf20Sopenharmony_ci .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get, 54448c2ecf20Sopenharmony_ci .port_txtstamp = mv88e6xxx_port_txtstamp, 54458c2ecf20Sopenharmony_ci .port_rxtstamp = mv88e6xxx_port_rxtstamp, 54468c2ecf20Sopenharmony_ci .get_ts_info = mv88e6xxx_get_ts_info, 54478c2ecf20Sopenharmony_ci .devlink_param_get = mv88e6xxx_devlink_param_get, 54488c2ecf20Sopenharmony_ci .devlink_param_set = mv88e6xxx_devlink_param_set, 54498c2ecf20Sopenharmony_ci .devlink_info_get = mv88e6xxx_devlink_info_get, 54508c2ecf20Sopenharmony_ci}; 54518c2ecf20Sopenharmony_ci 54528c2ecf20Sopenharmony_cistatic int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip) 54538c2ecf20Sopenharmony_ci{ 54548c2ecf20Sopenharmony_ci struct device *dev = chip->dev; 54558c2ecf20Sopenharmony_ci struct dsa_switch *ds; 54568c2ecf20Sopenharmony_ci 54578c2ecf20Sopenharmony_ci ds = devm_kzalloc(dev, sizeof(*ds), GFP_KERNEL); 54588c2ecf20Sopenharmony_ci if (!ds) 54598c2ecf20Sopenharmony_ci return -ENOMEM; 54608c2ecf20Sopenharmony_ci 54618c2ecf20Sopenharmony_ci ds->dev = dev; 54628c2ecf20Sopenharmony_ci ds->num_ports = mv88e6xxx_num_ports(chip); 54638c2ecf20Sopenharmony_ci ds->priv = chip; 54648c2ecf20Sopenharmony_ci ds->dev = dev; 54658c2ecf20Sopenharmony_ci ds->ops = &mv88e6xxx_switch_ops; 54668c2ecf20Sopenharmony_ci ds->ageing_time_min = chip->info->age_time_coeff; 54678c2ecf20Sopenharmony_ci ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX; 54688c2ecf20Sopenharmony_ci 54698c2ecf20Sopenharmony_ci dev_set_drvdata(dev, ds); 54708c2ecf20Sopenharmony_ci 54718c2ecf20Sopenharmony_ci return dsa_register_switch(ds); 54728c2ecf20Sopenharmony_ci} 54738c2ecf20Sopenharmony_ci 54748c2ecf20Sopenharmony_cistatic void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip) 54758c2ecf20Sopenharmony_ci{ 54768c2ecf20Sopenharmony_ci dsa_unregister_switch(chip->ds); 54778c2ecf20Sopenharmony_ci} 54788c2ecf20Sopenharmony_ci 54798c2ecf20Sopenharmony_cistatic const void *pdata_device_get_match_data(struct device *dev) 54808c2ecf20Sopenharmony_ci{ 54818c2ecf20Sopenharmony_ci const struct of_device_id *matches = dev->driver->of_match_table; 54828c2ecf20Sopenharmony_ci const struct dsa_mv88e6xxx_pdata *pdata = dev->platform_data; 54838c2ecf20Sopenharmony_ci 54848c2ecf20Sopenharmony_ci for (; matches->name[0] || matches->type[0] || matches->compatible[0]; 54858c2ecf20Sopenharmony_ci matches++) { 54868c2ecf20Sopenharmony_ci if (!strcmp(pdata->compatible, matches->compatible)) 54878c2ecf20Sopenharmony_ci return matches->data; 54888c2ecf20Sopenharmony_ci } 54898c2ecf20Sopenharmony_ci return NULL; 54908c2ecf20Sopenharmony_ci} 54918c2ecf20Sopenharmony_ci 54928c2ecf20Sopenharmony_ci/* There is no suspend to RAM support at DSA level yet, the switch configuration 54938c2ecf20Sopenharmony_ci * would be lost after a power cycle so prevent it to be suspended. 54948c2ecf20Sopenharmony_ci */ 54958c2ecf20Sopenharmony_cistatic int __maybe_unused mv88e6xxx_suspend(struct device *dev) 54968c2ecf20Sopenharmony_ci{ 54978c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 54988c2ecf20Sopenharmony_ci} 54998c2ecf20Sopenharmony_ci 55008c2ecf20Sopenharmony_cistatic int __maybe_unused mv88e6xxx_resume(struct device *dev) 55018c2ecf20Sopenharmony_ci{ 55028c2ecf20Sopenharmony_ci return 0; 55038c2ecf20Sopenharmony_ci} 55048c2ecf20Sopenharmony_ci 55058c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(mv88e6xxx_pm_ops, mv88e6xxx_suspend, mv88e6xxx_resume); 55068c2ecf20Sopenharmony_ci 55078c2ecf20Sopenharmony_cistatic int mv88e6xxx_probe(struct mdio_device *mdiodev) 55088c2ecf20Sopenharmony_ci{ 55098c2ecf20Sopenharmony_ci struct dsa_mv88e6xxx_pdata *pdata = mdiodev->dev.platform_data; 55108c2ecf20Sopenharmony_ci const struct mv88e6xxx_info *compat_info = NULL; 55118c2ecf20Sopenharmony_ci struct device *dev = &mdiodev->dev; 55128c2ecf20Sopenharmony_ci struct device_node *np = dev->of_node; 55138c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip; 55148c2ecf20Sopenharmony_ci int port; 55158c2ecf20Sopenharmony_ci int err; 55168c2ecf20Sopenharmony_ci 55178c2ecf20Sopenharmony_ci if (!np && !pdata) 55188c2ecf20Sopenharmony_ci return -EINVAL; 55198c2ecf20Sopenharmony_ci 55208c2ecf20Sopenharmony_ci if (np) 55218c2ecf20Sopenharmony_ci compat_info = of_device_get_match_data(dev); 55228c2ecf20Sopenharmony_ci 55238c2ecf20Sopenharmony_ci if (pdata) { 55248c2ecf20Sopenharmony_ci compat_info = pdata_device_get_match_data(dev); 55258c2ecf20Sopenharmony_ci 55268c2ecf20Sopenharmony_ci if (!pdata->netdev) 55278c2ecf20Sopenharmony_ci return -EINVAL; 55288c2ecf20Sopenharmony_ci 55298c2ecf20Sopenharmony_ci for (port = 0; port < DSA_MAX_PORTS; port++) { 55308c2ecf20Sopenharmony_ci if (!(pdata->enabled_ports & (1 << port))) 55318c2ecf20Sopenharmony_ci continue; 55328c2ecf20Sopenharmony_ci if (strcmp(pdata->cd.port_names[port], "cpu")) 55338c2ecf20Sopenharmony_ci continue; 55348c2ecf20Sopenharmony_ci pdata->cd.netdev[port] = &pdata->netdev->dev; 55358c2ecf20Sopenharmony_ci break; 55368c2ecf20Sopenharmony_ci } 55378c2ecf20Sopenharmony_ci } 55388c2ecf20Sopenharmony_ci 55398c2ecf20Sopenharmony_ci if (!compat_info) 55408c2ecf20Sopenharmony_ci return -EINVAL; 55418c2ecf20Sopenharmony_ci 55428c2ecf20Sopenharmony_ci chip = mv88e6xxx_alloc_chip(dev); 55438c2ecf20Sopenharmony_ci if (!chip) { 55448c2ecf20Sopenharmony_ci err = -ENOMEM; 55458c2ecf20Sopenharmony_ci goto out; 55468c2ecf20Sopenharmony_ci } 55478c2ecf20Sopenharmony_ci 55488c2ecf20Sopenharmony_ci chip->info = compat_info; 55498c2ecf20Sopenharmony_ci 55508c2ecf20Sopenharmony_ci err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr); 55518c2ecf20Sopenharmony_ci if (err) 55528c2ecf20Sopenharmony_ci goto out; 55538c2ecf20Sopenharmony_ci 55548c2ecf20Sopenharmony_ci chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW); 55558c2ecf20Sopenharmony_ci if (IS_ERR(chip->reset)) { 55568c2ecf20Sopenharmony_ci err = PTR_ERR(chip->reset); 55578c2ecf20Sopenharmony_ci goto out; 55588c2ecf20Sopenharmony_ci } 55598c2ecf20Sopenharmony_ci if (chip->reset) 55608c2ecf20Sopenharmony_ci usleep_range(10000, 20000); 55618c2ecf20Sopenharmony_ci 55628c2ecf20Sopenharmony_ci err = mv88e6xxx_detect(chip); 55638c2ecf20Sopenharmony_ci if (err) 55648c2ecf20Sopenharmony_ci goto out; 55658c2ecf20Sopenharmony_ci 55668c2ecf20Sopenharmony_ci mv88e6xxx_phy_init(chip); 55678c2ecf20Sopenharmony_ci 55688c2ecf20Sopenharmony_ci if (chip->info->ops->get_eeprom) { 55698c2ecf20Sopenharmony_ci if (np) 55708c2ecf20Sopenharmony_ci of_property_read_u32(np, "eeprom-length", 55718c2ecf20Sopenharmony_ci &chip->eeprom_len); 55728c2ecf20Sopenharmony_ci else 55738c2ecf20Sopenharmony_ci chip->eeprom_len = pdata->eeprom_len; 55748c2ecf20Sopenharmony_ci } 55758c2ecf20Sopenharmony_ci 55768c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 55778c2ecf20Sopenharmony_ci err = mv88e6xxx_switch_reset(chip); 55788c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 55798c2ecf20Sopenharmony_ci if (err) 55808c2ecf20Sopenharmony_ci goto out; 55818c2ecf20Sopenharmony_ci 55828c2ecf20Sopenharmony_ci if (np) { 55838c2ecf20Sopenharmony_ci chip->irq = of_irq_get(np, 0); 55848c2ecf20Sopenharmony_ci if (chip->irq == -EPROBE_DEFER) { 55858c2ecf20Sopenharmony_ci err = chip->irq; 55868c2ecf20Sopenharmony_ci goto out; 55878c2ecf20Sopenharmony_ci } 55888c2ecf20Sopenharmony_ci } 55898c2ecf20Sopenharmony_ci 55908c2ecf20Sopenharmony_ci if (pdata) 55918c2ecf20Sopenharmony_ci chip->irq = pdata->irq; 55928c2ecf20Sopenharmony_ci 55938c2ecf20Sopenharmony_ci /* Has to be performed before the MDIO bus is created, because 55948c2ecf20Sopenharmony_ci * the PHYs will link their interrupts to these interrupt 55958c2ecf20Sopenharmony_ci * controllers 55968c2ecf20Sopenharmony_ci */ 55978c2ecf20Sopenharmony_ci mv88e6xxx_reg_lock(chip); 55988c2ecf20Sopenharmony_ci if (chip->irq > 0) 55998c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_irq_setup(chip); 56008c2ecf20Sopenharmony_ci else 56018c2ecf20Sopenharmony_ci err = mv88e6xxx_irq_poll_setup(chip); 56028c2ecf20Sopenharmony_ci mv88e6xxx_reg_unlock(chip); 56038c2ecf20Sopenharmony_ci 56048c2ecf20Sopenharmony_ci if (err) 56058c2ecf20Sopenharmony_ci goto out; 56068c2ecf20Sopenharmony_ci 56078c2ecf20Sopenharmony_ci if (chip->info->g2_irqs > 0) { 56088c2ecf20Sopenharmony_ci err = mv88e6xxx_g2_irq_setup(chip); 56098c2ecf20Sopenharmony_ci if (err) 56108c2ecf20Sopenharmony_ci goto out_g1_irq; 56118c2ecf20Sopenharmony_ci } 56128c2ecf20Sopenharmony_ci 56138c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_atu_prob_irq_setup(chip); 56148c2ecf20Sopenharmony_ci if (err) 56158c2ecf20Sopenharmony_ci goto out_g2_irq; 56168c2ecf20Sopenharmony_ci 56178c2ecf20Sopenharmony_ci err = mv88e6xxx_g1_vtu_prob_irq_setup(chip); 56188c2ecf20Sopenharmony_ci if (err) 56198c2ecf20Sopenharmony_ci goto out_g1_atu_prob_irq; 56208c2ecf20Sopenharmony_ci 56218c2ecf20Sopenharmony_ci err = mv88e6xxx_mdios_register(chip, np); 56228c2ecf20Sopenharmony_ci if (err) 56238c2ecf20Sopenharmony_ci goto out_g1_vtu_prob_irq; 56248c2ecf20Sopenharmony_ci 56258c2ecf20Sopenharmony_ci err = mv88e6xxx_register_switch(chip); 56268c2ecf20Sopenharmony_ci if (err) 56278c2ecf20Sopenharmony_ci goto out_mdio; 56288c2ecf20Sopenharmony_ci 56298c2ecf20Sopenharmony_ci return 0; 56308c2ecf20Sopenharmony_ci 56318c2ecf20Sopenharmony_ciout_mdio: 56328c2ecf20Sopenharmony_ci mv88e6xxx_mdios_unregister(chip); 56338c2ecf20Sopenharmony_ciout_g1_vtu_prob_irq: 56348c2ecf20Sopenharmony_ci mv88e6xxx_g1_vtu_prob_irq_free(chip); 56358c2ecf20Sopenharmony_ciout_g1_atu_prob_irq: 56368c2ecf20Sopenharmony_ci mv88e6xxx_g1_atu_prob_irq_free(chip); 56378c2ecf20Sopenharmony_ciout_g2_irq: 56388c2ecf20Sopenharmony_ci if (chip->info->g2_irqs > 0) 56398c2ecf20Sopenharmony_ci mv88e6xxx_g2_irq_free(chip); 56408c2ecf20Sopenharmony_ciout_g1_irq: 56418c2ecf20Sopenharmony_ci if (chip->irq > 0) 56428c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_free(chip); 56438c2ecf20Sopenharmony_ci else 56448c2ecf20Sopenharmony_ci mv88e6xxx_irq_poll_free(chip); 56458c2ecf20Sopenharmony_ciout: 56468c2ecf20Sopenharmony_ci if (pdata) 56478c2ecf20Sopenharmony_ci dev_put(pdata->netdev); 56488c2ecf20Sopenharmony_ci 56498c2ecf20Sopenharmony_ci return err; 56508c2ecf20Sopenharmony_ci} 56518c2ecf20Sopenharmony_ci 56528c2ecf20Sopenharmony_cistatic void mv88e6xxx_remove(struct mdio_device *mdiodev) 56538c2ecf20Sopenharmony_ci{ 56548c2ecf20Sopenharmony_ci struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev); 56558c2ecf20Sopenharmony_ci struct mv88e6xxx_chip *chip = ds->priv; 56568c2ecf20Sopenharmony_ci 56578c2ecf20Sopenharmony_ci if (chip->info->ptp_support) { 56588c2ecf20Sopenharmony_ci mv88e6xxx_hwtstamp_free(chip); 56598c2ecf20Sopenharmony_ci mv88e6xxx_ptp_free(chip); 56608c2ecf20Sopenharmony_ci } 56618c2ecf20Sopenharmony_ci 56628c2ecf20Sopenharmony_ci mv88e6xxx_phy_destroy(chip); 56638c2ecf20Sopenharmony_ci mv88e6xxx_unregister_switch(chip); 56648c2ecf20Sopenharmony_ci mv88e6xxx_mdios_unregister(chip); 56658c2ecf20Sopenharmony_ci 56668c2ecf20Sopenharmony_ci mv88e6xxx_g1_vtu_prob_irq_free(chip); 56678c2ecf20Sopenharmony_ci mv88e6xxx_g1_atu_prob_irq_free(chip); 56688c2ecf20Sopenharmony_ci 56698c2ecf20Sopenharmony_ci if (chip->info->g2_irqs > 0) 56708c2ecf20Sopenharmony_ci mv88e6xxx_g2_irq_free(chip); 56718c2ecf20Sopenharmony_ci 56728c2ecf20Sopenharmony_ci if (chip->irq > 0) 56738c2ecf20Sopenharmony_ci mv88e6xxx_g1_irq_free(chip); 56748c2ecf20Sopenharmony_ci else 56758c2ecf20Sopenharmony_ci mv88e6xxx_irq_poll_free(chip); 56768c2ecf20Sopenharmony_ci} 56778c2ecf20Sopenharmony_ci 56788c2ecf20Sopenharmony_cistatic const struct of_device_id mv88e6xxx_of_match[] = { 56798c2ecf20Sopenharmony_ci { 56808c2ecf20Sopenharmony_ci .compatible = "marvell,mv88e6085", 56818c2ecf20Sopenharmony_ci .data = &mv88e6xxx_table[MV88E6085], 56828c2ecf20Sopenharmony_ci }, 56838c2ecf20Sopenharmony_ci { 56848c2ecf20Sopenharmony_ci .compatible = "marvell,mv88e6190", 56858c2ecf20Sopenharmony_ci .data = &mv88e6xxx_table[MV88E6190], 56868c2ecf20Sopenharmony_ci }, 56878c2ecf20Sopenharmony_ci { 56888c2ecf20Sopenharmony_ci .compatible = "marvell,mv88e6250", 56898c2ecf20Sopenharmony_ci .data = &mv88e6xxx_table[MV88E6250], 56908c2ecf20Sopenharmony_ci }, 56918c2ecf20Sopenharmony_ci { /* sentinel */ }, 56928c2ecf20Sopenharmony_ci}; 56938c2ecf20Sopenharmony_ci 56948c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mv88e6xxx_of_match); 56958c2ecf20Sopenharmony_ci 56968c2ecf20Sopenharmony_cistatic struct mdio_driver mv88e6xxx_driver = { 56978c2ecf20Sopenharmony_ci .probe = mv88e6xxx_probe, 56988c2ecf20Sopenharmony_ci .remove = mv88e6xxx_remove, 56998c2ecf20Sopenharmony_ci .mdiodrv.driver = { 57008c2ecf20Sopenharmony_ci .name = "mv88e6085", 57018c2ecf20Sopenharmony_ci .of_match_table = mv88e6xxx_of_match, 57028c2ecf20Sopenharmony_ci .pm = &mv88e6xxx_pm_ops, 57038c2ecf20Sopenharmony_ci }, 57048c2ecf20Sopenharmony_ci}; 57058c2ecf20Sopenharmony_ci 57068c2ecf20Sopenharmony_cimdio_module_driver(mv88e6xxx_driver); 57078c2ecf20Sopenharmony_ci 57088c2ecf20Sopenharmony_ciMODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>"); 57098c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips"); 57108c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 5711