18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * NAND support for Marvell Orion SoC platforms 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Tzachi Perelstein <tzachi@marvell.com> 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public 78c2ecf20Sopenharmony_ci * License version 2. This program is licensed "as is" without any 88c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied. 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/slab.h> 128c2ecf20Sopenharmony_ci#include <linux/module.h> 138c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 148c2ecf20Sopenharmony_ci#include <linux/of.h> 158c2ecf20Sopenharmony_ci#include <linux/mtd/mtd.h> 168c2ecf20Sopenharmony_ci#include <linux/mtd/rawnand.h> 178c2ecf20Sopenharmony_ci#include <linux/mtd/partitions.h> 188c2ecf20Sopenharmony_ci#include <linux/clk.h> 198c2ecf20Sopenharmony_ci#include <linux/err.h> 208c2ecf20Sopenharmony_ci#include <linux/io.h> 218c2ecf20Sopenharmony_ci#include <linux/sizes.h> 228c2ecf20Sopenharmony_ci#include <linux/platform_data/mtd-orion_nand.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_cistruct orion_nand_info { 258c2ecf20Sopenharmony_ci struct nand_controller controller; 268c2ecf20Sopenharmony_ci struct nand_chip chip; 278c2ecf20Sopenharmony_ci struct clk *clk; 288c2ecf20Sopenharmony_ci}; 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_cistatic void orion_nand_cmd_ctrl(struct nand_chip *nc, int cmd, 318c2ecf20Sopenharmony_ci unsigned int ctrl) 328c2ecf20Sopenharmony_ci{ 338c2ecf20Sopenharmony_ci struct orion_nand_data *board = nand_get_controller_data(nc); 348c2ecf20Sopenharmony_ci u32 offs; 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_ci if (cmd == NAND_CMD_NONE) 378c2ecf20Sopenharmony_ci return; 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci if (ctrl & NAND_CLE) 408c2ecf20Sopenharmony_ci offs = (1 << board->cle); 418c2ecf20Sopenharmony_ci else if (ctrl & NAND_ALE) 428c2ecf20Sopenharmony_ci offs = (1 << board->ale); 438c2ecf20Sopenharmony_ci else 448c2ecf20Sopenharmony_ci return; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci if (nc->options & NAND_BUSWIDTH_16) 478c2ecf20Sopenharmony_ci offs <<= 1; 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci writeb(cmd, nc->legacy.IO_ADDR_W + offs); 508c2ecf20Sopenharmony_ci} 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_cistatic void orion_nand_read_buf(struct nand_chip *chip, uint8_t *buf, int len) 538c2ecf20Sopenharmony_ci{ 548c2ecf20Sopenharmony_ci void __iomem *io_base = chip->legacy.IO_ADDR_R; 558c2ecf20Sopenharmony_ci#if defined(__LINUX_ARM_ARCH__) && __LINUX_ARM_ARCH__ >= 5 568c2ecf20Sopenharmony_ci uint64_t *buf64; 578c2ecf20Sopenharmony_ci#endif 588c2ecf20Sopenharmony_ci int i = 0; 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci while (len && (unsigned long)buf & 7) { 618c2ecf20Sopenharmony_ci *buf++ = readb(io_base); 628c2ecf20Sopenharmony_ci len--; 638c2ecf20Sopenharmony_ci } 648c2ecf20Sopenharmony_ci#if defined(__LINUX_ARM_ARCH__) && __LINUX_ARM_ARCH__ >= 5 658c2ecf20Sopenharmony_ci buf64 = (uint64_t *)buf; 668c2ecf20Sopenharmony_ci while (i < len/8) { 678c2ecf20Sopenharmony_ci /* 688c2ecf20Sopenharmony_ci * Since GCC has no proper constraint (PR 43518) 698c2ecf20Sopenharmony_ci * force x variable to r2/r3 registers as ldrd instruction 708c2ecf20Sopenharmony_ci * requires first register to be even. 718c2ecf20Sopenharmony_ci */ 728c2ecf20Sopenharmony_ci register uint64_t x asm ("r2"); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci asm volatile ("ldrd\t%0, [%1]" : "=&r" (x) : "r" (io_base)); 758c2ecf20Sopenharmony_ci buf64[i++] = x; 768c2ecf20Sopenharmony_ci } 778c2ecf20Sopenharmony_ci i *= 8; 788c2ecf20Sopenharmony_ci#else 798c2ecf20Sopenharmony_ci readsl(io_base, buf, len/4); 808c2ecf20Sopenharmony_ci i = len / 4 * 4; 818c2ecf20Sopenharmony_ci#endif 828c2ecf20Sopenharmony_ci while (i < len) 838c2ecf20Sopenharmony_ci buf[i++] = readb(io_base); 848c2ecf20Sopenharmony_ci} 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_cistatic int orion_nand_attach_chip(struct nand_chip *chip) 878c2ecf20Sopenharmony_ci{ 888c2ecf20Sopenharmony_ci if (chip->ecc.engine_type == NAND_ECC_ENGINE_TYPE_SOFT && 898c2ecf20Sopenharmony_ci chip->ecc.algo == NAND_ECC_ALGO_UNKNOWN) 908c2ecf20Sopenharmony_ci chip->ecc.algo = NAND_ECC_ALGO_HAMMING; 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci return 0; 938c2ecf20Sopenharmony_ci} 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic const struct nand_controller_ops orion_nand_ops = { 968c2ecf20Sopenharmony_ci .attach_chip = orion_nand_attach_chip, 978c2ecf20Sopenharmony_ci}; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic int __init orion_nand_probe(struct platform_device *pdev) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci struct orion_nand_info *info; 1028c2ecf20Sopenharmony_ci struct mtd_info *mtd; 1038c2ecf20Sopenharmony_ci struct nand_chip *nc; 1048c2ecf20Sopenharmony_ci struct orion_nand_data *board; 1058c2ecf20Sopenharmony_ci struct resource *res; 1068c2ecf20Sopenharmony_ci void __iomem *io_base; 1078c2ecf20Sopenharmony_ci int ret = 0; 1088c2ecf20Sopenharmony_ci u32 val = 0; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci info = devm_kzalloc(&pdev->dev, 1118c2ecf20Sopenharmony_ci sizeof(struct orion_nand_info), 1128c2ecf20Sopenharmony_ci GFP_KERNEL); 1138c2ecf20Sopenharmony_ci if (!info) 1148c2ecf20Sopenharmony_ci return -ENOMEM; 1158c2ecf20Sopenharmony_ci nc = &info->chip; 1168c2ecf20Sopenharmony_ci mtd = nand_to_mtd(nc); 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci nand_controller_init(&info->controller); 1198c2ecf20Sopenharmony_ci info->controller.ops = &orion_nand_ops; 1208c2ecf20Sopenharmony_ci nc->controller = &info->controller; 1218c2ecf20Sopenharmony_ci 1228c2ecf20Sopenharmony_ci res = platform_get_resource(pdev, IORESOURCE_MEM, 0); 1238c2ecf20Sopenharmony_ci io_base = devm_ioremap_resource(&pdev->dev, res); 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci if (IS_ERR(io_base)) 1268c2ecf20Sopenharmony_ci return PTR_ERR(io_base); 1278c2ecf20Sopenharmony_ci 1288c2ecf20Sopenharmony_ci if (pdev->dev.of_node) { 1298c2ecf20Sopenharmony_ci board = devm_kzalloc(&pdev->dev, sizeof(struct orion_nand_data), 1308c2ecf20Sopenharmony_ci GFP_KERNEL); 1318c2ecf20Sopenharmony_ci if (!board) 1328c2ecf20Sopenharmony_ci return -ENOMEM; 1338c2ecf20Sopenharmony_ci if (!of_property_read_u32(pdev->dev.of_node, "cle", &val)) 1348c2ecf20Sopenharmony_ci board->cle = (u8)val; 1358c2ecf20Sopenharmony_ci else 1368c2ecf20Sopenharmony_ci board->cle = 0; 1378c2ecf20Sopenharmony_ci if (!of_property_read_u32(pdev->dev.of_node, "ale", &val)) 1388c2ecf20Sopenharmony_ci board->ale = (u8)val; 1398c2ecf20Sopenharmony_ci else 1408c2ecf20Sopenharmony_ci board->ale = 1; 1418c2ecf20Sopenharmony_ci if (!of_property_read_u32(pdev->dev.of_node, 1428c2ecf20Sopenharmony_ci "bank-width", &val)) 1438c2ecf20Sopenharmony_ci board->width = (u8)val * 8; 1448c2ecf20Sopenharmony_ci else 1458c2ecf20Sopenharmony_ci board->width = 8; 1468c2ecf20Sopenharmony_ci if (!of_property_read_u32(pdev->dev.of_node, 1478c2ecf20Sopenharmony_ci "chip-delay", &val)) 1488c2ecf20Sopenharmony_ci board->chip_delay = (u8)val; 1498c2ecf20Sopenharmony_ci } else { 1508c2ecf20Sopenharmony_ci board = dev_get_platdata(&pdev->dev); 1518c2ecf20Sopenharmony_ci } 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci mtd->dev.parent = &pdev->dev; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci nand_set_controller_data(nc, board); 1568c2ecf20Sopenharmony_ci nand_set_flash_node(nc, pdev->dev.of_node); 1578c2ecf20Sopenharmony_ci nc->legacy.IO_ADDR_R = nc->legacy.IO_ADDR_W = io_base; 1588c2ecf20Sopenharmony_ci nc->legacy.cmd_ctrl = orion_nand_cmd_ctrl; 1598c2ecf20Sopenharmony_ci nc->legacy.read_buf = orion_nand_read_buf; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci if (board->chip_delay) 1628c2ecf20Sopenharmony_ci nc->legacy.chip_delay = board->chip_delay; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci WARN(board->width > 16, 1658c2ecf20Sopenharmony_ci "%d bit bus width out of range", 1668c2ecf20Sopenharmony_ci board->width); 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci if (board->width == 16) 1698c2ecf20Sopenharmony_ci nc->options |= NAND_BUSWIDTH_16; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, info); 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci /* Not all platforms can gate the clock, so it is not 1748c2ecf20Sopenharmony_ci an error if the clock does not exists. */ 1758c2ecf20Sopenharmony_ci info->clk = devm_clk_get(&pdev->dev, NULL); 1768c2ecf20Sopenharmony_ci if (IS_ERR(info->clk)) { 1778c2ecf20Sopenharmony_ci ret = PTR_ERR(info->clk); 1788c2ecf20Sopenharmony_ci if (ret == -ENOENT) { 1798c2ecf20Sopenharmony_ci info->clk = NULL; 1808c2ecf20Sopenharmony_ci } else { 1818c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to get clock!\n"); 1828c2ecf20Sopenharmony_ci return ret; 1838c2ecf20Sopenharmony_ci } 1848c2ecf20Sopenharmony_ci } 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci ret = clk_prepare_enable(info->clk); 1878c2ecf20Sopenharmony_ci if (ret) { 1888c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to prepare clock!\n"); 1898c2ecf20Sopenharmony_ci return ret; 1908c2ecf20Sopenharmony_ci } 1918c2ecf20Sopenharmony_ci 1928c2ecf20Sopenharmony_ci /* 1938c2ecf20Sopenharmony_ci * This driver assumes that the default ECC engine should be TYPE_SOFT. 1948c2ecf20Sopenharmony_ci * Set ->engine_type before registering the NAND devices in order to 1958c2ecf20Sopenharmony_ci * provide a driver specific default value. 1968c2ecf20Sopenharmony_ci */ 1978c2ecf20Sopenharmony_ci nc->ecc.engine_type = NAND_ECC_ENGINE_TYPE_SOFT; 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci ret = nand_scan(nc, 1); 2008c2ecf20Sopenharmony_ci if (ret) 2018c2ecf20Sopenharmony_ci goto no_dev; 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci mtd->name = "orion_nand"; 2048c2ecf20Sopenharmony_ci ret = mtd_device_register(mtd, board->parts, board->nr_parts); 2058c2ecf20Sopenharmony_ci if (ret) { 2068c2ecf20Sopenharmony_ci nand_cleanup(nc); 2078c2ecf20Sopenharmony_ci goto no_dev; 2088c2ecf20Sopenharmony_ci } 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ci return 0; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_cino_dev: 2138c2ecf20Sopenharmony_ci clk_disable_unprepare(info->clk); 2148c2ecf20Sopenharmony_ci return ret; 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic int orion_nand_remove(struct platform_device *pdev) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci struct orion_nand_info *info = platform_get_drvdata(pdev); 2208c2ecf20Sopenharmony_ci struct nand_chip *chip = &info->chip; 2218c2ecf20Sopenharmony_ci int ret; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci ret = mtd_device_unregister(nand_to_mtd(chip)); 2248c2ecf20Sopenharmony_ci WARN_ON(ret); 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci nand_cleanup(chip); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci clk_disable_unprepare(info->clk); 2298c2ecf20Sopenharmony_ci 2308c2ecf20Sopenharmony_ci return 0; 2318c2ecf20Sopenharmony_ci} 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci#ifdef CONFIG_OF 2348c2ecf20Sopenharmony_cistatic const struct of_device_id orion_nand_of_match_table[] = { 2358c2ecf20Sopenharmony_ci { .compatible = "marvell,orion-nand", }, 2368c2ecf20Sopenharmony_ci {}, 2378c2ecf20Sopenharmony_ci}; 2388c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, orion_nand_of_match_table); 2398c2ecf20Sopenharmony_ci#endif 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_cistatic struct platform_driver orion_nand_driver = { 2428c2ecf20Sopenharmony_ci .remove = orion_nand_remove, 2438c2ecf20Sopenharmony_ci .driver = { 2448c2ecf20Sopenharmony_ci .name = "orion_nand", 2458c2ecf20Sopenharmony_ci .of_match_table = of_match_ptr(orion_nand_of_match_table), 2468c2ecf20Sopenharmony_ci }, 2478c2ecf20Sopenharmony_ci}; 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_cimodule_platform_driver_probe(orion_nand_driver, orion_nand_probe); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 2528c2ecf20Sopenharmony_ciMODULE_AUTHOR("Tzachi Perelstein"); 2538c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("NAND glue for Orion platforms"); 2548c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:orion_nand"); 255