18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 OR MIT
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * MTK NAND Flash controller driver.
48c2ecf20Sopenharmony_ci * Copyright (C) 2016 MediaTek Inc.
58c2ecf20Sopenharmony_ci * Authors:	Xiaolei Li		<xiaolei.li@mediatek.com>
68c2ecf20Sopenharmony_ci *		Jorge Ramirez-Ortiz	<jorge.ramirez-ortiz@linaro.org>
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
108c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h>
118c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
128c2ecf20Sopenharmony_ci#include <linux/delay.h>
138c2ecf20Sopenharmony_ci#include <linux/clk.h>
148c2ecf20Sopenharmony_ci#include <linux/mtd/rawnand.h>
158c2ecf20Sopenharmony_ci#include <linux/mtd/mtd.h>
168c2ecf20Sopenharmony_ci#include <linux/module.h>
178c2ecf20Sopenharmony_ci#include <linux/iopoll.h>
188c2ecf20Sopenharmony_ci#include <linux/of.h>
198c2ecf20Sopenharmony_ci#include <linux/of_device.h>
208c2ecf20Sopenharmony_ci#include "mtk_ecc.h"
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci/* NAND controller register definition */
238c2ecf20Sopenharmony_ci#define NFI_CNFG		(0x00)
248c2ecf20Sopenharmony_ci#define		CNFG_AHB		BIT(0)
258c2ecf20Sopenharmony_ci#define		CNFG_READ_EN		BIT(1)
268c2ecf20Sopenharmony_ci#define		CNFG_DMA_BURST_EN	BIT(2)
278c2ecf20Sopenharmony_ci#define		CNFG_BYTE_RW		BIT(6)
288c2ecf20Sopenharmony_ci#define		CNFG_HW_ECC_EN		BIT(8)
298c2ecf20Sopenharmony_ci#define		CNFG_AUTO_FMT_EN	BIT(9)
308c2ecf20Sopenharmony_ci#define		CNFG_OP_CUST		(6 << 12)
318c2ecf20Sopenharmony_ci#define NFI_PAGEFMT		(0x04)
328c2ecf20Sopenharmony_ci#define		PAGEFMT_FDM_ECC_SHIFT	(12)
338c2ecf20Sopenharmony_ci#define		PAGEFMT_FDM_SHIFT	(8)
348c2ecf20Sopenharmony_ci#define		PAGEFMT_SEC_SEL_512	BIT(2)
358c2ecf20Sopenharmony_ci#define		PAGEFMT_512_2K		(0)
368c2ecf20Sopenharmony_ci#define		PAGEFMT_2K_4K		(1)
378c2ecf20Sopenharmony_ci#define		PAGEFMT_4K_8K		(2)
388c2ecf20Sopenharmony_ci#define		PAGEFMT_8K_16K		(3)
398c2ecf20Sopenharmony_ci/* NFI control */
408c2ecf20Sopenharmony_ci#define NFI_CON			(0x08)
418c2ecf20Sopenharmony_ci#define		CON_FIFO_FLUSH		BIT(0)
428c2ecf20Sopenharmony_ci#define		CON_NFI_RST		BIT(1)
438c2ecf20Sopenharmony_ci#define		CON_BRD			BIT(8)  /* burst  read */
448c2ecf20Sopenharmony_ci#define		CON_BWR			BIT(9)	/* burst  write */
458c2ecf20Sopenharmony_ci#define		CON_SEC_SHIFT		(12)
468c2ecf20Sopenharmony_ci/* Timming control register */
478c2ecf20Sopenharmony_ci#define NFI_ACCCON		(0x0C)
488c2ecf20Sopenharmony_ci#define NFI_INTR_EN		(0x10)
498c2ecf20Sopenharmony_ci#define		INTR_AHB_DONE_EN	BIT(6)
508c2ecf20Sopenharmony_ci#define NFI_INTR_STA		(0x14)
518c2ecf20Sopenharmony_ci#define NFI_CMD			(0x20)
528c2ecf20Sopenharmony_ci#define NFI_ADDRNOB		(0x30)
538c2ecf20Sopenharmony_ci#define NFI_COLADDR		(0x34)
548c2ecf20Sopenharmony_ci#define NFI_ROWADDR		(0x38)
558c2ecf20Sopenharmony_ci#define NFI_STRDATA		(0x40)
568c2ecf20Sopenharmony_ci#define		STAR_EN			(1)
578c2ecf20Sopenharmony_ci#define		STAR_DE			(0)
588c2ecf20Sopenharmony_ci#define NFI_CNRNB		(0x44)
598c2ecf20Sopenharmony_ci#define NFI_DATAW		(0x50)
608c2ecf20Sopenharmony_ci#define NFI_DATAR		(0x54)
618c2ecf20Sopenharmony_ci#define NFI_PIO_DIRDY		(0x58)
628c2ecf20Sopenharmony_ci#define		PIO_DI_RDY		(0x01)
638c2ecf20Sopenharmony_ci#define NFI_STA			(0x60)
648c2ecf20Sopenharmony_ci#define		STA_CMD			BIT(0)
658c2ecf20Sopenharmony_ci#define		STA_ADDR		BIT(1)
668c2ecf20Sopenharmony_ci#define		STA_BUSY		BIT(8)
678c2ecf20Sopenharmony_ci#define		STA_EMP_PAGE		BIT(12)
688c2ecf20Sopenharmony_ci#define		NFI_FSM_CUSTDATA	(0xe << 16)
698c2ecf20Sopenharmony_ci#define		NFI_FSM_MASK		(0xf << 16)
708c2ecf20Sopenharmony_ci#define NFI_ADDRCNTR		(0x70)
718c2ecf20Sopenharmony_ci#define		CNTR_MASK		GENMASK(16, 12)
728c2ecf20Sopenharmony_ci#define		ADDRCNTR_SEC_SHIFT	(12)
738c2ecf20Sopenharmony_ci#define		ADDRCNTR_SEC(val) \
748c2ecf20Sopenharmony_ci		(((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
758c2ecf20Sopenharmony_ci#define NFI_STRADDR		(0x80)
768c2ecf20Sopenharmony_ci#define NFI_BYTELEN		(0x84)
778c2ecf20Sopenharmony_ci#define NFI_CSEL		(0x90)
788c2ecf20Sopenharmony_ci#define NFI_FDML(x)		(0xA0 + (x) * sizeof(u32) * 2)
798c2ecf20Sopenharmony_ci#define NFI_FDMM(x)		(0xA4 + (x) * sizeof(u32) * 2)
808c2ecf20Sopenharmony_ci#define NFI_FDM_MAX_SIZE	(8)
818c2ecf20Sopenharmony_ci#define NFI_FDM_MIN_SIZE	(1)
828c2ecf20Sopenharmony_ci#define NFI_DEBUG_CON1		(0x220)
838c2ecf20Sopenharmony_ci#define		STROBE_MASK		GENMASK(4, 3)
848c2ecf20Sopenharmony_ci#define		STROBE_SHIFT		(3)
858c2ecf20Sopenharmony_ci#define		MAX_STROBE_DLY		(3)
868c2ecf20Sopenharmony_ci#define NFI_MASTER_STA		(0x224)
878c2ecf20Sopenharmony_ci#define		MASTER_STA_MASK		(0x0FFF)
888c2ecf20Sopenharmony_ci#define NFI_EMPTY_THRESH	(0x23C)
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci#define MTK_NAME		"mtk-nand"
918c2ecf20Sopenharmony_ci#define KB(x)			((x) * 1024UL)
928c2ecf20Sopenharmony_ci#define MB(x)			(KB(x) * 1024UL)
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci#define MTK_TIMEOUT		(500000)
958c2ecf20Sopenharmony_ci#define MTK_RESET_TIMEOUT	(1000000)
968c2ecf20Sopenharmony_ci#define MTK_NAND_MAX_NSELS	(2)
978c2ecf20Sopenharmony_ci#define MTK_NFC_MIN_SPARE	(16)
988c2ecf20Sopenharmony_ci#define ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt) \
998c2ecf20Sopenharmony_ci	((tpoecs) << 28 | (tprecs) << 22 | (tc2r) << 16 | \
1008c2ecf20Sopenharmony_ci	(tw2r) << 12 | (twh) << 8 | (twst) << 4 | (trlt))
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_cistruct mtk_nfc_caps {
1038c2ecf20Sopenharmony_ci	const u8 *spare_size;
1048c2ecf20Sopenharmony_ci	u8 num_spare_size;
1058c2ecf20Sopenharmony_ci	u8 pageformat_spare_shift;
1068c2ecf20Sopenharmony_ci	u8 nfi_clk_div;
1078c2ecf20Sopenharmony_ci	u8 max_sector;
1088c2ecf20Sopenharmony_ci	u32 max_sector_size;
1098c2ecf20Sopenharmony_ci};
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistruct mtk_nfc_bad_mark_ctl {
1128c2ecf20Sopenharmony_ci	void (*bm_swap)(struct mtd_info *, u8 *buf, int raw);
1138c2ecf20Sopenharmony_ci	u32 sec;
1148c2ecf20Sopenharmony_ci	u32 pos;
1158c2ecf20Sopenharmony_ci};
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci/*
1188c2ecf20Sopenharmony_ci * FDM: region used to store free OOB data
1198c2ecf20Sopenharmony_ci */
1208c2ecf20Sopenharmony_cistruct mtk_nfc_fdm {
1218c2ecf20Sopenharmony_ci	u32 reg_size;
1228c2ecf20Sopenharmony_ci	u32 ecc_size;
1238c2ecf20Sopenharmony_ci};
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistruct mtk_nfc_nand_chip {
1268c2ecf20Sopenharmony_ci	struct list_head node;
1278c2ecf20Sopenharmony_ci	struct nand_chip nand;
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	struct mtk_nfc_bad_mark_ctl bad_mark;
1308c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm fdm;
1318c2ecf20Sopenharmony_ci	u32 spare_per_sector;
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci	int nsels;
1348c2ecf20Sopenharmony_ci	u8 sels[];
1358c2ecf20Sopenharmony_ci	/* nothing after this field */
1368c2ecf20Sopenharmony_ci};
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_cistruct mtk_nfc_clk {
1398c2ecf20Sopenharmony_ci	struct clk *nfi_clk;
1408c2ecf20Sopenharmony_ci	struct clk *pad_clk;
1418c2ecf20Sopenharmony_ci};
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cistruct mtk_nfc {
1448c2ecf20Sopenharmony_ci	struct nand_controller controller;
1458c2ecf20Sopenharmony_ci	struct mtk_ecc_config ecc_cfg;
1468c2ecf20Sopenharmony_ci	struct mtk_nfc_clk clk;
1478c2ecf20Sopenharmony_ci	struct mtk_ecc *ecc;
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	struct device *dev;
1508c2ecf20Sopenharmony_ci	const struct mtk_nfc_caps *caps;
1518c2ecf20Sopenharmony_ci	void __iomem *regs;
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci	struct completion done;
1548c2ecf20Sopenharmony_ci	struct list_head chips;
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci	u8 *buffer;
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci	unsigned long assigned_cs;
1598c2ecf20Sopenharmony_ci};
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci/*
1628c2ecf20Sopenharmony_ci * supported spare size of each IP.
1638c2ecf20Sopenharmony_ci * order should be the same with the spare size bitfiled defination of
1648c2ecf20Sopenharmony_ci * register NFI_PAGEFMT.
1658c2ecf20Sopenharmony_ci */
1668c2ecf20Sopenharmony_cistatic const u8 spare_size_mt2701[] = {
1678c2ecf20Sopenharmony_ci	16, 26, 27, 28, 32, 36, 40, 44,	48, 49, 50, 51, 52, 62, 63, 64
1688c2ecf20Sopenharmony_ci};
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic const u8 spare_size_mt2712[] = {
1718c2ecf20Sopenharmony_ci	16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 61, 63, 64, 67,
1728c2ecf20Sopenharmony_ci	74
1738c2ecf20Sopenharmony_ci};
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_cistatic const u8 spare_size_mt7622[] = {
1768c2ecf20Sopenharmony_ci	16, 26, 27, 28
1778c2ecf20Sopenharmony_ci};
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_cistatic inline struct mtk_nfc_nand_chip *to_mtk_nand(struct nand_chip *nand)
1808c2ecf20Sopenharmony_ci{
1818c2ecf20Sopenharmony_ci	return container_of(nand, struct mtk_nfc_nand_chip, nand);
1828c2ecf20Sopenharmony_ci}
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_cistatic inline u8 *data_ptr(struct nand_chip *chip, const u8 *p, int i)
1858c2ecf20Sopenharmony_ci{
1868c2ecf20Sopenharmony_ci	return (u8 *)p + i * chip->ecc.size;
1878c2ecf20Sopenharmony_ci}
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_cistatic inline u8 *oob_ptr(struct nand_chip *chip, int i)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
1928c2ecf20Sopenharmony_ci	u8 *poi;
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	/* map the sector's FDM data to free oob:
1958c2ecf20Sopenharmony_ci	 * the beginning of the oob area stores the FDM data of bad mark sectors
1968c2ecf20Sopenharmony_ci	 */
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	if (i < mtk_nand->bad_mark.sec)
1998c2ecf20Sopenharmony_ci		poi = chip->oob_poi + (i + 1) * mtk_nand->fdm.reg_size;
2008c2ecf20Sopenharmony_ci	else if (i == mtk_nand->bad_mark.sec)
2018c2ecf20Sopenharmony_ci		poi = chip->oob_poi;
2028c2ecf20Sopenharmony_ci	else
2038c2ecf20Sopenharmony_ci		poi = chip->oob_poi + i * mtk_nand->fdm.reg_size;
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_ci	return poi;
2068c2ecf20Sopenharmony_ci}
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_cistatic inline int mtk_data_len(struct nand_chip *chip)
2098c2ecf20Sopenharmony_ci{
2108c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	return chip->ecc.size + mtk_nand->spare_per_sector;
2138c2ecf20Sopenharmony_ci}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistatic inline u8 *mtk_data_ptr(struct nand_chip *chip,  int i)
2168c2ecf20Sopenharmony_ci{
2178c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	return nfc->buffer + i * mtk_data_len(chip);
2208c2ecf20Sopenharmony_ci}
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_cistatic inline u8 *mtk_oob_ptr(struct nand_chip *chip, int i)
2238c2ecf20Sopenharmony_ci{
2248c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci	return nfc->buffer + i * mtk_data_len(chip) + chip->ecc.size;
2278c2ecf20Sopenharmony_ci}
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_cistatic inline void nfi_writel(struct mtk_nfc *nfc, u32 val, u32 reg)
2308c2ecf20Sopenharmony_ci{
2318c2ecf20Sopenharmony_ci	writel(val, nfc->regs + reg);
2328c2ecf20Sopenharmony_ci}
2338c2ecf20Sopenharmony_ci
2348c2ecf20Sopenharmony_cistatic inline void nfi_writew(struct mtk_nfc *nfc, u16 val, u32 reg)
2358c2ecf20Sopenharmony_ci{
2368c2ecf20Sopenharmony_ci	writew(val, nfc->regs + reg);
2378c2ecf20Sopenharmony_ci}
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_cistatic inline void nfi_writeb(struct mtk_nfc *nfc, u8 val, u32 reg)
2408c2ecf20Sopenharmony_ci{
2418c2ecf20Sopenharmony_ci	writeb(val, nfc->regs + reg);
2428c2ecf20Sopenharmony_ci}
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_cistatic inline u32 nfi_readl(struct mtk_nfc *nfc, u32 reg)
2458c2ecf20Sopenharmony_ci{
2468c2ecf20Sopenharmony_ci	return readl_relaxed(nfc->regs + reg);
2478c2ecf20Sopenharmony_ci}
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_cistatic inline u16 nfi_readw(struct mtk_nfc *nfc, u32 reg)
2508c2ecf20Sopenharmony_ci{
2518c2ecf20Sopenharmony_ci	return readw_relaxed(nfc->regs + reg);
2528c2ecf20Sopenharmony_ci}
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_cistatic inline u8 nfi_readb(struct mtk_nfc *nfc, u32 reg)
2558c2ecf20Sopenharmony_ci{
2568c2ecf20Sopenharmony_ci	return readb_relaxed(nfc->regs + reg);
2578c2ecf20Sopenharmony_ci}
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_cistatic void mtk_nfc_hw_reset(struct mtk_nfc *nfc)
2608c2ecf20Sopenharmony_ci{
2618c2ecf20Sopenharmony_ci	struct device *dev = nfc->dev;
2628c2ecf20Sopenharmony_ci	u32 val;
2638c2ecf20Sopenharmony_ci	int ret;
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	/* reset all registers and force the NFI master to terminate */
2668c2ecf20Sopenharmony_ci	nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	/* wait for the master to finish the last transaction */
2698c2ecf20Sopenharmony_ci	ret = readl_poll_timeout(nfc->regs + NFI_MASTER_STA, val,
2708c2ecf20Sopenharmony_ci				 !(val & MASTER_STA_MASK), 50,
2718c2ecf20Sopenharmony_ci				 MTK_RESET_TIMEOUT);
2728c2ecf20Sopenharmony_ci	if (ret)
2738c2ecf20Sopenharmony_ci		dev_warn(dev, "master active in reset [0x%x] = 0x%x\n",
2748c2ecf20Sopenharmony_ci			 NFI_MASTER_STA, val);
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_ci	/* ensure any status register affected by the NFI master is reset */
2778c2ecf20Sopenharmony_ci	nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
2788c2ecf20Sopenharmony_ci	nfi_writew(nfc, STAR_DE, NFI_STRDATA);
2798c2ecf20Sopenharmony_ci}
2808c2ecf20Sopenharmony_ci
2818c2ecf20Sopenharmony_cistatic int mtk_nfc_send_command(struct mtk_nfc *nfc, u8 command)
2828c2ecf20Sopenharmony_ci{
2838c2ecf20Sopenharmony_ci	struct device *dev = nfc->dev;
2848c2ecf20Sopenharmony_ci	u32 val;
2858c2ecf20Sopenharmony_ci	int ret;
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci	nfi_writel(nfc, command, NFI_CMD);
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
2908c2ecf20Sopenharmony_ci					!(val & STA_CMD), 10,  MTK_TIMEOUT);
2918c2ecf20Sopenharmony_ci	if (ret) {
2928c2ecf20Sopenharmony_ci		dev_warn(dev, "nfi core timed out entering command mode\n");
2938c2ecf20Sopenharmony_ci		return -EIO;
2948c2ecf20Sopenharmony_ci	}
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_ci	return 0;
2978c2ecf20Sopenharmony_ci}
2988c2ecf20Sopenharmony_ci
2998c2ecf20Sopenharmony_cistatic int mtk_nfc_send_address(struct mtk_nfc *nfc, int addr)
3008c2ecf20Sopenharmony_ci{
3018c2ecf20Sopenharmony_ci	struct device *dev = nfc->dev;
3028c2ecf20Sopenharmony_ci	u32 val;
3038c2ecf20Sopenharmony_ci	int ret;
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	nfi_writel(nfc, addr, NFI_COLADDR);
3068c2ecf20Sopenharmony_ci	nfi_writel(nfc, 0, NFI_ROWADDR);
3078c2ecf20Sopenharmony_ci	nfi_writew(nfc, 1, NFI_ADDRNOB);
3088c2ecf20Sopenharmony_ci
3098c2ecf20Sopenharmony_ci	ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
3108c2ecf20Sopenharmony_ci					!(val & STA_ADDR), 10, MTK_TIMEOUT);
3118c2ecf20Sopenharmony_ci	if (ret) {
3128c2ecf20Sopenharmony_ci		dev_warn(dev, "nfi core timed out entering address mode\n");
3138c2ecf20Sopenharmony_ci		return -EIO;
3148c2ecf20Sopenharmony_ci	}
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_ci	return 0;
3178c2ecf20Sopenharmony_ci}
3188c2ecf20Sopenharmony_ci
3198c2ecf20Sopenharmony_cistatic int mtk_nfc_hw_runtime_config(struct mtd_info *mtd)
3208c2ecf20Sopenharmony_ci{
3218c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
3228c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
3238c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
3248c2ecf20Sopenharmony_ci	u32 fmt, spare, i;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	if (!mtd->writesize)
3278c2ecf20Sopenharmony_ci		return 0;
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	spare = mtk_nand->spare_per_sector;
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	switch (mtd->writesize) {
3328c2ecf20Sopenharmony_ci	case 512:
3338c2ecf20Sopenharmony_ci		fmt = PAGEFMT_512_2K | PAGEFMT_SEC_SEL_512;
3348c2ecf20Sopenharmony_ci		break;
3358c2ecf20Sopenharmony_ci	case KB(2):
3368c2ecf20Sopenharmony_ci		if (chip->ecc.size == 512)
3378c2ecf20Sopenharmony_ci			fmt = PAGEFMT_2K_4K | PAGEFMT_SEC_SEL_512;
3388c2ecf20Sopenharmony_ci		else
3398c2ecf20Sopenharmony_ci			fmt = PAGEFMT_512_2K;
3408c2ecf20Sopenharmony_ci		break;
3418c2ecf20Sopenharmony_ci	case KB(4):
3428c2ecf20Sopenharmony_ci		if (chip->ecc.size == 512)
3438c2ecf20Sopenharmony_ci			fmt = PAGEFMT_4K_8K | PAGEFMT_SEC_SEL_512;
3448c2ecf20Sopenharmony_ci		else
3458c2ecf20Sopenharmony_ci			fmt = PAGEFMT_2K_4K;
3468c2ecf20Sopenharmony_ci		break;
3478c2ecf20Sopenharmony_ci	case KB(8):
3488c2ecf20Sopenharmony_ci		if (chip->ecc.size == 512)
3498c2ecf20Sopenharmony_ci			fmt = PAGEFMT_8K_16K | PAGEFMT_SEC_SEL_512;
3508c2ecf20Sopenharmony_ci		else
3518c2ecf20Sopenharmony_ci			fmt = PAGEFMT_4K_8K;
3528c2ecf20Sopenharmony_ci		break;
3538c2ecf20Sopenharmony_ci	case KB(16):
3548c2ecf20Sopenharmony_ci		fmt = PAGEFMT_8K_16K;
3558c2ecf20Sopenharmony_ci		break;
3568c2ecf20Sopenharmony_ci	default:
3578c2ecf20Sopenharmony_ci		dev_err(nfc->dev, "invalid page len: %d\n", mtd->writesize);
3588c2ecf20Sopenharmony_ci		return -EINVAL;
3598c2ecf20Sopenharmony_ci	}
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_ci	/*
3628c2ecf20Sopenharmony_ci	 * the hardware will double the value for this eccsize, so we need to
3638c2ecf20Sopenharmony_ci	 * halve it
3648c2ecf20Sopenharmony_ci	 */
3658c2ecf20Sopenharmony_ci	if (chip->ecc.size == 1024)
3668c2ecf20Sopenharmony_ci		spare >>= 1;
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci	for (i = 0; i < nfc->caps->num_spare_size; i++) {
3698c2ecf20Sopenharmony_ci		if (nfc->caps->spare_size[i] == spare)
3708c2ecf20Sopenharmony_ci			break;
3718c2ecf20Sopenharmony_ci	}
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	if (i == nfc->caps->num_spare_size) {
3748c2ecf20Sopenharmony_ci		dev_err(nfc->dev, "invalid spare size %d\n", spare);
3758c2ecf20Sopenharmony_ci		return -EINVAL;
3768c2ecf20Sopenharmony_ci	}
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci	fmt |= i << nfc->caps->pageformat_spare_shift;
3798c2ecf20Sopenharmony_ci
3808c2ecf20Sopenharmony_ci	fmt |= mtk_nand->fdm.reg_size << PAGEFMT_FDM_SHIFT;
3818c2ecf20Sopenharmony_ci	fmt |= mtk_nand->fdm.ecc_size << PAGEFMT_FDM_ECC_SHIFT;
3828c2ecf20Sopenharmony_ci	nfi_writel(nfc, fmt, NFI_PAGEFMT);
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci	nfc->ecc_cfg.strength = chip->ecc.strength;
3858c2ecf20Sopenharmony_ci	nfc->ecc_cfg.len = chip->ecc.size + mtk_nand->fdm.ecc_size;
3868c2ecf20Sopenharmony_ci
3878c2ecf20Sopenharmony_ci	return 0;
3888c2ecf20Sopenharmony_ci}
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_cistatic inline void mtk_nfc_wait_ioready(struct mtk_nfc *nfc)
3918c2ecf20Sopenharmony_ci{
3928c2ecf20Sopenharmony_ci	int rc;
3938c2ecf20Sopenharmony_ci	u8 val;
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_ci	rc = readb_poll_timeout_atomic(nfc->regs + NFI_PIO_DIRDY, val,
3968c2ecf20Sopenharmony_ci				       val & PIO_DI_RDY, 10, MTK_TIMEOUT);
3978c2ecf20Sopenharmony_ci	if (rc < 0)
3988c2ecf20Sopenharmony_ci		dev_err(nfc->dev, "data not ready\n");
3998c2ecf20Sopenharmony_ci}
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_cistatic inline u8 mtk_nfc_read_byte(struct nand_chip *chip)
4028c2ecf20Sopenharmony_ci{
4038c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
4048c2ecf20Sopenharmony_ci	u32 reg;
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci	/* after each byte read, the NFI_STA reg is reset by the hardware */
4078c2ecf20Sopenharmony_ci	reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
4088c2ecf20Sopenharmony_ci	if (reg != NFI_FSM_CUSTDATA) {
4098c2ecf20Sopenharmony_ci		reg = nfi_readw(nfc, NFI_CNFG);
4108c2ecf20Sopenharmony_ci		reg |= CNFG_BYTE_RW | CNFG_READ_EN;
4118c2ecf20Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_ci		/*
4148c2ecf20Sopenharmony_ci		 * set to max sector to allow the HW to continue reading over
4158c2ecf20Sopenharmony_ci		 * unaligned accesses
4168c2ecf20Sopenharmony_ci		 */
4178c2ecf20Sopenharmony_ci		reg = (nfc->caps->max_sector << CON_SEC_SHIFT) | CON_BRD;
4188c2ecf20Sopenharmony_ci		nfi_writel(nfc, reg, NFI_CON);
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci		/* trigger to fetch data */
4218c2ecf20Sopenharmony_ci		nfi_writew(nfc, STAR_EN, NFI_STRDATA);
4228c2ecf20Sopenharmony_ci	}
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	mtk_nfc_wait_ioready(nfc);
4258c2ecf20Sopenharmony_ci
4268c2ecf20Sopenharmony_ci	return nfi_readb(nfc, NFI_DATAR);
4278c2ecf20Sopenharmony_ci}
4288c2ecf20Sopenharmony_ci
4298c2ecf20Sopenharmony_cistatic void mtk_nfc_read_buf(struct nand_chip *chip, u8 *buf, int len)
4308c2ecf20Sopenharmony_ci{
4318c2ecf20Sopenharmony_ci	int i;
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci	for (i = 0; i < len; i++)
4348c2ecf20Sopenharmony_ci		buf[i] = mtk_nfc_read_byte(chip);
4358c2ecf20Sopenharmony_ci}
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_cistatic void mtk_nfc_write_byte(struct nand_chip *chip, u8 byte)
4388c2ecf20Sopenharmony_ci{
4398c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
4408c2ecf20Sopenharmony_ci	u32 reg;
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci	if (reg != NFI_FSM_CUSTDATA) {
4458c2ecf20Sopenharmony_ci		reg = nfi_readw(nfc, NFI_CNFG) | CNFG_BYTE_RW;
4468c2ecf20Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
4478c2ecf20Sopenharmony_ci
4488c2ecf20Sopenharmony_ci		reg = nfc->caps->max_sector << CON_SEC_SHIFT | CON_BWR;
4498c2ecf20Sopenharmony_ci		nfi_writel(nfc, reg, NFI_CON);
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci		nfi_writew(nfc, STAR_EN, NFI_STRDATA);
4528c2ecf20Sopenharmony_ci	}
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_ci	mtk_nfc_wait_ioready(nfc);
4558c2ecf20Sopenharmony_ci	nfi_writeb(nfc, byte, NFI_DATAW);
4568c2ecf20Sopenharmony_ci}
4578c2ecf20Sopenharmony_ci
4588c2ecf20Sopenharmony_cistatic void mtk_nfc_write_buf(struct nand_chip *chip, const u8 *buf, int len)
4598c2ecf20Sopenharmony_ci{
4608c2ecf20Sopenharmony_ci	int i;
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ci	for (i = 0; i < len; i++)
4638c2ecf20Sopenharmony_ci		mtk_nfc_write_byte(chip, buf[i]);
4648c2ecf20Sopenharmony_ci}
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_cistatic int mtk_nfc_exec_instr(struct nand_chip *chip,
4678c2ecf20Sopenharmony_ci			      const struct nand_op_instr *instr)
4688c2ecf20Sopenharmony_ci{
4698c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
4708c2ecf20Sopenharmony_ci	unsigned int i;
4718c2ecf20Sopenharmony_ci	u32 status;
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_ci	switch (instr->type) {
4748c2ecf20Sopenharmony_ci	case NAND_OP_CMD_INSTR:
4758c2ecf20Sopenharmony_ci		mtk_nfc_send_command(nfc, instr->ctx.cmd.opcode);
4768c2ecf20Sopenharmony_ci		return 0;
4778c2ecf20Sopenharmony_ci	case NAND_OP_ADDR_INSTR:
4788c2ecf20Sopenharmony_ci		for (i = 0; i < instr->ctx.addr.naddrs; i++)
4798c2ecf20Sopenharmony_ci			mtk_nfc_send_address(nfc, instr->ctx.addr.addrs[i]);
4808c2ecf20Sopenharmony_ci		return 0;
4818c2ecf20Sopenharmony_ci	case NAND_OP_DATA_IN_INSTR:
4828c2ecf20Sopenharmony_ci		mtk_nfc_read_buf(chip, instr->ctx.data.buf.in,
4838c2ecf20Sopenharmony_ci				 instr->ctx.data.len);
4848c2ecf20Sopenharmony_ci		return 0;
4858c2ecf20Sopenharmony_ci	case NAND_OP_DATA_OUT_INSTR:
4868c2ecf20Sopenharmony_ci		mtk_nfc_write_buf(chip, instr->ctx.data.buf.out,
4878c2ecf20Sopenharmony_ci				  instr->ctx.data.len);
4888c2ecf20Sopenharmony_ci		return 0;
4898c2ecf20Sopenharmony_ci	case NAND_OP_WAITRDY_INSTR:
4908c2ecf20Sopenharmony_ci		return readl_poll_timeout(nfc->regs + NFI_STA, status,
4918c2ecf20Sopenharmony_ci					  !(status & STA_BUSY), 20,
4928c2ecf20Sopenharmony_ci					  instr->ctx.waitrdy.timeout_ms * 1000);
4938c2ecf20Sopenharmony_ci	default:
4948c2ecf20Sopenharmony_ci		break;
4958c2ecf20Sopenharmony_ci	}
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_ci	return -EINVAL;
4988c2ecf20Sopenharmony_ci}
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_cistatic void mtk_nfc_select_target(struct nand_chip *nand, unsigned int cs)
5018c2ecf20Sopenharmony_ci{
5028c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
5038c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(nand);
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci	mtk_nfc_hw_runtime_config(nand_to_mtd(nand));
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_ci	nfi_writel(nfc, mtk_nand->sels[cs], NFI_CSEL);
5088c2ecf20Sopenharmony_ci}
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_cistatic int mtk_nfc_exec_op(struct nand_chip *chip,
5118c2ecf20Sopenharmony_ci			   const struct nand_operation *op,
5128c2ecf20Sopenharmony_ci			   bool check_only)
5138c2ecf20Sopenharmony_ci{
5148c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
5158c2ecf20Sopenharmony_ci	unsigned int i;
5168c2ecf20Sopenharmony_ci	int ret = 0;
5178c2ecf20Sopenharmony_ci
5188c2ecf20Sopenharmony_ci	if (check_only)
5198c2ecf20Sopenharmony_ci		return 0;
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	mtk_nfc_hw_reset(nfc);
5228c2ecf20Sopenharmony_ci	nfi_writew(nfc, CNFG_OP_CUST, NFI_CNFG);
5238c2ecf20Sopenharmony_ci	mtk_nfc_select_target(chip, op->cs);
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci	for (i = 0; i < op->ninstrs; i++) {
5268c2ecf20Sopenharmony_ci		ret = mtk_nfc_exec_instr(chip, &op->instrs[i]);
5278c2ecf20Sopenharmony_ci		if (ret)
5288c2ecf20Sopenharmony_ci			break;
5298c2ecf20Sopenharmony_ci	}
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci	return ret;
5328c2ecf20Sopenharmony_ci}
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_cistatic int mtk_nfc_setup_interface(struct nand_chip *chip, int csline,
5358c2ecf20Sopenharmony_ci				   const struct nand_interface_config *conf)
5368c2ecf20Sopenharmony_ci{
5378c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
5388c2ecf20Sopenharmony_ci	const struct nand_sdr_timings *timings;
5398c2ecf20Sopenharmony_ci	u32 rate, tpoecs, tprecs, tc2r, tw2r, twh, twst = 0, trlt = 0;
5408c2ecf20Sopenharmony_ci	u32 temp, tsel = 0;
5418c2ecf20Sopenharmony_ci
5428c2ecf20Sopenharmony_ci	timings = nand_get_sdr_timings(conf);
5438c2ecf20Sopenharmony_ci	if (IS_ERR(timings))
5448c2ecf20Sopenharmony_ci		return -ENOTSUPP;
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_ci	if (csline == NAND_DATA_IFACE_CHECK_ONLY)
5478c2ecf20Sopenharmony_ci		return 0;
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci	rate = clk_get_rate(nfc->clk.nfi_clk);
5508c2ecf20Sopenharmony_ci	/* There is a frequency divider in some IPs */
5518c2ecf20Sopenharmony_ci	rate /= nfc->caps->nfi_clk_div;
5528c2ecf20Sopenharmony_ci
5538c2ecf20Sopenharmony_ci	/* turn clock rate into KHZ */
5548c2ecf20Sopenharmony_ci	rate /= 1000;
5558c2ecf20Sopenharmony_ci
5568c2ecf20Sopenharmony_ci	tpoecs = max(timings->tALH_min, timings->tCLH_min) / 1000;
5578c2ecf20Sopenharmony_ci	tpoecs = DIV_ROUND_UP(tpoecs * rate, 1000000);
5588c2ecf20Sopenharmony_ci	tpoecs &= 0xf;
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci	tprecs = max(timings->tCLS_min, timings->tALS_min) / 1000;
5618c2ecf20Sopenharmony_ci	tprecs = DIV_ROUND_UP(tprecs * rate, 1000000);
5628c2ecf20Sopenharmony_ci	tprecs &= 0x3f;
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	/* sdr interface has no tCR which means CE# low to RE# low */
5658c2ecf20Sopenharmony_ci	tc2r = 0;
5668c2ecf20Sopenharmony_ci
5678c2ecf20Sopenharmony_ci	tw2r = timings->tWHR_min / 1000;
5688c2ecf20Sopenharmony_ci	tw2r = DIV_ROUND_UP(tw2r * rate, 1000000);
5698c2ecf20Sopenharmony_ci	tw2r = DIV_ROUND_UP(tw2r - 1, 2);
5708c2ecf20Sopenharmony_ci	tw2r &= 0xf;
5718c2ecf20Sopenharmony_ci
5728c2ecf20Sopenharmony_ci	twh = max(timings->tREH_min, timings->tWH_min) / 1000;
5738c2ecf20Sopenharmony_ci	twh = DIV_ROUND_UP(twh * rate, 1000000) - 1;
5748c2ecf20Sopenharmony_ci	twh &= 0xf;
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_ci	/* Calculate real WE#/RE# hold time in nanosecond */
5778c2ecf20Sopenharmony_ci	temp = (twh + 1) * 1000000 / rate;
5788c2ecf20Sopenharmony_ci	/* nanosecond to picosecond */
5798c2ecf20Sopenharmony_ci	temp *= 1000;
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_ci	/*
5828c2ecf20Sopenharmony_ci	 * WE# low level time should be expaned to meet WE# pulse time
5838c2ecf20Sopenharmony_ci	 * and WE# cycle time at the same time.
5848c2ecf20Sopenharmony_ci	 */
5858c2ecf20Sopenharmony_ci	if (temp < timings->tWC_min)
5868c2ecf20Sopenharmony_ci		twst = timings->tWC_min - temp;
5878c2ecf20Sopenharmony_ci	twst = max(timings->tWP_min, twst) / 1000;
5888c2ecf20Sopenharmony_ci	twst = DIV_ROUND_UP(twst * rate, 1000000) - 1;
5898c2ecf20Sopenharmony_ci	twst &= 0xf;
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci	/*
5928c2ecf20Sopenharmony_ci	 * RE# low level time should be expaned to meet RE# pulse time
5938c2ecf20Sopenharmony_ci	 * and RE# cycle time at the same time.
5948c2ecf20Sopenharmony_ci	 */
5958c2ecf20Sopenharmony_ci	if (temp < timings->tRC_min)
5968c2ecf20Sopenharmony_ci		trlt = timings->tRC_min - temp;
5978c2ecf20Sopenharmony_ci	trlt = max(trlt, timings->tRP_min) / 1000;
5988c2ecf20Sopenharmony_ci	trlt = DIV_ROUND_UP(trlt * rate, 1000000) - 1;
5998c2ecf20Sopenharmony_ci	trlt &= 0xf;
6008c2ecf20Sopenharmony_ci
6018c2ecf20Sopenharmony_ci	/* Calculate RE# pulse time in nanosecond. */
6028c2ecf20Sopenharmony_ci	temp = (trlt + 1) * 1000000 / rate;
6038c2ecf20Sopenharmony_ci	/* nanosecond to picosecond */
6048c2ecf20Sopenharmony_ci	temp *= 1000;
6058c2ecf20Sopenharmony_ci	/*
6068c2ecf20Sopenharmony_ci	 * If RE# access time is bigger than RE# pulse time,
6078c2ecf20Sopenharmony_ci	 * delay sampling data timing.
6088c2ecf20Sopenharmony_ci	 */
6098c2ecf20Sopenharmony_ci	if (temp < timings->tREA_max) {
6108c2ecf20Sopenharmony_ci		tsel = timings->tREA_max / 1000;
6118c2ecf20Sopenharmony_ci		tsel = DIV_ROUND_UP(tsel * rate, 1000000);
6128c2ecf20Sopenharmony_ci		tsel -= (trlt + 1);
6138c2ecf20Sopenharmony_ci		if (tsel > MAX_STROBE_DLY) {
6148c2ecf20Sopenharmony_ci			trlt += tsel - MAX_STROBE_DLY;
6158c2ecf20Sopenharmony_ci			tsel = MAX_STROBE_DLY;
6168c2ecf20Sopenharmony_ci		}
6178c2ecf20Sopenharmony_ci	}
6188c2ecf20Sopenharmony_ci	temp = nfi_readl(nfc, NFI_DEBUG_CON1);
6198c2ecf20Sopenharmony_ci	temp &= ~STROBE_MASK;
6208c2ecf20Sopenharmony_ci	temp |= tsel << STROBE_SHIFT;
6218c2ecf20Sopenharmony_ci	nfi_writel(nfc, temp, NFI_DEBUG_CON1);
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci	/*
6248c2ecf20Sopenharmony_ci	 * ACCON: access timing control register
6258c2ecf20Sopenharmony_ci	 * -------------------------------------
6268c2ecf20Sopenharmony_ci	 * 31:28: tpoecs, minimum required time for CS post pulling down after
6278c2ecf20Sopenharmony_ci	 *        accessing the device
6288c2ecf20Sopenharmony_ci	 * 27:22: tprecs, minimum required time for CS pre pulling down before
6298c2ecf20Sopenharmony_ci	 *        accessing the device
6308c2ecf20Sopenharmony_ci	 * 21:16: tc2r, minimum required time from NCEB low to NREB low
6318c2ecf20Sopenharmony_ci	 * 15:12: tw2r, minimum required time from NWEB high to NREB low.
6328c2ecf20Sopenharmony_ci	 * 11:08: twh, write enable hold time
6338c2ecf20Sopenharmony_ci	 * 07:04: twst, write wait states
6348c2ecf20Sopenharmony_ci	 * 03:00: trlt, read wait states
6358c2ecf20Sopenharmony_ci	 */
6368c2ecf20Sopenharmony_ci	trlt = ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt);
6378c2ecf20Sopenharmony_ci	nfi_writel(nfc, trlt, NFI_ACCCON);
6388c2ecf20Sopenharmony_ci
6398c2ecf20Sopenharmony_ci	return 0;
6408c2ecf20Sopenharmony_ci}
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_cistatic int mtk_nfc_sector_encode(struct nand_chip *chip, u8 *data)
6438c2ecf20Sopenharmony_ci{
6448c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
6458c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
6468c2ecf20Sopenharmony_ci	int size = chip->ecc.size + mtk_nand->fdm.reg_size;
6478c2ecf20Sopenharmony_ci
6488c2ecf20Sopenharmony_ci	nfc->ecc_cfg.mode = ECC_DMA_MODE;
6498c2ecf20Sopenharmony_ci	nfc->ecc_cfg.op = ECC_ENCODE;
6508c2ecf20Sopenharmony_ci
6518c2ecf20Sopenharmony_ci	return mtk_ecc_encode(nfc->ecc, &nfc->ecc_cfg, data, size);
6528c2ecf20Sopenharmony_ci}
6538c2ecf20Sopenharmony_ci
6548c2ecf20Sopenharmony_cistatic void mtk_nfc_no_bad_mark_swap(struct mtd_info *a, u8 *b, int c)
6558c2ecf20Sopenharmony_ci{
6568c2ecf20Sopenharmony_ci	/* nop */
6578c2ecf20Sopenharmony_ci}
6588c2ecf20Sopenharmony_ci
6598c2ecf20Sopenharmony_cistatic void mtk_nfc_bad_mark_swap(struct mtd_info *mtd, u8 *buf, int raw)
6608c2ecf20Sopenharmony_ci{
6618c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
6628c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *nand = to_mtk_nand(chip);
6638c2ecf20Sopenharmony_ci	u32 bad_pos = nand->bad_mark.pos;
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci	if (raw)
6668c2ecf20Sopenharmony_ci		bad_pos += nand->bad_mark.sec * mtk_data_len(chip);
6678c2ecf20Sopenharmony_ci	else
6688c2ecf20Sopenharmony_ci		bad_pos += nand->bad_mark.sec * chip->ecc.size;
6698c2ecf20Sopenharmony_ci
6708c2ecf20Sopenharmony_ci	swap(chip->oob_poi[0], buf[bad_pos]);
6718c2ecf20Sopenharmony_ci}
6728c2ecf20Sopenharmony_ci
6738c2ecf20Sopenharmony_cistatic int mtk_nfc_format_subpage(struct mtd_info *mtd, u32 offset,
6748c2ecf20Sopenharmony_ci				  u32 len, const u8 *buf)
6758c2ecf20Sopenharmony_ci{
6768c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
6778c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
6788c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
6798c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
6808c2ecf20Sopenharmony_ci	u32 start, end;
6818c2ecf20Sopenharmony_ci	int i, ret;
6828c2ecf20Sopenharmony_ci
6838c2ecf20Sopenharmony_ci	start = offset / chip->ecc.size;
6848c2ecf20Sopenharmony_ci	end = DIV_ROUND_UP(offset + len, chip->ecc.size);
6858c2ecf20Sopenharmony_ci
6868c2ecf20Sopenharmony_ci	memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
6878c2ecf20Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
6888c2ecf20Sopenharmony_ci		memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
6898c2ecf20Sopenharmony_ci		       chip->ecc.size);
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_ci		if (start > i || i >= end)
6928c2ecf20Sopenharmony_ci			continue;
6938c2ecf20Sopenharmony_ci
6948c2ecf20Sopenharmony_ci		if (i == mtk_nand->bad_mark.sec)
6958c2ecf20Sopenharmony_ci			mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
6968c2ecf20Sopenharmony_ci
6978c2ecf20Sopenharmony_ci		memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
6988c2ecf20Sopenharmony_ci
6998c2ecf20Sopenharmony_ci		/* program the CRC back to the OOB */
7008c2ecf20Sopenharmony_ci		ret = mtk_nfc_sector_encode(chip, mtk_data_ptr(chip, i));
7018c2ecf20Sopenharmony_ci		if (ret < 0)
7028c2ecf20Sopenharmony_ci			return ret;
7038c2ecf20Sopenharmony_ci	}
7048c2ecf20Sopenharmony_ci
7058c2ecf20Sopenharmony_ci	return 0;
7068c2ecf20Sopenharmony_ci}
7078c2ecf20Sopenharmony_ci
7088c2ecf20Sopenharmony_cistatic void mtk_nfc_format_page(struct mtd_info *mtd, const u8 *buf)
7098c2ecf20Sopenharmony_ci{
7108c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
7118c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
7128c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
7138c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
7148c2ecf20Sopenharmony_ci	u32 i;
7158c2ecf20Sopenharmony_ci
7168c2ecf20Sopenharmony_ci	memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
7178c2ecf20Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
7188c2ecf20Sopenharmony_ci		if (buf)
7198c2ecf20Sopenharmony_ci			memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
7208c2ecf20Sopenharmony_ci			       chip->ecc.size);
7218c2ecf20Sopenharmony_ci
7228c2ecf20Sopenharmony_ci		if (i == mtk_nand->bad_mark.sec)
7238c2ecf20Sopenharmony_ci			mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
7248c2ecf20Sopenharmony_ci
7258c2ecf20Sopenharmony_ci		memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
7268c2ecf20Sopenharmony_ci	}
7278c2ecf20Sopenharmony_ci}
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_cistatic inline void mtk_nfc_read_fdm(struct nand_chip *chip, u32 start,
7308c2ecf20Sopenharmony_ci				    u32 sectors)
7318c2ecf20Sopenharmony_ci{
7328c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
7338c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
7348c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
7358c2ecf20Sopenharmony_ci	u32 vall, valm;
7368c2ecf20Sopenharmony_ci	u8 *oobptr;
7378c2ecf20Sopenharmony_ci	int i, j;
7388c2ecf20Sopenharmony_ci
7398c2ecf20Sopenharmony_ci	for (i = 0; i < sectors; i++) {
7408c2ecf20Sopenharmony_ci		oobptr = oob_ptr(chip, start + i);
7418c2ecf20Sopenharmony_ci		vall = nfi_readl(nfc, NFI_FDML(i));
7428c2ecf20Sopenharmony_ci		valm = nfi_readl(nfc, NFI_FDMM(i));
7438c2ecf20Sopenharmony_ci
7448c2ecf20Sopenharmony_ci		for (j = 0; j < fdm->reg_size; j++)
7458c2ecf20Sopenharmony_ci			oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
7468c2ecf20Sopenharmony_ci	}
7478c2ecf20Sopenharmony_ci}
7488c2ecf20Sopenharmony_ci
7498c2ecf20Sopenharmony_cistatic inline void mtk_nfc_write_fdm(struct nand_chip *chip)
7508c2ecf20Sopenharmony_ci{
7518c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
7528c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
7538c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
7548c2ecf20Sopenharmony_ci	u32 vall, valm;
7558c2ecf20Sopenharmony_ci	u8 *oobptr;
7568c2ecf20Sopenharmony_ci	int i, j;
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
7598c2ecf20Sopenharmony_ci		oobptr = oob_ptr(chip, i);
7608c2ecf20Sopenharmony_ci		vall = 0;
7618c2ecf20Sopenharmony_ci		valm = 0;
7628c2ecf20Sopenharmony_ci		for (j = 0; j < 8; j++) {
7638c2ecf20Sopenharmony_ci			if (j < 4)
7648c2ecf20Sopenharmony_ci				vall |= (j < fdm->reg_size ? oobptr[j] : 0xff)
7658c2ecf20Sopenharmony_ci						<< (j * 8);
7668c2ecf20Sopenharmony_ci			else
7678c2ecf20Sopenharmony_ci				valm |= (j < fdm->reg_size ? oobptr[j] : 0xff)
7688c2ecf20Sopenharmony_ci						<< ((j - 4) * 8);
7698c2ecf20Sopenharmony_ci		}
7708c2ecf20Sopenharmony_ci		nfi_writel(nfc, vall, NFI_FDML(i));
7718c2ecf20Sopenharmony_ci		nfi_writel(nfc, valm, NFI_FDMM(i));
7728c2ecf20Sopenharmony_ci	}
7738c2ecf20Sopenharmony_ci}
7748c2ecf20Sopenharmony_ci
7758c2ecf20Sopenharmony_cistatic int mtk_nfc_do_write_page(struct mtd_info *mtd, struct nand_chip *chip,
7768c2ecf20Sopenharmony_ci				 const u8 *buf, int page, int len)
7778c2ecf20Sopenharmony_ci{
7788c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
7798c2ecf20Sopenharmony_ci	struct device *dev = nfc->dev;
7808c2ecf20Sopenharmony_ci	dma_addr_t addr;
7818c2ecf20Sopenharmony_ci	u32 reg;
7828c2ecf20Sopenharmony_ci	int ret;
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_ci	addr = dma_map_single(dev, (void *)buf, len, DMA_TO_DEVICE);
7858c2ecf20Sopenharmony_ci	ret = dma_mapping_error(nfc->dev, addr);
7868c2ecf20Sopenharmony_ci	if (ret) {
7878c2ecf20Sopenharmony_ci		dev_err(nfc->dev, "dma mapping error\n");
7888c2ecf20Sopenharmony_ci		return -EINVAL;
7898c2ecf20Sopenharmony_ci	}
7908c2ecf20Sopenharmony_ci
7918c2ecf20Sopenharmony_ci	reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AHB | CNFG_DMA_BURST_EN;
7928c2ecf20Sopenharmony_ci	nfi_writew(nfc, reg, NFI_CNFG);
7938c2ecf20Sopenharmony_ci
7948c2ecf20Sopenharmony_ci	nfi_writel(nfc, chip->ecc.steps << CON_SEC_SHIFT, NFI_CON);
7958c2ecf20Sopenharmony_ci	nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
7968c2ecf20Sopenharmony_ci	nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
7978c2ecf20Sopenharmony_ci
7988c2ecf20Sopenharmony_ci	init_completion(&nfc->done);
7998c2ecf20Sopenharmony_ci
8008c2ecf20Sopenharmony_ci	reg = nfi_readl(nfc, NFI_CON) | CON_BWR;
8018c2ecf20Sopenharmony_ci	nfi_writel(nfc, reg, NFI_CON);
8028c2ecf20Sopenharmony_ci	nfi_writew(nfc, STAR_EN, NFI_STRDATA);
8038c2ecf20Sopenharmony_ci
8048c2ecf20Sopenharmony_ci	ret = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
8058c2ecf20Sopenharmony_ci	if (!ret) {
8068c2ecf20Sopenharmony_ci		dev_err(dev, "program ahb done timeout\n");
8078c2ecf20Sopenharmony_ci		nfi_writew(nfc, 0, NFI_INTR_EN);
8088c2ecf20Sopenharmony_ci		ret = -ETIMEDOUT;
8098c2ecf20Sopenharmony_ci		goto timeout;
8108c2ecf20Sopenharmony_ci	}
8118c2ecf20Sopenharmony_ci
8128c2ecf20Sopenharmony_ci	ret = readl_poll_timeout_atomic(nfc->regs + NFI_ADDRCNTR, reg,
8138c2ecf20Sopenharmony_ci					ADDRCNTR_SEC(reg) >= chip->ecc.steps,
8148c2ecf20Sopenharmony_ci					10, MTK_TIMEOUT);
8158c2ecf20Sopenharmony_ci	if (ret)
8168c2ecf20Sopenharmony_ci		dev_err(dev, "hwecc write timeout\n");
8178c2ecf20Sopenharmony_ci
8188c2ecf20Sopenharmony_citimeout:
8198c2ecf20Sopenharmony_ci
8208c2ecf20Sopenharmony_ci	dma_unmap_single(nfc->dev, addr, len, DMA_TO_DEVICE);
8218c2ecf20Sopenharmony_ci	nfi_writel(nfc, 0, NFI_CON);
8228c2ecf20Sopenharmony_ci
8238c2ecf20Sopenharmony_ci	return ret;
8248c2ecf20Sopenharmony_ci}
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_cistatic int mtk_nfc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
8278c2ecf20Sopenharmony_ci			      const u8 *buf, int page, int raw)
8288c2ecf20Sopenharmony_ci{
8298c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
8308c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
8318c2ecf20Sopenharmony_ci	size_t len;
8328c2ecf20Sopenharmony_ci	const u8 *bufpoi;
8338c2ecf20Sopenharmony_ci	u32 reg;
8348c2ecf20Sopenharmony_ci	int ret;
8358c2ecf20Sopenharmony_ci
8368c2ecf20Sopenharmony_ci	mtk_nfc_select_target(chip, chip->cur_cs);
8378c2ecf20Sopenharmony_ci	nand_prog_page_begin_op(chip, page, 0, NULL, 0);
8388c2ecf20Sopenharmony_ci
8398c2ecf20Sopenharmony_ci	if (!raw) {
8408c2ecf20Sopenharmony_ci		/* OOB => FDM: from register,  ECC: from HW */
8418c2ecf20Sopenharmony_ci		reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AUTO_FMT_EN;
8428c2ecf20Sopenharmony_ci		nfi_writew(nfc, reg | CNFG_HW_ECC_EN, NFI_CNFG);
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_ci		nfc->ecc_cfg.op = ECC_ENCODE;
8458c2ecf20Sopenharmony_ci		nfc->ecc_cfg.mode = ECC_NFI_MODE;
8468c2ecf20Sopenharmony_ci		ret = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
8478c2ecf20Sopenharmony_ci		if (ret) {
8488c2ecf20Sopenharmony_ci			/* clear NFI config */
8498c2ecf20Sopenharmony_ci			reg = nfi_readw(nfc, NFI_CNFG);
8508c2ecf20Sopenharmony_ci			reg &= ~(CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
8518c2ecf20Sopenharmony_ci			nfi_writew(nfc, reg, NFI_CNFG);
8528c2ecf20Sopenharmony_ci
8538c2ecf20Sopenharmony_ci			return ret;
8548c2ecf20Sopenharmony_ci		}
8558c2ecf20Sopenharmony_ci
8568c2ecf20Sopenharmony_ci		memcpy(nfc->buffer, buf, mtd->writesize);
8578c2ecf20Sopenharmony_ci		mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, raw);
8588c2ecf20Sopenharmony_ci		bufpoi = nfc->buffer;
8598c2ecf20Sopenharmony_ci
8608c2ecf20Sopenharmony_ci		/* write OOB into the FDM registers (OOB area in MTK NAND) */
8618c2ecf20Sopenharmony_ci		mtk_nfc_write_fdm(chip);
8628c2ecf20Sopenharmony_ci	} else {
8638c2ecf20Sopenharmony_ci		bufpoi = buf;
8648c2ecf20Sopenharmony_ci	}
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ci	len = mtd->writesize + (raw ? mtd->oobsize : 0);
8678c2ecf20Sopenharmony_ci	ret = mtk_nfc_do_write_page(mtd, chip, bufpoi, page, len);
8688c2ecf20Sopenharmony_ci
8698c2ecf20Sopenharmony_ci	if (!raw)
8708c2ecf20Sopenharmony_ci		mtk_ecc_disable(nfc->ecc);
8718c2ecf20Sopenharmony_ci
8728c2ecf20Sopenharmony_ci	if (ret)
8738c2ecf20Sopenharmony_ci		return ret;
8748c2ecf20Sopenharmony_ci
8758c2ecf20Sopenharmony_ci	return nand_prog_page_end_op(chip);
8768c2ecf20Sopenharmony_ci}
8778c2ecf20Sopenharmony_ci
8788c2ecf20Sopenharmony_cistatic int mtk_nfc_write_page_hwecc(struct nand_chip *chip, const u8 *buf,
8798c2ecf20Sopenharmony_ci				    int oob_on, int page)
8808c2ecf20Sopenharmony_ci{
8818c2ecf20Sopenharmony_ci	return mtk_nfc_write_page(nand_to_mtd(chip), chip, buf, page, 0);
8828c2ecf20Sopenharmony_ci}
8838c2ecf20Sopenharmony_ci
8848c2ecf20Sopenharmony_cistatic int mtk_nfc_write_page_raw(struct nand_chip *chip, const u8 *buf,
8858c2ecf20Sopenharmony_ci				  int oob_on, int pg)
8868c2ecf20Sopenharmony_ci{
8878c2ecf20Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
8888c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
8898c2ecf20Sopenharmony_ci
8908c2ecf20Sopenharmony_ci	mtk_nfc_format_page(mtd, buf);
8918c2ecf20Sopenharmony_ci	return mtk_nfc_write_page(mtd, chip, nfc->buffer, pg, 1);
8928c2ecf20Sopenharmony_ci}
8938c2ecf20Sopenharmony_ci
8948c2ecf20Sopenharmony_cistatic int mtk_nfc_write_subpage_hwecc(struct nand_chip *chip, u32 offset,
8958c2ecf20Sopenharmony_ci				       u32 data_len, const u8 *buf,
8968c2ecf20Sopenharmony_ci				       int oob_on, int page)
8978c2ecf20Sopenharmony_ci{
8988c2ecf20Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
8998c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
9008c2ecf20Sopenharmony_ci	int ret;
9018c2ecf20Sopenharmony_ci
9028c2ecf20Sopenharmony_ci	ret = mtk_nfc_format_subpage(mtd, offset, data_len, buf);
9038c2ecf20Sopenharmony_ci	if (ret < 0)
9048c2ecf20Sopenharmony_ci		return ret;
9058c2ecf20Sopenharmony_ci
9068c2ecf20Sopenharmony_ci	/* use the data in the private buffer (now with FDM and CRC) */
9078c2ecf20Sopenharmony_ci	return mtk_nfc_write_page(mtd, chip, nfc->buffer, page, 1);
9088c2ecf20Sopenharmony_ci}
9098c2ecf20Sopenharmony_ci
9108c2ecf20Sopenharmony_cistatic int mtk_nfc_write_oob_std(struct nand_chip *chip, int page)
9118c2ecf20Sopenharmony_ci{
9128c2ecf20Sopenharmony_ci	return mtk_nfc_write_page_raw(chip, NULL, 1, page);
9138c2ecf20Sopenharmony_ci}
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_cistatic int mtk_nfc_update_ecc_stats(struct mtd_info *mtd, u8 *buf, u32 start,
9168c2ecf20Sopenharmony_ci				    u32 sectors)
9178c2ecf20Sopenharmony_ci{
9188c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
9198c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
9208c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
9218c2ecf20Sopenharmony_ci	struct mtk_ecc_stats stats;
9228c2ecf20Sopenharmony_ci	u32 reg_size = mtk_nand->fdm.reg_size;
9238c2ecf20Sopenharmony_ci	int rc, i;
9248c2ecf20Sopenharmony_ci
9258c2ecf20Sopenharmony_ci	rc = nfi_readl(nfc, NFI_STA) & STA_EMP_PAGE;
9268c2ecf20Sopenharmony_ci	if (rc) {
9278c2ecf20Sopenharmony_ci		memset(buf, 0xff, sectors * chip->ecc.size);
9288c2ecf20Sopenharmony_ci		for (i = 0; i < sectors; i++)
9298c2ecf20Sopenharmony_ci			memset(oob_ptr(chip, start + i), 0xff, reg_size);
9308c2ecf20Sopenharmony_ci		return 0;
9318c2ecf20Sopenharmony_ci	}
9328c2ecf20Sopenharmony_ci
9338c2ecf20Sopenharmony_ci	mtk_ecc_get_stats(nfc->ecc, &stats, sectors);
9348c2ecf20Sopenharmony_ci	mtd->ecc_stats.corrected += stats.corrected;
9358c2ecf20Sopenharmony_ci	mtd->ecc_stats.failed += stats.failed;
9368c2ecf20Sopenharmony_ci
9378c2ecf20Sopenharmony_ci	return stats.bitflips;
9388c2ecf20Sopenharmony_ci}
9398c2ecf20Sopenharmony_ci
9408c2ecf20Sopenharmony_cistatic int mtk_nfc_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
9418c2ecf20Sopenharmony_ci				u32 data_offs, u32 readlen,
9428c2ecf20Sopenharmony_ci				u8 *bufpoi, int page, int raw)
9438c2ecf20Sopenharmony_ci{
9448c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
9458c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
9468c2ecf20Sopenharmony_ci	u32 spare = mtk_nand->spare_per_sector;
9478c2ecf20Sopenharmony_ci	u32 column, sectors, start, end, reg;
9488c2ecf20Sopenharmony_ci	dma_addr_t addr;
9498c2ecf20Sopenharmony_ci	int bitflips = 0;
9508c2ecf20Sopenharmony_ci	size_t len;
9518c2ecf20Sopenharmony_ci	u8 *buf;
9528c2ecf20Sopenharmony_ci	int rc;
9538c2ecf20Sopenharmony_ci
9548c2ecf20Sopenharmony_ci	mtk_nfc_select_target(chip, chip->cur_cs);
9558c2ecf20Sopenharmony_ci	start = data_offs / chip->ecc.size;
9568c2ecf20Sopenharmony_ci	end = DIV_ROUND_UP(data_offs + readlen, chip->ecc.size);
9578c2ecf20Sopenharmony_ci
9588c2ecf20Sopenharmony_ci	sectors = end - start;
9598c2ecf20Sopenharmony_ci	column = start * (chip->ecc.size + spare);
9608c2ecf20Sopenharmony_ci
9618c2ecf20Sopenharmony_ci	len = sectors * chip->ecc.size + (raw ? sectors * spare : 0);
9628c2ecf20Sopenharmony_ci	buf = bufpoi + start * chip->ecc.size;
9638c2ecf20Sopenharmony_ci
9648c2ecf20Sopenharmony_ci	nand_read_page_op(chip, page, column, NULL, 0);
9658c2ecf20Sopenharmony_ci
9668c2ecf20Sopenharmony_ci	addr = dma_map_single(nfc->dev, buf, len, DMA_FROM_DEVICE);
9678c2ecf20Sopenharmony_ci	rc = dma_mapping_error(nfc->dev, addr);
9688c2ecf20Sopenharmony_ci	if (rc) {
9698c2ecf20Sopenharmony_ci		dev_err(nfc->dev, "dma mapping error\n");
9708c2ecf20Sopenharmony_ci
9718c2ecf20Sopenharmony_ci		return -EINVAL;
9728c2ecf20Sopenharmony_ci	}
9738c2ecf20Sopenharmony_ci
9748c2ecf20Sopenharmony_ci	reg = nfi_readw(nfc, NFI_CNFG);
9758c2ecf20Sopenharmony_ci	reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_AHB;
9768c2ecf20Sopenharmony_ci	if (!raw) {
9778c2ecf20Sopenharmony_ci		reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
9788c2ecf20Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
9798c2ecf20Sopenharmony_ci
9808c2ecf20Sopenharmony_ci		nfc->ecc_cfg.mode = ECC_NFI_MODE;
9818c2ecf20Sopenharmony_ci		nfc->ecc_cfg.sectors = sectors;
9828c2ecf20Sopenharmony_ci		nfc->ecc_cfg.op = ECC_DECODE;
9838c2ecf20Sopenharmony_ci		rc = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
9848c2ecf20Sopenharmony_ci		if (rc) {
9858c2ecf20Sopenharmony_ci			dev_err(nfc->dev, "ecc enable\n");
9868c2ecf20Sopenharmony_ci			/* clear NFI_CNFG */
9878c2ecf20Sopenharmony_ci			reg &= ~(CNFG_DMA_BURST_EN | CNFG_AHB | CNFG_READ_EN |
9888c2ecf20Sopenharmony_ci				CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
9898c2ecf20Sopenharmony_ci			nfi_writew(nfc, reg, NFI_CNFG);
9908c2ecf20Sopenharmony_ci			dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
9918c2ecf20Sopenharmony_ci
9928c2ecf20Sopenharmony_ci			return rc;
9938c2ecf20Sopenharmony_ci		}
9948c2ecf20Sopenharmony_ci	} else {
9958c2ecf20Sopenharmony_ci		nfi_writew(nfc, reg, NFI_CNFG);
9968c2ecf20Sopenharmony_ci	}
9978c2ecf20Sopenharmony_ci
9988c2ecf20Sopenharmony_ci	nfi_writel(nfc, sectors << CON_SEC_SHIFT, NFI_CON);
9998c2ecf20Sopenharmony_ci	nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
10008c2ecf20Sopenharmony_ci	nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
10018c2ecf20Sopenharmony_ci
10028c2ecf20Sopenharmony_ci	init_completion(&nfc->done);
10038c2ecf20Sopenharmony_ci	reg = nfi_readl(nfc, NFI_CON) | CON_BRD;
10048c2ecf20Sopenharmony_ci	nfi_writel(nfc, reg, NFI_CON);
10058c2ecf20Sopenharmony_ci	nfi_writew(nfc, STAR_EN, NFI_STRDATA);
10068c2ecf20Sopenharmony_ci
10078c2ecf20Sopenharmony_ci	rc = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
10088c2ecf20Sopenharmony_ci	if (!rc)
10098c2ecf20Sopenharmony_ci		dev_warn(nfc->dev, "read ahb/dma done timeout\n");
10108c2ecf20Sopenharmony_ci
10118c2ecf20Sopenharmony_ci	rc = readl_poll_timeout_atomic(nfc->regs + NFI_BYTELEN, reg,
10128c2ecf20Sopenharmony_ci				       ADDRCNTR_SEC(reg) >= sectors, 10,
10138c2ecf20Sopenharmony_ci				       MTK_TIMEOUT);
10148c2ecf20Sopenharmony_ci	if (rc < 0) {
10158c2ecf20Sopenharmony_ci		dev_err(nfc->dev, "subpage done timeout\n");
10168c2ecf20Sopenharmony_ci		bitflips = -EIO;
10178c2ecf20Sopenharmony_ci	} else if (!raw) {
10188c2ecf20Sopenharmony_ci		rc = mtk_ecc_wait_done(nfc->ecc, ECC_DECODE);
10198c2ecf20Sopenharmony_ci		bitflips = rc < 0 ? -ETIMEDOUT :
10208c2ecf20Sopenharmony_ci			mtk_nfc_update_ecc_stats(mtd, buf, start, sectors);
10218c2ecf20Sopenharmony_ci		mtk_nfc_read_fdm(chip, start, sectors);
10228c2ecf20Sopenharmony_ci	}
10238c2ecf20Sopenharmony_ci
10248c2ecf20Sopenharmony_ci	dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
10258c2ecf20Sopenharmony_ci
10268c2ecf20Sopenharmony_ci	if (raw)
10278c2ecf20Sopenharmony_ci		goto done;
10288c2ecf20Sopenharmony_ci
10298c2ecf20Sopenharmony_ci	mtk_ecc_disable(nfc->ecc);
10308c2ecf20Sopenharmony_ci
10318c2ecf20Sopenharmony_ci	if (clamp(mtk_nand->bad_mark.sec, start, end) == mtk_nand->bad_mark.sec)
10328c2ecf20Sopenharmony_ci		mtk_nand->bad_mark.bm_swap(mtd, bufpoi, raw);
10338c2ecf20Sopenharmony_cidone:
10348c2ecf20Sopenharmony_ci	nfi_writel(nfc, 0, NFI_CON);
10358c2ecf20Sopenharmony_ci
10368c2ecf20Sopenharmony_ci	return bitflips;
10378c2ecf20Sopenharmony_ci}
10388c2ecf20Sopenharmony_ci
10398c2ecf20Sopenharmony_cistatic int mtk_nfc_read_subpage_hwecc(struct nand_chip *chip, u32 off,
10408c2ecf20Sopenharmony_ci				      u32 len, u8 *p, int pg)
10418c2ecf20Sopenharmony_ci{
10428c2ecf20Sopenharmony_ci	return mtk_nfc_read_subpage(nand_to_mtd(chip), chip, off, len, p, pg,
10438c2ecf20Sopenharmony_ci				    0);
10448c2ecf20Sopenharmony_ci}
10458c2ecf20Sopenharmony_ci
10468c2ecf20Sopenharmony_cistatic int mtk_nfc_read_page_hwecc(struct nand_chip *chip, u8 *p, int oob_on,
10478c2ecf20Sopenharmony_ci				   int pg)
10488c2ecf20Sopenharmony_ci{
10498c2ecf20Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
10508c2ecf20Sopenharmony_ci
10518c2ecf20Sopenharmony_ci	return mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, p, pg, 0);
10528c2ecf20Sopenharmony_ci}
10538c2ecf20Sopenharmony_ci
10548c2ecf20Sopenharmony_cistatic int mtk_nfc_read_page_raw(struct nand_chip *chip, u8 *buf, int oob_on,
10558c2ecf20Sopenharmony_ci				 int page)
10568c2ecf20Sopenharmony_ci{
10578c2ecf20Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
10588c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
10598c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
10608c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
10618c2ecf20Sopenharmony_ci	int i, ret;
10628c2ecf20Sopenharmony_ci
10638c2ecf20Sopenharmony_ci	memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
10648c2ecf20Sopenharmony_ci	ret = mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, nfc->buffer,
10658c2ecf20Sopenharmony_ci				   page, 1);
10668c2ecf20Sopenharmony_ci	if (ret < 0)
10678c2ecf20Sopenharmony_ci		return ret;
10688c2ecf20Sopenharmony_ci
10698c2ecf20Sopenharmony_ci	for (i = 0; i < chip->ecc.steps; i++) {
10708c2ecf20Sopenharmony_ci		memcpy(oob_ptr(chip, i), mtk_oob_ptr(chip, i), fdm->reg_size);
10718c2ecf20Sopenharmony_ci
10728c2ecf20Sopenharmony_ci		if (i == mtk_nand->bad_mark.sec)
10738c2ecf20Sopenharmony_ci			mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
10748c2ecf20Sopenharmony_ci
10758c2ecf20Sopenharmony_ci		if (buf)
10768c2ecf20Sopenharmony_ci			memcpy(data_ptr(chip, buf, i), mtk_data_ptr(chip, i),
10778c2ecf20Sopenharmony_ci			       chip->ecc.size);
10788c2ecf20Sopenharmony_ci	}
10798c2ecf20Sopenharmony_ci
10808c2ecf20Sopenharmony_ci	return ret;
10818c2ecf20Sopenharmony_ci}
10828c2ecf20Sopenharmony_ci
10838c2ecf20Sopenharmony_cistatic int mtk_nfc_read_oob_std(struct nand_chip *chip, int page)
10848c2ecf20Sopenharmony_ci{
10858c2ecf20Sopenharmony_ci	return mtk_nfc_read_page_raw(chip, NULL, 1, page);
10868c2ecf20Sopenharmony_ci}
10878c2ecf20Sopenharmony_ci
10888c2ecf20Sopenharmony_cistatic inline void mtk_nfc_hw_init(struct mtk_nfc *nfc)
10898c2ecf20Sopenharmony_ci{
10908c2ecf20Sopenharmony_ci	/*
10918c2ecf20Sopenharmony_ci	 * CNRNB: nand ready/busy register
10928c2ecf20Sopenharmony_ci	 * -------------------------------
10938c2ecf20Sopenharmony_ci	 * 7:4: timeout register for polling the NAND busy/ready signal
10948c2ecf20Sopenharmony_ci	 * 0  : poll the status of the busy/ready signal after [7:4]*16 cycles.
10958c2ecf20Sopenharmony_ci	 */
10968c2ecf20Sopenharmony_ci	nfi_writew(nfc, 0xf1, NFI_CNRNB);
10978c2ecf20Sopenharmony_ci	nfi_writel(nfc, PAGEFMT_8K_16K, NFI_PAGEFMT);
10988c2ecf20Sopenharmony_ci
10998c2ecf20Sopenharmony_ci	mtk_nfc_hw_reset(nfc);
11008c2ecf20Sopenharmony_ci
11018c2ecf20Sopenharmony_ci	nfi_readl(nfc, NFI_INTR_STA);
11028c2ecf20Sopenharmony_ci	nfi_writel(nfc, 0, NFI_INTR_EN);
11038c2ecf20Sopenharmony_ci}
11048c2ecf20Sopenharmony_ci
11058c2ecf20Sopenharmony_cistatic irqreturn_t mtk_nfc_irq(int irq, void *id)
11068c2ecf20Sopenharmony_ci{
11078c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = id;
11088c2ecf20Sopenharmony_ci	u16 sta, ien;
11098c2ecf20Sopenharmony_ci
11108c2ecf20Sopenharmony_ci	sta = nfi_readw(nfc, NFI_INTR_STA);
11118c2ecf20Sopenharmony_ci	ien = nfi_readw(nfc, NFI_INTR_EN);
11128c2ecf20Sopenharmony_ci
11138c2ecf20Sopenharmony_ci	if (!(sta & ien))
11148c2ecf20Sopenharmony_ci		return IRQ_NONE;
11158c2ecf20Sopenharmony_ci
11168c2ecf20Sopenharmony_ci	nfi_writew(nfc, ~sta & ien, NFI_INTR_EN);
11178c2ecf20Sopenharmony_ci	complete(&nfc->done);
11188c2ecf20Sopenharmony_ci
11198c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
11208c2ecf20Sopenharmony_ci}
11218c2ecf20Sopenharmony_ci
11228c2ecf20Sopenharmony_cistatic int mtk_nfc_enable_clk(struct device *dev, struct mtk_nfc_clk *clk)
11238c2ecf20Sopenharmony_ci{
11248c2ecf20Sopenharmony_ci	int ret;
11258c2ecf20Sopenharmony_ci
11268c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(clk->nfi_clk);
11278c2ecf20Sopenharmony_ci	if (ret) {
11288c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable nfi clk\n");
11298c2ecf20Sopenharmony_ci		return ret;
11308c2ecf20Sopenharmony_ci	}
11318c2ecf20Sopenharmony_ci
11328c2ecf20Sopenharmony_ci	ret = clk_prepare_enable(clk->pad_clk);
11338c2ecf20Sopenharmony_ci	if (ret) {
11348c2ecf20Sopenharmony_ci		dev_err(dev, "failed to enable pad clk\n");
11358c2ecf20Sopenharmony_ci		clk_disable_unprepare(clk->nfi_clk);
11368c2ecf20Sopenharmony_ci		return ret;
11378c2ecf20Sopenharmony_ci	}
11388c2ecf20Sopenharmony_ci
11398c2ecf20Sopenharmony_ci	return 0;
11408c2ecf20Sopenharmony_ci}
11418c2ecf20Sopenharmony_ci
11428c2ecf20Sopenharmony_cistatic void mtk_nfc_disable_clk(struct mtk_nfc_clk *clk)
11438c2ecf20Sopenharmony_ci{
11448c2ecf20Sopenharmony_ci	clk_disable_unprepare(clk->nfi_clk);
11458c2ecf20Sopenharmony_ci	clk_disable_unprepare(clk->pad_clk);
11468c2ecf20Sopenharmony_ci}
11478c2ecf20Sopenharmony_ci
11488c2ecf20Sopenharmony_cistatic int mtk_nfc_ooblayout_free(struct mtd_info *mtd, int section,
11498c2ecf20Sopenharmony_ci				  struct mtd_oob_region *oob_region)
11508c2ecf20Sopenharmony_ci{
11518c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
11528c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
11538c2ecf20Sopenharmony_ci	struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
11548c2ecf20Sopenharmony_ci	u32 eccsteps;
11558c2ecf20Sopenharmony_ci
11568c2ecf20Sopenharmony_ci	eccsteps = mtd->writesize / chip->ecc.size;
11578c2ecf20Sopenharmony_ci
11588c2ecf20Sopenharmony_ci	if (section >= eccsteps)
11598c2ecf20Sopenharmony_ci		return -ERANGE;
11608c2ecf20Sopenharmony_ci
11618c2ecf20Sopenharmony_ci	oob_region->length = fdm->reg_size - fdm->ecc_size;
11628c2ecf20Sopenharmony_ci	oob_region->offset = section * fdm->reg_size + fdm->ecc_size;
11638c2ecf20Sopenharmony_ci
11648c2ecf20Sopenharmony_ci	return 0;
11658c2ecf20Sopenharmony_ci}
11668c2ecf20Sopenharmony_ci
11678c2ecf20Sopenharmony_cistatic int mtk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
11688c2ecf20Sopenharmony_ci				 struct mtd_oob_region *oob_region)
11698c2ecf20Sopenharmony_ci{
11708c2ecf20Sopenharmony_ci	struct nand_chip *chip = mtd_to_nand(mtd);
11718c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
11728c2ecf20Sopenharmony_ci	u32 eccsteps;
11738c2ecf20Sopenharmony_ci
11748c2ecf20Sopenharmony_ci	if (section)
11758c2ecf20Sopenharmony_ci		return -ERANGE;
11768c2ecf20Sopenharmony_ci
11778c2ecf20Sopenharmony_ci	eccsteps = mtd->writesize / chip->ecc.size;
11788c2ecf20Sopenharmony_ci	oob_region->offset = mtk_nand->fdm.reg_size * eccsteps;
11798c2ecf20Sopenharmony_ci	oob_region->length = mtd->oobsize - oob_region->offset;
11808c2ecf20Sopenharmony_ci
11818c2ecf20Sopenharmony_ci	return 0;
11828c2ecf20Sopenharmony_ci}
11838c2ecf20Sopenharmony_ci
11848c2ecf20Sopenharmony_cistatic const struct mtd_ooblayout_ops mtk_nfc_ooblayout_ops = {
11858c2ecf20Sopenharmony_ci	.free = mtk_nfc_ooblayout_free,
11868c2ecf20Sopenharmony_ci	.ecc = mtk_nfc_ooblayout_ecc,
11878c2ecf20Sopenharmony_ci};
11888c2ecf20Sopenharmony_ci
11898c2ecf20Sopenharmony_cistatic void mtk_nfc_set_fdm(struct mtk_nfc_fdm *fdm, struct mtd_info *mtd)
11908c2ecf20Sopenharmony_ci{
11918c2ecf20Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
11928c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *chip = to_mtk_nand(nand);
11938c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
11948c2ecf20Sopenharmony_ci	u32 ecc_bytes;
11958c2ecf20Sopenharmony_ci
11968c2ecf20Sopenharmony_ci	ecc_bytes = DIV_ROUND_UP(nand->ecc.strength *
11978c2ecf20Sopenharmony_ci				 mtk_ecc_get_parity_bits(nfc->ecc), 8);
11988c2ecf20Sopenharmony_ci
11998c2ecf20Sopenharmony_ci	fdm->reg_size = chip->spare_per_sector - ecc_bytes;
12008c2ecf20Sopenharmony_ci	if (fdm->reg_size > NFI_FDM_MAX_SIZE)
12018c2ecf20Sopenharmony_ci		fdm->reg_size = NFI_FDM_MAX_SIZE;
12028c2ecf20Sopenharmony_ci
12038c2ecf20Sopenharmony_ci	/* bad block mark storage */
12048c2ecf20Sopenharmony_ci	fdm->ecc_size = 1;
12058c2ecf20Sopenharmony_ci}
12068c2ecf20Sopenharmony_ci
12078c2ecf20Sopenharmony_cistatic void mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl *bm_ctl,
12088c2ecf20Sopenharmony_ci				     struct mtd_info *mtd)
12098c2ecf20Sopenharmony_ci{
12108c2ecf20Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
12118c2ecf20Sopenharmony_ci
12128c2ecf20Sopenharmony_ci	if (mtd->writesize == 512) {
12138c2ecf20Sopenharmony_ci		bm_ctl->bm_swap = mtk_nfc_no_bad_mark_swap;
12148c2ecf20Sopenharmony_ci	} else {
12158c2ecf20Sopenharmony_ci		bm_ctl->bm_swap = mtk_nfc_bad_mark_swap;
12168c2ecf20Sopenharmony_ci		bm_ctl->sec = mtd->writesize / mtk_data_len(nand);
12178c2ecf20Sopenharmony_ci		bm_ctl->pos = mtd->writesize % mtk_data_len(nand);
12188c2ecf20Sopenharmony_ci	}
12198c2ecf20Sopenharmony_ci}
12208c2ecf20Sopenharmony_ci
12218c2ecf20Sopenharmony_cistatic int mtk_nfc_set_spare_per_sector(u32 *sps, struct mtd_info *mtd)
12228c2ecf20Sopenharmony_ci{
12238c2ecf20Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
12248c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
12258c2ecf20Sopenharmony_ci	const u8 *spare = nfc->caps->spare_size;
12268c2ecf20Sopenharmony_ci	u32 eccsteps, i, closest_spare = 0;
12278c2ecf20Sopenharmony_ci
12288c2ecf20Sopenharmony_ci	eccsteps = mtd->writesize / nand->ecc.size;
12298c2ecf20Sopenharmony_ci	*sps = mtd->oobsize / eccsteps;
12308c2ecf20Sopenharmony_ci
12318c2ecf20Sopenharmony_ci	if (nand->ecc.size == 1024)
12328c2ecf20Sopenharmony_ci		*sps >>= 1;
12338c2ecf20Sopenharmony_ci
12348c2ecf20Sopenharmony_ci	if (*sps < MTK_NFC_MIN_SPARE)
12358c2ecf20Sopenharmony_ci		return -EINVAL;
12368c2ecf20Sopenharmony_ci
12378c2ecf20Sopenharmony_ci	for (i = 0; i < nfc->caps->num_spare_size; i++) {
12388c2ecf20Sopenharmony_ci		if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
12398c2ecf20Sopenharmony_ci			closest_spare = i;
12408c2ecf20Sopenharmony_ci			if (*sps == spare[i])
12418c2ecf20Sopenharmony_ci				break;
12428c2ecf20Sopenharmony_ci		}
12438c2ecf20Sopenharmony_ci	}
12448c2ecf20Sopenharmony_ci
12458c2ecf20Sopenharmony_ci	*sps = spare[closest_spare];
12468c2ecf20Sopenharmony_ci
12478c2ecf20Sopenharmony_ci	if (nand->ecc.size == 1024)
12488c2ecf20Sopenharmony_ci		*sps <<= 1;
12498c2ecf20Sopenharmony_ci
12508c2ecf20Sopenharmony_ci	return 0;
12518c2ecf20Sopenharmony_ci}
12528c2ecf20Sopenharmony_ci
12538c2ecf20Sopenharmony_cistatic int mtk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd)
12548c2ecf20Sopenharmony_ci{
12558c2ecf20Sopenharmony_ci	struct nand_chip *nand = mtd_to_nand(mtd);
12568c2ecf20Sopenharmony_ci	const struct nand_ecc_props *requirements =
12578c2ecf20Sopenharmony_ci		nanddev_get_ecc_requirements(&nand->base);
12588c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(nand);
12598c2ecf20Sopenharmony_ci	u32 spare;
12608c2ecf20Sopenharmony_ci	int free, ret;
12618c2ecf20Sopenharmony_ci
12628c2ecf20Sopenharmony_ci	/* support only ecc hw mode */
12638c2ecf20Sopenharmony_ci	if (nand->ecc.engine_type != NAND_ECC_ENGINE_TYPE_ON_HOST) {
12648c2ecf20Sopenharmony_ci		dev_err(dev, "ecc.engine_type not supported\n");
12658c2ecf20Sopenharmony_ci		return -EINVAL;
12668c2ecf20Sopenharmony_ci	}
12678c2ecf20Sopenharmony_ci
12688c2ecf20Sopenharmony_ci	/* if optional dt settings not present */
12698c2ecf20Sopenharmony_ci	if (!nand->ecc.size || !nand->ecc.strength) {
12708c2ecf20Sopenharmony_ci		/* use datasheet requirements */
12718c2ecf20Sopenharmony_ci		nand->ecc.strength = requirements->strength;
12728c2ecf20Sopenharmony_ci		nand->ecc.size = requirements->step_size;
12738c2ecf20Sopenharmony_ci
12748c2ecf20Sopenharmony_ci		/*
12758c2ecf20Sopenharmony_ci		 * align eccstrength and eccsize
12768c2ecf20Sopenharmony_ci		 * this controller only supports 512 and 1024 sizes
12778c2ecf20Sopenharmony_ci		 */
12788c2ecf20Sopenharmony_ci		if (nand->ecc.size < 1024) {
12798c2ecf20Sopenharmony_ci			if (mtd->writesize > 512 &&
12808c2ecf20Sopenharmony_ci			    nfc->caps->max_sector_size > 512) {
12818c2ecf20Sopenharmony_ci				nand->ecc.size = 1024;
12828c2ecf20Sopenharmony_ci				nand->ecc.strength <<= 1;
12838c2ecf20Sopenharmony_ci			} else {
12848c2ecf20Sopenharmony_ci				nand->ecc.size = 512;
12858c2ecf20Sopenharmony_ci			}
12868c2ecf20Sopenharmony_ci		} else {
12878c2ecf20Sopenharmony_ci			nand->ecc.size = 1024;
12888c2ecf20Sopenharmony_ci		}
12898c2ecf20Sopenharmony_ci
12908c2ecf20Sopenharmony_ci		ret = mtk_nfc_set_spare_per_sector(&spare, mtd);
12918c2ecf20Sopenharmony_ci		if (ret)
12928c2ecf20Sopenharmony_ci			return ret;
12938c2ecf20Sopenharmony_ci
12948c2ecf20Sopenharmony_ci		/* calculate oob bytes except ecc parity data */
12958c2ecf20Sopenharmony_ci		free = (nand->ecc.strength * mtk_ecc_get_parity_bits(nfc->ecc)
12968c2ecf20Sopenharmony_ci			+ 7) >> 3;
12978c2ecf20Sopenharmony_ci		free = spare - free;
12988c2ecf20Sopenharmony_ci
12998c2ecf20Sopenharmony_ci		/*
13008c2ecf20Sopenharmony_ci		 * enhance ecc strength if oob left is bigger than max FDM size
13018c2ecf20Sopenharmony_ci		 * or reduce ecc strength if oob size is not enough for ecc
13028c2ecf20Sopenharmony_ci		 * parity data.
13038c2ecf20Sopenharmony_ci		 */
13048c2ecf20Sopenharmony_ci		if (free > NFI_FDM_MAX_SIZE) {
13058c2ecf20Sopenharmony_ci			spare -= NFI_FDM_MAX_SIZE;
13068c2ecf20Sopenharmony_ci			nand->ecc.strength = (spare << 3) /
13078c2ecf20Sopenharmony_ci					     mtk_ecc_get_parity_bits(nfc->ecc);
13088c2ecf20Sopenharmony_ci		} else if (free < 0) {
13098c2ecf20Sopenharmony_ci			spare -= NFI_FDM_MIN_SIZE;
13108c2ecf20Sopenharmony_ci			nand->ecc.strength = (spare << 3) /
13118c2ecf20Sopenharmony_ci					     mtk_ecc_get_parity_bits(nfc->ecc);
13128c2ecf20Sopenharmony_ci		}
13138c2ecf20Sopenharmony_ci	}
13148c2ecf20Sopenharmony_ci
13158c2ecf20Sopenharmony_ci	mtk_ecc_adjust_strength(nfc->ecc, &nand->ecc.strength);
13168c2ecf20Sopenharmony_ci
13178c2ecf20Sopenharmony_ci	dev_info(dev, "eccsize %d eccstrength %d\n",
13188c2ecf20Sopenharmony_ci		 nand->ecc.size, nand->ecc.strength);
13198c2ecf20Sopenharmony_ci
13208c2ecf20Sopenharmony_ci	return 0;
13218c2ecf20Sopenharmony_ci}
13228c2ecf20Sopenharmony_ci
13238c2ecf20Sopenharmony_cistatic int mtk_nfc_attach_chip(struct nand_chip *chip)
13248c2ecf20Sopenharmony_ci{
13258c2ecf20Sopenharmony_ci	struct mtd_info *mtd = nand_to_mtd(chip);
13268c2ecf20Sopenharmony_ci	struct device *dev = mtd->dev.parent;
13278c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = nand_get_controller_data(chip);
13288c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
13298c2ecf20Sopenharmony_ci	int len;
13308c2ecf20Sopenharmony_ci	int ret;
13318c2ecf20Sopenharmony_ci
13328c2ecf20Sopenharmony_ci	if (chip->options & NAND_BUSWIDTH_16) {
13338c2ecf20Sopenharmony_ci		dev_err(dev, "16bits buswidth not supported");
13348c2ecf20Sopenharmony_ci		return -EINVAL;
13358c2ecf20Sopenharmony_ci	}
13368c2ecf20Sopenharmony_ci
13378c2ecf20Sopenharmony_ci	/* store bbt magic in page, cause OOB is not protected */
13388c2ecf20Sopenharmony_ci	if (chip->bbt_options & NAND_BBT_USE_FLASH)
13398c2ecf20Sopenharmony_ci		chip->bbt_options |= NAND_BBT_NO_OOB;
13408c2ecf20Sopenharmony_ci
13418c2ecf20Sopenharmony_ci	ret = mtk_nfc_ecc_init(dev, mtd);
13428c2ecf20Sopenharmony_ci	if (ret)
13438c2ecf20Sopenharmony_ci		return ret;
13448c2ecf20Sopenharmony_ci
13458c2ecf20Sopenharmony_ci	ret = mtk_nfc_set_spare_per_sector(&mtk_nand->spare_per_sector, mtd);
13468c2ecf20Sopenharmony_ci	if (ret)
13478c2ecf20Sopenharmony_ci		return ret;
13488c2ecf20Sopenharmony_ci
13498c2ecf20Sopenharmony_ci	mtk_nfc_set_fdm(&mtk_nand->fdm, mtd);
13508c2ecf20Sopenharmony_ci	mtk_nfc_set_bad_mark_ctl(&mtk_nand->bad_mark, mtd);
13518c2ecf20Sopenharmony_ci
13528c2ecf20Sopenharmony_ci	len = mtd->writesize + mtd->oobsize;
13538c2ecf20Sopenharmony_ci	nfc->buffer = devm_kzalloc(dev, len, GFP_KERNEL);
13548c2ecf20Sopenharmony_ci	if (!nfc->buffer)
13558c2ecf20Sopenharmony_ci		return  -ENOMEM;
13568c2ecf20Sopenharmony_ci
13578c2ecf20Sopenharmony_ci	return 0;
13588c2ecf20Sopenharmony_ci}
13598c2ecf20Sopenharmony_ci
13608c2ecf20Sopenharmony_cistatic const struct nand_controller_ops mtk_nfc_controller_ops = {
13618c2ecf20Sopenharmony_ci	.attach_chip = mtk_nfc_attach_chip,
13628c2ecf20Sopenharmony_ci	.setup_interface = mtk_nfc_setup_interface,
13638c2ecf20Sopenharmony_ci	.exec_op = mtk_nfc_exec_op,
13648c2ecf20Sopenharmony_ci};
13658c2ecf20Sopenharmony_ci
13668c2ecf20Sopenharmony_cistatic int mtk_nfc_nand_chip_init(struct device *dev, struct mtk_nfc *nfc,
13678c2ecf20Sopenharmony_ci				  struct device_node *np)
13688c2ecf20Sopenharmony_ci{
13698c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *chip;
13708c2ecf20Sopenharmony_ci	struct nand_chip *nand;
13718c2ecf20Sopenharmony_ci	struct mtd_info *mtd;
13728c2ecf20Sopenharmony_ci	int nsels;
13738c2ecf20Sopenharmony_ci	u32 tmp;
13748c2ecf20Sopenharmony_ci	int ret;
13758c2ecf20Sopenharmony_ci	int i;
13768c2ecf20Sopenharmony_ci
13778c2ecf20Sopenharmony_ci	if (!of_get_property(np, "reg", &nsels))
13788c2ecf20Sopenharmony_ci		return -ENODEV;
13798c2ecf20Sopenharmony_ci
13808c2ecf20Sopenharmony_ci	nsels /= sizeof(u32);
13818c2ecf20Sopenharmony_ci	if (!nsels || nsels > MTK_NAND_MAX_NSELS) {
13828c2ecf20Sopenharmony_ci		dev_err(dev, "invalid reg property size %d\n", nsels);
13838c2ecf20Sopenharmony_ci		return -EINVAL;
13848c2ecf20Sopenharmony_ci	}
13858c2ecf20Sopenharmony_ci
13868c2ecf20Sopenharmony_ci	chip = devm_kzalloc(dev, sizeof(*chip) + nsels * sizeof(u8),
13878c2ecf20Sopenharmony_ci			    GFP_KERNEL);
13888c2ecf20Sopenharmony_ci	if (!chip)
13898c2ecf20Sopenharmony_ci		return -ENOMEM;
13908c2ecf20Sopenharmony_ci
13918c2ecf20Sopenharmony_ci	chip->nsels = nsels;
13928c2ecf20Sopenharmony_ci	for (i = 0; i < nsels; i++) {
13938c2ecf20Sopenharmony_ci		ret = of_property_read_u32_index(np, "reg", i, &tmp);
13948c2ecf20Sopenharmony_ci		if (ret) {
13958c2ecf20Sopenharmony_ci			dev_err(dev, "reg property failure : %d\n", ret);
13968c2ecf20Sopenharmony_ci			return ret;
13978c2ecf20Sopenharmony_ci		}
13988c2ecf20Sopenharmony_ci
13998c2ecf20Sopenharmony_ci		if (tmp >= MTK_NAND_MAX_NSELS) {
14008c2ecf20Sopenharmony_ci			dev_err(dev, "invalid CS: %u\n", tmp);
14018c2ecf20Sopenharmony_ci			return -EINVAL;
14028c2ecf20Sopenharmony_ci		}
14038c2ecf20Sopenharmony_ci
14048c2ecf20Sopenharmony_ci		if (test_and_set_bit(tmp, &nfc->assigned_cs)) {
14058c2ecf20Sopenharmony_ci			dev_err(dev, "CS %u already assigned\n", tmp);
14068c2ecf20Sopenharmony_ci			return -EINVAL;
14078c2ecf20Sopenharmony_ci		}
14088c2ecf20Sopenharmony_ci
14098c2ecf20Sopenharmony_ci		chip->sels[i] = tmp;
14108c2ecf20Sopenharmony_ci	}
14118c2ecf20Sopenharmony_ci
14128c2ecf20Sopenharmony_ci	nand = &chip->nand;
14138c2ecf20Sopenharmony_ci	nand->controller = &nfc->controller;
14148c2ecf20Sopenharmony_ci
14158c2ecf20Sopenharmony_ci	nand_set_flash_node(nand, np);
14168c2ecf20Sopenharmony_ci	nand_set_controller_data(nand, nfc);
14178c2ecf20Sopenharmony_ci
14188c2ecf20Sopenharmony_ci	nand->options |= NAND_USES_DMA | NAND_SUBPAGE_READ;
14198c2ecf20Sopenharmony_ci
14208c2ecf20Sopenharmony_ci	/* set default mode in case dt entry is missing */
14218c2ecf20Sopenharmony_ci	nand->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST;
14228c2ecf20Sopenharmony_ci
14238c2ecf20Sopenharmony_ci	nand->ecc.write_subpage = mtk_nfc_write_subpage_hwecc;
14248c2ecf20Sopenharmony_ci	nand->ecc.write_page_raw = mtk_nfc_write_page_raw;
14258c2ecf20Sopenharmony_ci	nand->ecc.write_page = mtk_nfc_write_page_hwecc;
14268c2ecf20Sopenharmony_ci	nand->ecc.write_oob_raw = mtk_nfc_write_oob_std;
14278c2ecf20Sopenharmony_ci	nand->ecc.write_oob = mtk_nfc_write_oob_std;
14288c2ecf20Sopenharmony_ci
14298c2ecf20Sopenharmony_ci	nand->ecc.read_subpage = mtk_nfc_read_subpage_hwecc;
14308c2ecf20Sopenharmony_ci	nand->ecc.read_page_raw = mtk_nfc_read_page_raw;
14318c2ecf20Sopenharmony_ci	nand->ecc.read_page = mtk_nfc_read_page_hwecc;
14328c2ecf20Sopenharmony_ci	nand->ecc.read_oob_raw = mtk_nfc_read_oob_std;
14338c2ecf20Sopenharmony_ci	nand->ecc.read_oob = mtk_nfc_read_oob_std;
14348c2ecf20Sopenharmony_ci
14358c2ecf20Sopenharmony_ci	mtd = nand_to_mtd(nand);
14368c2ecf20Sopenharmony_ci	mtd->owner = THIS_MODULE;
14378c2ecf20Sopenharmony_ci	mtd->dev.parent = dev;
14388c2ecf20Sopenharmony_ci	mtd->name = MTK_NAME;
14398c2ecf20Sopenharmony_ci	mtd_set_ooblayout(mtd, &mtk_nfc_ooblayout_ops);
14408c2ecf20Sopenharmony_ci
14418c2ecf20Sopenharmony_ci	mtk_nfc_hw_init(nfc);
14428c2ecf20Sopenharmony_ci
14438c2ecf20Sopenharmony_ci	ret = nand_scan(nand, nsels);
14448c2ecf20Sopenharmony_ci	if (ret)
14458c2ecf20Sopenharmony_ci		return ret;
14468c2ecf20Sopenharmony_ci
14478c2ecf20Sopenharmony_ci	ret = mtd_device_register(mtd, NULL, 0);
14488c2ecf20Sopenharmony_ci	if (ret) {
14498c2ecf20Sopenharmony_ci		dev_err(dev, "mtd parse partition error\n");
14508c2ecf20Sopenharmony_ci		nand_cleanup(nand);
14518c2ecf20Sopenharmony_ci		return ret;
14528c2ecf20Sopenharmony_ci	}
14538c2ecf20Sopenharmony_ci
14548c2ecf20Sopenharmony_ci	list_add_tail(&chip->node, &nfc->chips);
14558c2ecf20Sopenharmony_ci
14568c2ecf20Sopenharmony_ci	return 0;
14578c2ecf20Sopenharmony_ci}
14588c2ecf20Sopenharmony_ci
14598c2ecf20Sopenharmony_cistatic int mtk_nfc_nand_chips_init(struct device *dev, struct mtk_nfc *nfc)
14608c2ecf20Sopenharmony_ci{
14618c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
14628c2ecf20Sopenharmony_ci	struct device_node *nand_np;
14638c2ecf20Sopenharmony_ci	int ret;
14648c2ecf20Sopenharmony_ci
14658c2ecf20Sopenharmony_ci	for_each_child_of_node(np, nand_np) {
14668c2ecf20Sopenharmony_ci		ret = mtk_nfc_nand_chip_init(dev, nfc, nand_np);
14678c2ecf20Sopenharmony_ci		if (ret) {
14688c2ecf20Sopenharmony_ci			of_node_put(nand_np);
14698c2ecf20Sopenharmony_ci			return ret;
14708c2ecf20Sopenharmony_ci		}
14718c2ecf20Sopenharmony_ci	}
14728c2ecf20Sopenharmony_ci
14738c2ecf20Sopenharmony_ci	return 0;
14748c2ecf20Sopenharmony_ci}
14758c2ecf20Sopenharmony_ci
14768c2ecf20Sopenharmony_cistatic const struct mtk_nfc_caps mtk_nfc_caps_mt2701 = {
14778c2ecf20Sopenharmony_ci	.spare_size = spare_size_mt2701,
14788c2ecf20Sopenharmony_ci	.num_spare_size = 16,
14798c2ecf20Sopenharmony_ci	.pageformat_spare_shift = 4,
14808c2ecf20Sopenharmony_ci	.nfi_clk_div = 1,
14818c2ecf20Sopenharmony_ci	.max_sector = 16,
14828c2ecf20Sopenharmony_ci	.max_sector_size = 1024,
14838c2ecf20Sopenharmony_ci};
14848c2ecf20Sopenharmony_ci
14858c2ecf20Sopenharmony_cistatic const struct mtk_nfc_caps mtk_nfc_caps_mt2712 = {
14868c2ecf20Sopenharmony_ci	.spare_size = spare_size_mt2712,
14878c2ecf20Sopenharmony_ci	.num_spare_size = 19,
14888c2ecf20Sopenharmony_ci	.pageformat_spare_shift = 16,
14898c2ecf20Sopenharmony_ci	.nfi_clk_div = 2,
14908c2ecf20Sopenharmony_ci	.max_sector = 16,
14918c2ecf20Sopenharmony_ci	.max_sector_size = 1024,
14928c2ecf20Sopenharmony_ci};
14938c2ecf20Sopenharmony_ci
14948c2ecf20Sopenharmony_cistatic const struct mtk_nfc_caps mtk_nfc_caps_mt7622 = {
14958c2ecf20Sopenharmony_ci	.spare_size = spare_size_mt7622,
14968c2ecf20Sopenharmony_ci	.num_spare_size = 4,
14978c2ecf20Sopenharmony_ci	.pageformat_spare_shift = 4,
14988c2ecf20Sopenharmony_ci	.nfi_clk_div = 1,
14998c2ecf20Sopenharmony_ci	.max_sector = 8,
15008c2ecf20Sopenharmony_ci	.max_sector_size = 512,
15018c2ecf20Sopenharmony_ci};
15028c2ecf20Sopenharmony_ci
15038c2ecf20Sopenharmony_cistatic const struct of_device_id mtk_nfc_id_table[] = {
15048c2ecf20Sopenharmony_ci	{
15058c2ecf20Sopenharmony_ci		.compatible = "mediatek,mt2701-nfc",
15068c2ecf20Sopenharmony_ci		.data = &mtk_nfc_caps_mt2701,
15078c2ecf20Sopenharmony_ci	}, {
15088c2ecf20Sopenharmony_ci		.compatible = "mediatek,mt2712-nfc",
15098c2ecf20Sopenharmony_ci		.data = &mtk_nfc_caps_mt2712,
15108c2ecf20Sopenharmony_ci	}, {
15118c2ecf20Sopenharmony_ci		.compatible = "mediatek,mt7622-nfc",
15128c2ecf20Sopenharmony_ci		.data = &mtk_nfc_caps_mt7622,
15138c2ecf20Sopenharmony_ci	},
15148c2ecf20Sopenharmony_ci	{}
15158c2ecf20Sopenharmony_ci};
15168c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mtk_nfc_id_table);
15178c2ecf20Sopenharmony_ci
15188c2ecf20Sopenharmony_cistatic int mtk_nfc_probe(struct platform_device *pdev)
15198c2ecf20Sopenharmony_ci{
15208c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
15218c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
15228c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc;
15238c2ecf20Sopenharmony_ci	struct resource *res;
15248c2ecf20Sopenharmony_ci	int ret, irq;
15258c2ecf20Sopenharmony_ci
15268c2ecf20Sopenharmony_ci	nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
15278c2ecf20Sopenharmony_ci	if (!nfc)
15288c2ecf20Sopenharmony_ci		return -ENOMEM;
15298c2ecf20Sopenharmony_ci
15308c2ecf20Sopenharmony_ci	nand_controller_init(&nfc->controller);
15318c2ecf20Sopenharmony_ci	INIT_LIST_HEAD(&nfc->chips);
15328c2ecf20Sopenharmony_ci	nfc->controller.ops = &mtk_nfc_controller_ops;
15338c2ecf20Sopenharmony_ci
15348c2ecf20Sopenharmony_ci	/* probe defer if not ready */
15358c2ecf20Sopenharmony_ci	nfc->ecc = of_mtk_ecc_get(np);
15368c2ecf20Sopenharmony_ci	if (IS_ERR(nfc->ecc))
15378c2ecf20Sopenharmony_ci		return PTR_ERR(nfc->ecc);
15388c2ecf20Sopenharmony_ci	else if (!nfc->ecc)
15398c2ecf20Sopenharmony_ci		return -ENODEV;
15408c2ecf20Sopenharmony_ci
15418c2ecf20Sopenharmony_ci	nfc->caps = of_device_get_match_data(dev);
15428c2ecf20Sopenharmony_ci	nfc->dev = dev;
15438c2ecf20Sopenharmony_ci
15448c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
15458c2ecf20Sopenharmony_ci	nfc->regs = devm_ioremap_resource(dev, res);
15468c2ecf20Sopenharmony_ci	if (IS_ERR(nfc->regs)) {
15478c2ecf20Sopenharmony_ci		ret = PTR_ERR(nfc->regs);
15488c2ecf20Sopenharmony_ci		goto release_ecc;
15498c2ecf20Sopenharmony_ci	}
15508c2ecf20Sopenharmony_ci
15518c2ecf20Sopenharmony_ci	nfc->clk.nfi_clk = devm_clk_get(dev, "nfi_clk");
15528c2ecf20Sopenharmony_ci	if (IS_ERR(nfc->clk.nfi_clk)) {
15538c2ecf20Sopenharmony_ci		dev_err(dev, "no clk\n");
15548c2ecf20Sopenharmony_ci		ret = PTR_ERR(nfc->clk.nfi_clk);
15558c2ecf20Sopenharmony_ci		goto release_ecc;
15568c2ecf20Sopenharmony_ci	}
15578c2ecf20Sopenharmony_ci
15588c2ecf20Sopenharmony_ci	nfc->clk.pad_clk = devm_clk_get(dev, "pad_clk");
15598c2ecf20Sopenharmony_ci	if (IS_ERR(nfc->clk.pad_clk)) {
15608c2ecf20Sopenharmony_ci		dev_err(dev, "no pad clk\n");
15618c2ecf20Sopenharmony_ci		ret = PTR_ERR(nfc->clk.pad_clk);
15628c2ecf20Sopenharmony_ci		goto release_ecc;
15638c2ecf20Sopenharmony_ci	}
15648c2ecf20Sopenharmony_ci
15658c2ecf20Sopenharmony_ci	ret = mtk_nfc_enable_clk(dev, &nfc->clk);
15668c2ecf20Sopenharmony_ci	if (ret)
15678c2ecf20Sopenharmony_ci		goto release_ecc;
15688c2ecf20Sopenharmony_ci
15698c2ecf20Sopenharmony_ci	irq = platform_get_irq(pdev, 0);
15708c2ecf20Sopenharmony_ci	if (irq < 0) {
15718c2ecf20Sopenharmony_ci		ret = -EINVAL;
15728c2ecf20Sopenharmony_ci		goto clk_disable;
15738c2ecf20Sopenharmony_ci	}
15748c2ecf20Sopenharmony_ci
15758c2ecf20Sopenharmony_ci	ret = devm_request_irq(dev, irq, mtk_nfc_irq, 0x0, "mtk-nand", nfc);
15768c2ecf20Sopenharmony_ci	if (ret) {
15778c2ecf20Sopenharmony_ci		dev_err(dev, "failed to request nfi irq\n");
15788c2ecf20Sopenharmony_ci		goto clk_disable;
15798c2ecf20Sopenharmony_ci	}
15808c2ecf20Sopenharmony_ci
15818c2ecf20Sopenharmony_ci	ret = dma_set_mask(dev, DMA_BIT_MASK(32));
15828c2ecf20Sopenharmony_ci	if (ret) {
15838c2ecf20Sopenharmony_ci		dev_err(dev, "failed to set dma mask\n");
15848c2ecf20Sopenharmony_ci		goto clk_disable;
15858c2ecf20Sopenharmony_ci	}
15868c2ecf20Sopenharmony_ci
15878c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, nfc);
15888c2ecf20Sopenharmony_ci
15898c2ecf20Sopenharmony_ci	ret = mtk_nfc_nand_chips_init(dev, nfc);
15908c2ecf20Sopenharmony_ci	if (ret) {
15918c2ecf20Sopenharmony_ci		dev_err(dev, "failed to init nand chips\n");
15928c2ecf20Sopenharmony_ci		goto clk_disable;
15938c2ecf20Sopenharmony_ci	}
15948c2ecf20Sopenharmony_ci
15958c2ecf20Sopenharmony_ci	return 0;
15968c2ecf20Sopenharmony_ci
15978c2ecf20Sopenharmony_ciclk_disable:
15988c2ecf20Sopenharmony_ci	mtk_nfc_disable_clk(&nfc->clk);
15998c2ecf20Sopenharmony_ci
16008c2ecf20Sopenharmony_cirelease_ecc:
16018c2ecf20Sopenharmony_ci	mtk_ecc_release(nfc->ecc);
16028c2ecf20Sopenharmony_ci
16038c2ecf20Sopenharmony_ci	return ret;
16048c2ecf20Sopenharmony_ci}
16058c2ecf20Sopenharmony_ci
16068c2ecf20Sopenharmony_cistatic int mtk_nfc_remove(struct platform_device *pdev)
16078c2ecf20Sopenharmony_ci{
16088c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = platform_get_drvdata(pdev);
16098c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *mtk_chip;
16108c2ecf20Sopenharmony_ci	struct nand_chip *chip;
16118c2ecf20Sopenharmony_ci	int ret;
16128c2ecf20Sopenharmony_ci
16138c2ecf20Sopenharmony_ci	while (!list_empty(&nfc->chips)) {
16148c2ecf20Sopenharmony_ci		mtk_chip = list_first_entry(&nfc->chips,
16158c2ecf20Sopenharmony_ci					    struct mtk_nfc_nand_chip, node);
16168c2ecf20Sopenharmony_ci		chip = &mtk_chip->nand;
16178c2ecf20Sopenharmony_ci		ret = mtd_device_unregister(nand_to_mtd(chip));
16188c2ecf20Sopenharmony_ci		WARN_ON(ret);
16198c2ecf20Sopenharmony_ci		nand_cleanup(chip);
16208c2ecf20Sopenharmony_ci		list_del(&mtk_chip->node);
16218c2ecf20Sopenharmony_ci	}
16228c2ecf20Sopenharmony_ci
16238c2ecf20Sopenharmony_ci	mtk_ecc_release(nfc->ecc);
16248c2ecf20Sopenharmony_ci	mtk_nfc_disable_clk(&nfc->clk);
16258c2ecf20Sopenharmony_ci
16268c2ecf20Sopenharmony_ci	return 0;
16278c2ecf20Sopenharmony_ci}
16288c2ecf20Sopenharmony_ci
16298c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
16308c2ecf20Sopenharmony_cistatic int mtk_nfc_suspend(struct device *dev)
16318c2ecf20Sopenharmony_ci{
16328c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = dev_get_drvdata(dev);
16338c2ecf20Sopenharmony_ci
16348c2ecf20Sopenharmony_ci	mtk_nfc_disable_clk(&nfc->clk);
16358c2ecf20Sopenharmony_ci
16368c2ecf20Sopenharmony_ci	return 0;
16378c2ecf20Sopenharmony_ci}
16388c2ecf20Sopenharmony_ci
16398c2ecf20Sopenharmony_cistatic int mtk_nfc_resume(struct device *dev)
16408c2ecf20Sopenharmony_ci{
16418c2ecf20Sopenharmony_ci	struct mtk_nfc *nfc = dev_get_drvdata(dev);
16428c2ecf20Sopenharmony_ci	struct mtk_nfc_nand_chip *chip;
16438c2ecf20Sopenharmony_ci	struct nand_chip *nand;
16448c2ecf20Sopenharmony_ci	int ret;
16458c2ecf20Sopenharmony_ci	u32 i;
16468c2ecf20Sopenharmony_ci
16478c2ecf20Sopenharmony_ci	udelay(200);
16488c2ecf20Sopenharmony_ci
16498c2ecf20Sopenharmony_ci	ret = mtk_nfc_enable_clk(dev, &nfc->clk);
16508c2ecf20Sopenharmony_ci	if (ret)
16518c2ecf20Sopenharmony_ci		return ret;
16528c2ecf20Sopenharmony_ci
16538c2ecf20Sopenharmony_ci	/* reset NAND chip if VCC was powered off */
16548c2ecf20Sopenharmony_ci	list_for_each_entry(chip, &nfc->chips, node) {
16558c2ecf20Sopenharmony_ci		nand = &chip->nand;
16568c2ecf20Sopenharmony_ci		for (i = 0; i < chip->nsels; i++)
16578c2ecf20Sopenharmony_ci			nand_reset(nand, i);
16588c2ecf20Sopenharmony_ci	}
16598c2ecf20Sopenharmony_ci
16608c2ecf20Sopenharmony_ci	return 0;
16618c2ecf20Sopenharmony_ci}
16628c2ecf20Sopenharmony_ci
16638c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(mtk_nfc_pm_ops, mtk_nfc_suspend, mtk_nfc_resume);
16648c2ecf20Sopenharmony_ci#endif
16658c2ecf20Sopenharmony_ci
16668c2ecf20Sopenharmony_cistatic struct platform_driver mtk_nfc_driver = {
16678c2ecf20Sopenharmony_ci	.probe  = mtk_nfc_probe,
16688c2ecf20Sopenharmony_ci	.remove = mtk_nfc_remove,
16698c2ecf20Sopenharmony_ci	.driver = {
16708c2ecf20Sopenharmony_ci		.name  = MTK_NAME,
16718c2ecf20Sopenharmony_ci		.of_match_table = mtk_nfc_id_table,
16728c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
16738c2ecf20Sopenharmony_ci		.pm = &mtk_nfc_pm_ops,
16748c2ecf20Sopenharmony_ci#endif
16758c2ecf20Sopenharmony_ci	},
16768c2ecf20Sopenharmony_ci};
16778c2ecf20Sopenharmony_ci
16788c2ecf20Sopenharmony_cimodule_platform_driver(mtk_nfc_driver);
16798c2ecf20Sopenharmony_ci
16808c2ecf20Sopenharmony_ciMODULE_LICENSE("Dual MIT/GPL");
16818c2ecf20Sopenharmony_ciMODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
16828c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("MTK Nand Flash Controller Driver");
1683