18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0+ 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Cadence NAND flash controller driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2019 Cadence 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Author: Piotr Sroka <piotrs@cadence.com> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/bitfield.h> 118c2ecf20Sopenharmony_ci#include <linux/clk.h> 128c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 138c2ecf20Sopenharmony_ci#include <linux/dmaengine.h> 148c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 158c2ecf20Sopenharmony_ci#include <linux/module.h> 168c2ecf20Sopenharmony_ci#include <linux/mtd/mtd.h> 178c2ecf20Sopenharmony_ci#include <linux/mtd/rawnand.h> 188c2ecf20Sopenharmony_ci#include <linux/of_device.h> 198c2ecf20Sopenharmony_ci#include <linux/iopoll.h> 208c2ecf20Sopenharmony_ci#include <linux/slab.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci/* 238c2ecf20Sopenharmony_ci * HPNFC can work in 3 modes: 248c2ecf20Sopenharmony_ci * - PIO - can work in master or slave DMA 258c2ecf20Sopenharmony_ci * - CDMA - needs Master DMA for accessing command descriptors. 268c2ecf20Sopenharmony_ci * - Generic mode - can use only slave DMA. 278c2ecf20Sopenharmony_ci * CDMA and PIO modes can be used to execute only base commands. 288c2ecf20Sopenharmony_ci * Generic mode can be used to execute any command 298c2ecf20Sopenharmony_ci * on NAND flash memory. Driver uses CDMA mode for 308c2ecf20Sopenharmony_ci * block erasing, page reading, page programing. 318c2ecf20Sopenharmony_ci * Generic mode is used for executing rest of commands. 328c2ecf20Sopenharmony_ci */ 338c2ecf20Sopenharmony_ci 348c2ecf20Sopenharmony_ci#define MAX_ADDRESS_CYC 6 358c2ecf20Sopenharmony_ci#define MAX_ERASE_ADDRESS_CYC 3 368c2ecf20Sopenharmony_ci#define MAX_DATA_SIZE 0xFFFC 378c2ecf20Sopenharmony_ci#define DMA_DATA_SIZE_ALIGN 8 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci/* Register definition. */ 408c2ecf20Sopenharmony_ci/* 418c2ecf20Sopenharmony_ci * Command register 0. 428c2ecf20Sopenharmony_ci * Writing data to this register will initiate a new transaction 438c2ecf20Sopenharmony_ci * of the NF controller. 448c2ecf20Sopenharmony_ci */ 458c2ecf20Sopenharmony_ci#define CMD_REG0 0x0000 468c2ecf20Sopenharmony_ci/* Command type field mask. */ 478c2ecf20Sopenharmony_ci#define CMD_REG0_CT GENMASK(31, 30) 488c2ecf20Sopenharmony_ci/* Command type CDMA. */ 498c2ecf20Sopenharmony_ci#define CMD_REG0_CT_CDMA 0uL 508c2ecf20Sopenharmony_ci/* Command type generic. */ 518c2ecf20Sopenharmony_ci#define CMD_REG0_CT_GEN 3uL 528c2ecf20Sopenharmony_ci/* Command thread number field mask. */ 538c2ecf20Sopenharmony_ci#define CMD_REG0_TN GENMASK(27, 24) 548c2ecf20Sopenharmony_ci 558c2ecf20Sopenharmony_ci/* Command register 2. */ 568c2ecf20Sopenharmony_ci#define CMD_REG2 0x0008 578c2ecf20Sopenharmony_ci/* Command register 3. */ 588c2ecf20Sopenharmony_ci#define CMD_REG3 0x000C 598c2ecf20Sopenharmony_ci/* Pointer register to select which thread status will be selected. */ 608c2ecf20Sopenharmony_ci#define CMD_STATUS_PTR 0x0010 618c2ecf20Sopenharmony_ci/* Command status register for selected thread. */ 628c2ecf20Sopenharmony_ci#define CMD_STATUS 0x0014 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci/* Interrupt status register. */ 658c2ecf20Sopenharmony_ci#define INTR_STATUS 0x0110 668c2ecf20Sopenharmony_ci#define INTR_STATUS_SDMA_ERR BIT(22) 678c2ecf20Sopenharmony_ci#define INTR_STATUS_SDMA_TRIGG BIT(21) 688c2ecf20Sopenharmony_ci#define INTR_STATUS_UNSUPP_CMD BIT(19) 698c2ecf20Sopenharmony_ci#define INTR_STATUS_DDMA_TERR BIT(18) 708c2ecf20Sopenharmony_ci#define INTR_STATUS_CDMA_TERR BIT(17) 718c2ecf20Sopenharmony_ci#define INTR_STATUS_CDMA_IDL BIT(16) 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci/* Interrupt enable register. */ 748c2ecf20Sopenharmony_ci#define INTR_ENABLE 0x0114 758c2ecf20Sopenharmony_ci#define INTR_ENABLE_INTR_EN BIT(31) 768c2ecf20Sopenharmony_ci#define INTR_ENABLE_SDMA_ERR_EN BIT(22) 778c2ecf20Sopenharmony_ci#define INTR_ENABLE_SDMA_TRIGG_EN BIT(21) 788c2ecf20Sopenharmony_ci#define INTR_ENABLE_UNSUPP_CMD_EN BIT(19) 798c2ecf20Sopenharmony_ci#define INTR_ENABLE_DDMA_TERR_EN BIT(18) 808c2ecf20Sopenharmony_ci#define INTR_ENABLE_CDMA_TERR_EN BIT(17) 818c2ecf20Sopenharmony_ci#define INTR_ENABLE_CDMA_IDLE_EN BIT(16) 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci/* Controller internal state. */ 848c2ecf20Sopenharmony_ci#define CTRL_STATUS 0x0118 858c2ecf20Sopenharmony_ci#define CTRL_STATUS_INIT_COMP BIT(9) 868c2ecf20Sopenharmony_ci#define CTRL_STATUS_CTRL_BUSY BIT(8) 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_ci/* Command Engine threads state. */ 898c2ecf20Sopenharmony_ci#define TRD_STATUS 0x0120 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci/* Command Engine interrupt thread error status. */ 928c2ecf20Sopenharmony_ci#define TRD_ERR_INT_STATUS 0x0128 938c2ecf20Sopenharmony_ci/* Command Engine interrupt thread error enable. */ 948c2ecf20Sopenharmony_ci#define TRD_ERR_INT_STATUS_EN 0x0130 958c2ecf20Sopenharmony_ci/* Command Engine interrupt thread complete status. */ 968c2ecf20Sopenharmony_ci#define TRD_COMP_INT_STATUS 0x0138 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci/* 998c2ecf20Sopenharmony_ci * Transfer config 0 register. 1008c2ecf20Sopenharmony_ci * Configures data transfer parameters. 1018c2ecf20Sopenharmony_ci */ 1028c2ecf20Sopenharmony_ci#define TRAN_CFG_0 0x0400 1038c2ecf20Sopenharmony_ci/* Offset value from the beginning of the page. */ 1048c2ecf20Sopenharmony_ci#define TRAN_CFG_0_OFFSET GENMASK(31, 16) 1058c2ecf20Sopenharmony_ci/* Numbers of sectors to transfer within singlNF device's page. */ 1068c2ecf20Sopenharmony_ci#define TRAN_CFG_0_SEC_CNT GENMASK(7, 0) 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci/* 1098c2ecf20Sopenharmony_ci * Transfer config 1 register. 1108c2ecf20Sopenharmony_ci * Configures data transfer parameters. 1118c2ecf20Sopenharmony_ci */ 1128c2ecf20Sopenharmony_ci#define TRAN_CFG_1 0x0404 1138c2ecf20Sopenharmony_ci/* Size of last data sector. */ 1148c2ecf20Sopenharmony_ci#define TRAN_CFG_1_LAST_SEC_SIZE GENMASK(31, 16) 1158c2ecf20Sopenharmony_ci/* Size of not-last data sector. */ 1168c2ecf20Sopenharmony_ci#define TRAN_CFG_1_SECTOR_SIZE GENMASK(15, 0) 1178c2ecf20Sopenharmony_ci 1188c2ecf20Sopenharmony_ci/* ECC engine configuration register 0. */ 1198c2ecf20Sopenharmony_ci#define ECC_CONFIG_0 0x0428 1208c2ecf20Sopenharmony_ci/* Correction strength. */ 1218c2ecf20Sopenharmony_ci#define ECC_CONFIG_0_CORR_STR GENMASK(10, 8) 1228c2ecf20Sopenharmony_ci/* Enable erased pages detection mechanism. */ 1238c2ecf20Sopenharmony_ci#define ECC_CONFIG_0_ERASE_DET_EN BIT(1) 1248c2ecf20Sopenharmony_ci/* Enable controller ECC check bits generation and correction. */ 1258c2ecf20Sopenharmony_ci#define ECC_CONFIG_0_ECC_EN BIT(0) 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci/* ECC engine configuration register 1. */ 1288c2ecf20Sopenharmony_ci#define ECC_CONFIG_1 0x042C 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci/* Multiplane settings register. */ 1318c2ecf20Sopenharmony_ci#define MULTIPLANE_CFG 0x0434 1328c2ecf20Sopenharmony_ci/* Cache operation settings. */ 1338c2ecf20Sopenharmony_ci#define CACHE_CFG 0x0438 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci/* DMA settings register. */ 1368c2ecf20Sopenharmony_ci#define DMA_SETINGS 0x043C 1378c2ecf20Sopenharmony_ci/* Enable SDMA error report on access unprepared slave DMA interface. */ 1388c2ecf20Sopenharmony_ci#define DMA_SETINGS_SDMA_ERR_RSP BIT(17) 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci/* Transferred data block size for the slave DMA module. */ 1418c2ecf20Sopenharmony_ci#define SDMA_SIZE 0x0440 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci/* Thread number associated with transferred data block 1448c2ecf20Sopenharmony_ci * for the slave DMA module. 1458c2ecf20Sopenharmony_ci */ 1468c2ecf20Sopenharmony_ci#define SDMA_TRD_NUM 0x0444 1478c2ecf20Sopenharmony_ci/* Thread number mask. */ 1488c2ecf20Sopenharmony_ci#define SDMA_TRD_NUM_SDMA_TRD GENMASK(2, 0) 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_ci#define CONTROL_DATA_CTRL 0x0494 1518c2ecf20Sopenharmony_ci/* Thread number mask. */ 1528c2ecf20Sopenharmony_ci#define CONTROL_DATA_CTRL_SIZE GENMASK(15, 0) 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_ci#define CTRL_VERSION 0x800 1558c2ecf20Sopenharmony_ci#define CTRL_VERSION_REV GENMASK(7, 0) 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci/* Available hardware features of the controller. */ 1588c2ecf20Sopenharmony_ci#define CTRL_FEATURES 0x804 1598c2ecf20Sopenharmony_ci/* Support for NV-DDR2/3 work mode. */ 1608c2ecf20Sopenharmony_ci#define CTRL_FEATURES_NVDDR_2_3 BIT(28) 1618c2ecf20Sopenharmony_ci/* Support for NV-DDR work mode. */ 1628c2ecf20Sopenharmony_ci#define CTRL_FEATURES_NVDDR BIT(27) 1638c2ecf20Sopenharmony_ci/* Support for asynchronous work mode. */ 1648c2ecf20Sopenharmony_ci#define CTRL_FEATURES_ASYNC BIT(26) 1658c2ecf20Sopenharmony_ci/* Support for asynchronous work mode. */ 1668c2ecf20Sopenharmony_ci#define CTRL_FEATURES_N_BANKS GENMASK(25, 24) 1678c2ecf20Sopenharmony_ci/* Slave and Master DMA data width. */ 1688c2ecf20Sopenharmony_ci#define CTRL_FEATURES_DMA_DWITH64 BIT(21) 1698c2ecf20Sopenharmony_ci/* Availability of Control Data feature.*/ 1708c2ecf20Sopenharmony_ci#define CTRL_FEATURES_CONTROL_DATA BIT(10) 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci/* BCH Engine identification register 0 - correction strengths. */ 1738c2ecf20Sopenharmony_ci#define BCH_CFG_0 0x838 1748c2ecf20Sopenharmony_ci#define BCH_CFG_0_CORR_CAP_0 GENMASK(7, 0) 1758c2ecf20Sopenharmony_ci#define BCH_CFG_0_CORR_CAP_1 GENMASK(15, 8) 1768c2ecf20Sopenharmony_ci#define BCH_CFG_0_CORR_CAP_2 GENMASK(23, 16) 1778c2ecf20Sopenharmony_ci#define BCH_CFG_0_CORR_CAP_3 GENMASK(31, 24) 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_ci/* BCH Engine identification register 1 - correction strengths. */ 1808c2ecf20Sopenharmony_ci#define BCH_CFG_1 0x83C 1818c2ecf20Sopenharmony_ci#define BCH_CFG_1_CORR_CAP_4 GENMASK(7, 0) 1828c2ecf20Sopenharmony_ci#define BCH_CFG_1_CORR_CAP_5 GENMASK(15, 8) 1838c2ecf20Sopenharmony_ci#define BCH_CFG_1_CORR_CAP_6 GENMASK(23, 16) 1848c2ecf20Sopenharmony_ci#define BCH_CFG_1_CORR_CAP_7 GENMASK(31, 24) 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci/* BCH Engine identification register 2 - sector sizes. */ 1878c2ecf20Sopenharmony_ci#define BCH_CFG_2 0x840 1888c2ecf20Sopenharmony_ci#define BCH_CFG_2_SECT_0 GENMASK(15, 0) 1898c2ecf20Sopenharmony_ci#define BCH_CFG_2_SECT_1 GENMASK(31, 16) 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci/* BCH Engine identification register 3. */ 1928c2ecf20Sopenharmony_ci#define BCH_CFG_3 0x844 1938c2ecf20Sopenharmony_ci#define BCH_CFG_3_METADATA_SIZE GENMASK(23, 16) 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci/* Ready/Busy# line status. */ 1968c2ecf20Sopenharmony_ci#define RBN_SETINGS 0x1004 1978c2ecf20Sopenharmony_ci 1988c2ecf20Sopenharmony_ci/* Common settings. */ 1998c2ecf20Sopenharmony_ci#define COMMON_SET 0x1008 2008c2ecf20Sopenharmony_ci/* 16 bit device connected to the NAND Flash interface. */ 2018c2ecf20Sopenharmony_ci#define COMMON_SET_DEVICE_16BIT BIT(8) 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci/* Skip_bytes registers. */ 2048c2ecf20Sopenharmony_ci#define SKIP_BYTES_CONF 0x100C 2058c2ecf20Sopenharmony_ci#define SKIP_BYTES_MARKER_VALUE GENMASK(31, 16) 2068c2ecf20Sopenharmony_ci#define SKIP_BYTES_NUM_OF_BYTES GENMASK(7, 0) 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci#define SKIP_BYTES_OFFSET 0x1010 2098c2ecf20Sopenharmony_ci#define SKIP_BYTES_OFFSET_VALUE GENMASK(23, 0) 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci/* Timings configuration. */ 2128c2ecf20Sopenharmony_ci#define ASYNC_TOGGLE_TIMINGS 0x101c 2138c2ecf20Sopenharmony_ci#define ASYNC_TOGGLE_TIMINGS_TRH GENMASK(28, 24) 2148c2ecf20Sopenharmony_ci#define ASYNC_TOGGLE_TIMINGS_TRP GENMASK(20, 16) 2158c2ecf20Sopenharmony_ci#define ASYNC_TOGGLE_TIMINGS_TWH GENMASK(12, 8) 2168c2ecf20Sopenharmony_ci#define ASYNC_TOGGLE_TIMINGS_TWP GENMASK(4, 0) 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci#define TIMINGS0 0x1024 2198c2ecf20Sopenharmony_ci#define TIMINGS0_TADL GENMASK(31, 24) 2208c2ecf20Sopenharmony_ci#define TIMINGS0_TCCS GENMASK(23, 16) 2218c2ecf20Sopenharmony_ci#define TIMINGS0_TWHR GENMASK(15, 8) 2228c2ecf20Sopenharmony_ci#define TIMINGS0_TRHW GENMASK(7, 0) 2238c2ecf20Sopenharmony_ci 2248c2ecf20Sopenharmony_ci#define TIMINGS1 0x1028 2258c2ecf20Sopenharmony_ci#define TIMINGS1_TRHZ GENMASK(31, 24) 2268c2ecf20Sopenharmony_ci#define TIMINGS1_TWB GENMASK(23, 16) 2278c2ecf20Sopenharmony_ci#define TIMINGS1_TVDLY GENMASK(7, 0) 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci#define TIMINGS2 0x102c 2308c2ecf20Sopenharmony_ci#define TIMINGS2_TFEAT GENMASK(25, 16) 2318c2ecf20Sopenharmony_ci#define TIMINGS2_CS_HOLD_TIME GENMASK(13, 8) 2328c2ecf20Sopenharmony_ci#define TIMINGS2_CS_SETUP_TIME GENMASK(5, 0) 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci/* Configuration of the resynchronization of slave DLL of PHY. */ 2358c2ecf20Sopenharmony_ci#define DLL_PHY_CTRL 0x1034 2368c2ecf20Sopenharmony_ci#define DLL_PHY_CTRL_DLL_RST_N BIT(24) 2378c2ecf20Sopenharmony_ci#define DLL_PHY_CTRL_EXTENDED_WR_MODE BIT(17) 2388c2ecf20Sopenharmony_ci#define DLL_PHY_CTRL_EXTENDED_RD_MODE BIT(16) 2398c2ecf20Sopenharmony_ci#define DLL_PHY_CTRL_RS_HIGH_WAIT_CNT GENMASK(11, 8) 2408c2ecf20Sopenharmony_ci#define DLL_PHY_CTRL_RS_IDLE_CNT GENMASK(7, 0) 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci/* Register controlling DQ related timing. */ 2438c2ecf20Sopenharmony_ci#define PHY_DQ_TIMING 0x2000 2448c2ecf20Sopenharmony_ci/* Register controlling DSQ related timing. */ 2458c2ecf20Sopenharmony_ci#define PHY_DQS_TIMING 0x2004 2468c2ecf20Sopenharmony_ci#define PHY_DQS_TIMING_DQS_SEL_OE_END GENMASK(3, 0) 2478c2ecf20Sopenharmony_ci#define PHY_DQS_TIMING_PHONY_DQS_SEL BIT(16) 2488c2ecf20Sopenharmony_ci#define PHY_DQS_TIMING_USE_PHONY_DQS BIT(20) 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci/* Register controlling the gate and loopback control related timing. */ 2518c2ecf20Sopenharmony_ci#define PHY_GATE_LPBK_CTRL 0x2008 2528c2ecf20Sopenharmony_ci#define PHY_GATE_LPBK_CTRL_RDS GENMASK(24, 19) 2538c2ecf20Sopenharmony_ci 2548c2ecf20Sopenharmony_ci/* Register holds the control for the master DLL logic. */ 2558c2ecf20Sopenharmony_ci#define PHY_DLL_MASTER_CTRL 0x200C 2568c2ecf20Sopenharmony_ci#define PHY_DLL_MASTER_CTRL_BYPASS_MODE BIT(23) 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci/* Register holds the control for the slave DLL logic. */ 2598c2ecf20Sopenharmony_ci#define PHY_DLL_SLAVE_CTRL 0x2010 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_ci/* This register handles the global control settings for the PHY. */ 2628c2ecf20Sopenharmony_ci#define PHY_CTRL 0x2080 2638c2ecf20Sopenharmony_ci#define PHY_CTRL_SDR_DQS BIT(14) 2648c2ecf20Sopenharmony_ci#define PHY_CTRL_PHONY_DQS GENMASK(9, 4) 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_ci/* 2678c2ecf20Sopenharmony_ci * This register handles the global control settings 2688c2ecf20Sopenharmony_ci * for the termination selects for reads. 2698c2ecf20Sopenharmony_ci */ 2708c2ecf20Sopenharmony_ci#define PHY_TSEL 0x2084 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci/* Generic command layout. */ 2738c2ecf20Sopenharmony_ci#define GCMD_LAY_CS GENMASK_ULL(11, 8) 2748c2ecf20Sopenharmony_ci/* 2758c2ecf20Sopenharmony_ci * This bit informs the minicotroller if it has to wait for tWB 2768c2ecf20Sopenharmony_ci * after sending the last CMD/ADDR/DATA in the sequence. 2778c2ecf20Sopenharmony_ci */ 2788c2ecf20Sopenharmony_ci#define GCMD_LAY_TWB BIT_ULL(6) 2798c2ecf20Sopenharmony_ci/* Type of generic instruction. */ 2808c2ecf20Sopenharmony_ci#define GCMD_LAY_INSTR GENMASK_ULL(5, 0) 2818c2ecf20Sopenharmony_ci 2828c2ecf20Sopenharmony_ci/* Generic CMD sequence type. */ 2838c2ecf20Sopenharmony_ci#define GCMD_LAY_INSTR_CMD 0 2848c2ecf20Sopenharmony_ci/* Generic ADDR sequence type. */ 2858c2ecf20Sopenharmony_ci#define GCMD_LAY_INSTR_ADDR 1 2868c2ecf20Sopenharmony_ci/* Generic data transfer sequence type. */ 2878c2ecf20Sopenharmony_ci#define GCMD_LAY_INSTR_DATA 2 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci/* Input part of generic command type of input is command. */ 2908c2ecf20Sopenharmony_ci#define GCMD_LAY_INPUT_CMD GENMASK_ULL(23, 16) 2918c2ecf20Sopenharmony_ci 2928c2ecf20Sopenharmony_ci/* Generic command address sequence - address fields. */ 2938c2ecf20Sopenharmony_ci#define GCMD_LAY_INPUT_ADDR GENMASK_ULL(63, 16) 2948c2ecf20Sopenharmony_ci/* Generic command address sequence - address size. */ 2958c2ecf20Sopenharmony_ci#define GCMD_LAY_INPUT_ADDR_SIZE GENMASK_ULL(13, 11) 2968c2ecf20Sopenharmony_ci 2978c2ecf20Sopenharmony_ci/* Transfer direction field of generic command data sequence. */ 2988c2ecf20Sopenharmony_ci#define GCMD_DIR BIT_ULL(11) 2998c2ecf20Sopenharmony_ci/* Read transfer direction of generic command data sequence. */ 3008c2ecf20Sopenharmony_ci#define GCMD_DIR_READ 0 3018c2ecf20Sopenharmony_ci/* Write transfer direction of generic command data sequence. */ 3028c2ecf20Sopenharmony_ci#define GCMD_DIR_WRITE 1 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci/* ECC enabled flag of generic command data sequence - ECC enabled. */ 3058c2ecf20Sopenharmony_ci#define GCMD_ECC_EN BIT_ULL(12) 3068c2ecf20Sopenharmony_ci/* Generic command data sequence - sector size. */ 3078c2ecf20Sopenharmony_ci#define GCMD_SECT_SIZE GENMASK_ULL(31, 16) 3088c2ecf20Sopenharmony_ci/* Generic command data sequence - sector count. */ 3098c2ecf20Sopenharmony_ci#define GCMD_SECT_CNT GENMASK_ULL(39, 32) 3108c2ecf20Sopenharmony_ci/* Generic command data sequence - last sector size. */ 3118c2ecf20Sopenharmony_ci#define GCMD_LAST_SIZE GENMASK_ULL(55, 40) 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci/* CDMA descriptor fields. */ 3148c2ecf20Sopenharmony_ci/* Erase command type of CDMA descriptor. */ 3158c2ecf20Sopenharmony_ci#define CDMA_CT_ERASE 0x1000 3168c2ecf20Sopenharmony_ci/* Program page command type of CDMA descriptor. */ 3178c2ecf20Sopenharmony_ci#define CDMA_CT_WR 0x2100 3188c2ecf20Sopenharmony_ci/* Read page command type of CDMA descriptor. */ 3198c2ecf20Sopenharmony_ci#define CDMA_CT_RD 0x2200 3208c2ecf20Sopenharmony_ci 3218c2ecf20Sopenharmony_ci/* Flash pointer memory shift. */ 3228c2ecf20Sopenharmony_ci#define CDMA_CFPTR_MEM_SHIFT 24 3238c2ecf20Sopenharmony_ci/* Flash pointer memory mask. */ 3248c2ecf20Sopenharmony_ci#define CDMA_CFPTR_MEM GENMASK(26, 24) 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci/* 3278c2ecf20Sopenharmony_ci * Command DMA descriptor flags. If set causes issue interrupt after 3288c2ecf20Sopenharmony_ci * the completion of descriptor processing. 3298c2ecf20Sopenharmony_ci */ 3308c2ecf20Sopenharmony_ci#define CDMA_CF_INT BIT(8) 3318c2ecf20Sopenharmony_ci/* 3328c2ecf20Sopenharmony_ci * Command DMA descriptor flags - the next descriptor 3338c2ecf20Sopenharmony_ci * address field is valid and descriptor processing should continue. 3348c2ecf20Sopenharmony_ci */ 3358c2ecf20Sopenharmony_ci#define CDMA_CF_CONT BIT(9) 3368c2ecf20Sopenharmony_ci/* DMA master flag of command DMA descriptor. */ 3378c2ecf20Sopenharmony_ci#define CDMA_CF_DMA_MASTER BIT(10) 3388c2ecf20Sopenharmony_ci 3398c2ecf20Sopenharmony_ci/* Operation complete status of command descriptor. */ 3408c2ecf20Sopenharmony_ci#define CDMA_CS_COMP BIT(15) 3418c2ecf20Sopenharmony_ci/* Operation complete status of command descriptor. */ 3428c2ecf20Sopenharmony_ci/* Command descriptor status - operation fail. */ 3438c2ecf20Sopenharmony_ci#define CDMA_CS_FAIL BIT(14) 3448c2ecf20Sopenharmony_ci/* Command descriptor status - page erased. */ 3458c2ecf20Sopenharmony_ci#define CDMA_CS_ERP BIT(11) 3468c2ecf20Sopenharmony_ci/* Command descriptor status - timeout occurred. */ 3478c2ecf20Sopenharmony_ci#define CDMA_CS_TOUT BIT(10) 3488c2ecf20Sopenharmony_ci/* 3498c2ecf20Sopenharmony_ci * Maximum amount of correction applied to one ECC sector. 3508c2ecf20Sopenharmony_ci * It is part of command descriptor status. 3518c2ecf20Sopenharmony_ci */ 3528c2ecf20Sopenharmony_ci#define CDMA_CS_MAXERR GENMASK(9, 2) 3538c2ecf20Sopenharmony_ci/* Command descriptor status - uncorrectable ECC error. */ 3548c2ecf20Sopenharmony_ci#define CDMA_CS_UNCE BIT(1) 3558c2ecf20Sopenharmony_ci/* Command descriptor status - descriptor error. */ 3568c2ecf20Sopenharmony_ci#define CDMA_CS_ERR BIT(0) 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci/* Status of operation - OK. */ 3598c2ecf20Sopenharmony_ci#define STAT_OK 0 3608c2ecf20Sopenharmony_ci/* Status of operation - FAIL. */ 3618c2ecf20Sopenharmony_ci#define STAT_FAIL 2 3628c2ecf20Sopenharmony_ci/* Status of operation - uncorrectable ECC error. */ 3638c2ecf20Sopenharmony_ci#define STAT_ECC_UNCORR 3 3648c2ecf20Sopenharmony_ci/* Status of operation - page erased. */ 3658c2ecf20Sopenharmony_ci#define STAT_ERASED 5 3668c2ecf20Sopenharmony_ci/* Status of operation - correctable ECC error. */ 3678c2ecf20Sopenharmony_ci#define STAT_ECC_CORR 6 3688c2ecf20Sopenharmony_ci/* Status of operation - unsuspected state. */ 3698c2ecf20Sopenharmony_ci#define STAT_UNKNOWN 7 3708c2ecf20Sopenharmony_ci/* Status of operation - operation is not completed yet. */ 3718c2ecf20Sopenharmony_ci#define STAT_BUSY 0xFF 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci#define BCH_MAX_NUM_CORR_CAPS 8 3748c2ecf20Sopenharmony_ci#define BCH_MAX_NUM_SECTOR_SIZES 2 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_cistruct cadence_nand_timings { 3778c2ecf20Sopenharmony_ci u32 async_toggle_timings; 3788c2ecf20Sopenharmony_ci u32 timings0; 3798c2ecf20Sopenharmony_ci u32 timings1; 3808c2ecf20Sopenharmony_ci u32 timings2; 3818c2ecf20Sopenharmony_ci u32 dll_phy_ctrl; 3828c2ecf20Sopenharmony_ci u32 phy_ctrl; 3838c2ecf20Sopenharmony_ci u32 phy_dqs_timing; 3848c2ecf20Sopenharmony_ci u32 phy_gate_lpbk_ctrl; 3858c2ecf20Sopenharmony_ci}; 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci/* Command DMA descriptor. */ 3888c2ecf20Sopenharmony_cistruct cadence_nand_cdma_desc { 3898c2ecf20Sopenharmony_ci /* Next descriptor address. */ 3908c2ecf20Sopenharmony_ci u64 next_pointer; 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci /* Flash address is a 32-bit address comprising of BANK and ROW ADDR. */ 3938c2ecf20Sopenharmony_ci u32 flash_pointer; 3948c2ecf20Sopenharmony_ci /*field appears in HPNFC version 13*/ 3958c2ecf20Sopenharmony_ci u16 bank; 3968c2ecf20Sopenharmony_ci u16 rsvd0; 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci /* Operation the controller needs to perform. */ 3998c2ecf20Sopenharmony_ci u16 command_type; 4008c2ecf20Sopenharmony_ci u16 rsvd1; 4018c2ecf20Sopenharmony_ci /* Flags for operation of this command. */ 4028c2ecf20Sopenharmony_ci u16 command_flags; 4038c2ecf20Sopenharmony_ci u16 rsvd2; 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci /* System/host memory address required for data DMA commands. */ 4068c2ecf20Sopenharmony_ci u64 memory_pointer; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci /* Status of operation. */ 4098c2ecf20Sopenharmony_ci u32 status; 4108c2ecf20Sopenharmony_ci u32 rsvd3; 4118c2ecf20Sopenharmony_ci 4128c2ecf20Sopenharmony_ci /* Address pointer to sync buffer location. */ 4138c2ecf20Sopenharmony_ci u64 sync_flag_pointer; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci /* Controls the buffer sync mechanism. */ 4168c2ecf20Sopenharmony_ci u32 sync_arguments; 4178c2ecf20Sopenharmony_ci u32 rsvd4; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci /* Control data pointer. */ 4208c2ecf20Sopenharmony_ci u64 ctrl_data_ptr; 4218c2ecf20Sopenharmony_ci}; 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_ci/* Interrupt status. */ 4248c2ecf20Sopenharmony_cistruct cadence_nand_irq_status { 4258c2ecf20Sopenharmony_ci /* Thread operation complete status. */ 4268c2ecf20Sopenharmony_ci u32 trd_status; 4278c2ecf20Sopenharmony_ci /* Thread operation error. */ 4288c2ecf20Sopenharmony_ci u32 trd_error; 4298c2ecf20Sopenharmony_ci /* Controller status. */ 4308c2ecf20Sopenharmony_ci u32 status; 4318c2ecf20Sopenharmony_ci}; 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci/* Cadence NAND flash controller capabilities get from driver data. */ 4348c2ecf20Sopenharmony_cistruct cadence_nand_dt_devdata { 4358c2ecf20Sopenharmony_ci /* Skew value of the output signals of the NAND Flash interface. */ 4368c2ecf20Sopenharmony_ci u32 if_skew; 4378c2ecf20Sopenharmony_ci /* It informs if slave DMA interface is connected to DMA engine. */ 4388c2ecf20Sopenharmony_ci unsigned int has_dma:1; 4398c2ecf20Sopenharmony_ci}; 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci/* Cadence NAND flash controller capabilities read from registers. */ 4428c2ecf20Sopenharmony_cistruct cdns_nand_caps { 4438c2ecf20Sopenharmony_ci /* Maximum number of banks supported by hardware. */ 4448c2ecf20Sopenharmony_ci u8 max_banks; 4458c2ecf20Sopenharmony_ci /* Slave and Master DMA data width in bytes (4 or 8). */ 4468c2ecf20Sopenharmony_ci u8 data_dma_width; 4478c2ecf20Sopenharmony_ci /* Control Data feature supported. */ 4488c2ecf20Sopenharmony_ci bool data_control_supp; 4498c2ecf20Sopenharmony_ci /* Is PHY type DLL. */ 4508c2ecf20Sopenharmony_ci bool is_phy_type_dll; 4518c2ecf20Sopenharmony_ci}; 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_cistruct cdns_nand_ctrl { 4548c2ecf20Sopenharmony_ci struct device *dev; 4558c2ecf20Sopenharmony_ci struct nand_controller controller; 4568c2ecf20Sopenharmony_ci struct cadence_nand_cdma_desc *cdma_desc; 4578c2ecf20Sopenharmony_ci /* IP capability. */ 4588c2ecf20Sopenharmony_ci const struct cadence_nand_dt_devdata *caps1; 4598c2ecf20Sopenharmony_ci struct cdns_nand_caps caps2; 4608c2ecf20Sopenharmony_ci u8 ctrl_rev; 4618c2ecf20Sopenharmony_ci dma_addr_t dma_cdma_desc; 4628c2ecf20Sopenharmony_ci u8 *buf; 4638c2ecf20Sopenharmony_ci u32 buf_size; 4648c2ecf20Sopenharmony_ci u8 curr_corr_str_idx; 4658c2ecf20Sopenharmony_ci 4668c2ecf20Sopenharmony_ci /* Register interface. */ 4678c2ecf20Sopenharmony_ci void __iomem *reg; 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_ci struct { 4708c2ecf20Sopenharmony_ci void __iomem *virt; 4718c2ecf20Sopenharmony_ci dma_addr_t dma; 4728c2ecf20Sopenharmony_ci } io; 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_ci int irq; 4758c2ecf20Sopenharmony_ci /* Interrupts that have happened. */ 4768c2ecf20Sopenharmony_ci struct cadence_nand_irq_status irq_status; 4778c2ecf20Sopenharmony_ci /* Interrupts we are waiting for. */ 4788c2ecf20Sopenharmony_ci struct cadence_nand_irq_status irq_mask; 4798c2ecf20Sopenharmony_ci struct completion complete; 4808c2ecf20Sopenharmony_ci /* Protect irq_mask and irq_status. */ 4818c2ecf20Sopenharmony_ci spinlock_t irq_lock; 4828c2ecf20Sopenharmony_ci 4838c2ecf20Sopenharmony_ci int ecc_strengths[BCH_MAX_NUM_CORR_CAPS]; 4848c2ecf20Sopenharmony_ci struct nand_ecc_step_info ecc_stepinfos[BCH_MAX_NUM_SECTOR_SIZES]; 4858c2ecf20Sopenharmony_ci struct nand_ecc_caps ecc_caps; 4868c2ecf20Sopenharmony_ci 4878c2ecf20Sopenharmony_ci int curr_trans_type; 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_ci struct dma_chan *dmac; 4908c2ecf20Sopenharmony_ci 4918c2ecf20Sopenharmony_ci u32 nf_clk_rate; 4928c2ecf20Sopenharmony_ci /* 4938c2ecf20Sopenharmony_ci * Estimated Board delay. The value includes the total 4948c2ecf20Sopenharmony_ci * round trip delay for the signals and is used for deciding on values 4958c2ecf20Sopenharmony_ci * associated with data read capture. 4968c2ecf20Sopenharmony_ci */ 4978c2ecf20Sopenharmony_ci u32 board_delay; 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci struct nand_chip *selected_chip; 5008c2ecf20Sopenharmony_ci 5018c2ecf20Sopenharmony_ci unsigned long assigned_cs; 5028c2ecf20Sopenharmony_ci struct list_head chips; 5038c2ecf20Sopenharmony_ci u8 bch_metadata_size; 5048c2ecf20Sopenharmony_ci}; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_cistruct cdns_nand_chip { 5078c2ecf20Sopenharmony_ci struct cadence_nand_timings timings; 5088c2ecf20Sopenharmony_ci struct nand_chip chip; 5098c2ecf20Sopenharmony_ci u8 nsels; 5108c2ecf20Sopenharmony_ci struct list_head node; 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_ci /* 5138c2ecf20Sopenharmony_ci * part of oob area of NAND flash memory page. 5148c2ecf20Sopenharmony_ci * This part is available for user to read or write. 5158c2ecf20Sopenharmony_ci */ 5168c2ecf20Sopenharmony_ci u32 avail_oob_size; 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci /* Sector size. There are few sectors per mtd->writesize */ 5198c2ecf20Sopenharmony_ci u32 sector_size; 5208c2ecf20Sopenharmony_ci u32 sector_count; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_ci /* Offset of BBM. */ 5238c2ecf20Sopenharmony_ci u8 bbm_offs; 5248c2ecf20Sopenharmony_ci /* Number of bytes reserved for BBM. */ 5258c2ecf20Sopenharmony_ci u8 bbm_len; 5268c2ecf20Sopenharmony_ci /* ECC strength index. */ 5278c2ecf20Sopenharmony_ci u8 corr_str_idx; 5288c2ecf20Sopenharmony_ci 5298c2ecf20Sopenharmony_ci u8 cs[]; 5308c2ecf20Sopenharmony_ci}; 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_cistruct ecc_info { 5338c2ecf20Sopenharmony_ci int (*calc_ecc_bytes)(int step_size, int strength); 5348c2ecf20Sopenharmony_ci int max_step_size; 5358c2ecf20Sopenharmony_ci}; 5368c2ecf20Sopenharmony_ci 5378c2ecf20Sopenharmony_cistatic inline struct 5388c2ecf20Sopenharmony_cicdns_nand_chip *to_cdns_nand_chip(struct nand_chip *chip) 5398c2ecf20Sopenharmony_ci{ 5408c2ecf20Sopenharmony_ci return container_of(chip, struct cdns_nand_chip, chip); 5418c2ecf20Sopenharmony_ci} 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_cistatic inline struct 5448c2ecf20Sopenharmony_cicdns_nand_ctrl *to_cdns_nand_ctrl(struct nand_controller *controller) 5458c2ecf20Sopenharmony_ci{ 5468c2ecf20Sopenharmony_ci return container_of(controller, struct cdns_nand_ctrl, controller); 5478c2ecf20Sopenharmony_ci} 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_cistatic bool 5508c2ecf20Sopenharmony_cicadence_nand_dma_buf_ok(struct cdns_nand_ctrl *cdns_ctrl, const void *buf, 5518c2ecf20Sopenharmony_ci u32 buf_len) 5528c2ecf20Sopenharmony_ci{ 5538c2ecf20Sopenharmony_ci u8 data_dma_width = cdns_ctrl->caps2.data_dma_width; 5548c2ecf20Sopenharmony_ci 5558c2ecf20Sopenharmony_ci return buf && virt_addr_valid(buf) && 5568c2ecf20Sopenharmony_ci likely(IS_ALIGNED((uintptr_t)buf, data_dma_width)) && 5578c2ecf20Sopenharmony_ci likely(IS_ALIGNED(buf_len, DMA_DATA_SIZE_ALIGN)); 5588c2ecf20Sopenharmony_ci} 5598c2ecf20Sopenharmony_ci 5608c2ecf20Sopenharmony_cistatic int cadence_nand_wait_for_value(struct cdns_nand_ctrl *cdns_ctrl, 5618c2ecf20Sopenharmony_ci u32 reg_offset, u32 timeout_us, 5628c2ecf20Sopenharmony_ci u32 mask, bool is_clear) 5638c2ecf20Sopenharmony_ci{ 5648c2ecf20Sopenharmony_ci u32 val; 5658c2ecf20Sopenharmony_ci int ret; 5668c2ecf20Sopenharmony_ci 5678c2ecf20Sopenharmony_ci ret = readl_relaxed_poll_timeout(cdns_ctrl->reg + reg_offset, 5688c2ecf20Sopenharmony_ci val, !(val & mask) == is_clear, 5698c2ecf20Sopenharmony_ci 10, timeout_us); 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci if (ret < 0) { 5728c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 5738c2ecf20Sopenharmony_ci "Timeout while waiting for reg %x with mask %x is clear %d\n", 5748c2ecf20Sopenharmony_ci reg_offset, mask, is_clear); 5758c2ecf20Sopenharmony_ci } 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci return ret; 5788c2ecf20Sopenharmony_ci} 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_cistatic int cadence_nand_set_ecc_enable(struct cdns_nand_ctrl *cdns_ctrl, 5818c2ecf20Sopenharmony_ci bool enable) 5828c2ecf20Sopenharmony_ci{ 5838c2ecf20Sopenharmony_ci u32 reg; 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 5868c2ecf20Sopenharmony_ci 1000000, 5878c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 5888c2ecf20Sopenharmony_ci return -ETIMEDOUT; 5898c2ecf20Sopenharmony_ci 5908c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + ECC_CONFIG_0); 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci if (enable) 5938c2ecf20Sopenharmony_ci reg |= ECC_CONFIG_0_ECC_EN; 5948c2ecf20Sopenharmony_ci else 5958c2ecf20Sopenharmony_ci reg &= ~ECC_CONFIG_0_ECC_EN; 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + ECC_CONFIG_0); 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_ci return 0; 6008c2ecf20Sopenharmony_ci} 6018c2ecf20Sopenharmony_ci 6028c2ecf20Sopenharmony_cistatic void cadence_nand_set_ecc_strength(struct cdns_nand_ctrl *cdns_ctrl, 6038c2ecf20Sopenharmony_ci u8 corr_str_idx) 6048c2ecf20Sopenharmony_ci{ 6058c2ecf20Sopenharmony_ci u32 reg; 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci if (cdns_ctrl->curr_corr_str_idx == corr_str_idx) 6088c2ecf20Sopenharmony_ci return; 6098c2ecf20Sopenharmony_ci 6108c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + ECC_CONFIG_0); 6118c2ecf20Sopenharmony_ci reg &= ~ECC_CONFIG_0_CORR_STR; 6128c2ecf20Sopenharmony_ci reg |= FIELD_PREP(ECC_CONFIG_0_CORR_STR, corr_str_idx); 6138c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + ECC_CONFIG_0); 6148c2ecf20Sopenharmony_ci 6158c2ecf20Sopenharmony_ci cdns_ctrl->curr_corr_str_idx = corr_str_idx; 6168c2ecf20Sopenharmony_ci} 6178c2ecf20Sopenharmony_ci 6188c2ecf20Sopenharmony_cistatic int cadence_nand_get_ecc_strength_idx(struct cdns_nand_ctrl *cdns_ctrl, 6198c2ecf20Sopenharmony_ci u8 strength) 6208c2ecf20Sopenharmony_ci{ 6218c2ecf20Sopenharmony_ci int i, corr_str_idx = -1; 6228c2ecf20Sopenharmony_ci 6238c2ecf20Sopenharmony_ci for (i = 0; i < BCH_MAX_NUM_CORR_CAPS; i++) { 6248c2ecf20Sopenharmony_ci if (cdns_ctrl->ecc_strengths[i] == strength) { 6258c2ecf20Sopenharmony_ci corr_str_idx = i; 6268c2ecf20Sopenharmony_ci break; 6278c2ecf20Sopenharmony_ci } 6288c2ecf20Sopenharmony_ci } 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci return corr_str_idx; 6318c2ecf20Sopenharmony_ci} 6328c2ecf20Sopenharmony_ci 6338c2ecf20Sopenharmony_cistatic int cadence_nand_set_skip_marker_val(struct cdns_nand_ctrl *cdns_ctrl, 6348c2ecf20Sopenharmony_ci u16 marker_value) 6358c2ecf20Sopenharmony_ci{ 6368c2ecf20Sopenharmony_ci u32 reg; 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 6398c2ecf20Sopenharmony_ci 1000000, 6408c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 6418c2ecf20Sopenharmony_ci return -ETIMEDOUT; 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + SKIP_BYTES_CONF); 6448c2ecf20Sopenharmony_ci reg &= ~SKIP_BYTES_MARKER_VALUE; 6458c2ecf20Sopenharmony_ci reg |= FIELD_PREP(SKIP_BYTES_MARKER_VALUE, 6468c2ecf20Sopenharmony_ci marker_value); 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + SKIP_BYTES_CONF); 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_ci return 0; 6518c2ecf20Sopenharmony_ci} 6528c2ecf20Sopenharmony_ci 6538c2ecf20Sopenharmony_cistatic int cadence_nand_set_skip_bytes_conf(struct cdns_nand_ctrl *cdns_ctrl, 6548c2ecf20Sopenharmony_ci u8 num_of_bytes, 6558c2ecf20Sopenharmony_ci u32 offset_value, 6568c2ecf20Sopenharmony_ci int enable) 6578c2ecf20Sopenharmony_ci{ 6588c2ecf20Sopenharmony_ci u32 reg, skip_bytes_offset; 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 6618c2ecf20Sopenharmony_ci 1000000, 6628c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 6638c2ecf20Sopenharmony_ci return -ETIMEDOUT; 6648c2ecf20Sopenharmony_ci 6658c2ecf20Sopenharmony_ci if (!enable) { 6668c2ecf20Sopenharmony_ci num_of_bytes = 0; 6678c2ecf20Sopenharmony_ci offset_value = 0; 6688c2ecf20Sopenharmony_ci } 6698c2ecf20Sopenharmony_ci 6708c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + SKIP_BYTES_CONF); 6718c2ecf20Sopenharmony_ci reg &= ~SKIP_BYTES_NUM_OF_BYTES; 6728c2ecf20Sopenharmony_ci reg |= FIELD_PREP(SKIP_BYTES_NUM_OF_BYTES, 6738c2ecf20Sopenharmony_ci num_of_bytes); 6748c2ecf20Sopenharmony_ci skip_bytes_offset = FIELD_PREP(SKIP_BYTES_OFFSET_VALUE, 6758c2ecf20Sopenharmony_ci offset_value); 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + SKIP_BYTES_CONF); 6788c2ecf20Sopenharmony_ci writel_relaxed(skip_bytes_offset, cdns_ctrl->reg + SKIP_BYTES_OFFSET); 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_ci return 0; 6818c2ecf20Sopenharmony_ci} 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci/* Functions enables/disables hardware detection of erased data */ 6848c2ecf20Sopenharmony_cistatic void cadence_nand_set_erase_detection(struct cdns_nand_ctrl *cdns_ctrl, 6858c2ecf20Sopenharmony_ci bool enable, 6868c2ecf20Sopenharmony_ci u8 bitflips_threshold) 6878c2ecf20Sopenharmony_ci{ 6888c2ecf20Sopenharmony_ci u32 reg; 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + ECC_CONFIG_0); 6918c2ecf20Sopenharmony_ci 6928c2ecf20Sopenharmony_ci if (enable) 6938c2ecf20Sopenharmony_ci reg |= ECC_CONFIG_0_ERASE_DET_EN; 6948c2ecf20Sopenharmony_ci else 6958c2ecf20Sopenharmony_ci reg &= ~ECC_CONFIG_0_ERASE_DET_EN; 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + ECC_CONFIG_0); 6988c2ecf20Sopenharmony_ci writel_relaxed(bitflips_threshold, cdns_ctrl->reg + ECC_CONFIG_1); 6998c2ecf20Sopenharmony_ci} 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_cistatic int cadence_nand_set_access_width16(struct cdns_nand_ctrl *cdns_ctrl, 7028c2ecf20Sopenharmony_ci bool bit_bus16) 7038c2ecf20Sopenharmony_ci{ 7048c2ecf20Sopenharmony_ci u32 reg; 7058c2ecf20Sopenharmony_ci 7068c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 7078c2ecf20Sopenharmony_ci 1000000, 7088c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 7098c2ecf20Sopenharmony_ci return -ETIMEDOUT; 7108c2ecf20Sopenharmony_ci 7118c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + COMMON_SET); 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci if (!bit_bus16) 7148c2ecf20Sopenharmony_ci reg &= ~COMMON_SET_DEVICE_16BIT; 7158c2ecf20Sopenharmony_ci else 7168c2ecf20Sopenharmony_ci reg |= COMMON_SET_DEVICE_16BIT; 7178c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + COMMON_SET); 7188c2ecf20Sopenharmony_ci 7198c2ecf20Sopenharmony_ci return 0; 7208c2ecf20Sopenharmony_ci} 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_cistatic void 7238c2ecf20Sopenharmony_cicadence_nand_clear_interrupt(struct cdns_nand_ctrl *cdns_ctrl, 7248c2ecf20Sopenharmony_ci struct cadence_nand_irq_status *irq_status) 7258c2ecf20Sopenharmony_ci{ 7268c2ecf20Sopenharmony_ci writel_relaxed(irq_status->status, cdns_ctrl->reg + INTR_STATUS); 7278c2ecf20Sopenharmony_ci writel_relaxed(irq_status->trd_status, 7288c2ecf20Sopenharmony_ci cdns_ctrl->reg + TRD_COMP_INT_STATUS); 7298c2ecf20Sopenharmony_ci writel_relaxed(irq_status->trd_error, 7308c2ecf20Sopenharmony_ci cdns_ctrl->reg + TRD_ERR_INT_STATUS); 7318c2ecf20Sopenharmony_ci} 7328c2ecf20Sopenharmony_ci 7338c2ecf20Sopenharmony_cistatic void 7348c2ecf20Sopenharmony_cicadence_nand_read_int_status(struct cdns_nand_ctrl *cdns_ctrl, 7358c2ecf20Sopenharmony_ci struct cadence_nand_irq_status *irq_status) 7368c2ecf20Sopenharmony_ci{ 7378c2ecf20Sopenharmony_ci irq_status->status = readl_relaxed(cdns_ctrl->reg + INTR_STATUS); 7388c2ecf20Sopenharmony_ci irq_status->trd_status = readl_relaxed(cdns_ctrl->reg 7398c2ecf20Sopenharmony_ci + TRD_COMP_INT_STATUS); 7408c2ecf20Sopenharmony_ci irq_status->trd_error = readl_relaxed(cdns_ctrl->reg 7418c2ecf20Sopenharmony_ci + TRD_ERR_INT_STATUS); 7428c2ecf20Sopenharmony_ci} 7438c2ecf20Sopenharmony_ci 7448c2ecf20Sopenharmony_cistatic u32 irq_detected(struct cdns_nand_ctrl *cdns_ctrl, 7458c2ecf20Sopenharmony_ci struct cadence_nand_irq_status *irq_status) 7468c2ecf20Sopenharmony_ci{ 7478c2ecf20Sopenharmony_ci cadence_nand_read_int_status(cdns_ctrl, irq_status); 7488c2ecf20Sopenharmony_ci 7498c2ecf20Sopenharmony_ci return irq_status->status || irq_status->trd_status || 7508c2ecf20Sopenharmony_ci irq_status->trd_error; 7518c2ecf20Sopenharmony_ci} 7528c2ecf20Sopenharmony_ci 7538c2ecf20Sopenharmony_cistatic void cadence_nand_reset_irq(struct cdns_nand_ctrl *cdns_ctrl) 7548c2ecf20Sopenharmony_ci{ 7558c2ecf20Sopenharmony_ci unsigned long flags; 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci spin_lock_irqsave(&cdns_ctrl->irq_lock, flags); 7588c2ecf20Sopenharmony_ci memset(&cdns_ctrl->irq_status, 0, sizeof(cdns_ctrl->irq_status)); 7598c2ecf20Sopenharmony_ci memset(&cdns_ctrl->irq_mask, 0, sizeof(cdns_ctrl->irq_mask)); 7608c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&cdns_ctrl->irq_lock, flags); 7618c2ecf20Sopenharmony_ci} 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci/* 7648c2ecf20Sopenharmony_ci * This is the interrupt service routine. It handles all interrupts 7658c2ecf20Sopenharmony_ci * sent to this device. 7668c2ecf20Sopenharmony_ci */ 7678c2ecf20Sopenharmony_cistatic irqreturn_t cadence_nand_isr(int irq, void *dev_id) 7688c2ecf20Sopenharmony_ci{ 7698c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = dev_id; 7708c2ecf20Sopenharmony_ci struct cadence_nand_irq_status irq_status; 7718c2ecf20Sopenharmony_ci irqreturn_t result = IRQ_NONE; 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci spin_lock(&cdns_ctrl->irq_lock); 7748c2ecf20Sopenharmony_ci 7758c2ecf20Sopenharmony_ci if (irq_detected(cdns_ctrl, &irq_status)) { 7768c2ecf20Sopenharmony_ci /* Handle interrupt. */ 7778c2ecf20Sopenharmony_ci /* First acknowledge it. */ 7788c2ecf20Sopenharmony_ci cadence_nand_clear_interrupt(cdns_ctrl, &irq_status); 7798c2ecf20Sopenharmony_ci /* Status in the device context for someone to read. */ 7808c2ecf20Sopenharmony_ci cdns_ctrl->irq_status.status |= irq_status.status; 7818c2ecf20Sopenharmony_ci cdns_ctrl->irq_status.trd_status |= irq_status.trd_status; 7828c2ecf20Sopenharmony_ci cdns_ctrl->irq_status.trd_error |= irq_status.trd_error; 7838c2ecf20Sopenharmony_ci /* Notify anyone who cares that it happened. */ 7848c2ecf20Sopenharmony_ci complete(&cdns_ctrl->complete); 7858c2ecf20Sopenharmony_ci /* Tell the OS that we've handled this. */ 7868c2ecf20Sopenharmony_ci result = IRQ_HANDLED; 7878c2ecf20Sopenharmony_ci } 7888c2ecf20Sopenharmony_ci spin_unlock(&cdns_ctrl->irq_lock); 7898c2ecf20Sopenharmony_ci 7908c2ecf20Sopenharmony_ci return result; 7918c2ecf20Sopenharmony_ci} 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_cistatic void cadence_nand_set_irq_mask(struct cdns_nand_ctrl *cdns_ctrl, 7948c2ecf20Sopenharmony_ci struct cadence_nand_irq_status *irq_mask) 7958c2ecf20Sopenharmony_ci{ 7968c2ecf20Sopenharmony_ci writel_relaxed(INTR_ENABLE_INTR_EN | irq_mask->status, 7978c2ecf20Sopenharmony_ci cdns_ctrl->reg + INTR_ENABLE); 7988c2ecf20Sopenharmony_ci 7998c2ecf20Sopenharmony_ci writel_relaxed(irq_mask->trd_error, 8008c2ecf20Sopenharmony_ci cdns_ctrl->reg + TRD_ERR_INT_STATUS_EN); 8018c2ecf20Sopenharmony_ci} 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_cistatic void 8048c2ecf20Sopenharmony_cicadence_nand_wait_for_irq(struct cdns_nand_ctrl *cdns_ctrl, 8058c2ecf20Sopenharmony_ci struct cadence_nand_irq_status *irq_mask, 8068c2ecf20Sopenharmony_ci struct cadence_nand_irq_status *irq_status) 8078c2ecf20Sopenharmony_ci{ 8088c2ecf20Sopenharmony_ci unsigned long timeout = msecs_to_jiffies(10000); 8098c2ecf20Sopenharmony_ci unsigned long time_left; 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&cdns_ctrl->complete, 8128c2ecf20Sopenharmony_ci timeout); 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_ci *irq_status = cdns_ctrl->irq_status; 8158c2ecf20Sopenharmony_ci if (time_left == 0) { 8168c2ecf20Sopenharmony_ci /* Timeout error. */ 8178c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "timeout occurred:\n"); 8188c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "\tstatus = 0x%x, mask = 0x%x\n", 8198c2ecf20Sopenharmony_ci irq_status->status, irq_mask->status); 8208c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 8218c2ecf20Sopenharmony_ci "\ttrd_status = 0x%x, trd_status mask = 0x%x\n", 8228c2ecf20Sopenharmony_ci irq_status->trd_status, irq_mask->trd_status); 8238c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 8248c2ecf20Sopenharmony_ci "\t trd_error = 0x%x, trd_error mask = 0x%x\n", 8258c2ecf20Sopenharmony_ci irq_status->trd_error, irq_mask->trd_error); 8268c2ecf20Sopenharmony_ci } 8278c2ecf20Sopenharmony_ci} 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_ci/* Execute generic command on NAND controller. */ 8308c2ecf20Sopenharmony_cistatic int cadence_nand_generic_cmd_send(struct cdns_nand_ctrl *cdns_ctrl, 8318c2ecf20Sopenharmony_ci u8 chip_nr, 8328c2ecf20Sopenharmony_ci u64 mini_ctrl_cmd) 8338c2ecf20Sopenharmony_ci{ 8348c2ecf20Sopenharmony_ci u32 mini_ctrl_cmd_l, mini_ctrl_cmd_h, reg; 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_CS, chip_nr); 8378c2ecf20Sopenharmony_ci mini_ctrl_cmd_l = mini_ctrl_cmd & 0xFFFFFFFF; 8388c2ecf20Sopenharmony_ci mini_ctrl_cmd_h = mini_ctrl_cmd >> 32; 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 8418c2ecf20Sopenharmony_ci 1000000, 8428c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 8438c2ecf20Sopenharmony_ci return -ETIMEDOUT; 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci cadence_nand_reset_irq(cdns_ctrl); 8468c2ecf20Sopenharmony_ci 8478c2ecf20Sopenharmony_ci writel_relaxed(mini_ctrl_cmd_l, cdns_ctrl->reg + CMD_REG2); 8488c2ecf20Sopenharmony_ci writel_relaxed(mini_ctrl_cmd_h, cdns_ctrl->reg + CMD_REG3); 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci /* Select generic command. */ 8518c2ecf20Sopenharmony_ci reg = FIELD_PREP(CMD_REG0_CT, CMD_REG0_CT_GEN); 8528c2ecf20Sopenharmony_ci /* Thread number. */ 8538c2ecf20Sopenharmony_ci reg |= FIELD_PREP(CMD_REG0_TN, 0); 8548c2ecf20Sopenharmony_ci 8558c2ecf20Sopenharmony_ci /* Issue command. */ 8568c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + CMD_REG0); 8578c2ecf20Sopenharmony_ci 8588c2ecf20Sopenharmony_ci return 0; 8598c2ecf20Sopenharmony_ci} 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci/* Wait for data on slave DMA interface. */ 8628c2ecf20Sopenharmony_cistatic int cadence_nand_wait_on_sdma(struct cdns_nand_ctrl *cdns_ctrl, 8638c2ecf20Sopenharmony_ci u8 *out_sdma_trd, 8648c2ecf20Sopenharmony_ci u32 *out_sdma_size) 8658c2ecf20Sopenharmony_ci{ 8668c2ecf20Sopenharmony_ci struct cadence_nand_irq_status irq_mask, irq_status; 8678c2ecf20Sopenharmony_ci 8688c2ecf20Sopenharmony_ci irq_mask.trd_status = 0; 8698c2ecf20Sopenharmony_ci irq_mask.trd_error = 0; 8708c2ecf20Sopenharmony_ci irq_mask.status = INTR_STATUS_SDMA_TRIGG 8718c2ecf20Sopenharmony_ci | INTR_STATUS_SDMA_ERR 8728c2ecf20Sopenharmony_ci | INTR_STATUS_UNSUPP_CMD; 8738c2ecf20Sopenharmony_ci 8748c2ecf20Sopenharmony_ci cadence_nand_set_irq_mask(cdns_ctrl, &irq_mask); 8758c2ecf20Sopenharmony_ci cadence_nand_wait_for_irq(cdns_ctrl, &irq_mask, &irq_status); 8768c2ecf20Sopenharmony_ci if (irq_status.status == 0) { 8778c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Timeout while waiting for SDMA\n"); 8788c2ecf20Sopenharmony_ci return -ETIMEDOUT; 8798c2ecf20Sopenharmony_ci } 8808c2ecf20Sopenharmony_ci 8818c2ecf20Sopenharmony_ci if (irq_status.status & INTR_STATUS_SDMA_TRIGG) { 8828c2ecf20Sopenharmony_ci *out_sdma_size = readl_relaxed(cdns_ctrl->reg + SDMA_SIZE); 8838c2ecf20Sopenharmony_ci *out_sdma_trd = readl_relaxed(cdns_ctrl->reg + SDMA_TRD_NUM); 8848c2ecf20Sopenharmony_ci *out_sdma_trd = 8858c2ecf20Sopenharmony_ci FIELD_GET(SDMA_TRD_NUM_SDMA_TRD, *out_sdma_trd); 8868c2ecf20Sopenharmony_ci } else { 8878c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "SDMA error - irq_status %x\n", 8888c2ecf20Sopenharmony_ci irq_status.status); 8898c2ecf20Sopenharmony_ci return -EIO; 8908c2ecf20Sopenharmony_ci } 8918c2ecf20Sopenharmony_ci 8928c2ecf20Sopenharmony_ci return 0; 8938c2ecf20Sopenharmony_ci} 8948c2ecf20Sopenharmony_ci 8958c2ecf20Sopenharmony_cistatic void cadence_nand_get_caps(struct cdns_nand_ctrl *cdns_ctrl) 8968c2ecf20Sopenharmony_ci{ 8978c2ecf20Sopenharmony_ci u32 reg; 8988c2ecf20Sopenharmony_ci 8998c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + CTRL_FEATURES); 9008c2ecf20Sopenharmony_ci 9018c2ecf20Sopenharmony_ci cdns_ctrl->caps2.max_banks = 1 << FIELD_GET(CTRL_FEATURES_N_BANKS, reg); 9028c2ecf20Sopenharmony_ci 9038c2ecf20Sopenharmony_ci if (FIELD_GET(CTRL_FEATURES_DMA_DWITH64, reg)) 9048c2ecf20Sopenharmony_ci cdns_ctrl->caps2.data_dma_width = 8; 9058c2ecf20Sopenharmony_ci else 9068c2ecf20Sopenharmony_ci cdns_ctrl->caps2.data_dma_width = 4; 9078c2ecf20Sopenharmony_ci 9088c2ecf20Sopenharmony_ci if (reg & CTRL_FEATURES_CONTROL_DATA) 9098c2ecf20Sopenharmony_ci cdns_ctrl->caps2.data_control_supp = true; 9108c2ecf20Sopenharmony_ci 9118c2ecf20Sopenharmony_ci if (reg & (CTRL_FEATURES_NVDDR_2_3 9128c2ecf20Sopenharmony_ci | CTRL_FEATURES_NVDDR)) 9138c2ecf20Sopenharmony_ci cdns_ctrl->caps2.is_phy_type_dll = true; 9148c2ecf20Sopenharmony_ci} 9158c2ecf20Sopenharmony_ci 9168c2ecf20Sopenharmony_ci/* Prepare CDMA descriptor. */ 9178c2ecf20Sopenharmony_cistatic void 9188c2ecf20Sopenharmony_cicadence_nand_cdma_desc_prepare(struct cdns_nand_ctrl *cdns_ctrl, 9198c2ecf20Sopenharmony_ci char nf_mem, u32 flash_ptr, dma_addr_t mem_ptr, 9208c2ecf20Sopenharmony_ci dma_addr_t ctrl_data_ptr, u16 ctype) 9218c2ecf20Sopenharmony_ci{ 9228c2ecf20Sopenharmony_ci struct cadence_nand_cdma_desc *cdma_desc = cdns_ctrl->cdma_desc; 9238c2ecf20Sopenharmony_ci 9248c2ecf20Sopenharmony_ci memset(cdma_desc, 0, sizeof(struct cadence_nand_cdma_desc)); 9258c2ecf20Sopenharmony_ci 9268c2ecf20Sopenharmony_ci /* Set fields for one descriptor. */ 9278c2ecf20Sopenharmony_ci cdma_desc->flash_pointer = flash_ptr; 9288c2ecf20Sopenharmony_ci if (cdns_ctrl->ctrl_rev >= 13) 9298c2ecf20Sopenharmony_ci cdma_desc->bank = nf_mem; 9308c2ecf20Sopenharmony_ci else 9318c2ecf20Sopenharmony_ci cdma_desc->flash_pointer |= (nf_mem << CDMA_CFPTR_MEM_SHIFT); 9328c2ecf20Sopenharmony_ci 9338c2ecf20Sopenharmony_ci cdma_desc->command_flags |= CDMA_CF_DMA_MASTER; 9348c2ecf20Sopenharmony_ci cdma_desc->command_flags |= CDMA_CF_INT; 9358c2ecf20Sopenharmony_ci 9368c2ecf20Sopenharmony_ci cdma_desc->memory_pointer = mem_ptr; 9378c2ecf20Sopenharmony_ci cdma_desc->status = 0; 9388c2ecf20Sopenharmony_ci cdma_desc->sync_flag_pointer = 0; 9398c2ecf20Sopenharmony_ci cdma_desc->sync_arguments = 0; 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_ci cdma_desc->command_type = ctype; 9428c2ecf20Sopenharmony_ci cdma_desc->ctrl_data_ptr = ctrl_data_ptr; 9438c2ecf20Sopenharmony_ci} 9448c2ecf20Sopenharmony_ci 9458c2ecf20Sopenharmony_cistatic u8 cadence_nand_check_desc_error(struct cdns_nand_ctrl *cdns_ctrl, 9468c2ecf20Sopenharmony_ci u32 desc_status) 9478c2ecf20Sopenharmony_ci{ 9488c2ecf20Sopenharmony_ci if (desc_status & CDMA_CS_ERP) 9498c2ecf20Sopenharmony_ci return STAT_ERASED; 9508c2ecf20Sopenharmony_ci 9518c2ecf20Sopenharmony_ci if (desc_status & CDMA_CS_UNCE) 9528c2ecf20Sopenharmony_ci return STAT_ECC_UNCORR; 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci if (desc_status & CDMA_CS_ERR) { 9558c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, ":CDMA desc error flag detected.\n"); 9568c2ecf20Sopenharmony_ci return STAT_FAIL; 9578c2ecf20Sopenharmony_ci } 9588c2ecf20Sopenharmony_ci 9598c2ecf20Sopenharmony_ci if (FIELD_GET(CDMA_CS_MAXERR, desc_status)) 9608c2ecf20Sopenharmony_ci return STAT_ECC_CORR; 9618c2ecf20Sopenharmony_ci 9628c2ecf20Sopenharmony_ci return STAT_FAIL; 9638c2ecf20Sopenharmony_ci} 9648c2ecf20Sopenharmony_ci 9658c2ecf20Sopenharmony_cistatic int cadence_nand_cdma_finish(struct cdns_nand_ctrl *cdns_ctrl) 9668c2ecf20Sopenharmony_ci{ 9678c2ecf20Sopenharmony_ci struct cadence_nand_cdma_desc *desc_ptr = cdns_ctrl->cdma_desc; 9688c2ecf20Sopenharmony_ci u8 status = STAT_BUSY; 9698c2ecf20Sopenharmony_ci 9708c2ecf20Sopenharmony_ci if (desc_ptr->status & CDMA_CS_FAIL) { 9718c2ecf20Sopenharmony_ci status = cadence_nand_check_desc_error(cdns_ctrl, 9728c2ecf20Sopenharmony_ci desc_ptr->status); 9738c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, ":CDMA error %x\n", desc_ptr->status); 9748c2ecf20Sopenharmony_ci } else if (desc_ptr->status & CDMA_CS_COMP) { 9758c2ecf20Sopenharmony_ci /* Descriptor finished with no errors. */ 9768c2ecf20Sopenharmony_ci if (desc_ptr->command_flags & CDMA_CF_CONT) { 9778c2ecf20Sopenharmony_ci dev_info(cdns_ctrl->dev, "DMA unsupported flag is set"); 9788c2ecf20Sopenharmony_ci status = STAT_UNKNOWN; 9798c2ecf20Sopenharmony_ci } else { 9808c2ecf20Sopenharmony_ci /* Last descriptor. */ 9818c2ecf20Sopenharmony_ci status = STAT_OK; 9828c2ecf20Sopenharmony_ci } 9838c2ecf20Sopenharmony_ci } 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_ci return status; 9868c2ecf20Sopenharmony_ci} 9878c2ecf20Sopenharmony_ci 9888c2ecf20Sopenharmony_cistatic int cadence_nand_cdma_send(struct cdns_nand_ctrl *cdns_ctrl, 9898c2ecf20Sopenharmony_ci u8 thread) 9908c2ecf20Sopenharmony_ci{ 9918c2ecf20Sopenharmony_ci u32 reg; 9928c2ecf20Sopenharmony_ci int status; 9938c2ecf20Sopenharmony_ci 9948c2ecf20Sopenharmony_ci /* Wait for thread ready. */ 9958c2ecf20Sopenharmony_ci status = cadence_nand_wait_for_value(cdns_ctrl, TRD_STATUS, 9968c2ecf20Sopenharmony_ci 1000000, 9978c2ecf20Sopenharmony_ci BIT(thread), true); 9988c2ecf20Sopenharmony_ci if (status) 9998c2ecf20Sopenharmony_ci return status; 10008c2ecf20Sopenharmony_ci 10018c2ecf20Sopenharmony_ci cadence_nand_reset_irq(cdns_ctrl); 10028c2ecf20Sopenharmony_ci reinit_completion(&cdns_ctrl->complete); 10038c2ecf20Sopenharmony_ci 10048c2ecf20Sopenharmony_ci writel_relaxed((u32)cdns_ctrl->dma_cdma_desc, 10058c2ecf20Sopenharmony_ci cdns_ctrl->reg + CMD_REG2); 10068c2ecf20Sopenharmony_ci writel_relaxed(0, cdns_ctrl->reg + CMD_REG3); 10078c2ecf20Sopenharmony_ci 10088c2ecf20Sopenharmony_ci /* Select CDMA mode. */ 10098c2ecf20Sopenharmony_ci reg = FIELD_PREP(CMD_REG0_CT, CMD_REG0_CT_CDMA); 10108c2ecf20Sopenharmony_ci /* Thread number. */ 10118c2ecf20Sopenharmony_ci reg |= FIELD_PREP(CMD_REG0_TN, thread); 10128c2ecf20Sopenharmony_ci /* Issue command. */ 10138c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + CMD_REG0); 10148c2ecf20Sopenharmony_ci 10158c2ecf20Sopenharmony_ci return 0; 10168c2ecf20Sopenharmony_ci} 10178c2ecf20Sopenharmony_ci 10188c2ecf20Sopenharmony_ci/* Send SDMA command and wait for finish. */ 10198c2ecf20Sopenharmony_cistatic u32 10208c2ecf20Sopenharmony_cicadence_nand_cdma_send_and_wait(struct cdns_nand_ctrl *cdns_ctrl, 10218c2ecf20Sopenharmony_ci u8 thread) 10228c2ecf20Sopenharmony_ci{ 10238c2ecf20Sopenharmony_ci struct cadence_nand_irq_status irq_mask, irq_status = {0}; 10248c2ecf20Sopenharmony_ci int status; 10258c2ecf20Sopenharmony_ci 10268c2ecf20Sopenharmony_ci irq_mask.trd_status = BIT(thread); 10278c2ecf20Sopenharmony_ci irq_mask.trd_error = BIT(thread); 10288c2ecf20Sopenharmony_ci irq_mask.status = INTR_STATUS_CDMA_TERR; 10298c2ecf20Sopenharmony_ci 10308c2ecf20Sopenharmony_ci cadence_nand_set_irq_mask(cdns_ctrl, &irq_mask); 10318c2ecf20Sopenharmony_ci 10328c2ecf20Sopenharmony_ci status = cadence_nand_cdma_send(cdns_ctrl, thread); 10338c2ecf20Sopenharmony_ci if (status) 10348c2ecf20Sopenharmony_ci return status; 10358c2ecf20Sopenharmony_ci 10368c2ecf20Sopenharmony_ci cadence_nand_wait_for_irq(cdns_ctrl, &irq_mask, &irq_status); 10378c2ecf20Sopenharmony_ci 10388c2ecf20Sopenharmony_ci if (irq_status.status == 0 && irq_status.trd_status == 0 && 10398c2ecf20Sopenharmony_ci irq_status.trd_error == 0) { 10408c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "CDMA command timeout\n"); 10418c2ecf20Sopenharmony_ci return -ETIMEDOUT; 10428c2ecf20Sopenharmony_ci } 10438c2ecf20Sopenharmony_ci if (irq_status.status & irq_mask.status) { 10448c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "CDMA command failed\n"); 10458c2ecf20Sopenharmony_ci return -EIO; 10468c2ecf20Sopenharmony_ci } 10478c2ecf20Sopenharmony_ci 10488c2ecf20Sopenharmony_ci return 0; 10498c2ecf20Sopenharmony_ci} 10508c2ecf20Sopenharmony_ci 10518c2ecf20Sopenharmony_ci/* 10528c2ecf20Sopenharmony_ci * ECC size depends on configured ECC strength and on maximum supported 10538c2ecf20Sopenharmony_ci * ECC step size. 10548c2ecf20Sopenharmony_ci */ 10558c2ecf20Sopenharmony_cistatic int cadence_nand_calc_ecc_bytes(int max_step_size, int strength) 10568c2ecf20Sopenharmony_ci{ 10578c2ecf20Sopenharmony_ci int nbytes = DIV_ROUND_UP(fls(8 * max_step_size) * strength, 8); 10588c2ecf20Sopenharmony_ci 10598c2ecf20Sopenharmony_ci return ALIGN(nbytes, 2); 10608c2ecf20Sopenharmony_ci} 10618c2ecf20Sopenharmony_ci 10628c2ecf20Sopenharmony_ci#define CADENCE_NAND_CALC_ECC_BYTES(max_step_size) \ 10638c2ecf20Sopenharmony_ci static int \ 10648c2ecf20Sopenharmony_ci cadence_nand_calc_ecc_bytes_##max_step_size(int step_size, \ 10658c2ecf20Sopenharmony_ci int strength)\ 10668c2ecf20Sopenharmony_ci {\ 10678c2ecf20Sopenharmony_ci return cadence_nand_calc_ecc_bytes(max_step_size, strength);\ 10688c2ecf20Sopenharmony_ci } 10698c2ecf20Sopenharmony_ci 10708c2ecf20Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(256) 10718c2ecf20Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(512) 10728c2ecf20Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(1024) 10738c2ecf20Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(2048) 10748c2ecf20Sopenharmony_ciCADENCE_NAND_CALC_ECC_BYTES(4096) 10758c2ecf20Sopenharmony_ci 10768c2ecf20Sopenharmony_ci/* Function reads BCH capabilities. */ 10778c2ecf20Sopenharmony_cistatic int cadence_nand_read_bch_caps(struct cdns_nand_ctrl *cdns_ctrl) 10788c2ecf20Sopenharmony_ci{ 10798c2ecf20Sopenharmony_ci struct nand_ecc_caps *ecc_caps = &cdns_ctrl->ecc_caps; 10808c2ecf20Sopenharmony_ci int max_step_size = 0, nstrengths, i; 10818c2ecf20Sopenharmony_ci u32 reg; 10828c2ecf20Sopenharmony_ci 10838c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_3); 10848c2ecf20Sopenharmony_ci cdns_ctrl->bch_metadata_size = FIELD_GET(BCH_CFG_3_METADATA_SIZE, reg); 10858c2ecf20Sopenharmony_ci if (cdns_ctrl->bch_metadata_size < 4) { 10868c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 10878c2ecf20Sopenharmony_ci "Driver needs at least 4 bytes of BCH meta data\n"); 10888c2ecf20Sopenharmony_ci return -EIO; 10898c2ecf20Sopenharmony_ci } 10908c2ecf20Sopenharmony_ci 10918c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_0); 10928c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[0] = FIELD_GET(BCH_CFG_0_CORR_CAP_0, reg); 10938c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[1] = FIELD_GET(BCH_CFG_0_CORR_CAP_1, reg); 10948c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[2] = FIELD_GET(BCH_CFG_0_CORR_CAP_2, reg); 10958c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[3] = FIELD_GET(BCH_CFG_0_CORR_CAP_3, reg); 10968c2ecf20Sopenharmony_ci 10978c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_1); 10988c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[4] = FIELD_GET(BCH_CFG_1_CORR_CAP_4, reg); 10998c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[5] = FIELD_GET(BCH_CFG_1_CORR_CAP_5, reg); 11008c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[6] = FIELD_GET(BCH_CFG_1_CORR_CAP_6, reg); 11018c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths[7] = FIELD_GET(BCH_CFG_1_CORR_CAP_7, reg); 11028c2ecf20Sopenharmony_ci 11038c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + BCH_CFG_2); 11048c2ecf20Sopenharmony_ci cdns_ctrl->ecc_stepinfos[0].stepsize = 11058c2ecf20Sopenharmony_ci FIELD_GET(BCH_CFG_2_SECT_0, reg); 11068c2ecf20Sopenharmony_ci 11078c2ecf20Sopenharmony_ci cdns_ctrl->ecc_stepinfos[1].stepsize = 11088c2ecf20Sopenharmony_ci FIELD_GET(BCH_CFG_2_SECT_1, reg); 11098c2ecf20Sopenharmony_ci 11108c2ecf20Sopenharmony_ci nstrengths = 0; 11118c2ecf20Sopenharmony_ci for (i = 0; i < BCH_MAX_NUM_CORR_CAPS; i++) { 11128c2ecf20Sopenharmony_ci if (cdns_ctrl->ecc_strengths[i] != 0) 11138c2ecf20Sopenharmony_ci nstrengths++; 11148c2ecf20Sopenharmony_ci } 11158c2ecf20Sopenharmony_ci 11168c2ecf20Sopenharmony_ci ecc_caps->nstepinfos = 0; 11178c2ecf20Sopenharmony_ci for (i = 0; i < BCH_MAX_NUM_SECTOR_SIZES; i++) { 11188c2ecf20Sopenharmony_ci /* ECC strengths are common for all step infos. */ 11198c2ecf20Sopenharmony_ci cdns_ctrl->ecc_stepinfos[i].nstrengths = nstrengths; 11208c2ecf20Sopenharmony_ci cdns_ctrl->ecc_stepinfos[i].strengths = 11218c2ecf20Sopenharmony_ci cdns_ctrl->ecc_strengths; 11228c2ecf20Sopenharmony_ci 11238c2ecf20Sopenharmony_ci if (cdns_ctrl->ecc_stepinfos[i].stepsize != 0) 11248c2ecf20Sopenharmony_ci ecc_caps->nstepinfos++; 11258c2ecf20Sopenharmony_ci 11268c2ecf20Sopenharmony_ci if (cdns_ctrl->ecc_stepinfos[i].stepsize > max_step_size) 11278c2ecf20Sopenharmony_ci max_step_size = cdns_ctrl->ecc_stepinfos[i].stepsize; 11288c2ecf20Sopenharmony_ci } 11298c2ecf20Sopenharmony_ci ecc_caps->stepinfos = &cdns_ctrl->ecc_stepinfos[0]; 11308c2ecf20Sopenharmony_ci 11318c2ecf20Sopenharmony_ci switch (max_step_size) { 11328c2ecf20Sopenharmony_ci case 256: 11338c2ecf20Sopenharmony_ci ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_256; 11348c2ecf20Sopenharmony_ci break; 11358c2ecf20Sopenharmony_ci case 512: 11368c2ecf20Sopenharmony_ci ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_512; 11378c2ecf20Sopenharmony_ci break; 11388c2ecf20Sopenharmony_ci case 1024: 11398c2ecf20Sopenharmony_ci ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_1024; 11408c2ecf20Sopenharmony_ci break; 11418c2ecf20Sopenharmony_ci case 2048: 11428c2ecf20Sopenharmony_ci ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_2048; 11438c2ecf20Sopenharmony_ci break; 11448c2ecf20Sopenharmony_ci case 4096: 11458c2ecf20Sopenharmony_ci ecc_caps->calc_ecc_bytes = &cadence_nand_calc_ecc_bytes_4096; 11468c2ecf20Sopenharmony_ci break; 11478c2ecf20Sopenharmony_ci default: 11488c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 11498c2ecf20Sopenharmony_ci "Unsupported sector size(ecc step size) %d\n", 11508c2ecf20Sopenharmony_ci max_step_size); 11518c2ecf20Sopenharmony_ci return -EIO; 11528c2ecf20Sopenharmony_ci } 11538c2ecf20Sopenharmony_ci 11548c2ecf20Sopenharmony_ci return 0; 11558c2ecf20Sopenharmony_ci} 11568c2ecf20Sopenharmony_ci 11578c2ecf20Sopenharmony_ci/* Hardware initialization. */ 11588c2ecf20Sopenharmony_cistatic int cadence_nand_hw_init(struct cdns_nand_ctrl *cdns_ctrl) 11598c2ecf20Sopenharmony_ci{ 11608c2ecf20Sopenharmony_ci int status; 11618c2ecf20Sopenharmony_ci u32 reg; 11628c2ecf20Sopenharmony_ci 11638c2ecf20Sopenharmony_ci status = cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 11648c2ecf20Sopenharmony_ci 1000000, 11658c2ecf20Sopenharmony_ci CTRL_STATUS_INIT_COMP, false); 11668c2ecf20Sopenharmony_ci if (status) 11678c2ecf20Sopenharmony_ci return status; 11688c2ecf20Sopenharmony_ci 11698c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + CTRL_VERSION); 11708c2ecf20Sopenharmony_ci cdns_ctrl->ctrl_rev = FIELD_GET(CTRL_VERSION_REV, reg); 11718c2ecf20Sopenharmony_ci 11728c2ecf20Sopenharmony_ci dev_info(cdns_ctrl->dev, 11738c2ecf20Sopenharmony_ci "%s: cadence nand controller version reg %x\n", 11748c2ecf20Sopenharmony_ci __func__, reg); 11758c2ecf20Sopenharmony_ci 11768c2ecf20Sopenharmony_ci /* Disable cache and multiplane. */ 11778c2ecf20Sopenharmony_ci writel_relaxed(0, cdns_ctrl->reg + MULTIPLANE_CFG); 11788c2ecf20Sopenharmony_ci writel_relaxed(0, cdns_ctrl->reg + CACHE_CFG); 11798c2ecf20Sopenharmony_ci 11808c2ecf20Sopenharmony_ci /* Clear all interrupts. */ 11818c2ecf20Sopenharmony_ci writel_relaxed(0xFFFFFFFF, cdns_ctrl->reg + INTR_STATUS); 11828c2ecf20Sopenharmony_ci 11838c2ecf20Sopenharmony_ci cadence_nand_get_caps(cdns_ctrl); 11848c2ecf20Sopenharmony_ci if (cadence_nand_read_bch_caps(cdns_ctrl)) 11858c2ecf20Sopenharmony_ci return -EIO; 11868c2ecf20Sopenharmony_ci 11878c2ecf20Sopenharmony_ci /* 11888c2ecf20Sopenharmony_ci * Set IO width access to 8. 11898c2ecf20Sopenharmony_ci * It is because during SW device discovering width access 11908c2ecf20Sopenharmony_ci * is expected to be 8. 11918c2ecf20Sopenharmony_ci */ 11928c2ecf20Sopenharmony_ci status = cadence_nand_set_access_width16(cdns_ctrl, false); 11938c2ecf20Sopenharmony_ci 11948c2ecf20Sopenharmony_ci return status; 11958c2ecf20Sopenharmony_ci} 11968c2ecf20Sopenharmony_ci 11978c2ecf20Sopenharmony_ci#define TT_MAIN_OOB_AREAS 2 11988c2ecf20Sopenharmony_ci#define TT_RAW_PAGE 3 11998c2ecf20Sopenharmony_ci#define TT_BBM 4 12008c2ecf20Sopenharmony_ci#define TT_MAIN_OOB_AREA_EXT 5 12018c2ecf20Sopenharmony_ci 12028c2ecf20Sopenharmony_ci/* Prepare size of data to transfer. */ 12038c2ecf20Sopenharmony_cistatic void 12048c2ecf20Sopenharmony_cicadence_nand_prepare_data_size(struct nand_chip *chip, 12058c2ecf20Sopenharmony_ci int transfer_type) 12068c2ecf20Sopenharmony_ci{ 12078c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 12088c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 12098c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 12108c2ecf20Sopenharmony_ci u32 sec_size = 0, offset = 0, sec_cnt = 1; 12118c2ecf20Sopenharmony_ci u32 last_sec_size = cdns_chip->sector_size; 12128c2ecf20Sopenharmony_ci u32 data_ctrl_size = 0; 12138c2ecf20Sopenharmony_ci u32 reg = 0; 12148c2ecf20Sopenharmony_ci 12158c2ecf20Sopenharmony_ci if (cdns_ctrl->curr_trans_type == transfer_type) 12168c2ecf20Sopenharmony_ci return; 12178c2ecf20Sopenharmony_ci 12188c2ecf20Sopenharmony_ci switch (transfer_type) { 12198c2ecf20Sopenharmony_ci case TT_MAIN_OOB_AREA_EXT: 12208c2ecf20Sopenharmony_ci sec_cnt = cdns_chip->sector_count; 12218c2ecf20Sopenharmony_ci sec_size = cdns_chip->sector_size; 12228c2ecf20Sopenharmony_ci data_ctrl_size = cdns_chip->avail_oob_size; 12238c2ecf20Sopenharmony_ci break; 12248c2ecf20Sopenharmony_ci case TT_MAIN_OOB_AREAS: 12258c2ecf20Sopenharmony_ci sec_cnt = cdns_chip->sector_count; 12268c2ecf20Sopenharmony_ci last_sec_size = cdns_chip->sector_size 12278c2ecf20Sopenharmony_ci + cdns_chip->avail_oob_size; 12288c2ecf20Sopenharmony_ci sec_size = cdns_chip->sector_size; 12298c2ecf20Sopenharmony_ci break; 12308c2ecf20Sopenharmony_ci case TT_RAW_PAGE: 12318c2ecf20Sopenharmony_ci last_sec_size = mtd->writesize + mtd->oobsize; 12328c2ecf20Sopenharmony_ci break; 12338c2ecf20Sopenharmony_ci case TT_BBM: 12348c2ecf20Sopenharmony_ci offset = mtd->writesize + cdns_chip->bbm_offs; 12358c2ecf20Sopenharmony_ci last_sec_size = 8; 12368c2ecf20Sopenharmony_ci break; 12378c2ecf20Sopenharmony_ci } 12388c2ecf20Sopenharmony_ci 12398c2ecf20Sopenharmony_ci reg = 0; 12408c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TRAN_CFG_0_OFFSET, offset); 12418c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TRAN_CFG_0_SEC_CNT, sec_cnt); 12428c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + TRAN_CFG_0); 12438c2ecf20Sopenharmony_ci 12448c2ecf20Sopenharmony_ci reg = 0; 12458c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TRAN_CFG_1_LAST_SEC_SIZE, last_sec_size); 12468c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TRAN_CFG_1_SECTOR_SIZE, sec_size); 12478c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + TRAN_CFG_1); 12488c2ecf20Sopenharmony_ci 12498c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.data_control_supp) { 12508c2ecf20Sopenharmony_ci reg = readl_relaxed(cdns_ctrl->reg + CONTROL_DATA_CTRL); 12518c2ecf20Sopenharmony_ci reg &= ~CONTROL_DATA_CTRL_SIZE; 12528c2ecf20Sopenharmony_ci reg |= FIELD_PREP(CONTROL_DATA_CTRL_SIZE, data_ctrl_size); 12538c2ecf20Sopenharmony_ci writel_relaxed(reg, cdns_ctrl->reg + CONTROL_DATA_CTRL); 12548c2ecf20Sopenharmony_ci } 12558c2ecf20Sopenharmony_ci 12568c2ecf20Sopenharmony_ci cdns_ctrl->curr_trans_type = transfer_type; 12578c2ecf20Sopenharmony_ci} 12588c2ecf20Sopenharmony_ci 12598c2ecf20Sopenharmony_cistatic int 12608c2ecf20Sopenharmony_cicadence_nand_cdma_transfer(struct cdns_nand_ctrl *cdns_ctrl, u8 chip_nr, 12618c2ecf20Sopenharmony_ci int page, void *buf, void *ctrl_dat, u32 buf_size, 12628c2ecf20Sopenharmony_ci u32 ctrl_dat_size, enum dma_data_direction dir, 12638c2ecf20Sopenharmony_ci bool with_ecc) 12648c2ecf20Sopenharmony_ci{ 12658c2ecf20Sopenharmony_ci dma_addr_t dma_buf, dma_ctrl_dat = 0; 12668c2ecf20Sopenharmony_ci u8 thread_nr = chip_nr; 12678c2ecf20Sopenharmony_ci int status; 12688c2ecf20Sopenharmony_ci u16 ctype; 12698c2ecf20Sopenharmony_ci 12708c2ecf20Sopenharmony_ci if (dir == DMA_FROM_DEVICE) 12718c2ecf20Sopenharmony_ci ctype = CDMA_CT_RD; 12728c2ecf20Sopenharmony_ci else 12738c2ecf20Sopenharmony_ci ctype = CDMA_CT_WR; 12748c2ecf20Sopenharmony_ci 12758c2ecf20Sopenharmony_ci cadence_nand_set_ecc_enable(cdns_ctrl, with_ecc); 12768c2ecf20Sopenharmony_ci 12778c2ecf20Sopenharmony_ci dma_buf = dma_map_single(cdns_ctrl->dev, buf, buf_size, dir); 12788c2ecf20Sopenharmony_ci if (dma_mapping_error(cdns_ctrl->dev, dma_buf)) { 12798c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Failed to map DMA buffer\n"); 12808c2ecf20Sopenharmony_ci return -EIO; 12818c2ecf20Sopenharmony_ci } 12828c2ecf20Sopenharmony_ci 12838c2ecf20Sopenharmony_ci if (ctrl_dat && ctrl_dat_size) { 12848c2ecf20Sopenharmony_ci dma_ctrl_dat = dma_map_single(cdns_ctrl->dev, ctrl_dat, 12858c2ecf20Sopenharmony_ci ctrl_dat_size, dir); 12868c2ecf20Sopenharmony_ci if (dma_mapping_error(cdns_ctrl->dev, dma_ctrl_dat)) { 12878c2ecf20Sopenharmony_ci dma_unmap_single(cdns_ctrl->dev, dma_buf, 12888c2ecf20Sopenharmony_ci buf_size, dir); 12898c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Failed to map DMA buffer\n"); 12908c2ecf20Sopenharmony_ci return -EIO; 12918c2ecf20Sopenharmony_ci } 12928c2ecf20Sopenharmony_ci } 12938c2ecf20Sopenharmony_ci 12948c2ecf20Sopenharmony_ci cadence_nand_cdma_desc_prepare(cdns_ctrl, chip_nr, page, 12958c2ecf20Sopenharmony_ci dma_buf, dma_ctrl_dat, ctype); 12968c2ecf20Sopenharmony_ci 12978c2ecf20Sopenharmony_ci status = cadence_nand_cdma_send_and_wait(cdns_ctrl, thread_nr); 12988c2ecf20Sopenharmony_ci 12998c2ecf20Sopenharmony_ci dma_unmap_single(cdns_ctrl->dev, dma_buf, 13008c2ecf20Sopenharmony_ci buf_size, dir); 13018c2ecf20Sopenharmony_ci 13028c2ecf20Sopenharmony_ci if (ctrl_dat && ctrl_dat_size) 13038c2ecf20Sopenharmony_ci dma_unmap_single(cdns_ctrl->dev, dma_ctrl_dat, 13048c2ecf20Sopenharmony_ci ctrl_dat_size, dir); 13058c2ecf20Sopenharmony_ci if (status) 13068c2ecf20Sopenharmony_ci return status; 13078c2ecf20Sopenharmony_ci 13088c2ecf20Sopenharmony_ci return cadence_nand_cdma_finish(cdns_ctrl); 13098c2ecf20Sopenharmony_ci} 13108c2ecf20Sopenharmony_ci 13118c2ecf20Sopenharmony_cistatic void cadence_nand_set_timings(struct cdns_nand_ctrl *cdns_ctrl, 13128c2ecf20Sopenharmony_ci struct cadence_nand_timings *t) 13138c2ecf20Sopenharmony_ci{ 13148c2ecf20Sopenharmony_ci writel_relaxed(t->async_toggle_timings, 13158c2ecf20Sopenharmony_ci cdns_ctrl->reg + ASYNC_TOGGLE_TIMINGS); 13168c2ecf20Sopenharmony_ci writel_relaxed(t->timings0, cdns_ctrl->reg + TIMINGS0); 13178c2ecf20Sopenharmony_ci writel_relaxed(t->timings1, cdns_ctrl->reg + TIMINGS1); 13188c2ecf20Sopenharmony_ci writel_relaxed(t->timings2, cdns_ctrl->reg + TIMINGS2); 13198c2ecf20Sopenharmony_ci 13208c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.is_phy_type_dll) 13218c2ecf20Sopenharmony_ci writel_relaxed(t->dll_phy_ctrl, cdns_ctrl->reg + DLL_PHY_CTRL); 13228c2ecf20Sopenharmony_ci 13238c2ecf20Sopenharmony_ci writel_relaxed(t->phy_ctrl, cdns_ctrl->reg + PHY_CTRL); 13248c2ecf20Sopenharmony_ci 13258c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.is_phy_type_dll) { 13268c2ecf20Sopenharmony_ci writel_relaxed(0, cdns_ctrl->reg + PHY_TSEL); 13278c2ecf20Sopenharmony_ci writel_relaxed(2, cdns_ctrl->reg + PHY_DQ_TIMING); 13288c2ecf20Sopenharmony_ci writel_relaxed(t->phy_dqs_timing, 13298c2ecf20Sopenharmony_ci cdns_ctrl->reg + PHY_DQS_TIMING); 13308c2ecf20Sopenharmony_ci writel_relaxed(t->phy_gate_lpbk_ctrl, 13318c2ecf20Sopenharmony_ci cdns_ctrl->reg + PHY_GATE_LPBK_CTRL); 13328c2ecf20Sopenharmony_ci writel_relaxed(PHY_DLL_MASTER_CTRL_BYPASS_MODE, 13338c2ecf20Sopenharmony_ci cdns_ctrl->reg + PHY_DLL_MASTER_CTRL); 13348c2ecf20Sopenharmony_ci writel_relaxed(0, cdns_ctrl->reg + PHY_DLL_SLAVE_CTRL); 13358c2ecf20Sopenharmony_ci } 13368c2ecf20Sopenharmony_ci} 13378c2ecf20Sopenharmony_ci 13388c2ecf20Sopenharmony_cistatic int cadence_nand_select_target(struct nand_chip *chip) 13398c2ecf20Sopenharmony_ci{ 13408c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 13418c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 13428c2ecf20Sopenharmony_ci 13438c2ecf20Sopenharmony_ci if (chip == cdns_ctrl->selected_chip) 13448c2ecf20Sopenharmony_ci return 0; 13458c2ecf20Sopenharmony_ci 13468c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 13478c2ecf20Sopenharmony_ci 1000000, 13488c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 13498c2ecf20Sopenharmony_ci return -ETIMEDOUT; 13508c2ecf20Sopenharmony_ci 13518c2ecf20Sopenharmony_ci cadence_nand_set_timings(cdns_ctrl, &cdns_chip->timings); 13528c2ecf20Sopenharmony_ci 13538c2ecf20Sopenharmony_ci cadence_nand_set_ecc_strength(cdns_ctrl, 13548c2ecf20Sopenharmony_ci cdns_chip->corr_str_idx); 13558c2ecf20Sopenharmony_ci 13568c2ecf20Sopenharmony_ci cadence_nand_set_erase_detection(cdns_ctrl, true, 13578c2ecf20Sopenharmony_ci chip->ecc.strength); 13588c2ecf20Sopenharmony_ci 13598c2ecf20Sopenharmony_ci cdns_ctrl->curr_trans_type = -1; 13608c2ecf20Sopenharmony_ci cdns_ctrl->selected_chip = chip; 13618c2ecf20Sopenharmony_ci 13628c2ecf20Sopenharmony_ci return 0; 13638c2ecf20Sopenharmony_ci} 13648c2ecf20Sopenharmony_ci 13658c2ecf20Sopenharmony_cistatic int cadence_nand_erase(struct nand_chip *chip, u32 page) 13668c2ecf20Sopenharmony_ci{ 13678c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 13688c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 13698c2ecf20Sopenharmony_ci int status; 13708c2ecf20Sopenharmony_ci u8 thread_nr = cdns_chip->cs[chip->cur_cs]; 13718c2ecf20Sopenharmony_ci 13728c2ecf20Sopenharmony_ci cadence_nand_cdma_desc_prepare(cdns_ctrl, 13738c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 13748c2ecf20Sopenharmony_ci page, 0, 0, 13758c2ecf20Sopenharmony_ci CDMA_CT_ERASE); 13768c2ecf20Sopenharmony_ci status = cadence_nand_cdma_send_and_wait(cdns_ctrl, thread_nr); 13778c2ecf20Sopenharmony_ci if (status) { 13788c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "erase operation failed\n"); 13798c2ecf20Sopenharmony_ci return -EIO; 13808c2ecf20Sopenharmony_ci } 13818c2ecf20Sopenharmony_ci 13828c2ecf20Sopenharmony_ci status = cadence_nand_cdma_finish(cdns_ctrl); 13838c2ecf20Sopenharmony_ci if (status) 13848c2ecf20Sopenharmony_ci return status; 13858c2ecf20Sopenharmony_ci 13868c2ecf20Sopenharmony_ci return 0; 13878c2ecf20Sopenharmony_ci} 13888c2ecf20Sopenharmony_ci 13898c2ecf20Sopenharmony_cistatic int cadence_nand_read_bbm(struct nand_chip *chip, int page, u8 *buf) 13908c2ecf20Sopenharmony_ci{ 13918c2ecf20Sopenharmony_ci int status; 13928c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 13938c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 13948c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 13958c2ecf20Sopenharmony_ci 13968c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_BBM); 13978c2ecf20Sopenharmony_ci 13988c2ecf20Sopenharmony_ci cadence_nand_set_skip_bytes_conf(cdns_ctrl, 0, 0, 0); 13998c2ecf20Sopenharmony_ci 14008c2ecf20Sopenharmony_ci /* 14018c2ecf20Sopenharmony_ci * Read only bad block marker from offset 14028c2ecf20Sopenharmony_ci * defined by a memory manufacturer. 14038c2ecf20Sopenharmony_ci */ 14048c2ecf20Sopenharmony_ci status = cadence_nand_cdma_transfer(cdns_ctrl, 14058c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 14068c2ecf20Sopenharmony_ci page, cdns_ctrl->buf, NULL, 14078c2ecf20Sopenharmony_ci mtd->oobsize, 14088c2ecf20Sopenharmony_ci 0, DMA_FROM_DEVICE, false); 14098c2ecf20Sopenharmony_ci if (status) { 14108c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "read BBM failed\n"); 14118c2ecf20Sopenharmony_ci return -EIO; 14128c2ecf20Sopenharmony_ci } 14138c2ecf20Sopenharmony_ci 14148c2ecf20Sopenharmony_ci memcpy(buf + cdns_chip->bbm_offs, cdns_ctrl->buf, cdns_chip->bbm_len); 14158c2ecf20Sopenharmony_ci 14168c2ecf20Sopenharmony_ci return 0; 14178c2ecf20Sopenharmony_ci} 14188c2ecf20Sopenharmony_ci 14198c2ecf20Sopenharmony_cistatic int cadence_nand_write_page(struct nand_chip *chip, 14208c2ecf20Sopenharmony_ci const u8 *buf, int oob_required, 14218c2ecf20Sopenharmony_ci int page) 14228c2ecf20Sopenharmony_ci{ 14238c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 14248c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 14258c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 14268c2ecf20Sopenharmony_ci int status; 14278c2ecf20Sopenharmony_ci u16 marker_val = 0xFFFF; 14288c2ecf20Sopenharmony_ci 14298c2ecf20Sopenharmony_ci status = cadence_nand_select_target(chip); 14308c2ecf20Sopenharmony_ci if (status) 14318c2ecf20Sopenharmony_ci return status; 14328c2ecf20Sopenharmony_ci 14338c2ecf20Sopenharmony_ci cadence_nand_set_skip_bytes_conf(cdns_ctrl, cdns_chip->bbm_len, 14348c2ecf20Sopenharmony_ci mtd->writesize 14358c2ecf20Sopenharmony_ci + cdns_chip->bbm_offs, 14368c2ecf20Sopenharmony_ci 1); 14378c2ecf20Sopenharmony_ci 14388c2ecf20Sopenharmony_ci if (oob_required) { 14398c2ecf20Sopenharmony_ci marker_val = *(u16 *)(chip->oob_poi 14408c2ecf20Sopenharmony_ci + cdns_chip->bbm_offs); 14418c2ecf20Sopenharmony_ci } else { 14428c2ecf20Sopenharmony_ci /* Set oob data to 0xFF. */ 14438c2ecf20Sopenharmony_ci memset(cdns_ctrl->buf + mtd->writesize, 0xFF, 14448c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size); 14458c2ecf20Sopenharmony_ci } 14468c2ecf20Sopenharmony_ci 14478c2ecf20Sopenharmony_ci cadence_nand_set_skip_marker_val(cdns_ctrl, marker_val); 14488c2ecf20Sopenharmony_ci 14498c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREA_EXT); 14508c2ecf20Sopenharmony_ci 14518c2ecf20Sopenharmony_ci if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, mtd->writesize) && 14528c2ecf20Sopenharmony_ci cdns_ctrl->caps2.data_control_supp) { 14538c2ecf20Sopenharmony_ci u8 *oob; 14548c2ecf20Sopenharmony_ci 14558c2ecf20Sopenharmony_ci if (oob_required) 14568c2ecf20Sopenharmony_ci oob = chip->oob_poi; 14578c2ecf20Sopenharmony_ci else 14588c2ecf20Sopenharmony_ci oob = cdns_ctrl->buf + mtd->writesize; 14598c2ecf20Sopenharmony_ci 14608c2ecf20Sopenharmony_ci status = cadence_nand_cdma_transfer(cdns_ctrl, 14618c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 14628c2ecf20Sopenharmony_ci page, (void *)buf, oob, 14638c2ecf20Sopenharmony_ci mtd->writesize, 14648c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size, 14658c2ecf20Sopenharmony_ci DMA_TO_DEVICE, true); 14668c2ecf20Sopenharmony_ci if (status) { 14678c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "write page failed\n"); 14688c2ecf20Sopenharmony_ci return -EIO; 14698c2ecf20Sopenharmony_ci } 14708c2ecf20Sopenharmony_ci 14718c2ecf20Sopenharmony_ci return 0; 14728c2ecf20Sopenharmony_ci } 14738c2ecf20Sopenharmony_ci 14748c2ecf20Sopenharmony_ci if (oob_required) { 14758c2ecf20Sopenharmony_ci /* Transfer the data to the oob area. */ 14768c2ecf20Sopenharmony_ci memcpy(cdns_ctrl->buf + mtd->writesize, chip->oob_poi, 14778c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size); 14788c2ecf20Sopenharmony_ci } 14798c2ecf20Sopenharmony_ci 14808c2ecf20Sopenharmony_ci memcpy(cdns_ctrl->buf, buf, mtd->writesize); 14818c2ecf20Sopenharmony_ci 14828c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREAS); 14838c2ecf20Sopenharmony_ci 14848c2ecf20Sopenharmony_ci return cadence_nand_cdma_transfer(cdns_ctrl, 14858c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 14868c2ecf20Sopenharmony_ci page, cdns_ctrl->buf, NULL, 14878c2ecf20Sopenharmony_ci mtd->writesize 14888c2ecf20Sopenharmony_ci + cdns_chip->avail_oob_size, 14898c2ecf20Sopenharmony_ci 0, DMA_TO_DEVICE, true); 14908c2ecf20Sopenharmony_ci} 14918c2ecf20Sopenharmony_ci 14928c2ecf20Sopenharmony_cistatic int cadence_nand_write_oob(struct nand_chip *chip, int page) 14938c2ecf20Sopenharmony_ci{ 14948c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 14958c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 14968c2ecf20Sopenharmony_ci 14978c2ecf20Sopenharmony_ci memset(cdns_ctrl->buf, 0xFF, mtd->writesize); 14988c2ecf20Sopenharmony_ci 14998c2ecf20Sopenharmony_ci return cadence_nand_write_page(chip, cdns_ctrl->buf, 1, page); 15008c2ecf20Sopenharmony_ci} 15018c2ecf20Sopenharmony_ci 15028c2ecf20Sopenharmony_cistatic int cadence_nand_write_page_raw(struct nand_chip *chip, 15038c2ecf20Sopenharmony_ci const u8 *buf, int oob_required, 15048c2ecf20Sopenharmony_ci int page) 15058c2ecf20Sopenharmony_ci{ 15068c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 15078c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 15088c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 15098c2ecf20Sopenharmony_ci int writesize = mtd->writesize; 15108c2ecf20Sopenharmony_ci int oobsize = mtd->oobsize; 15118c2ecf20Sopenharmony_ci int ecc_steps = chip->ecc.steps; 15128c2ecf20Sopenharmony_ci int ecc_size = chip->ecc.size; 15138c2ecf20Sopenharmony_ci int ecc_bytes = chip->ecc.bytes; 15148c2ecf20Sopenharmony_ci void *tmp_buf = cdns_ctrl->buf; 15158c2ecf20Sopenharmony_ci int oob_skip = cdns_chip->bbm_len; 15168c2ecf20Sopenharmony_ci size_t size = writesize + oobsize; 15178c2ecf20Sopenharmony_ci int i, pos, len; 15188c2ecf20Sopenharmony_ci int status = 0; 15198c2ecf20Sopenharmony_ci 15208c2ecf20Sopenharmony_ci status = cadence_nand_select_target(chip); 15218c2ecf20Sopenharmony_ci if (status) 15228c2ecf20Sopenharmony_ci return status; 15238c2ecf20Sopenharmony_ci 15248c2ecf20Sopenharmony_ci /* 15258c2ecf20Sopenharmony_ci * Fill the buffer with 0xff first except the full page transfer. 15268c2ecf20Sopenharmony_ci * This simplifies the logic. 15278c2ecf20Sopenharmony_ci */ 15288c2ecf20Sopenharmony_ci if (!buf || !oob_required) 15298c2ecf20Sopenharmony_ci memset(tmp_buf, 0xff, size); 15308c2ecf20Sopenharmony_ci 15318c2ecf20Sopenharmony_ci cadence_nand_set_skip_bytes_conf(cdns_ctrl, 0, 0, 0); 15328c2ecf20Sopenharmony_ci 15338c2ecf20Sopenharmony_ci /* Arrange the buffer for syndrome payload/ecc layout. */ 15348c2ecf20Sopenharmony_ci if (buf) { 15358c2ecf20Sopenharmony_ci for (i = 0; i < ecc_steps; i++) { 15368c2ecf20Sopenharmony_ci pos = i * (ecc_size + ecc_bytes); 15378c2ecf20Sopenharmony_ci len = ecc_size; 15388c2ecf20Sopenharmony_ci 15398c2ecf20Sopenharmony_ci if (pos >= writesize) 15408c2ecf20Sopenharmony_ci pos += oob_skip; 15418c2ecf20Sopenharmony_ci else if (pos + len > writesize) 15428c2ecf20Sopenharmony_ci len = writesize - pos; 15438c2ecf20Sopenharmony_ci 15448c2ecf20Sopenharmony_ci memcpy(tmp_buf + pos, buf, len); 15458c2ecf20Sopenharmony_ci buf += len; 15468c2ecf20Sopenharmony_ci if (len < ecc_size) { 15478c2ecf20Sopenharmony_ci len = ecc_size - len; 15488c2ecf20Sopenharmony_ci memcpy(tmp_buf + writesize + oob_skip, buf, 15498c2ecf20Sopenharmony_ci len); 15508c2ecf20Sopenharmony_ci buf += len; 15518c2ecf20Sopenharmony_ci } 15528c2ecf20Sopenharmony_ci } 15538c2ecf20Sopenharmony_ci } 15548c2ecf20Sopenharmony_ci 15558c2ecf20Sopenharmony_ci if (oob_required) { 15568c2ecf20Sopenharmony_ci const u8 *oob = chip->oob_poi; 15578c2ecf20Sopenharmony_ci u32 oob_data_offset = (cdns_chip->sector_count - 1) * 15588c2ecf20Sopenharmony_ci (cdns_chip->sector_size + chip->ecc.bytes) 15598c2ecf20Sopenharmony_ci + cdns_chip->sector_size + oob_skip; 15608c2ecf20Sopenharmony_ci 15618c2ecf20Sopenharmony_ci /* BBM at the beginning of the OOB area. */ 15628c2ecf20Sopenharmony_ci memcpy(tmp_buf + writesize, oob, oob_skip); 15638c2ecf20Sopenharmony_ci 15648c2ecf20Sopenharmony_ci /* OOB free. */ 15658c2ecf20Sopenharmony_ci memcpy(tmp_buf + oob_data_offset, oob, 15668c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size); 15678c2ecf20Sopenharmony_ci oob += cdns_chip->avail_oob_size; 15688c2ecf20Sopenharmony_ci 15698c2ecf20Sopenharmony_ci /* OOB ECC. */ 15708c2ecf20Sopenharmony_ci for (i = 0; i < ecc_steps; i++) { 15718c2ecf20Sopenharmony_ci pos = ecc_size + i * (ecc_size + ecc_bytes); 15728c2ecf20Sopenharmony_ci if (i == (ecc_steps - 1)) 15738c2ecf20Sopenharmony_ci pos += cdns_chip->avail_oob_size; 15748c2ecf20Sopenharmony_ci 15758c2ecf20Sopenharmony_ci len = ecc_bytes; 15768c2ecf20Sopenharmony_ci 15778c2ecf20Sopenharmony_ci if (pos >= writesize) 15788c2ecf20Sopenharmony_ci pos += oob_skip; 15798c2ecf20Sopenharmony_ci else if (pos + len > writesize) 15808c2ecf20Sopenharmony_ci len = writesize - pos; 15818c2ecf20Sopenharmony_ci 15828c2ecf20Sopenharmony_ci memcpy(tmp_buf + pos, oob, len); 15838c2ecf20Sopenharmony_ci oob += len; 15848c2ecf20Sopenharmony_ci if (len < ecc_bytes) { 15858c2ecf20Sopenharmony_ci len = ecc_bytes - len; 15868c2ecf20Sopenharmony_ci memcpy(tmp_buf + writesize + oob_skip, oob, 15878c2ecf20Sopenharmony_ci len); 15888c2ecf20Sopenharmony_ci oob += len; 15898c2ecf20Sopenharmony_ci } 15908c2ecf20Sopenharmony_ci } 15918c2ecf20Sopenharmony_ci } 15928c2ecf20Sopenharmony_ci 15938c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_RAW_PAGE); 15948c2ecf20Sopenharmony_ci 15958c2ecf20Sopenharmony_ci return cadence_nand_cdma_transfer(cdns_ctrl, 15968c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 15978c2ecf20Sopenharmony_ci page, cdns_ctrl->buf, NULL, 15988c2ecf20Sopenharmony_ci mtd->writesize + 15998c2ecf20Sopenharmony_ci mtd->oobsize, 16008c2ecf20Sopenharmony_ci 0, DMA_TO_DEVICE, false); 16018c2ecf20Sopenharmony_ci} 16028c2ecf20Sopenharmony_ci 16038c2ecf20Sopenharmony_cistatic int cadence_nand_write_oob_raw(struct nand_chip *chip, 16048c2ecf20Sopenharmony_ci int page) 16058c2ecf20Sopenharmony_ci{ 16068c2ecf20Sopenharmony_ci return cadence_nand_write_page_raw(chip, NULL, true, page); 16078c2ecf20Sopenharmony_ci} 16088c2ecf20Sopenharmony_ci 16098c2ecf20Sopenharmony_cistatic int cadence_nand_read_page(struct nand_chip *chip, 16108c2ecf20Sopenharmony_ci u8 *buf, int oob_required, int page) 16118c2ecf20Sopenharmony_ci{ 16128c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 16138c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 16148c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 16158c2ecf20Sopenharmony_ci int status = 0; 16168c2ecf20Sopenharmony_ci int ecc_err_count = 0; 16178c2ecf20Sopenharmony_ci 16188c2ecf20Sopenharmony_ci status = cadence_nand_select_target(chip); 16198c2ecf20Sopenharmony_ci if (status) 16208c2ecf20Sopenharmony_ci return status; 16218c2ecf20Sopenharmony_ci 16228c2ecf20Sopenharmony_ci cadence_nand_set_skip_bytes_conf(cdns_ctrl, cdns_chip->bbm_len, 16238c2ecf20Sopenharmony_ci mtd->writesize 16248c2ecf20Sopenharmony_ci + cdns_chip->bbm_offs, 1); 16258c2ecf20Sopenharmony_ci 16268c2ecf20Sopenharmony_ci /* 16278c2ecf20Sopenharmony_ci * If data buffer can be accessed by DMA and data_control feature 16288c2ecf20Sopenharmony_ci * is supported then transfer data and oob directly. 16298c2ecf20Sopenharmony_ci */ 16308c2ecf20Sopenharmony_ci if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, mtd->writesize) && 16318c2ecf20Sopenharmony_ci cdns_ctrl->caps2.data_control_supp) { 16328c2ecf20Sopenharmony_ci u8 *oob; 16338c2ecf20Sopenharmony_ci 16348c2ecf20Sopenharmony_ci if (oob_required) 16358c2ecf20Sopenharmony_ci oob = chip->oob_poi; 16368c2ecf20Sopenharmony_ci else 16378c2ecf20Sopenharmony_ci oob = cdns_ctrl->buf + mtd->writesize; 16388c2ecf20Sopenharmony_ci 16398c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREA_EXT); 16408c2ecf20Sopenharmony_ci status = cadence_nand_cdma_transfer(cdns_ctrl, 16418c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 16428c2ecf20Sopenharmony_ci page, buf, oob, 16438c2ecf20Sopenharmony_ci mtd->writesize, 16448c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size, 16458c2ecf20Sopenharmony_ci DMA_FROM_DEVICE, true); 16468c2ecf20Sopenharmony_ci /* Otherwise use bounce buffer. */ 16478c2ecf20Sopenharmony_ci } else { 16488c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_MAIN_OOB_AREAS); 16498c2ecf20Sopenharmony_ci status = cadence_nand_cdma_transfer(cdns_ctrl, 16508c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 16518c2ecf20Sopenharmony_ci page, cdns_ctrl->buf, 16528c2ecf20Sopenharmony_ci NULL, mtd->writesize 16538c2ecf20Sopenharmony_ci + cdns_chip->avail_oob_size, 16548c2ecf20Sopenharmony_ci 0, DMA_FROM_DEVICE, true); 16558c2ecf20Sopenharmony_ci 16568c2ecf20Sopenharmony_ci memcpy(buf, cdns_ctrl->buf, mtd->writesize); 16578c2ecf20Sopenharmony_ci if (oob_required) 16588c2ecf20Sopenharmony_ci memcpy(chip->oob_poi, 16598c2ecf20Sopenharmony_ci cdns_ctrl->buf + mtd->writesize, 16608c2ecf20Sopenharmony_ci mtd->oobsize); 16618c2ecf20Sopenharmony_ci } 16628c2ecf20Sopenharmony_ci 16638c2ecf20Sopenharmony_ci switch (status) { 16648c2ecf20Sopenharmony_ci case STAT_ECC_UNCORR: 16658c2ecf20Sopenharmony_ci mtd->ecc_stats.failed++; 16668c2ecf20Sopenharmony_ci ecc_err_count++; 16678c2ecf20Sopenharmony_ci break; 16688c2ecf20Sopenharmony_ci case STAT_ECC_CORR: 16698c2ecf20Sopenharmony_ci ecc_err_count = FIELD_GET(CDMA_CS_MAXERR, 16708c2ecf20Sopenharmony_ci cdns_ctrl->cdma_desc->status); 16718c2ecf20Sopenharmony_ci mtd->ecc_stats.corrected += ecc_err_count; 16728c2ecf20Sopenharmony_ci break; 16738c2ecf20Sopenharmony_ci case STAT_ERASED: 16748c2ecf20Sopenharmony_ci case STAT_OK: 16758c2ecf20Sopenharmony_ci break; 16768c2ecf20Sopenharmony_ci default: 16778c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "read page failed\n"); 16788c2ecf20Sopenharmony_ci return -EIO; 16798c2ecf20Sopenharmony_ci } 16808c2ecf20Sopenharmony_ci 16818c2ecf20Sopenharmony_ci if (oob_required) 16828c2ecf20Sopenharmony_ci if (cadence_nand_read_bbm(chip, page, chip->oob_poi)) 16838c2ecf20Sopenharmony_ci return -EIO; 16848c2ecf20Sopenharmony_ci 16858c2ecf20Sopenharmony_ci return ecc_err_count; 16868c2ecf20Sopenharmony_ci} 16878c2ecf20Sopenharmony_ci 16888c2ecf20Sopenharmony_ci/* Reads OOB data from the device. */ 16898c2ecf20Sopenharmony_cistatic int cadence_nand_read_oob(struct nand_chip *chip, int page) 16908c2ecf20Sopenharmony_ci{ 16918c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 16928c2ecf20Sopenharmony_ci 16938c2ecf20Sopenharmony_ci return cadence_nand_read_page(chip, cdns_ctrl->buf, 1, page); 16948c2ecf20Sopenharmony_ci} 16958c2ecf20Sopenharmony_ci 16968c2ecf20Sopenharmony_cistatic int cadence_nand_read_page_raw(struct nand_chip *chip, 16978c2ecf20Sopenharmony_ci u8 *buf, int oob_required, int page) 16988c2ecf20Sopenharmony_ci{ 16998c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 17008c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 17018c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 17028c2ecf20Sopenharmony_ci int oob_skip = cdns_chip->bbm_len; 17038c2ecf20Sopenharmony_ci int writesize = mtd->writesize; 17048c2ecf20Sopenharmony_ci int ecc_steps = chip->ecc.steps; 17058c2ecf20Sopenharmony_ci int ecc_size = chip->ecc.size; 17068c2ecf20Sopenharmony_ci int ecc_bytes = chip->ecc.bytes; 17078c2ecf20Sopenharmony_ci void *tmp_buf = cdns_ctrl->buf; 17088c2ecf20Sopenharmony_ci int i, pos, len; 17098c2ecf20Sopenharmony_ci int status = 0; 17108c2ecf20Sopenharmony_ci 17118c2ecf20Sopenharmony_ci status = cadence_nand_select_target(chip); 17128c2ecf20Sopenharmony_ci if (status) 17138c2ecf20Sopenharmony_ci return status; 17148c2ecf20Sopenharmony_ci 17158c2ecf20Sopenharmony_ci cadence_nand_set_skip_bytes_conf(cdns_ctrl, 0, 0, 0); 17168c2ecf20Sopenharmony_ci 17178c2ecf20Sopenharmony_ci cadence_nand_prepare_data_size(chip, TT_RAW_PAGE); 17188c2ecf20Sopenharmony_ci status = cadence_nand_cdma_transfer(cdns_ctrl, 17198c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 17208c2ecf20Sopenharmony_ci page, cdns_ctrl->buf, NULL, 17218c2ecf20Sopenharmony_ci mtd->writesize 17228c2ecf20Sopenharmony_ci + mtd->oobsize, 17238c2ecf20Sopenharmony_ci 0, DMA_FROM_DEVICE, false); 17248c2ecf20Sopenharmony_ci 17258c2ecf20Sopenharmony_ci switch (status) { 17268c2ecf20Sopenharmony_ci case STAT_ERASED: 17278c2ecf20Sopenharmony_ci case STAT_OK: 17288c2ecf20Sopenharmony_ci break; 17298c2ecf20Sopenharmony_ci default: 17308c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "read raw page failed\n"); 17318c2ecf20Sopenharmony_ci return -EIO; 17328c2ecf20Sopenharmony_ci } 17338c2ecf20Sopenharmony_ci 17348c2ecf20Sopenharmony_ci /* Arrange the buffer for syndrome payload/ecc layout. */ 17358c2ecf20Sopenharmony_ci if (buf) { 17368c2ecf20Sopenharmony_ci for (i = 0; i < ecc_steps; i++) { 17378c2ecf20Sopenharmony_ci pos = i * (ecc_size + ecc_bytes); 17388c2ecf20Sopenharmony_ci len = ecc_size; 17398c2ecf20Sopenharmony_ci 17408c2ecf20Sopenharmony_ci if (pos >= writesize) 17418c2ecf20Sopenharmony_ci pos += oob_skip; 17428c2ecf20Sopenharmony_ci else if (pos + len > writesize) 17438c2ecf20Sopenharmony_ci len = writesize - pos; 17448c2ecf20Sopenharmony_ci 17458c2ecf20Sopenharmony_ci memcpy(buf, tmp_buf + pos, len); 17468c2ecf20Sopenharmony_ci buf += len; 17478c2ecf20Sopenharmony_ci if (len < ecc_size) { 17488c2ecf20Sopenharmony_ci len = ecc_size - len; 17498c2ecf20Sopenharmony_ci memcpy(buf, tmp_buf + writesize + oob_skip, 17508c2ecf20Sopenharmony_ci len); 17518c2ecf20Sopenharmony_ci buf += len; 17528c2ecf20Sopenharmony_ci } 17538c2ecf20Sopenharmony_ci } 17548c2ecf20Sopenharmony_ci } 17558c2ecf20Sopenharmony_ci 17568c2ecf20Sopenharmony_ci if (oob_required) { 17578c2ecf20Sopenharmony_ci u8 *oob = chip->oob_poi; 17588c2ecf20Sopenharmony_ci u32 oob_data_offset = (cdns_chip->sector_count - 1) * 17598c2ecf20Sopenharmony_ci (cdns_chip->sector_size + chip->ecc.bytes) 17608c2ecf20Sopenharmony_ci + cdns_chip->sector_size + oob_skip; 17618c2ecf20Sopenharmony_ci 17628c2ecf20Sopenharmony_ci /* OOB free. */ 17638c2ecf20Sopenharmony_ci memcpy(oob, tmp_buf + oob_data_offset, 17648c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size); 17658c2ecf20Sopenharmony_ci 17668c2ecf20Sopenharmony_ci /* BBM at the beginning of the OOB area. */ 17678c2ecf20Sopenharmony_ci memcpy(oob, tmp_buf + writesize, oob_skip); 17688c2ecf20Sopenharmony_ci 17698c2ecf20Sopenharmony_ci oob += cdns_chip->avail_oob_size; 17708c2ecf20Sopenharmony_ci 17718c2ecf20Sopenharmony_ci /* OOB ECC */ 17728c2ecf20Sopenharmony_ci for (i = 0; i < ecc_steps; i++) { 17738c2ecf20Sopenharmony_ci pos = ecc_size + i * (ecc_size + ecc_bytes); 17748c2ecf20Sopenharmony_ci len = ecc_bytes; 17758c2ecf20Sopenharmony_ci 17768c2ecf20Sopenharmony_ci if (i == (ecc_steps - 1)) 17778c2ecf20Sopenharmony_ci pos += cdns_chip->avail_oob_size; 17788c2ecf20Sopenharmony_ci 17798c2ecf20Sopenharmony_ci if (pos >= writesize) 17808c2ecf20Sopenharmony_ci pos += oob_skip; 17818c2ecf20Sopenharmony_ci else if (pos + len > writesize) 17828c2ecf20Sopenharmony_ci len = writesize - pos; 17838c2ecf20Sopenharmony_ci 17848c2ecf20Sopenharmony_ci memcpy(oob, tmp_buf + pos, len); 17858c2ecf20Sopenharmony_ci oob += len; 17868c2ecf20Sopenharmony_ci if (len < ecc_bytes) { 17878c2ecf20Sopenharmony_ci len = ecc_bytes - len; 17888c2ecf20Sopenharmony_ci memcpy(oob, tmp_buf + writesize + oob_skip, 17898c2ecf20Sopenharmony_ci len); 17908c2ecf20Sopenharmony_ci oob += len; 17918c2ecf20Sopenharmony_ci } 17928c2ecf20Sopenharmony_ci } 17938c2ecf20Sopenharmony_ci } 17948c2ecf20Sopenharmony_ci 17958c2ecf20Sopenharmony_ci return 0; 17968c2ecf20Sopenharmony_ci} 17978c2ecf20Sopenharmony_ci 17988c2ecf20Sopenharmony_cistatic int cadence_nand_read_oob_raw(struct nand_chip *chip, 17998c2ecf20Sopenharmony_ci int page) 18008c2ecf20Sopenharmony_ci{ 18018c2ecf20Sopenharmony_ci return cadence_nand_read_page_raw(chip, NULL, true, page); 18028c2ecf20Sopenharmony_ci} 18038c2ecf20Sopenharmony_ci 18048c2ecf20Sopenharmony_cistatic void cadence_nand_slave_dma_transfer_finished(void *data) 18058c2ecf20Sopenharmony_ci{ 18068c2ecf20Sopenharmony_ci struct completion *finished = data; 18078c2ecf20Sopenharmony_ci 18088c2ecf20Sopenharmony_ci complete(finished); 18098c2ecf20Sopenharmony_ci} 18108c2ecf20Sopenharmony_ci 18118c2ecf20Sopenharmony_cistatic int cadence_nand_slave_dma_transfer(struct cdns_nand_ctrl *cdns_ctrl, 18128c2ecf20Sopenharmony_ci void *buf, 18138c2ecf20Sopenharmony_ci dma_addr_t dev_dma, size_t len, 18148c2ecf20Sopenharmony_ci enum dma_data_direction dir) 18158c2ecf20Sopenharmony_ci{ 18168c2ecf20Sopenharmony_ci DECLARE_COMPLETION_ONSTACK(finished); 18178c2ecf20Sopenharmony_ci struct dma_chan *chan; 18188c2ecf20Sopenharmony_ci struct dma_device *dma_dev; 18198c2ecf20Sopenharmony_ci dma_addr_t src_dma, dst_dma, buf_dma; 18208c2ecf20Sopenharmony_ci struct dma_async_tx_descriptor *tx; 18218c2ecf20Sopenharmony_ci dma_cookie_t cookie; 18228c2ecf20Sopenharmony_ci 18238c2ecf20Sopenharmony_ci chan = cdns_ctrl->dmac; 18248c2ecf20Sopenharmony_ci dma_dev = chan->device; 18258c2ecf20Sopenharmony_ci 18268c2ecf20Sopenharmony_ci buf_dma = dma_map_single(dma_dev->dev, buf, len, dir); 18278c2ecf20Sopenharmony_ci if (dma_mapping_error(dma_dev->dev, buf_dma)) { 18288c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Failed to map DMA buffer\n"); 18298c2ecf20Sopenharmony_ci goto err; 18308c2ecf20Sopenharmony_ci } 18318c2ecf20Sopenharmony_ci 18328c2ecf20Sopenharmony_ci if (dir == DMA_FROM_DEVICE) { 18338c2ecf20Sopenharmony_ci src_dma = cdns_ctrl->io.dma; 18348c2ecf20Sopenharmony_ci dst_dma = buf_dma; 18358c2ecf20Sopenharmony_ci } else { 18368c2ecf20Sopenharmony_ci src_dma = buf_dma; 18378c2ecf20Sopenharmony_ci dst_dma = cdns_ctrl->io.dma; 18388c2ecf20Sopenharmony_ci } 18398c2ecf20Sopenharmony_ci 18408c2ecf20Sopenharmony_ci tx = dmaengine_prep_dma_memcpy(cdns_ctrl->dmac, dst_dma, src_dma, len, 18418c2ecf20Sopenharmony_ci DMA_CTRL_ACK | DMA_PREP_INTERRUPT); 18428c2ecf20Sopenharmony_ci if (!tx) { 18438c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Failed to prepare DMA memcpy\n"); 18448c2ecf20Sopenharmony_ci goto err_unmap; 18458c2ecf20Sopenharmony_ci } 18468c2ecf20Sopenharmony_ci 18478c2ecf20Sopenharmony_ci tx->callback = cadence_nand_slave_dma_transfer_finished; 18488c2ecf20Sopenharmony_ci tx->callback_param = &finished; 18498c2ecf20Sopenharmony_ci 18508c2ecf20Sopenharmony_ci cookie = dmaengine_submit(tx); 18518c2ecf20Sopenharmony_ci if (dma_submit_error(cookie)) { 18528c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Failed to do DMA tx_submit\n"); 18538c2ecf20Sopenharmony_ci goto err_unmap; 18548c2ecf20Sopenharmony_ci } 18558c2ecf20Sopenharmony_ci 18568c2ecf20Sopenharmony_ci dma_async_issue_pending(cdns_ctrl->dmac); 18578c2ecf20Sopenharmony_ci wait_for_completion(&finished); 18588c2ecf20Sopenharmony_ci 18598c2ecf20Sopenharmony_ci dma_unmap_single(cdns_ctrl->dev, buf_dma, len, dir); 18608c2ecf20Sopenharmony_ci 18618c2ecf20Sopenharmony_ci return 0; 18628c2ecf20Sopenharmony_ci 18638c2ecf20Sopenharmony_cierr_unmap: 18648c2ecf20Sopenharmony_ci dma_unmap_single(cdns_ctrl->dev, buf_dma, len, dir); 18658c2ecf20Sopenharmony_ci 18668c2ecf20Sopenharmony_cierr: 18678c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "Fall back to CPU I/O\n"); 18688c2ecf20Sopenharmony_ci 18698c2ecf20Sopenharmony_ci return -EIO; 18708c2ecf20Sopenharmony_ci} 18718c2ecf20Sopenharmony_ci 18728c2ecf20Sopenharmony_cistatic int cadence_nand_read_buf(struct cdns_nand_ctrl *cdns_ctrl, 18738c2ecf20Sopenharmony_ci u8 *buf, int len) 18748c2ecf20Sopenharmony_ci{ 18758c2ecf20Sopenharmony_ci u8 thread_nr = 0; 18768c2ecf20Sopenharmony_ci u32 sdma_size; 18778c2ecf20Sopenharmony_ci int status; 18788c2ecf20Sopenharmony_ci 18798c2ecf20Sopenharmony_ci /* Wait until slave DMA interface is ready to data transfer. */ 18808c2ecf20Sopenharmony_ci status = cadence_nand_wait_on_sdma(cdns_ctrl, &thread_nr, &sdma_size); 18818c2ecf20Sopenharmony_ci if (status) 18828c2ecf20Sopenharmony_ci return status; 18838c2ecf20Sopenharmony_ci 18848c2ecf20Sopenharmony_ci if (!cdns_ctrl->caps1->has_dma) { 18858c2ecf20Sopenharmony_ci int len_in_words = len >> 2; 18868c2ecf20Sopenharmony_ci 18878c2ecf20Sopenharmony_ci /* read alingment data */ 18888c2ecf20Sopenharmony_ci ioread32_rep(cdns_ctrl->io.virt, buf, len_in_words); 18898c2ecf20Sopenharmony_ci if (sdma_size > len) { 18908c2ecf20Sopenharmony_ci /* read rest data from slave DMA interface if any */ 18918c2ecf20Sopenharmony_ci ioread32_rep(cdns_ctrl->io.virt, cdns_ctrl->buf, 18928c2ecf20Sopenharmony_ci sdma_size / 4 - len_in_words); 18938c2ecf20Sopenharmony_ci /* copy rest of data */ 18948c2ecf20Sopenharmony_ci memcpy(buf + (len_in_words << 2), cdns_ctrl->buf, 18958c2ecf20Sopenharmony_ci len - (len_in_words << 2)); 18968c2ecf20Sopenharmony_ci } 18978c2ecf20Sopenharmony_ci return 0; 18988c2ecf20Sopenharmony_ci } 18998c2ecf20Sopenharmony_ci 19008c2ecf20Sopenharmony_ci if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, len)) { 19018c2ecf20Sopenharmony_ci status = cadence_nand_slave_dma_transfer(cdns_ctrl, buf, 19028c2ecf20Sopenharmony_ci cdns_ctrl->io.dma, 19038c2ecf20Sopenharmony_ci len, DMA_FROM_DEVICE); 19048c2ecf20Sopenharmony_ci if (status == 0) 19058c2ecf20Sopenharmony_ci return 0; 19068c2ecf20Sopenharmony_ci 19078c2ecf20Sopenharmony_ci dev_warn(cdns_ctrl->dev, 19088c2ecf20Sopenharmony_ci "Slave DMA transfer failed. Try again using bounce buffer."); 19098c2ecf20Sopenharmony_ci } 19108c2ecf20Sopenharmony_ci 19118c2ecf20Sopenharmony_ci /* If DMA transfer is not possible or failed then use bounce buffer. */ 19128c2ecf20Sopenharmony_ci status = cadence_nand_slave_dma_transfer(cdns_ctrl, cdns_ctrl->buf, 19138c2ecf20Sopenharmony_ci cdns_ctrl->io.dma, 19148c2ecf20Sopenharmony_ci sdma_size, DMA_FROM_DEVICE); 19158c2ecf20Sopenharmony_ci 19168c2ecf20Sopenharmony_ci if (status) { 19178c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Slave DMA transfer failed"); 19188c2ecf20Sopenharmony_ci return status; 19198c2ecf20Sopenharmony_ci } 19208c2ecf20Sopenharmony_ci 19218c2ecf20Sopenharmony_ci memcpy(buf, cdns_ctrl->buf, len); 19228c2ecf20Sopenharmony_ci 19238c2ecf20Sopenharmony_ci return 0; 19248c2ecf20Sopenharmony_ci} 19258c2ecf20Sopenharmony_ci 19268c2ecf20Sopenharmony_cistatic int cadence_nand_write_buf(struct cdns_nand_ctrl *cdns_ctrl, 19278c2ecf20Sopenharmony_ci const u8 *buf, int len) 19288c2ecf20Sopenharmony_ci{ 19298c2ecf20Sopenharmony_ci u8 thread_nr = 0; 19308c2ecf20Sopenharmony_ci u32 sdma_size; 19318c2ecf20Sopenharmony_ci int status; 19328c2ecf20Sopenharmony_ci 19338c2ecf20Sopenharmony_ci /* Wait until slave DMA interface is ready to data transfer. */ 19348c2ecf20Sopenharmony_ci status = cadence_nand_wait_on_sdma(cdns_ctrl, &thread_nr, &sdma_size); 19358c2ecf20Sopenharmony_ci if (status) 19368c2ecf20Sopenharmony_ci return status; 19378c2ecf20Sopenharmony_ci 19388c2ecf20Sopenharmony_ci if (!cdns_ctrl->caps1->has_dma) { 19398c2ecf20Sopenharmony_ci int len_in_words = len >> 2; 19408c2ecf20Sopenharmony_ci 19418c2ecf20Sopenharmony_ci iowrite32_rep(cdns_ctrl->io.virt, buf, len_in_words); 19428c2ecf20Sopenharmony_ci if (sdma_size > len) { 19438c2ecf20Sopenharmony_ci /* copy rest of data */ 19448c2ecf20Sopenharmony_ci memcpy(cdns_ctrl->buf, buf + (len_in_words << 2), 19458c2ecf20Sopenharmony_ci len - (len_in_words << 2)); 19468c2ecf20Sopenharmony_ci /* write all expected by nand controller data */ 19478c2ecf20Sopenharmony_ci iowrite32_rep(cdns_ctrl->io.virt, cdns_ctrl->buf, 19488c2ecf20Sopenharmony_ci sdma_size / 4 - len_in_words); 19498c2ecf20Sopenharmony_ci } 19508c2ecf20Sopenharmony_ci 19518c2ecf20Sopenharmony_ci return 0; 19528c2ecf20Sopenharmony_ci } 19538c2ecf20Sopenharmony_ci 19548c2ecf20Sopenharmony_ci if (cadence_nand_dma_buf_ok(cdns_ctrl, buf, len)) { 19558c2ecf20Sopenharmony_ci status = cadence_nand_slave_dma_transfer(cdns_ctrl, (void *)buf, 19568c2ecf20Sopenharmony_ci cdns_ctrl->io.dma, 19578c2ecf20Sopenharmony_ci len, DMA_TO_DEVICE); 19588c2ecf20Sopenharmony_ci if (status == 0) 19598c2ecf20Sopenharmony_ci return 0; 19608c2ecf20Sopenharmony_ci 19618c2ecf20Sopenharmony_ci dev_warn(cdns_ctrl->dev, 19628c2ecf20Sopenharmony_ci "Slave DMA transfer failed. Try again using bounce buffer."); 19638c2ecf20Sopenharmony_ci } 19648c2ecf20Sopenharmony_ci 19658c2ecf20Sopenharmony_ci /* If DMA transfer is not possible or failed then use bounce buffer. */ 19668c2ecf20Sopenharmony_ci memcpy(cdns_ctrl->buf, buf, len); 19678c2ecf20Sopenharmony_ci 19688c2ecf20Sopenharmony_ci status = cadence_nand_slave_dma_transfer(cdns_ctrl, cdns_ctrl->buf, 19698c2ecf20Sopenharmony_ci cdns_ctrl->io.dma, 19708c2ecf20Sopenharmony_ci sdma_size, DMA_TO_DEVICE); 19718c2ecf20Sopenharmony_ci 19728c2ecf20Sopenharmony_ci if (status) 19738c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Slave DMA transfer failed"); 19748c2ecf20Sopenharmony_ci 19758c2ecf20Sopenharmony_ci return status; 19768c2ecf20Sopenharmony_ci} 19778c2ecf20Sopenharmony_ci 19788c2ecf20Sopenharmony_cistatic int cadence_nand_force_byte_access(struct nand_chip *chip, 19798c2ecf20Sopenharmony_ci bool force_8bit) 19808c2ecf20Sopenharmony_ci{ 19818c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 19828c2ecf20Sopenharmony_ci int status; 19838c2ecf20Sopenharmony_ci 19848c2ecf20Sopenharmony_ci /* 19858c2ecf20Sopenharmony_ci * Callers of this function do not verify if the NAND is using a 16-bit 19868c2ecf20Sopenharmony_ci * an 8-bit bus for normal operations, so we need to take care of that 19878c2ecf20Sopenharmony_ci * here by leaving the configuration unchanged if the NAND does not have 19888c2ecf20Sopenharmony_ci * the NAND_BUSWIDTH_16 flag set. 19898c2ecf20Sopenharmony_ci */ 19908c2ecf20Sopenharmony_ci if (!(chip->options & NAND_BUSWIDTH_16)) 19918c2ecf20Sopenharmony_ci return 0; 19928c2ecf20Sopenharmony_ci 19938c2ecf20Sopenharmony_ci status = cadence_nand_set_access_width16(cdns_ctrl, !force_8bit); 19948c2ecf20Sopenharmony_ci 19958c2ecf20Sopenharmony_ci return status; 19968c2ecf20Sopenharmony_ci} 19978c2ecf20Sopenharmony_ci 19988c2ecf20Sopenharmony_cistatic int cadence_nand_cmd_opcode(struct nand_chip *chip, 19998c2ecf20Sopenharmony_ci const struct nand_subop *subop) 20008c2ecf20Sopenharmony_ci{ 20018c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 20028c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 20038c2ecf20Sopenharmony_ci const struct nand_op_instr *instr; 20048c2ecf20Sopenharmony_ci unsigned int op_id = 0; 20058c2ecf20Sopenharmony_ci u64 mini_ctrl_cmd = 0; 20068c2ecf20Sopenharmony_ci int ret; 20078c2ecf20Sopenharmony_ci 20088c2ecf20Sopenharmony_ci instr = &subop->instrs[op_id]; 20098c2ecf20Sopenharmony_ci 20108c2ecf20Sopenharmony_ci if (instr->delay_ns > 0) 20118c2ecf20Sopenharmony_ci mini_ctrl_cmd |= GCMD_LAY_TWB; 20128c2ecf20Sopenharmony_ci 20138c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INSTR, 20148c2ecf20Sopenharmony_ci GCMD_LAY_INSTR_CMD); 20158c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INPUT_CMD, 20168c2ecf20Sopenharmony_ci instr->ctx.cmd.opcode); 20178c2ecf20Sopenharmony_ci 20188c2ecf20Sopenharmony_ci ret = cadence_nand_generic_cmd_send(cdns_ctrl, 20198c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 20208c2ecf20Sopenharmony_ci mini_ctrl_cmd); 20218c2ecf20Sopenharmony_ci if (ret) 20228c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "send cmd %x failed\n", 20238c2ecf20Sopenharmony_ci instr->ctx.cmd.opcode); 20248c2ecf20Sopenharmony_ci 20258c2ecf20Sopenharmony_ci return ret; 20268c2ecf20Sopenharmony_ci} 20278c2ecf20Sopenharmony_ci 20288c2ecf20Sopenharmony_cistatic int cadence_nand_cmd_address(struct nand_chip *chip, 20298c2ecf20Sopenharmony_ci const struct nand_subop *subop) 20308c2ecf20Sopenharmony_ci{ 20318c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 20328c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 20338c2ecf20Sopenharmony_ci const struct nand_op_instr *instr; 20348c2ecf20Sopenharmony_ci unsigned int op_id = 0; 20358c2ecf20Sopenharmony_ci u64 mini_ctrl_cmd = 0; 20368c2ecf20Sopenharmony_ci unsigned int offset, naddrs; 20378c2ecf20Sopenharmony_ci u64 address = 0; 20388c2ecf20Sopenharmony_ci const u8 *addrs; 20398c2ecf20Sopenharmony_ci int ret; 20408c2ecf20Sopenharmony_ci int i; 20418c2ecf20Sopenharmony_ci 20428c2ecf20Sopenharmony_ci instr = &subop->instrs[op_id]; 20438c2ecf20Sopenharmony_ci 20448c2ecf20Sopenharmony_ci if (instr->delay_ns > 0) 20458c2ecf20Sopenharmony_ci mini_ctrl_cmd |= GCMD_LAY_TWB; 20468c2ecf20Sopenharmony_ci 20478c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INSTR, 20488c2ecf20Sopenharmony_ci GCMD_LAY_INSTR_ADDR); 20498c2ecf20Sopenharmony_ci 20508c2ecf20Sopenharmony_ci offset = nand_subop_get_addr_start_off(subop, op_id); 20518c2ecf20Sopenharmony_ci naddrs = nand_subop_get_num_addr_cyc(subop, op_id); 20528c2ecf20Sopenharmony_ci addrs = &instr->ctx.addr.addrs[offset]; 20538c2ecf20Sopenharmony_ci 20548c2ecf20Sopenharmony_ci for (i = 0; i < naddrs; i++) 20558c2ecf20Sopenharmony_ci address |= (u64)addrs[i] << (8 * i); 20568c2ecf20Sopenharmony_ci 20578c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INPUT_ADDR, 20588c2ecf20Sopenharmony_ci address); 20598c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INPUT_ADDR_SIZE, 20608c2ecf20Sopenharmony_ci naddrs - 1); 20618c2ecf20Sopenharmony_ci 20628c2ecf20Sopenharmony_ci ret = cadence_nand_generic_cmd_send(cdns_ctrl, 20638c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 20648c2ecf20Sopenharmony_ci mini_ctrl_cmd); 20658c2ecf20Sopenharmony_ci if (ret) 20668c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "send address %llx failed\n", address); 20678c2ecf20Sopenharmony_ci 20688c2ecf20Sopenharmony_ci return ret; 20698c2ecf20Sopenharmony_ci} 20708c2ecf20Sopenharmony_ci 20718c2ecf20Sopenharmony_cistatic int cadence_nand_cmd_erase(struct nand_chip *chip, 20728c2ecf20Sopenharmony_ci const struct nand_subop *subop) 20738c2ecf20Sopenharmony_ci{ 20748c2ecf20Sopenharmony_ci unsigned int op_id; 20758c2ecf20Sopenharmony_ci 20768c2ecf20Sopenharmony_ci if (subop->instrs[0].ctx.cmd.opcode == NAND_CMD_ERASE1) { 20778c2ecf20Sopenharmony_ci int i; 20788c2ecf20Sopenharmony_ci const struct nand_op_instr *instr = NULL; 20798c2ecf20Sopenharmony_ci unsigned int offset, naddrs; 20808c2ecf20Sopenharmony_ci const u8 *addrs; 20818c2ecf20Sopenharmony_ci u32 page = 0; 20828c2ecf20Sopenharmony_ci 20838c2ecf20Sopenharmony_ci instr = &subop->instrs[1]; 20848c2ecf20Sopenharmony_ci offset = nand_subop_get_addr_start_off(subop, 1); 20858c2ecf20Sopenharmony_ci naddrs = nand_subop_get_num_addr_cyc(subop, 1); 20868c2ecf20Sopenharmony_ci addrs = &instr->ctx.addr.addrs[offset]; 20878c2ecf20Sopenharmony_ci 20888c2ecf20Sopenharmony_ci for (i = 0; i < naddrs; i++) 20898c2ecf20Sopenharmony_ci page |= (u32)addrs[i] << (8 * i); 20908c2ecf20Sopenharmony_ci 20918c2ecf20Sopenharmony_ci return cadence_nand_erase(chip, page); 20928c2ecf20Sopenharmony_ci } 20938c2ecf20Sopenharmony_ci 20948c2ecf20Sopenharmony_ci /* 20958c2ecf20Sopenharmony_ci * If it is not an erase operation then handle operation 20968c2ecf20Sopenharmony_ci * by calling exec_op function. 20978c2ecf20Sopenharmony_ci */ 20988c2ecf20Sopenharmony_ci for (op_id = 0; op_id < subop->ninstrs; op_id++) { 20998c2ecf20Sopenharmony_ci int ret; 21008c2ecf20Sopenharmony_ci const struct nand_operation nand_op = { 21018c2ecf20Sopenharmony_ci .cs = chip->cur_cs, 21028c2ecf20Sopenharmony_ci .instrs = &subop->instrs[op_id], 21038c2ecf20Sopenharmony_ci .ninstrs = 1}; 21048c2ecf20Sopenharmony_ci ret = chip->controller->ops->exec_op(chip, &nand_op, false); 21058c2ecf20Sopenharmony_ci if (ret) 21068c2ecf20Sopenharmony_ci return ret; 21078c2ecf20Sopenharmony_ci } 21088c2ecf20Sopenharmony_ci 21098c2ecf20Sopenharmony_ci return 0; 21108c2ecf20Sopenharmony_ci} 21118c2ecf20Sopenharmony_ci 21128c2ecf20Sopenharmony_cistatic int cadence_nand_cmd_data(struct nand_chip *chip, 21138c2ecf20Sopenharmony_ci const struct nand_subop *subop) 21148c2ecf20Sopenharmony_ci{ 21158c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 21168c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 21178c2ecf20Sopenharmony_ci const struct nand_op_instr *instr; 21188c2ecf20Sopenharmony_ci unsigned int offset, op_id = 0; 21198c2ecf20Sopenharmony_ci u64 mini_ctrl_cmd = 0; 21208c2ecf20Sopenharmony_ci int len = 0; 21218c2ecf20Sopenharmony_ci int ret; 21228c2ecf20Sopenharmony_ci 21238c2ecf20Sopenharmony_ci instr = &subop->instrs[op_id]; 21248c2ecf20Sopenharmony_ci 21258c2ecf20Sopenharmony_ci if (instr->delay_ns > 0) 21268c2ecf20Sopenharmony_ci mini_ctrl_cmd |= GCMD_LAY_TWB; 21278c2ecf20Sopenharmony_ci 21288c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAY_INSTR, 21298c2ecf20Sopenharmony_ci GCMD_LAY_INSTR_DATA); 21308c2ecf20Sopenharmony_ci 21318c2ecf20Sopenharmony_ci if (instr->type == NAND_OP_DATA_OUT_INSTR) 21328c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_DIR, 21338c2ecf20Sopenharmony_ci GCMD_DIR_WRITE); 21348c2ecf20Sopenharmony_ci 21358c2ecf20Sopenharmony_ci len = nand_subop_get_data_len(subop, op_id); 21368c2ecf20Sopenharmony_ci offset = nand_subop_get_data_start_off(subop, op_id); 21378c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_SECT_CNT, 1); 21388c2ecf20Sopenharmony_ci mini_ctrl_cmd |= FIELD_PREP(GCMD_LAST_SIZE, len); 21398c2ecf20Sopenharmony_ci if (instr->ctx.data.force_8bit) { 21408c2ecf20Sopenharmony_ci ret = cadence_nand_force_byte_access(chip, true); 21418c2ecf20Sopenharmony_ci if (ret) { 21428c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 21438c2ecf20Sopenharmony_ci "cannot change byte access generic data cmd failed\n"); 21448c2ecf20Sopenharmony_ci return ret; 21458c2ecf20Sopenharmony_ci } 21468c2ecf20Sopenharmony_ci } 21478c2ecf20Sopenharmony_ci 21488c2ecf20Sopenharmony_ci ret = cadence_nand_generic_cmd_send(cdns_ctrl, 21498c2ecf20Sopenharmony_ci cdns_chip->cs[chip->cur_cs], 21508c2ecf20Sopenharmony_ci mini_ctrl_cmd); 21518c2ecf20Sopenharmony_ci if (ret) { 21528c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "send generic data cmd failed\n"); 21538c2ecf20Sopenharmony_ci return ret; 21548c2ecf20Sopenharmony_ci } 21558c2ecf20Sopenharmony_ci 21568c2ecf20Sopenharmony_ci if (instr->type == NAND_OP_DATA_IN_INSTR) { 21578c2ecf20Sopenharmony_ci void *buf = instr->ctx.data.buf.in + offset; 21588c2ecf20Sopenharmony_ci 21598c2ecf20Sopenharmony_ci ret = cadence_nand_read_buf(cdns_ctrl, buf, len); 21608c2ecf20Sopenharmony_ci } else { 21618c2ecf20Sopenharmony_ci const void *buf = instr->ctx.data.buf.out + offset; 21628c2ecf20Sopenharmony_ci 21638c2ecf20Sopenharmony_ci ret = cadence_nand_write_buf(cdns_ctrl, buf, len); 21648c2ecf20Sopenharmony_ci } 21658c2ecf20Sopenharmony_ci 21668c2ecf20Sopenharmony_ci if (ret) { 21678c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "data transfer failed for generic command\n"); 21688c2ecf20Sopenharmony_ci return ret; 21698c2ecf20Sopenharmony_ci } 21708c2ecf20Sopenharmony_ci 21718c2ecf20Sopenharmony_ci if (instr->ctx.data.force_8bit) { 21728c2ecf20Sopenharmony_ci ret = cadence_nand_force_byte_access(chip, false); 21738c2ecf20Sopenharmony_ci if (ret) { 21748c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 21758c2ecf20Sopenharmony_ci "cannot change byte access generic data cmd failed\n"); 21768c2ecf20Sopenharmony_ci } 21778c2ecf20Sopenharmony_ci } 21788c2ecf20Sopenharmony_ci 21798c2ecf20Sopenharmony_ci return ret; 21808c2ecf20Sopenharmony_ci} 21818c2ecf20Sopenharmony_ci 21828c2ecf20Sopenharmony_cistatic int cadence_nand_cmd_waitrdy(struct nand_chip *chip, 21838c2ecf20Sopenharmony_ci const struct nand_subop *subop) 21848c2ecf20Sopenharmony_ci{ 21858c2ecf20Sopenharmony_ci int status; 21868c2ecf20Sopenharmony_ci unsigned int op_id = 0; 21878c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 21888c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 21898c2ecf20Sopenharmony_ci const struct nand_op_instr *instr = &subop->instrs[op_id]; 21908c2ecf20Sopenharmony_ci u32 timeout_us = instr->ctx.waitrdy.timeout_ms * 1000; 21918c2ecf20Sopenharmony_ci 21928c2ecf20Sopenharmony_ci status = cadence_nand_wait_for_value(cdns_ctrl, RBN_SETINGS, 21938c2ecf20Sopenharmony_ci timeout_us, 21948c2ecf20Sopenharmony_ci BIT(cdns_chip->cs[chip->cur_cs]), 21958c2ecf20Sopenharmony_ci false); 21968c2ecf20Sopenharmony_ci return status; 21978c2ecf20Sopenharmony_ci} 21988c2ecf20Sopenharmony_ci 21998c2ecf20Sopenharmony_cistatic const struct nand_op_parser cadence_nand_op_parser = NAND_OP_PARSER( 22008c2ecf20Sopenharmony_ci NAND_OP_PARSER_PATTERN( 22018c2ecf20Sopenharmony_ci cadence_nand_cmd_erase, 22028c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(false), 22038c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_ADDR_ELEM(false, MAX_ERASE_ADDRESS_CYC), 22048c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(false), 22058c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_WAITRDY_ELEM(false)), 22068c2ecf20Sopenharmony_ci NAND_OP_PARSER_PATTERN( 22078c2ecf20Sopenharmony_ci cadence_nand_cmd_opcode, 22088c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_CMD_ELEM(false)), 22098c2ecf20Sopenharmony_ci NAND_OP_PARSER_PATTERN( 22108c2ecf20Sopenharmony_ci cadence_nand_cmd_address, 22118c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_ADDR_ELEM(false, MAX_ADDRESS_CYC)), 22128c2ecf20Sopenharmony_ci NAND_OP_PARSER_PATTERN( 22138c2ecf20Sopenharmony_ci cadence_nand_cmd_data, 22148c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_DATA_IN_ELEM(false, MAX_DATA_SIZE)), 22158c2ecf20Sopenharmony_ci NAND_OP_PARSER_PATTERN( 22168c2ecf20Sopenharmony_ci cadence_nand_cmd_data, 22178c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_DATA_OUT_ELEM(false, MAX_DATA_SIZE)), 22188c2ecf20Sopenharmony_ci NAND_OP_PARSER_PATTERN( 22198c2ecf20Sopenharmony_ci cadence_nand_cmd_waitrdy, 22208c2ecf20Sopenharmony_ci NAND_OP_PARSER_PAT_WAITRDY_ELEM(false)) 22218c2ecf20Sopenharmony_ci ); 22228c2ecf20Sopenharmony_ci 22238c2ecf20Sopenharmony_cistatic int cadence_nand_exec_op(struct nand_chip *chip, 22248c2ecf20Sopenharmony_ci const struct nand_operation *op, 22258c2ecf20Sopenharmony_ci bool check_only) 22268c2ecf20Sopenharmony_ci{ 22278c2ecf20Sopenharmony_ci if (!check_only) { 22288c2ecf20Sopenharmony_ci int status = cadence_nand_select_target(chip); 22298c2ecf20Sopenharmony_ci 22308c2ecf20Sopenharmony_ci if (status) 22318c2ecf20Sopenharmony_ci return status; 22328c2ecf20Sopenharmony_ci } 22338c2ecf20Sopenharmony_ci 22348c2ecf20Sopenharmony_ci return nand_op_parser_exec_op(chip, &cadence_nand_op_parser, op, 22358c2ecf20Sopenharmony_ci check_only); 22368c2ecf20Sopenharmony_ci} 22378c2ecf20Sopenharmony_ci 22388c2ecf20Sopenharmony_cistatic int cadence_nand_ooblayout_free(struct mtd_info *mtd, int section, 22398c2ecf20Sopenharmony_ci struct mtd_oob_region *oobregion) 22408c2ecf20Sopenharmony_ci{ 22418c2ecf20Sopenharmony_ci struct nand_chip *chip = mtd_to_nand(mtd); 22428c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 22438c2ecf20Sopenharmony_ci 22448c2ecf20Sopenharmony_ci if (section) 22458c2ecf20Sopenharmony_ci return -ERANGE; 22468c2ecf20Sopenharmony_ci 22478c2ecf20Sopenharmony_ci oobregion->offset = cdns_chip->bbm_len; 22488c2ecf20Sopenharmony_ci oobregion->length = cdns_chip->avail_oob_size 22498c2ecf20Sopenharmony_ci - cdns_chip->bbm_len; 22508c2ecf20Sopenharmony_ci 22518c2ecf20Sopenharmony_ci return 0; 22528c2ecf20Sopenharmony_ci} 22538c2ecf20Sopenharmony_ci 22548c2ecf20Sopenharmony_cistatic int cadence_nand_ooblayout_ecc(struct mtd_info *mtd, int section, 22558c2ecf20Sopenharmony_ci struct mtd_oob_region *oobregion) 22568c2ecf20Sopenharmony_ci{ 22578c2ecf20Sopenharmony_ci struct nand_chip *chip = mtd_to_nand(mtd); 22588c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 22598c2ecf20Sopenharmony_ci 22608c2ecf20Sopenharmony_ci if (section) 22618c2ecf20Sopenharmony_ci return -ERANGE; 22628c2ecf20Sopenharmony_ci 22638c2ecf20Sopenharmony_ci oobregion->offset = cdns_chip->avail_oob_size; 22648c2ecf20Sopenharmony_ci oobregion->length = chip->ecc.total; 22658c2ecf20Sopenharmony_ci 22668c2ecf20Sopenharmony_ci return 0; 22678c2ecf20Sopenharmony_ci} 22688c2ecf20Sopenharmony_ci 22698c2ecf20Sopenharmony_cistatic const struct mtd_ooblayout_ops cadence_nand_ooblayout_ops = { 22708c2ecf20Sopenharmony_ci .free = cadence_nand_ooblayout_free, 22718c2ecf20Sopenharmony_ci .ecc = cadence_nand_ooblayout_ecc, 22728c2ecf20Sopenharmony_ci}; 22738c2ecf20Sopenharmony_ci 22748c2ecf20Sopenharmony_cistatic int calc_cycl(u32 timing, u32 clock) 22758c2ecf20Sopenharmony_ci{ 22768c2ecf20Sopenharmony_ci if (timing == 0 || clock == 0) 22778c2ecf20Sopenharmony_ci return 0; 22788c2ecf20Sopenharmony_ci 22798c2ecf20Sopenharmony_ci if ((timing % clock) > 0) 22808c2ecf20Sopenharmony_ci return timing / clock; 22818c2ecf20Sopenharmony_ci else 22828c2ecf20Sopenharmony_ci return timing / clock - 1; 22838c2ecf20Sopenharmony_ci} 22848c2ecf20Sopenharmony_ci 22858c2ecf20Sopenharmony_ci/* Calculate max data valid window. */ 22868c2ecf20Sopenharmony_cistatic inline u32 calc_tdvw_max(u32 trp_cnt, u32 clk_period, u32 trhoh_min, 22878c2ecf20Sopenharmony_ci u32 board_delay_skew_min, u32 ext_mode) 22888c2ecf20Sopenharmony_ci{ 22898c2ecf20Sopenharmony_ci if (ext_mode == 0) 22908c2ecf20Sopenharmony_ci clk_period /= 2; 22918c2ecf20Sopenharmony_ci 22928c2ecf20Sopenharmony_ci return (trp_cnt + 1) * clk_period + trhoh_min + 22938c2ecf20Sopenharmony_ci board_delay_skew_min; 22948c2ecf20Sopenharmony_ci} 22958c2ecf20Sopenharmony_ci 22968c2ecf20Sopenharmony_ci/* Calculate data valid window. */ 22978c2ecf20Sopenharmony_cistatic inline u32 calc_tdvw(u32 trp_cnt, u32 clk_period, u32 trhoh_min, 22988c2ecf20Sopenharmony_ci u32 trea_max, u32 ext_mode) 22998c2ecf20Sopenharmony_ci{ 23008c2ecf20Sopenharmony_ci if (ext_mode == 0) 23018c2ecf20Sopenharmony_ci clk_period /= 2; 23028c2ecf20Sopenharmony_ci 23038c2ecf20Sopenharmony_ci return (trp_cnt + 1) * clk_period + trhoh_min - trea_max; 23048c2ecf20Sopenharmony_ci} 23058c2ecf20Sopenharmony_ci 23068c2ecf20Sopenharmony_cistatic int 23078c2ecf20Sopenharmony_cicadence_nand_setup_interface(struct nand_chip *chip, int chipnr, 23088c2ecf20Sopenharmony_ci const struct nand_interface_config *conf) 23098c2ecf20Sopenharmony_ci{ 23108c2ecf20Sopenharmony_ci const struct nand_sdr_timings *sdr; 23118c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 23128c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 23138c2ecf20Sopenharmony_ci struct cadence_nand_timings *t = &cdns_chip->timings; 23148c2ecf20Sopenharmony_ci u32 reg; 23158c2ecf20Sopenharmony_ci u32 board_delay = cdns_ctrl->board_delay; 23168c2ecf20Sopenharmony_ci u32 clk_period = DIV_ROUND_DOWN_ULL(1000000000000ULL, 23178c2ecf20Sopenharmony_ci cdns_ctrl->nf_clk_rate); 23188c2ecf20Sopenharmony_ci u32 tceh_cnt, tcs_cnt, tadl_cnt, tccs_cnt; 23198c2ecf20Sopenharmony_ci u32 tfeat_cnt, trhz_cnt, tvdly_cnt; 23208c2ecf20Sopenharmony_ci u32 trhw_cnt, twb_cnt, twh_cnt = 0, twhr_cnt; 23218c2ecf20Sopenharmony_ci u32 twp_cnt = 0, trp_cnt = 0, trh_cnt = 0; 23228c2ecf20Sopenharmony_ci u32 if_skew = cdns_ctrl->caps1->if_skew; 23238c2ecf20Sopenharmony_ci u32 board_delay_skew_min = board_delay - if_skew; 23248c2ecf20Sopenharmony_ci u32 board_delay_skew_max = board_delay + if_skew; 23258c2ecf20Sopenharmony_ci u32 dqs_sampl_res, phony_dqs_mod; 23268c2ecf20Sopenharmony_ci u32 tdvw, tdvw_min, tdvw_max; 23278c2ecf20Sopenharmony_ci u32 ext_rd_mode, ext_wr_mode; 23288c2ecf20Sopenharmony_ci u32 dll_phy_dqs_timing = 0, phony_dqs_timing = 0, rd_del_sel = 0; 23298c2ecf20Sopenharmony_ci u32 sampling_point; 23308c2ecf20Sopenharmony_ci 23318c2ecf20Sopenharmony_ci sdr = nand_get_sdr_timings(conf); 23328c2ecf20Sopenharmony_ci if (IS_ERR(sdr)) 23338c2ecf20Sopenharmony_ci return PTR_ERR(sdr); 23348c2ecf20Sopenharmony_ci 23358c2ecf20Sopenharmony_ci memset(t, 0, sizeof(*t)); 23368c2ecf20Sopenharmony_ci /* Sampling point calculation. */ 23378c2ecf20Sopenharmony_ci 23388c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.is_phy_type_dll) 23398c2ecf20Sopenharmony_ci phony_dqs_mod = 2; 23408c2ecf20Sopenharmony_ci else 23418c2ecf20Sopenharmony_ci phony_dqs_mod = 1; 23428c2ecf20Sopenharmony_ci 23438c2ecf20Sopenharmony_ci dqs_sampl_res = clk_period / phony_dqs_mod; 23448c2ecf20Sopenharmony_ci 23458c2ecf20Sopenharmony_ci tdvw_min = sdr->tREA_max + board_delay_skew_max; 23468c2ecf20Sopenharmony_ci /* 23478c2ecf20Sopenharmony_ci * The idea of those calculation is to get the optimum value 23488c2ecf20Sopenharmony_ci * for tRP and tRH timings. If it is NOT possible to sample data 23498c2ecf20Sopenharmony_ci * with optimal tRP/tRH settings, the parameters will be extended. 23508c2ecf20Sopenharmony_ci * If clk_period is 50ns (the lowest value) this condition is met 23518c2ecf20Sopenharmony_ci * for asynchronous timing modes 1, 2, 3, 4 and 5. 23528c2ecf20Sopenharmony_ci * If clk_period is 20ns the condition is met only 23538c2ecf20Sopenharmony_ci * for asynchronous timing mode 5. 23548c2ecf20Sopenharmony_ci */ 23558c2ecf20Sopenharmony_ci if (sdr->tRC_min <= clk_period && 23568c2ecf20Sopenharmony_ci sdr->tRP_min <= (clk_period / 2) && 23578c2ecf20Sopenharmony_ci sdr->tREH_min <= (clk_period / 2)) { 23588c2ecf20Sopenharmony_ci /* Performance mode. */ 23598c2ecf20Sopenharmony_ci ext_rd_mode = 0; 23608c2ecf20Sopenharmony_ci tdvw = calc_tdvw(trp_cnt, clk_period, sdr->tRHOH_min, 23618c2ecf20Sopenharmony_ci sdr->tREA_max, ext_rd_mode); 23628c2ecf20Sopenharmony_ci tdvw_max = calc_tdvw_max(trp_cnt, clk_period, sdr->tRHOH_min, 23638c2ecf20Sopenharmony_ci board_delay_skew_min, 23648c2ecf20Sopenharmony_ci ext_rd_mode); 23658c2ecf20Sopenharmony_ci /* 23668c2ecf20Sopenharmony_ci * Check if data valid window and sampling point can be found 23678c2ecf20Sopenharmony_ci * and is not on the edge (ie. we have hold margin). 23688c2ecf20Sopenharmony_ci * If not extend the tRP timings. 23698c2ecf20Sopenharmony_ci */ 23708c2ecf20Sopenharmony_ci if (tdvw > 0) { 23718c2ecf20Sopenharmony_ci if (tdvw_max <= tdvw_min || 23728c2ecf20Sopenharmony_ci (tdvw_max % dqs_sampl_res) == 0) { 23738c2ecf20Sopenharmony_ci /* 23748c2ecf20Sopenharmony_ci * No valid sampling point so the RE pulse need 23758c2ecf20Sopenharmony_ci * to be widen widening by half clock cycle. 23768c2ecf20Sopenharmony_ci */ 23778c2ecf20Sopenharmony_ci ext_rd_mode = 1; 23788c2ecf20Sopenharmony_ci } 23798c2ecf20Sopenharmony_ci } else { 23808c2ecf20Sopenharmony_ci /* 23818c2ecf20Sopenharmony_ci * There is no valid window 23828c2ecf20Sopenharmony_ci * to be able to sample data the tRP need to be widen. 23838c2ecf20Sopenharmony_ci * Very safe calculations are performed here. 23848c2ecf20Sopenharmony_ci */ 23858c2ecf20Sopenharmony_ci trp_cnt = (sdr->tREA_max + board_delay_skew_max 23868c2ecf20Sopenharmony_ci + dqs_sampl_res) / clk_period; 23878c2ecf20Sopenharmony_ci ext_rd_mode = 1; 23888c2ecf20Sopenharmony_ci } 23898c2ecf20Sopenharmony_ci 23908c2ecf20Sopenharmony_ci } else { 23918c2ecf20Sopenharmony_ci /* Extended read mode. */ 23928c2ecf20Sopenharmony_ci u32 trh; 23938c2ecf20Sopenharmony_ci 23948c2ecf20Sopenharmony_ci ext_rd_mode = 1; 23958c2ecf20Sopenharmony_ci trp_cnt = calc_cycl(sdr->tRP_min, clk_period); 23968c2ecf20Sopenharmony_ci trh = sdr->tRC_min - ((trp_cnt + 1) * clk_period); 23978c2ecf20Sopenharmony_ci if (sdr->tREH_min >= trh) 23988c2ecf20Sopenharmony_ci trh_cnt = calc_cycl(sdr->tREH_min, clk_period); 23998c2ecf20Sopenharmony_ci else 24008c2ecf20Sopenharmony_ci trh_cnt = calc_cycl(trh, clk_period); 24018c2ecf20Sopenharmony_ci 24028c2ecf20Sopenharmony_ci tdvw = calc_tdvw(trp_cnt, clk_period, sdr->tRHOH_min, 24038c2ecf20Sopenharmony_ci sdr->tREA_max, ext_rd_mode); 24048c2ecf20Sopenharmony_ci /* 24058c2ecf20Sopenharmony_ci * Check if data valid window and sampling point can be found 24068c2ecf20Sopenharmony_ci * or if it is at the edge check if previous is valid 24078c2ecf20Sopenharmony_ci * - if not extend the tRP timings. 24088c2ecf20Sopenharmony_ci */ 24098c2ecf20Sopenharmony_ci if (tdvw > 0) { 24108c2ecf20Sopenharmony_ci tdvw_max = calc_tdvw_max(trp_cnt, clk_period, 24118c2ecf20Sopenharmony_ci sdr->tRHOH_min, 24128c2ecf20Sopenharmony_ci board_delay_skew_min, 24138c2ecf20Sopenharmony_ci ext_rd_mode); 24148c2ecf20Sopenharmony_ci 24158c2ecf20Sopenharmony_ci if ((((tdvw_max / dqs_sampl_res) 24168c2ecf20Sopenharmony_ci * dqs_sampl_res) <= tdvw_min) || 24178c2ecf20Sopenharmony_ci (((tdvw_max % dqs_sampl_res) == 0) && 24188c2ecf20Sopenharmony_ci (((tdvw_max / dqs_sampl_res - 1) 24198c2ecf20Sopenharmony_ci * dqs_sampl_res) <= tdvw_min))) { 24208c2ecf20Sopenharmony_ci /* 24218c2ecf20Sopenharmony_ci * Data valid window width is lower than 24228c2ecf20Sopenharmony_ci * sampling resolution and do not hit any 24238c2ecf20Sopenharmony_ci * sampling point to be sure the sampling point 24248c2ecf20Sopenharmony_ci * will be found the RE low pulse width will be 24258c2ecf20Sopenharmony_ci * extended by one clock cycle. 24268c2ecf20Sopenharmony_ci */ 24278c2ecf20Sopenharmony_ci trp_cnt = trp_cnt + 1; 24288c2ecf20Sopenharmony_ci } 24298c2ecf20Sopenharmony_ci } else { 24308c2ecf20Sopenharmony_ci /* 24318c2ecf20Sopenharmony_ci * There is no valid window to be able to sample data. 24328c2ecf20Sopenharmony_ci * The tRP need to be widen. 24338c2ecf20Sopenharmony_ci * Very safe calculations are performed here. 24348c2ecf20Sopenharmony_ci */ 24358c2ecf20Sopenharmony_ci trp_cnt = (sdr->tREA_max + board_delay_skew_max 24368c2ecf20Sopenharmony_ci + dqs_sampl_res) / clk_period; 24378c2ecf20Sopenharmony_ci } 24388c2ecf20Sopenharmony_ci } 24398c2ecf20Sopenharmony_ci 24408c2ecf20Sopenharmony_ci tdvw_max = calc_tdvw_max(trp_cnt, clk_period, 24418c2ecf20Sopenharmony_ci sdr->tRHOH_min, 24428c2ecf20Sopenharmony_ci board_delay_skew_min, ext_rd_mode); 24438c2ecf20Sopenharmony_ci 24448c2ecf20Sopenharmony_ci if (sdr->tWC_min <= clk_period && 24458c2ecf20Sopenharmony_ci (sdr->tWP_min + if_skew) <= (clk_period / 2) && 24468c2ecf20Sopenharmony_ci (sdr->tWH_min + if_skew) <= (clk_period / 2)) { 24478c2ecf20Sopenharmony_ci ext_wr_mode = 0; 24488c2ecf20Sopenharmony_ci } else { 24498c2ecf20Sopenharmony_ci u32 twh; 24508c2ecf20Sopenharmony_ci 24518c2ecf20Sopenharmony_ci ext_wr_mode = 1; 24528c2ecf20Sopenharmony_ci twp_cnt = calc_cycl(sdr->tWP_min + if_skew, clk_period); 24538c2ecf20Sopenharmony_ci if ((twp_cnt + 1) * clk_period < (sdr->tALS_min + if_skew)) 24548c2ecf20Sopenharmony_ci twp_cnt = calc_cycl(sdr->tALS_min + if_skew, 24558c2ecf20Sopenharmony_ci clk_period); 24568c2ecf20Sopenharmony_ci 24578c2ecf20Sopenharmony_ci twh = (sdr->tWC_min - (twp_cnt + 1) * clk_period); 24588c2ecf20Sopenharmony_ci if (sdr->tWH_min >= twh) 24598c2ecf20Sopenharmony_ci twh = sdr->tWH_min; 24608c2ecf20Sopenharmony_ci 24618c2ecf20Sopenharmony_ci twh_cnt = calc_cycl(twh + if_skew, clk_period); 24628c2ecf20Sopenharmony_ci } 24638c2ecf20Sopenharmony_ci 24648c2ecf20Sopenharmony_ci reg = FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TRH, trh_cnt); 24658c2ecf20Sopenharmony_ci reg |= FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TRP, trp_cnt); 24668c2ecf20Sopenharmony_ci reg |= FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TWH, twh_cnt); 24678c2ecf20Sopenharmony_ci reg |= FIELD_PREP(ASYNC_TOGGLE_TIMINGS_TWP, twp_cnt); 24688c2ecf20Sopenharmony_ci t->async_toggle_timings = reg; 24698c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "ASYNC_TOGGLE_TIMINGS_SDR\t%x\n", reg); 24708c2ecf20Sopenharmony_ci 24718c2ecf20Sopenharmony_ci tadl_cnt = calc_cycl((sdr->tADL_min + if_skew), clk_period); 24728c2ecf20Sopenharmony_ci tccs_cnt = calc_cycl((sdr->tCCS_min + if_skew), clk_period); 24738c2ecf20Sopenharmony_ci twhr_cnt = calc_cycl((sdr->tWHR_min + if_skew), clk_period); 24748c2ecf20Sopenharmony_ci trhw_cnt = calc_cycl((sdr->tRHW_min + if_skew), clk_period); 24758c2ecf20Sopenharmony_ci reg = FIELD_PREP(TIMINGS0_TADL, tadl_cnt); 24768c2ecf20Sopenharmony_ci 24778c2ecf20Sopenharmony_ci /* 24788c2ecf20Sopenharmony_ci * If timing exceeds delay field in timing register 24798c2ecf20Sopenharmony_ci * then use maximum value. 24808c2ecf20Sopenharmony_ci */ 24818c2ecf20Sopenharmony_ci if (FIELD_FIT(TIMINGS0_TCCS, tccs_cnt)) 24828c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS0_TCCS, tccs_cnt); 24838c2ecf20Sopenharmony_ci else 24848c2ecf20Sopenharmony_ci reg |= TIMINGS0_TCCS; 24858c2ecf20Sopenharmony_ci 24868c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS0_TWHR, twhr_cnt); 24878c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS0_TRHW, trhw_cnt); 24888c2ecf20Sopenharmony_ci t->timings0 = reg; 24898c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "TIMINGS0_SDR\t%x\n", reg); 24908c2ecf20Sopenharmony_ci 24918c2ecf20Sopenharmony_ci /* The following is related to single signal so skew is not needed. */ 24928c2ecf20Sopenharmony_ci trhz_cnt = calc_cycl(sdr->tRHZ_max, clk_period); 24938c2ecf20Sopenharmony_ci trhz_cnt = trhz_cnt + 1; 24948c2ecf20Sopenharmony_ci twb_cnt = calc_cycl((sdr->tWB_max + board_delay), clk_period); 24958c2ecf20Sopenharmony_ci /* 24968c2ecf20Sopenharmony_ci * Because of the two stage syncflop the value must be increased by 3 24978c2ecf20Sopenharmony_ci * first value is related with sync, second value is related 24988c2ecf20Sopenharmony_ci * with output if delay. 24998c2ecf20Sopenharmony_ci */ 25008c2ecf20Sopenharmony_ci twb_cnt = twb_cnt + 3 + 5; 25018c2ecf20Sopenharmony_ci /* 25028c2ecf20Sopenharmony_ci * The following is related to the we edge of the random data input 25038c2ecf20Sopenharmony_ci * sequence so skew is not needed. 25048c2ecf20Sopenharmony_ci */ 25058c2ecf20Sopenharmony_ci tvdly_cnt = calc_cycl(500000 + if_skew, clk_period); 25068c2ecf20Sopenharmony_ci reg = FIELD_PREP(TIMINGS1_TRHZ, trhz_cnt); 25078c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS1_TWB, twb_cnt); 25088c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS1_TVDLY, tvdly_cnt); 25098c2ecf20Sopenharmony_ci t->timings1 = reg; 25108c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "TIMINGS1_SDR\t%x\n", reg); 25118c2ecf20Sopenharmony_ci 25128c2ecf20Sopenharmony_ci tfeat_cnt = calc_cycl(sdr->tFEAT_max, clk_period); 25138c2ecf20Sopenharmony_ci if (tfeat_cnt < twb_cnt) 25148c2ecf20Sopenharmony_ci tfeat_cnt = twb_cnt; 25158c2ecf20Sopenharmony_ci 25168c2ecf20Sopenharmony_ci tceh_cnt = calc_cycl(sdr->tCEH_min, clk_period); 25178c2ecf20Sopenharmony_ci tcs_cnt = calc_cycl((sdr->tCS_min + if_skew), clk_period); 25188c2ecf20Sopenharmony_ci 25198c2ecf20Sopenharmony_ci reg = FIELD_PREP(TIMINGS2_TFEAT, tfeat_cnt); 25208c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS2_CS_HOLD_TIME, tceh_cnt); 25218c2ecf20Sopenharmony_ci reg |= FIELD_PREP(TIMINGS2_CS_SETUP_TIME, tcs_cnt); 25228c2ecf20Sopenharmony_ci t->timings2 = reg; 25238c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "TIMINGS2_SDR\t%x\n", reg); 25248c2ecf20Sopenharmony_ci 25258c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.is_phy_type_dll) { 25268c2ecf20Sopenharmony_ci reg = DLL_PHY_CTRL_DLL_RST_N; 25278c2ecf20Sopenharmony_ci if (ext_wr_mode) 25288c2ecf20Sopenharmony_ci reg |= DLL_PHY_CTRL_EXTENDED_WR_MODE; 25298c2ecf20Sopenharmony_ci if (ext_rd_mode) 25308c2ecf20Sopenharmony_ci reg |= DLL_PHY_CTRL_EXTENDED_RD_MODE; 25318c2ecf20Sopenharmony_ci 25328c2ecf20Sopenharmony_ci reg |= FIELD_PREP(DLL_PHY_CTRL_RS_HIGH_WAIT_CNT, 7); 25338c2ecf20Sopenharmony_ci reg |= FIELD_PREP(DLL_PHY_CTRL_RS_IDLE_CNT, 7); 25348c2ecf20Sopenharmony_ci t->dll_phy_ctrl = reg; 25358c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "DLL_PHY_CTRL_SDR\t%x\n", reg); 25368c2ecf20Sopenharmony_ci } 25378c2ecf20Sopenharmony_ci 25388c2ecf20Sopenharmony_ci /* Sampling point calculation. */ 25398c2ecf20Sopenharmony_ci if ((tdvw_max % dqs_sampl_res) > 0) 25408c2ecf20Sopenharmony_ci sampling_point = tdvw_max / dqs_sampl_res; 25418c2ecf20Sopenharmony_ci else 25428c2ecf20Sopenharmony_ci sampling_point = (tdvw_max / dqs_sampl_res - 1); 25438c2ecf20Sopenharmony_ci 25448c2ecf20Sopenharmony_ci if (sampling_point * dqs_sampl_res > tdvw_min) { 25458c2ecf20Sopenharmony_ci dll_phy_dqs_timing = 25468c2ecf20Sopenharmony_ci FIELD_PREP(PHY_DQS_TIMING_DQS_SEL_OE_END, 4); 25478c2ecf20Sopenharmony_ci dll_phy_dqs_timing |= PHY_DQS_TIMING_USE_PHONY_DQS; 25488c2ecf20Sopenharmony_ci phony_dqs_timing = sampling_point / phony_dqs_mod; 25498c2ecf20Sopenharmony_ci 25508c2ecf20Sopenharmony_ci if ((sampling_point % 2) > 0) { 25518c2ecf20Sopenharmony_ci dll_phy_dqs_timing |= PHY_DQS_TIMING_PHONY_DQS_SEL; 25528c2ecf20Sopenharmony_ci if ((tdvw_max % dqs_sampl_res) == 0) 25538c2ecf20Sopenharmony_ci /* 25548c2ecf20Sopenharmony_ci * Calculation for sampling point at the edge 25558c2ecf20Sopenharmony_ci * of data and being odd number. 25568c2ecf20Sopenharmony_ci */ 25578c2ecf20Sopenharmony_ci phony_dqs_timing = (tdvw_max / dqs_sampl_res) 25588c2ecf20Sopenharmony_ci / phony_dqs_mod - 1; 25598c2ecf20Sopenharmony_ci 25608c2ecf20Sopenharmony_ci if (!cdns_ctrl->caps2.is_phy_type_dll) 25618c2ecf20Sopenharmony_ci phony_dqs_timing--; 25628c2ecf20Sopenharmony_ci 25638c2ecf20Sopenharmony_ci } else { 25648c2ecf20Sopenharmony_ci phony_dqs_timing--; 25658c2ecf20Sopenharmony_ci } 25668c2ecf20Sopenharmony_ci rd_del_sel = phony_dqs_timing + 3; 25678c2ecf20Sopenharmony_ci } else { 25688c2ecf20Sopenharmony_ci dev_warn(cdns_ctrl->dev, 25698c2ecf20Sopenharmony_ci "ERROR : cannot find valid sampling point\n"); 25708c2ecf20Sopenharmony_ci } 25718c2ecf20Sopenharmony_ci 25728c2ecf20Sopenharmony_ci reg = FIELD_PREP(PHY_CTRL_PHONY_DQS, phony_dqs_timing); 25738c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.is_phy_type_dll) 25748c2ecf20Sopenharmony_ci reg |= PHY_CTRL_SDR_DQS; 25758c2ecf20Sopenharmony_ci t->phy_ctrl = reg; 25768c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_CTRL_REG_SDR\t%x\n", reg); 25778c2ecf20Sopenharmony_ci 25788c2ecf20Sopenharmony_ci if (cdns_ctrl->caps2.is_phy_type_dll) { 25798c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_TSEL_REG_SDR\t%x\n", 0); 25808c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_DQ_TIMING_REG_SDR\t%x\n", 2); 25818c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_DQS_TIMING_REG_SDR\t%x\n", 25828c2ecf20Sopenharmony_ci dll_phy_dqs_timing); 25838c2ecf20Sopenharmony_ci t->phy_dqs_timing = dll_phy_dqs_timing; 25848c2ecf20Sopenharmony_ci 25858c2ecf20Sopenharmony_ci reg = FIELD_PREP(PHY_GATE_LPBK_CTRL_RDS, rd_del_sel); 25868c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_GATE_LPBK_CTRL_REG_SDR\t%x\n", 25878c2ecf20Sopenharmony_ci reg); 25888c2ecf20Sopenharmony_ci t->phy_gate_lpbk_ctrl = reg; 25898c2ecf20Sopenharmony_ci 25908c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_DLL_MASTER_CTRL_REG_SDR\t%lx\n", 25918c2ecf20Sopenharmony_ci PHY_DLL_MASTER_CTRL_BYPASS_MODE); 25928c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, "PHY_DLL_SLAVE_CTRL_REG_SDR\t%x\n", 0); 25938c2ecf20Sopenharmony_ci } 25948c2ecf20Sopenharmony_ci 25958c2ecf20Sopenharmony_ci return 0; 25968c2ecf20Sopenharmony_ci} 25978c2ecf20Sopenharmony_ci 25988c2ecf20Sopenharmony_cistatic int cadence_nand_attach_chip(struct nand_chip *chip) 25998c2ecf20Sopenharmony_ci{ 26008c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl = to_cdns_nand_ctrl(chip->controller); 26018c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip = to_cdns_nand_chip(chip); 26028c2ecf20Sopenharmony_ci u32 ecc_size; 26038c2ecf20Sopenharmony_ci struct mtd_info *mtd = nand_to_mtd(chip); 26048c2ecf20Sopenharmony_ci int ret; 26058c2ecf20Sopenharmony_ci 26068c2ecf20Sopenharmony_ci if (chip->options & NAND_BUSWIDTH_16) { 26078c2ecf20Sopenharmony_ci ret = cadence_nand_set_access_width16(cdns_ctrl, true); 26088c2ecf20Sopenharmony_ci if (ret) 26098c2ecf20Sopenharmony_ci return ret; 26108c2ecf20Sopenharmony_ci } 26118c2ecf20Sopenharmony_ci 26128c2ecf20Sopenharmony_ci chip->bbt_options |= NAND_BBT_USE_FLASH; 26138c2ecf20Sopenharmony_ci chip->bbt_options |= NAND_BBT_NO_OOB; 26148c2ecf20Sopenharmony_ci chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST; 26158c2ecf20Sopenharmony_ci 26168c2ecf20Sopenharmony_ci chip->options |= NAND_NO_SUBPAGE_WRITE; 26178c2ecf20Sopenharmony_ci 26188c2ecf20Sopenharmony_ci cdns_chip->bbm_offs = chip->badblockpos; 26198c2ecf20Sopenharmony_ci cdns_chip->bbm_offs &= ~0x01; 26208c2ecf20Sopenharmony_ci /* this value should be even number */ 26218c2ecf20Sopenharmony_ci cdns_chip->bbm_len = 2; 26228c2ecf20Sopenharmony_ci 26238c2ecf20Sopenharmony_ci ret = nand_ecc_choose_conf(chip, 26248c2ecf20Sopenharmony_ci &cdns_ctrl->ecc_caps, 26258c2ecf20Sopenharmony_ci mtd->oobsize - cdns_chip->bbm_len); 26268c2ecf20Sopenharmony_ci if (ret) { 26278c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "ECC configuration failed\n"); 26288c2ecf20Sopenharmony_ci return ret; 26298c2ecf20Sopenharmony_ci } 26308c2ecf20Sopenharmony_ci 26318c2ecf20Sopenharmony_ci dev_dbg(cdns_ctrl->dev, 26328c2ecf20Sopenharmony_ci "chosen ECC settings: step=%d, strength=%d, bytes=%d\n", 26338c2ecf20Sopenharmony_ci chip->ecc.size, chip->ecc.strength, chip->ecc.bytes); 26348c2ecf20Sopenharmony_ci 26358c2ecf20Sopenharmony_ci /* Error correction configuration. */ 26368c2ecf20Sopenharmony_ci cdns_chip->sector_size = chip->ecc.size; 26378c2ecf20Sopenharmony_ci cdns_chip->sector_count = mtd->writesize / cdns_chip->sector_size; 26388c2ecf20Sopenharmony_ci ecc_size = cdns_chip->sector_count * chip->ecc.bytes; 26398c2ecf20Sopenharmony_ci 26408c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size = mtd->oobsize - ecc_size; 26418c2ecf20Sopenharmony_ci 26428c2ecf20Sopenharmony_ci if (cdns_chip->avail_oob_size > cdns_ctrl->bch_metadata_size) 26438c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size = cdns_ctrl->bch_metadata_size; 26448c2ecf20Sopenharmony_ci 26458c2ecf20Sopenharmony_ci if ((cdns_chip->avail_oob_size + cdns_chip->bbm_len + ecc_size) 26468c2ecf20Sopenharmony_ci > mtd->oobsize) 26478c2ecf20Sopenharmony_ci cdns_chip->avail_oob_size -= 4; 26488c2ecf20Sopenharmony_ci 26498c2ecf20Sopenharmony_ci ret = cadence_nand_get_ecc_strength_idx(cdns_ctrl, chip->ecc.strength); 26508c2ecf20Sopenharmony_ci if (ret < 0) 26518c2ecf20Sopenharmony_ci return -EINVAL; 26528c2ecf20Sopenharmony_ci 26538c2ecf20Sopenharmony_ci cdns_chip->corr_str_idx = (u8)ret; 26548c2ecf20Sopenharmony_ci 26558c2ecf20Sopenharmony_ci if (cadence_nand_wait_for_value(cdns_ctrl, CTRL_STATUS, 26568c2ecf20Sopenharmony_ci 1000000, 26578c2ecf20Sopenharmony_ci CTRL_STATUS_CTRL_BUSY, true)) 26588c2ecf20Sopenharmony_ci return -ETIMEDOUT; 26598c2ecf20Sopenharmony_ci 26608c2ecf20Sopenharmony_ci cadence_nand_set_ecc_strength(cdns_ctrl, 26618c2ecf20Sopenharmony_ci cdns_chip->corr_str_idx); 26628c2ecf20Sopenharmony_ci 26638c2ecf20Sopenharmony_ci cadence_nand_set_erase_detection(cdns_ctrl, true, 26648c2ecf20Sopenharmony_ci chip->ecc.strength); 26658c2ecf20Sopenharmony_ci 26668c2ecf20Sopenharmony_ci /* Override the default read operations. */ 26678c2ecf20Sopenharmony_ci chip->ecc.read_page = cadence_nand_read_page; 26688c2ecf20Sopenharmony_ci chip->ecc.read_page_raw = cadence_nand_read_page_raw; 26698c2ecf20Sopenharmony_ci chip->ecc.write_page = cadence_nand_write_page; 26708c2ecf20Sopenharmony_ci chip->ecc.write_page_raw = cadence_nand_write_page_raw; 26718c2ecf20Sopenharmony_ci chip->ecc.read_oob = cadence_nand_read_oob; 26728c2ecf20Sopenharmony_ci chip->ecc.write_oob = cadence_nand_write_oob; 26738c2ecf20Sopenharmony_ci chip->ecc.read_oob_raw = cadence_nand_read_oob_raw; 26748c2ecf20Sopenharmony_ci chip->ecc.write_oob_raw = cadence_nand_write_oob_raw; 26758c2ecf20Sopenharmony_ci 26768c2ecf20Sopenharmony_ci if ((mtd->writesize + mtd->oobsize) > cdns_ctrl->buf_size) 26778c2ecf20Sopenharmony_ci cdns_ctrl->buf_size = mtd->writesize + mtd->oobsize; 26788c2ecf20Sopenharmony_ci 26798c2ecf20Sopenharmony_ci /* Is 32-bit DMA supported? */ 26808c2ecf20Sopenharmony_ci ret = dma_set_mask(cdns_ctrl->dev, DMA_BIT_MASK(32)); 26818c2ecf20Sopenharmony_ci if (ret) { 26828c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "no usable DMA configuration\n"); 26838c2ecf20Sopenharmony_ci return ret; 26848c2ecf20Sopenharmony_ci } 26858c2ecf20Sopenharmony_ci 26868c2ecf20Sopenharmony_ci mtd_set_ooblayout(mtd, &cadence_nand_ooblayout_ops); 26878c2ecf20Sopenharmony_ci 26888c2ecf20Sopenharmony_ci return 0; 26898c2ecf20Sopenharmony_ci} 26908c2ecf20Sopenharmony_ci 26918c2ecf20Sopenharmony_cistatic const struct nand_controller_ops cadence_nand_controller_ops = { 26928c2ecf20Sopenharmony_ci .attach_chip = cadence_nand_attach_chip, 26938c2ecf20Sopenharmony_ci .exec_op = cadence_nand_exec_op, 26948c2ecf20Sopenharmony_ci .setup_interface = cadence_nand_setup_interface, 26958c2ecf20Sopenharmony_ci}; 26968c2ecf20Sopenharmony_ci 26978c2ecf20Sopenharmony_cistatic int cadence_nand_chip_init(struct cdns_nand_ctrl *cdns_ctrl, 26988c2ecf20Sopenharmony_ci struct device_node *np) 26998c2ecf20Sopenharmony_ci{ 27008c2ecf20Sopenharmony_ci struct cdns_nand_chip *cdns_chip; 27018c2ecf20Sopenharmony_ci struct mtd_info *mtd; 27028c2ecf20Sopenharmony_ci struct nand_chip *chip; 27038c2ecf20Sopenharmony_ci int nsels, ret, i; 27048c2ecf20Sopenharmony_ci u32 cs; 27058c2ecf20Sopenharmony_ci 27068c2ecf20Sopenharmony_ci nsels = of_property_count_elems_of_size(np, "reg", sizeof(u32)); 27078c2ecf20Sopenharmony_ci if (nsels <= 0) { 27088c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "missing/invalid reg property\n"); 27098c2ecf20Sopenharmony_ci return -EINVAL; 27108c2ecf20Sopenharmony_ci } 27118c2ecf20Sopenharmony_ci 27128c2ecf20Sopenharmony_ci /* Allocate the nand chip structure. */ 27138c2ecf20Sopenharmony_ci cdns_chip = devm_kzalloc(cdns_ctrl->dev, sizeof(*cdns_chip) + 27148c2ecf20Sopenharmony_ci (nsels * sizeof(u8)), 27158c2ecf20Sopenharmony_ci GFP_KERNEL); 27168c2ecf20Sopenharmony_ci if (!cdns_chip) { 27178c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "could not allocate chip structure\n"); 27188c2ecf20Sopenharmony_ci return -ENOMEM; 27198c2ecf20Sopenharmony_ci } 27208c2ecf20Sopenharmony_ci 27218c2ecf20Sopenharmony_ci cdns_chip->nsels = nsels; 27228c2ecf20Sopenharmony_ci 27238c2ecf20Sopenharmony_ci for (i = 0; i < nsels; i++) { 27248c2ecf20Sopenharmony_ci /* Retrieve CS id. */ 27258c2ecf20Sopenharmony_ci ret = of_property_read_u32_index(np, "reg", i, &cs); 27268c2ecf20Sopenharmony_ci if (ret) { 27278c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 27288c2ecf20Sopenharmony_ci "could not retrieve reg property: %d\n", 27298c2ecf20Sopenharmony_ci ret); 27308c2ecf20Sopenharmony_ci return ret; 27318c2ecf20Sopenharmony_ci } 27328c2ecf20Sopenharmony_ci 27338c2ecf20Sopenharmony_ci if (cs >= cdns_ctrl->caps2.max_banks) { 27348c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 27358c2ecf20Sopenharmony_ci "invalid reg value: %u (max CS = %d)\n", 27368c2ecf20Sopenharmony_ci cs, cdns_ctrl->caps2.max_banks); 27378c2ecf20Sopenharmony_ci return -EINVAL; 27388c2ecf20Sopenharmony_ci } 27398c2ecf20Sopenharmony_ci 27408c2ecf20Sopenharmony_ci if (test_and_set_bit(cs, &cdns_ctrl->assigned_cs)) { 27418c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 27428c2ecf20Sopenharmony_ci "CS %d already assigned\n", cs); 27438c2ecf20Sopenharmony_ci return -EINVAL; 27448c2ecf20Sopenharmony_ci } 27458c2ecf20Sopenharmony_ci 27468c2ecf20Sopenharmony_ci cdns_chip->cs[i] = cs; 27478c2ecf20Sopenharmony_ci } 27488c2ecf20Sopenharmony_ci 27498c2ecf20Sopenharmony_ci chip = &cdns_chip->chip; 27508c2ecf20Sopenharmony_ci chip->controller = &cdns_ctrl->controller; 27518c2ecf20Sopenharmony_ci nand_set_flash_node(chip, np); 27528c2ecf20Sopenharmony_ci 27538c2ecf20Sopenharmony_ci mtd = nand_to_mtd(chip); 27548c2ecf20Sopenharmony_ci mtd->dev.parent = cdns_ctrl->dev; 27558c2ecf20Sopenharmony_ci 27568c2ecf20Sopenharmony_ci /* 27578c2ecf20Sopenharmony_ci * Default to HW ECC engine mode. If the nand-ecc-mode property is given 27588c2ecf20Sopenharmony_ci * in the DT node, this entry will be overwritten in nand_scan_ident(). 27598c2ecf20Sopenharmony_ci */ 27608c2ecf20Sopenharmony_ci chip->ecc.engine_type = NAND_ECC_ENGINE_TYPE_ON_HOST; 27618c2ecf20Sopenharmony_ci 27628c2ecf20Sopenharmony_ci ret = nand_scan(chip, cdns_chip->nsels); 27638c2ecf20Sopenharmony_ci if (ret) { 27648c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "could not scan the nand chip\n"); 27658c2ecf20Sopenharmony_ci return ret; 27668c2ecf20Sopenharmony_ci } 27678c2ecf20Sopenharmony_ci 27688c2ecf20Sopenharmony_ci ret = mtd_device_register(mtd, NULL, 0); 27698c2ecf20Sopenharmony_ci if (ret) { 27708c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 27718c2ecf20Sopenharmony_ci "failed to register mtd device: %d\n", ret); 27728c2ecf20Sopenharmony_ci nand_cleanup(chip); 27738c2ecf20Sopenharmony_ci return ret; 27748c2ecf20Sopenharmony_ci } 27758c2ecf20Sopenharmony_ci 27768c2ecf20Sopenharmony_ci list_add_tail(&cdns_chip->node, &cdns_ctrl->chips); 27778c2ecf20Sopenharmony_ci 27788c2ecf20Sopenharmony_ci return 0; 27798c2ecf20Sopenharmony_ci} 27808c2ecf20Sopenharmony_ci 27818c2ecf20Sopenharmony_cistatic void cadence_nand_chips_cleanup(struct cdns_nand_ctrl *cdns_ctrl) 27828c2ecf20Sopenharmony_ci{ 27838c2ecf20Sopenharmony_ci struct cdns_nand_chip *entry, *temp; 27848c2ecf20Sopenharmony_ci struct nand_chip *chip; 27858c2ecf20Sopenharmony_ci int ret; 27868c2ecf20Sopenharmony_ci 27878c2ecf20Sopenharmony_ci list_for_each_entry_safe(entry, temp, &cdns_ctrl->chips, node) { 27888c2ecf20Sopenharmony_ci chip = &entry->chip; 27898c2ecf20Sopenharmony_ci ret = mtd_device_unregister(nand_to_mtd(chip)); 27908c2ecf20Sopenharmony_ci WARN_ON(ret); 27918c2ecf20Sopenharmony_ci nand_cleanup(chip); 27928c2ecf20Sopenharmony_ci list_del(&entry->node); 27938c2ecf20Sopenharmony_ci } 27948c2ecf20Sopenharmony_ci} 27958c2ecf20Sopenharmony_ci 27968c2ecf20Sopenharmony_cistatic int cadence_nand_chips_init(struct cdns_nand_ctrl *cdns_ctrl) 27978c2ecf20Sopenharmony_ci{ 27988c2ecf20Sopenharmony_ci struct device_node *np = cdns_ctrl->dev->of_node; 27998c2ecf20Sopenharmony_ci struct device_node *nand_np; 28008c2ecf20Sopenharmony_ci int max_cs = cdns_ctrl->caps2.max_banks; 28018c2ecf20Sopenharmony_ci int nchips, ret; 28028c2ecf20Sopenharmony_ci 28038c2ecf20Sopenharmony_ci nchips = of_get_child_count(np); 28048c2ecf20Sopenharmony_ci 28058c2ecf20Sopenharmony_ci if (nchips > max_cs) { 28068c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 28078c2ecf20Sopenharmony_ci "too many NAND chips: %d (max = %d CS)\n", 28088c2ecf20Sopenharmony_ci nchips, max_cs); 28098c2ecf20Sopenharmony_ci return -EINVAL; 28108c2ecf20Sopenharmony_ci } 28118c2ecf20Sopenharmony_ci 28128c2ecf20Sopenharmony_ci for_each_child_of_node(np, nand_np) { 28138c2ecf20Sopenharmony_ci ret = cadence_nand_chip_init(cdns_ctrl, nand_np); 28148c2ecf20Sopenharmony_ci if (ret) { 28158c2ecf20Sopenharmony_ci of_node_put(nand_np); 28168c2ecf20Sopenharmony_ci cadence_nand_chips_cleanup(cdns_ctrl); 28178c2ecf20Sopenharmony_ci return ret; 28188c2ecf20Sopenharmony_ci } 28198c2ecf20Sopenharmony_ci } 28208c2ecf20Sopenharmony_ci 28218c2ecf20Sopenharmony_ci return 0; 28228c2ecf20Sopenharmony_ci} 28238c2ecf20Sopenharmony_ci 28248c2ecf20Sopenharmony_cistatic void 28258c2ecf20Sopenharmony_cicadence_nand_irq_cleanup(int irqnum, struct cdns_nand_ctrl *cdns_ctrl) 28268c2ecf20Sopenharmony_ci{ 28278c2ecf20Sopenharmony_ci /* Disable interrupts. */ 28288c2ecf20Sopenharmony_ci writel_relaxed(INTR_ENABLE_INTR_EN, cdns_ctrl->reg + INTR_ENABLE); 28298c2ecf20Sopenharmony_ci} 28308c2ecf20Sopenharmony_ci 28318c2ecf20Sopenharmony_cistatic int cadence_nand_init(struct cdns_nand_ctrl *cdns_ctrl) 28328c2ecf20Sopenharmony_ci{ 28338c2ecf20Sopenharmony_ci dma_cap_mask_t mask; 28348c2ecf20Sopenharmony_ci int ret; 28358c2ecf20Sopenharmony_ci 28368c2ecf20Sopenharmony_ci cdns_ctrl->cdma_desc = dma_alloc_coherent(cdns_ctrl->dev, 28378c2ecf20Sopenharmony_ci sizeof(*cdns_ctrl->cdma_desc), 28388c2ecf20Sopenharmony_ci &cdns_ctrl->dma_cdma_desc, 28398c2ecf20Sopenharmony_ci GFP_KERNEL); 28408c2ecf20Sopenharmony_ci if (!cdns_ctrl->dma_cdma_desc) 28418c2ecf20Sopenharmony_ci return -ENOMEM; 28428c2ecf20Sopenharmony_ci 28438c2ecf20Sopenharmony_ci cdns_ctrl->buf_size = SZ_16K; 28448c2ecf20Sopenharmony_ci cdns_ctrl->buf = kmalloc(cdns_ctrl->buf_size, GFP_KERNEL); 28458c2ecf20Sopenharmony_ci if (!cdns_ctrl->buf) { 28468c2ecf20Sopenharmony_ci ret = -ENOMEM; 28478c2ecf20Sopenharmony_ci goto free_buf_desc; 28488c2ecf20Sopenharmony_ci } 28498c2ecf20Sopenharmony_ci 28508c2ecf20Sopenharmony_ci if (devm_request_irq(cdns_ctrl->dev, cdns_ctrl->irq, cadence_nand_isr, 28518c2ecf20Sopenharmony_ci IRQF_SHARED, "cadence-nand-controller", 28528c2ecf20Sopenharmony_ci cdns_ctrl)) { 28538c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Unable to allocate IRQ\n"); 28548c2ecf20Sopenharmony_ci ret = -ENODEV; 28558c2ecf20Sopenharmony_ci goto free_buf; 28568c2ecf20Sopenharmony_ci } 28578c2ecf20Sopenharmony_ci 28588c2ecf20Sopenharmony_ci spin_lock_init(&cdns_ctrl->irq_lock); 28598c2ecf20Sopenharmony_ci init_completion(&cdns_ctrl->complete); 28608c2ecf20Sopenharmony_ci 28618c2ecf20Sopenharmony_ci ret = cadence_nand_hw_init(cdns_ctrl); 28628c2ecf20Sopenharmony_ci if (ret) 28638c2ecf20Sopenharmony_ci goto disable_irq; 28648c2ecf20Sopenharmony_ci 28658c2ecf20Sopenharmony_ci dma_cap_zero(mask); 28668c2ecf20Sopenharmony_ci dma_cap_set(DMA_MEMCPY, mask); 28678c2ecf20Sopenharmony_ci 28688c2ecf20Sopenharmony_ci if (cdns_ctrl->caps1->has_dma) { 28698c2ecf20Sopenharmony_ci cdns_ctrl->dmac = dma_request_channel(mask, NULL, NULL); 28708c2ecf20Sopenharmony_ci if (!cdns_ctrl->dmac) { 28718c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, 28728c2ecf20Sopenharmony_ci "Unable to get a DMA channel\n"); 28738c2ecf20Sopenharmony_ci ret = -EBUSY; 28748c2ecf20Sopenharmony_ci goto disable_irq; 28758c2ecf20Sopenharmony_ci } 28768c2ecf20Sopenharmony_ci } 28778c2ecf20Sopenharmony_ci 28788c2ecf20Sopenharmony_ci nand_controller_init(&cdns_ctrl->controller); 28798c2ecf20Sopenharmony_ci INIT_LIST_HEAD(&cdns_ctrl->chips); 28808c2ecf20Sopenharmony_ci 28818c2ecf20Sopenharmony_ci cdns_ctrl->controller.ops = &cadence_nand_controller_ops; 28828c2ecf20Sopenharmony_ci cdns_ctrl->curr_corr_str_idx = 0xFF; 28838c2ecf20Sopenharmony_ci 28848c2ecf20Sopenharmony_ci ret = cadence_nand_chips_init(cdns_ctrl); 28858c2ecf20Sopenharmony_ci if (ret) { 28868c2ecf20Sopenharmony_ci dev_err(cdns_ctrl->dev, "Failed to register MTD: %d\n", 28878c2ecf20Sopenharmony_ci ret); 28888c2ecf20Sopenharmony_ci goto dma_release_chnl; 28898c2ecf20Sopenharmony_ci } 28908c2ecf20Sopenharmony_ci 28918c2ecf20Sopenharmony_ci kfree(cdns_ctrl->buf); 28928c2ecf20Sopenharmony_ci cdns_ctrl->buf = kzalloc(cdns_ctrl->buf_size, GFP_KERNEL); 28938c2ecf20Sopenharmony_ci if (!cdns_ctrl->buf) { 28948c2ecf20Sopenharmony_ci ret = -ENOMEM; 28958c2ecf20Sopenharmony_ci goto dma_release_chnl; 28968c2ecf20Sopenharmony_ci } 28978c2ecf20Sopenharmony_ci 28988c2ecf20Sopenharmony_ci return 0; 28998c2ecf20Sopenharmony_ci 29008c2ecf20Sopenharmony_cidma_release_chnl: 29018c2ecf20Sopenharmony_ci if (cdns_ctrl->dmac) 29028c2ecf20Sopenharmony_ci dma_release_channel(cdns_ctrl->dmac); 29038c2ecf20Sopenharmony_ci 29048c2ecf20Sopenharmony_cidisable_irq: 29058c2ecf20Sopenharmony_ci cadence_nand_irq_cleanup(cdns_ctrl->irq, cdns_ctrl); 29068c2ecf20Sopenharmony_ci 29078c2ecf20Sopenharmony_cifree_buf: 29088c2ecf20Sopenharmony_ci kfree(cdns_ctrl->buf); 29098c2ecf20Sopenharmony_ci 29108c2ecf20Sopenharmony_cifree_buf_desc: 29118c2ecf20Sopenharmony_ci dma_free_coherent(cdns_ctrl->dev, sizeof(struct cadence_nand_cdma_desc), 29128c2ecf20Sopenharmony_ci cdns_ctrl->cdma_desc, cdns_ctrl->dma_cdma_desc); 29138c2ecf20Sopenharmony_ci 29148c2ecf20Sopenharmony_ci return ret; 29158c2ecf20Sopenharmony_ci} 29168c2ecf20Sopenharmony_ci 29178c2ecf20Sopenharmony_ci/* Driver exit point. */ 29188c2ecf20Sopenharmony_cistatic void cadence_nand_remove(struct cdns_nand_ctrl *cdns_ctrl) 29198c2ecf20Sopenharmony_ci{ 29208c2ecf20Sopenharmony_ci cadence_nand_chips_cleanup(cdns_ctrl); 29218c2ecf20Sopenharmony_ci cadence_nand_irq_cleanup(cdns_ctrl->irq, cdns_ctrl); 29228c2ecf20Sopenharmony_ci kfree(cdns_ctrl->buf); 29238c2ecf20Sopenharmony_ci dma_free_coherent(cdns_ctrl->dev, sizeof(struct cadence_nand_cdma_desc), 29248c2ecf20Sopenharmony_ci cdns_ctrl->cdma_desc, cdns_ctrl->dma_cdma_desc); 29258c2ecf20Sopenharmony_ci 29268c2ecf20Sopenharmony_ci if (cdns_ctrl->dmac) 29278c2ecf20Sopenharmony_ci dma_release_channel(cdns_ctrl->dmac); 29288c2ecf20Sopenharmony_ci} 29298c2ecf20Sopenharmony_ci 29308c2ecf20Sopenharmony_cistruct cadence_nand_dt { 29318c2ecf20Sopenharmony_ci struct cdns_nand_ctrl cdns_ctrl; 29328c2ecf20Sopenharmony_ci struct clk *clk; 29338c2ecf20Sopenharmony_ci}; 29348c2ecf20Sopenharmony_ci 29358c2ecf20Sopenharmony_cistatic const struct cadence_nand_dt_devdata cadence_nand_default = { 29368c2ecf20Sopenharmony_ci .if_skew = 0, 29378c2ecf20Sopenharmony_ci .has_dma = 1, 29388c2ecf20Sopenharmony_ci}; 29398c2ecf20Sopenharmony_ci 29408c2ecf20Sopenharmony_cistatic const struct of_device_id cadence_nand_dt_ids[] = { 29418c2ecf20Sopenharmony_ci { 29428c2ecf20Sopenharmony_ci .compatible = "cdns,hp-nfc", 29438c2ecf20Sopenharmony_ci .data = &cadence_nand_default 29448c2ecf20Sopenharmony_ci }, {} 29458c2ecf20Sopenharmony_ci}; 29468c2ecf20Sopenharmony_ci 29478c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, cadence_nand_dt_ids); 29488c2ecf20Sopenharmony_ci 29498c2ecf20Sopenharmony_cistatic int cadence_nand_dt_probe(struct platform_device *ofdev) 29508c2ecf20Sopenharmony_ci{ 29518c2ecf20Sopenharmony_ci struct resource *res; 29528c2ecf20Sopenharmony_ci struct cadence_nand_dt *dt; 29538c2ecf20Sopenharmony_ci struct cdns_nand_ctrl *cdns_ctrl; 29548c2ecf20Sopenharmony_ci int ret; 29558c2ecf20Sopenharmony_ci const struct of_device_id *of_id; 29568c2ecf20Sopenharmony_ci const struct cadence_nand_dt_devdata *devdata; 29578c2ecf20Sopenharmony_ci u32 val; 29588c2ecf20Sopenharmony_ci 29598c2ecf20Sopenharmony_ci of_id = of_match_device(cadence_nand_dt_ids, &ofdev->dev); 29608c2ecf20Sopenharmony_ci if (of_id) { 29618c2ecf20Sopenharmony_ci ofdev->id_entry = of_id->data; 29628c2ecf20Sopenharmony_ci devdata = of_id->data; 29638c2ecf20Sopenharmony_ci } else { 29648c2ecf20Sopenharmony_ci pr_err("Failed to find the right device id.\n"); 29658c2ecf20Sopenharmony_ci return -ENOMEM; 29668c2ecf20Sopenharmony_ci } 29678c2ecf20Sopenharmony_ci 29688c2ecf20Sopenharmony_ci dt = devm_kzalloc(&ofdev->dev, sizeof(*dt), GFP_KERNEL); 29698c2ecf20Sopenharmony_ci if (!dt) 29708c2ecf20Sopenharmony_ci return -ENOMEM; 29718c2ecf20Sopenharmony_ci 29728c2ecf20Sopenharmony_ci cdns_ctrl = &dt->cdns_ctrl; 29738c2ecf20Sopenharmony_ci cdns_ctrl->caps1 = devdata; 29748c2ecf20Sopenharmony_ci 29758c2ecf20Sopenharmony_ci cdns_ctrl->dev = &ofdev->dev; 29768c2ecf20Sopenharmony_ci cdns_ctrl->irq = platform_get_irq(ofdev, 0); 29778c2ecf20Sopenharmony_ci if (cdns_ctrl->irq < 0) 29788c2ecf20Sopenharmony_ci return cdns_ctrl->irq; 29798c2ecf20Sopenharmony_ci 29808c2ecf20Sopenharmony_ci dev_info(cdns_ctrl->dev, "IRQ: nr %d\n", cdns_ctrl->irq); 29818c2ecf20Sopenharmony_ci 29828c2ecf20Sopenharmony_ci cdns_ctrl->reg = devm_platform_ioremap_resource(ofdev, 0); 29838c2ecf20Sopenharmony_ci if (IS_ERR(cdns_ctrl->reg)) 29848c2ecf20Sopenharmony_ci return PTR_ERR(cdns_ctrl->reg); 29858c2ecf20Sopenharmony_ci 29868c2ecf20Sopenharmony_ci cdns_ctrl->io.virt = devm_platform_get_and_ioremap_resource(ofdev, 1, &res); 29878c2ecf20Sopenharmony_ci if (IS_ERR(cdns_ctrl->io.virt)) 29888c2ecf20Sopenharmony_ci return PTR_ERR(cdns_ctrl->io.virt); 29898c2ecf20Sopenharmony_ci cdns_ctrl->io.dma = res->start; 29908c2ecf20Sopenharmony_ci 29918c2ecf20Sopenharmony_ci dt->clk = devm_clk_get(cdns_ctrl->dev, "nf_clk"); 29928c2ecf20Sopenharmony_ci if (IS_ERR(dt->clk)) 29938c2ecf20Sopenharmony_ci return PTR_ERR(dt->clk); 29948c2ecf20Sopenharmony_ci 29958c2ecf20Sopenharmony_ci cdns_ctrl->nf_clk_rate = clk_get_rate(dt->clk); 29968c2ecf20Sopenharmony_ci 29978c2ecf20Sopenharmony_ci ret = of_property_read_u32(ofdev->dev.of_node, 29988c2ecf20Sopenharmony_ci "cdns,board-delay-ps", &val); 29998c2ecf20Sopenharmony_ci if (ret) { 30008c2ecf20Sopenharmony_ci val = 4830; 30018c2ecf20Sopenharmony_ci dev_info(cdns_ctrl->dev, 30028c2ecf20Sopenharmony_ci "missing cdns,board-delay-ps property, %d was set\n", 30038c2ecf20Sopenharmony_ci val); 30048c2ecf20Sopenharmony_ci } 30058c2ecf20Sopenharmony_ci cdns_ctrl->board_delay = val; 30068c2ecf20Sopenharmony_ci 30078c2ecf20Sopenharmony_ci ret = cadence_nand_init(cdns_ctrl); 30088c2ecf20Sopenharmony_ci if (ret) 30098c2ecf20Sopenharmony_ci return ret; 30108c2ecf20Sopenharmony_ci 30118c2ecf20Sopenharmony_ci platform_set_drvdata(ofdev, dt); 30128c2ecf20Sopenharmony_ci return 0; 30138c2ecf20Sopenharmony_ci} 30148c2ecf20Sopenharmony_ci 30158c2ecf20Sopenharmony_cistatic int cadence_nand_dt_remove(struct platform_device *ofdev) 30168c2ecf20Sopenharmony_ci{ 30178c2ecf20Sopenharmony_ci struct cadence_nand_dt *dt = platform_get_drvdata(ofdev); 30188c2ecf20Sopenharmony_ci 30198c2ecf20Sopenharmony_ci cadence_nand_remove(&dt->cdns_ctrl); 30208c2ecf20Sopenharmony_ci 30218c2ecf20Sopenharmony_ci return 0; 30228c2ecf20Sopenharmony_ci} 30238c2ecf20Sopenharmony_ci 30248c2ecf20Sopenharmony_cistatic struct platform_driver cadence_nand_dt_driver = { 30258c2ecf20Sopenharmony_ci .probe = cadence_nand_dt_probe, 30268c2ecf20Sopenharmony_ci .remove = cadence_nand_dt_remove, 30278c2ecf20Sopenharmony_ci .driver = { 30288c2ecf20Sopenharmony_ci .name = "cadence-nand-controller", 30298c2ecf20Sopenharmony_ci .of_match_table = cadence_nand_dt_ids, 30308c2ecf20Sopenharmony_ci }, 30318c2ecf20Sopenharmony_ci}; 30328c2ecf20Sopenharmony_ci 30338c2ecf20Sopenharmony_cimodule_platform_driver(cadence_nand_dt_driver); 30348c2ecf20Sopenharmony_ci 30358c2ecf20Sopenharmony_ciMODULE_AUTHOR("Piotr Sroka <piotrs@cadence.com>"); 30368c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 30378c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Driver for Cadence NAND flash controller"); 30388c2ecf20Sopenharmony_ci 3039