18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/**
38c2ecf20Sopenharmony_ci * SDHCI Controller driver for TI's OMAP SoCs
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2017 Texas Instruments
68c2ecf20Sopenharmony_ci * Author: Kishon Vijay Abraham I <kishon@ti.com>
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/delay.h>
108c2ecf20Sopenharmony_ci#include <linux/mmc/mmc.h>
118c2ecf20Sopenharmony_ci#include <linux/mmc/slot-gpio.h>
128c2ecf20Sopenharmony_ci#include <linux/module.h>
138c2ecf20Sopenharmony_ci#include <linux/of.h>
148c2ecf20Sopenharmony_ci#include <linux/of_device.h>
158c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
168c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
178c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h>
188c2ecf20Sopenharmony_ci#include <linux/pinctrl/consumer.h>
198c2ecf20Sopenharmony_ci#include <linux/sys_soc.h>
208c2ecf20Sopenharmony_ci#include <linux/thermal.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include "sdhci-pltfm.h"
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#define SDHCI_OMAP_CON		0x12c
258c2ecf20Sopenharmony_ci#define CON_DW8			BIT(5)
268c2ecf20Sopenharmony_ci#define CON_DMA_MASTER		BIT(20)
278c2ecf20Sopenharmony_ci#define CON_DDR			BIT(19)
288c2ecf20Sopenharmony_ci#define CON_CLKEXTFREE		BIT(16)
298c2ecf20Sopenharmony_ci#define CON_PADEN		BIT(15)
308c2ecf20Sopenharmony_ci#define CON_CTPL		BIT(11)
318c2ecf20Sopenharmony_ci#define CON_INIT		BIT(1)
328c2ecf20Sopenharmony_ci#define CON_OD			BIT(0)
338c2ecf20Sopenharmony_ci
348c2ecf20Sopenharmony_ci#define SDHCI_OMAP_DLL		0x0134
358c2ecf20Sopenharmony_ci#define DLL_SWT			BIT(20)
368c2ecf20Sopenharmony_ci#define DLL_FORCE_SR_C_SHIFT	13
378c2ecf20Sopenharmony_ci#define DLL_FORCE_SR_C_MASK	(0x7f << DLL_FORCE_SR_C_SHIFT)
388c2ecf20Sopenharmony_ci#define DLL_FORCE_VALUE		BIT(12)
398c2ecf20Sopenharmony_ci#define DLL_CALIB		BIT(1)
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci#define SDHCI_OMAP_CMD		0x20c
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci#define SDHCI_OMAP_PSTATE	0x0224
448c2ecf20Sopenharmony_ci#define PSTATE_DLEV_DAT0	BIT(20)
458c2ecf20Sopenharmony_ci#define PSTATE_DATI		BIT(1)
468c2ecf20Sopenharmony_ci
478c2ecf20Sopenharmony_ci#define SDHCI_OMAP_HCTL		0x228
488c2ecf20Sopenharmony_ci#define HCTL_SDBP		BIT(8)
498c2ecf20Sopenharmony_ci#define HCTL_SDVS_SHIFT		9
508c2ecf20Sopenharmony_ci#define HCTL_SDVS_MASK		(0x7 << HCTL_SDVS_SHIFT)
518c2ecf20Sopenharmony_ci#define HCTL_SDVS_33		(0x7 << HCTL_SDVS_SHIFT)
528c2ecf20Sopenharmony_ci#define HCTL_SDVS_30		(0x6 << HCTL_SDVS_SHIFT)
538c2ecf20Sopenharmony_ci#define HCTL_SDVS_18		(0x5 << HCTL_SDVS_SHIFT)
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci#define SDHCI_OMAP_SYSCTL	0x22c
568c2ecf20Sopenharmony_ci#define SYSCTL_CEN		BIT(2)
578c2ecf20Sopenharmony_ci#define SYSCTL_CLKD_SHIFT	6
588c2ecf20Sopenharmony_ci#define SYSCTL_CLKD_MASK	0x3ff
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci#define SDHCI_OMAP_STAT		0x230
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci#define SDHCI_OMAP_IE		0x234
638c2ecf20Sopenharmony_ci#define INT_CC_EN		BIT(0)
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci#define SDHCI_OMAP_ISE		0x238
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci#define SDHCI_OMAP_AC12		0x23c
688c2ecf20Sopenharmony_ci#define AC12_V1V8_SIGEN		BIT(19)
698c2ecf20Sopenharmony_ci#define AC12_SCLK_SEL		BIT(23)
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci#define SDHCI_OMAP_CAPA		0x240
728c2ecf20Sopenharmony_ci#define CAPA_VS33		BIT(24)
738c2ecf20Sopenharmony_ci#define CAPA_VS30		BIT(25)
748c2ecf20Sopenharmony_ci#define CAPA_VS18		BIT(26)
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci#define SDHCI_OMAP_CAPA2	0x0244
778c2ecf20Sopenharmony_ci#define CAPA2_TSDR50		BIT(13)
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci#define SDHCI_OMAP_TIMEOUT	1		/* 1 msec */
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci#define SYSCTL_CLKD_MAX		0x3FF
828c2ecf20Sopenharmony_ci
838c2ecf20Sopenharmony_ci#define IOV_1V8			1800000		/* 180000 uV */
848c2ecf20Sopenharmony_ci#define IOV_3V0			3000000		/* 300000 uV */
858c2ecf20Sopenharmony_ci#define IOV_3V3			3300000		/* 330000 uV */
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci#define MAX_PHASE_DELAY		0x7C
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci/* sdhci-omap controller flags */
908c2ecf20Sopenharmony_ci#define SDHCI_OMAP_REQUIRE_IODELAY	BIT(0)
918c2ecf20Sopenharmony_ci#define SDHCI_OMAP_SPECIAL_RESET	BIT(1)
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_cistruct sdhci_omap_data {
948c2ecf20Sopenharmony_ci	u32 offset;
958c2ecf20Sopenharmony_ci	u8 flags;
968c2ecf20Sopenharmony_ci};
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_cistruct sdhci_omap_host {
998c2ecf20Sopenharmony_ci	char			*version;
1008c2ecf20Sopenharmony_ci	void __iomem		*base;
1018c2ecf20Sopenharmony_ci	struct device		*dev;
1028c2ecf20Sopenharmony_ci	struct	regulator	*pbias;
1038c2ecf20Sopenharmony_ci	bool			pbias_enabled;
1048c2ecf20Sopenharmony_ci	struct sdhci_host	*host;
1058c2ecf20Sopenharmony_ci	u8			bus_mode;
1068c2ecf20Sopenharmony_ci	u8			power_mode;
1078c2ecf20Sopenharmony_ci	u8			timing;
1088c2ecf20Sopenharmony_ci	u8			flags;
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci	struct pinctrl		*pinctrl;
1118c2ecf20Sopenharmony_ci	struct pinctrl_state	**pinctrl_state;
1128c2ecf20Sopenharmony_ci	bool			is_tuning;
1138c2ecf20Sopenharmony_ci	/* Omap specific context save */
1148c2ecf20Sopenharmony_ci	u32			con;
1158c2ecf20Sopenharmony_ci	u32			hctl;
1168c2ecf20Sopenharmony_ci	u32			sysctl;
1178c2ecf20Sopenharmony_ci	u32			capa;
1188c2ecf20Sopenharmony_ci	u32			ie;
1198c2ecf20Sopenharmony_ci	u32			ise;
1208c2ecf20Sopenharmony_ci};
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_cistatic void sdhci_omap_start_clock(struct sdhci_omap_host *omap_host);
1238c2ecf20Sopenharmony_cistatic void sdhci_omap_stop_clock(struct sdhci_omap_host *omap_host);
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistatic inline u32 sdhci_omap_readl(struct sdhci_omap_host *host,
1268c2ecf20Sopenharmony_ci				   unsigned int offset)
1278c2ecf20Sopenharmony_ci{
1288c2ecf20Sopenharmony_ci	return readl(host->base + offset);
1298c2ecf20Sopenharmony_ci}
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_cistatic inline void sdhci_omap_writel(struct sdhci_omap_host *host,
1328c2ecf20Sopenharmony_ci				     unsigned int offset, u32 data)
1338c2ecf20Sopenharmony_ci{
1348c2ecf20Sopenharmony_ci	writel(data, host->base + offset);
1358c2ecf20Sopenharmony_ci}
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_cistatic int sdhci_omap_set_pbias(struct sdhci_omap_host *omap_host,
1388c2ecf20Sopenharmony_ci				bool power_on, unsigned int iov)
1398c2ecf20Sopenharmony_ci{
1408c2ecf20Sopenharmony_ci	int ret;
1418c2ecf20Sopenharmony_ci	struct device *dev = omap_host->dev;
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci	if (IS_ERR(omap_host->pbias))
1448c2ecf20Sopenharmony_ci		return 0;
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	if (power_on) {
1478c2ecf20Sopenharmony_ci		ret = regulator_set_voltage(omap_host->pbias, iov, iov);
1488c2ecf20Sopenharmony_ci		if (ret) {
1498c2ecf20Sopenharmony_ci			dev_err(dev, "pbias set voltage failed\n");
1508c2ecf20Sopenharmony_ci			return ret;
1518c2ecf20Sopenharmony_ci		}
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci		if (omap_host->pbias_enabled)
1548c2ecf20Sopenharmony_ci			return 0;
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci		ret = regulator_enable(omap_host->pbias);
1578c2ecf20Sopenharmony_ci		if (ret) {
1588c2ecf20Sopenharmony_ci			dev_err(dev, "pbias reg enable fail\n");
1598c2ecf20Sopenharmony_ci			return ret;
1608c2ecf20Sopenharmony_ci		}
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci		omap_host->pbias_enabled = true;
1638c2ecf20Sopenharmony_ci	} else {
1648c2ecf20Sopenharmony_ci		if (!omap_host->pbias_enabled)
1658c2ecf20Sopenharmony_ci			return 0;
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci		ret = regulator_disable(omap_host->pbias);
1688c2ecf20Sopenharmony_ci		if (ret) {
1698c2ecf20Sopenharmony_ci			dev_err(dev, "pbias reg disable fail\n");
1708c2ecf20Sopenharmony_ci			return ret;
1718c2ecf20Sopenharmony_ci		}
1728c2ecf20Sopenharmony_ci		omap_host->pbias_enabled = false;
1738c2ecf20Sopenharmony_ci	}
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci	return 0;
1768c2ecf20Sopenharmony_ci}
1778c2ecf20Sopenharmony_ci
1788c2ecf20Sopenharmony_cistatic int sdhci_omap_enable_iov(struct sdhci_omap_host *omap_host,
1798c2ecf20Sopenharmony_ci				 unsigned int iov)
1808c2ecf20Sopenharmony_ci{
1818c2ecf20Sopenharmony_ci	int ret;
1828c2ecf20Sopenharmony_ci	struct sdhci_host *host = omap_host->host;
1838c2ecf20Sopenharmony_ci	struct mmc_host *mmc = host->mmc;
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci	ret = sdhci_omap_set_pbias(omap_host, false, 0);
1868c2ecf20Sopenharmony_ci	if (ret)
1878c2ecf20Sopenharmony_ci		return ret;
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	if (!IS_ERR(mmc->supply.vqmmc)) {
1908c2ecf20Sopenharmony_ci		ret = regulator_set_voltage(mmc->supply.vqmmc, iov, iov);
1918c2ecf20Sopenharmony_ci		if (ret) {
1928c2ecf20Sopenharmony_ci			dev_err(mmc_dev(mmc), "vqmmc set voltage failed\n");
1938c2ecf20Sopenharmony_ci			return ret;
1948c2ecf20Sopenharmony_ci		}
1958c2ecf20Sopenharmony_ci	}
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci	ret = sdhci_omap_set_pbias(omap_host, true, iov);
1988c2ecf20Sopenharmony_ci	if (ret)
1998c2ecf20Sopenharmony_ci		return ret;
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci	return 0;
2028c2ecf20Sopenharmony_ci}
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_cistatic void sdhci_omap_conf_bus_power(struct sdhci_omap_host *omap_host,
2058c2ecf20Sopenharmony_ci				      unsigned char signal_voltage)
2068c2ecf20Sopenharmony_ci{
2078c2ecf20Sopenharmony_ci	u32 reg;
2088c2ecf20Sopenharmony_ci	ktime_t timeout;
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL);
2118c2ecf20Sopenharmony_ci	reg &= ~HCTL_SDVS_MASK;
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci	if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
2148c2ecf20Sopenharmony_ci		reg |= HCTL_SDVS_33;
2158c2ecf20Sopenharmony_ci	else
2168c2ecf20Sopenharmony_ci		reg |= HCTL_SDVS_18;
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, reg);
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci	reg |= HCTL_SDBP;
2218c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, reg);
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_ci	/* wait 1ms */
2248c2ecf20Sopenharmony_ci	timeout = ktime_add_ms(ktime_get(), SDHCI_OMAP_TIMEOUT);
2258c2ecf20Sopenharmony_ci	while (1) {
2268c2ecf20Sopenharmony_ci		bool timedout = ktime_after(ktime_get(), timeout);
2278c2ecf20Sopenharmony_ci
2288c2ecf20Sopenharmony_ci		if (sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL) & HCTL_SDBP)
2298c2ecf20Sopenharmony_ci			break;
2308c2ecf20Sopenharmony_ci		if (WARN_ON(timedout))
2318c2ecf20Sopenharmony_ci			return;
2328c2ecf20Sopenharmony_ci		usleep_range(5, 10);
2338c2ecf20Sopenharmony_ci	}
2348c2ecf20Sopenharmony_ci}
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_cistatic void sdhci_omap_enable_sdio_irq(struct mmc_host *mmc, int enable)
2378c2ecf20Sopenharmony_ci{
2388c2ecf20Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
2398c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
2408c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
2418c2ecf20Sopenharmony_ci	u32 reg;
2428c2ecf20Sopenharmony_ci
2438c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
2448c2ecf20Sopenharmony_ci	if (enable)
2458c2ecf20Sopenharmony_ci		reg |= (CON_CTPL | CON_CLKEXTFREE);
2468c2ecf20Sopenharmony_ci	else
2478c2ecf20Sopenharmony_ci		reg &= ~(CON_CTPL | CON_CLKEXTFREE);
2488c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci	sdhci_enable_sdio_irq(mmc, enable);
2518c2ecf20Sopenharmony_ci}
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_cistatic inline void sdhci_omap_set_dll(struct sdhci_omap_host *omap_host,
2548c2ecf20Sopenharmony_ci				      int count)
2558c2ecf20Sopenharmony_ci{
2568c2ecf20Sopenharmony_ci	int i;
2578c2ecf20Sopenharmony_ci	u32 reg;
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
2608c2ecf20Sopenharmony_ci	reg |= DLL_FORCE_VALUE;
2618c2ecf20Sopenharmony_ci	reg &= ~DLL_FORCE_SR_C_MASK;
2628c2ecf20Sopenharmony_ci	reg |= (count << DLL_FORCE_SR_C_SHIFT);
2638c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	reg |= DLL_CALIB;
2668c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
2678c2ecf20Sopenharmony_ci	for (i = 0; i < 1000; i++) {
2688c2ecf20Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
2698c2ecf20Sopenharmony_ci		if (reg & DLL_CALIB)
2708c2ecf20Sopenharmony_ci			break;
2718c2ecf20Sopenharmony_ci	}
2728c2ecf20Sopenharmony_ci	reg &= ~DLL_CALIB;
2738c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
2748c2ecf20Sopenharmony_ci}
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_cistatic void sdhci_omap_disable_tuning(struct sdhci_omap_host *omap_host)
2778c2ecf20Sopenharmony_ci{
2788c2ecf20Sopenharmony_ci	u32 reg;
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
2818c2ecf20Sopenharmony_ci	reg &= ~AC12_SCLK_SEL;
2828c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
2858c2ecf20Sopenharmony_ci	reg &= ~(DLL_FORCE_VALUE | DLL_SWT);
2868c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
2878c2ecf20Sopenharmony_ci}
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_cistatic int sdhci_omap_execute_tuning(struct mmc_host *mmc, u32 opcode)
2908c2ecf20Sopenharmony_ci{
2918c2ecf20Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
2928c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
2938c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
2948c2ecf20Sopenharmony_ci	struct thermal_zone_device *thermal_dev;
2958c2ecf20Sopenharmony_ci	struct device *dev = omap_host->dev;
2968c2ecf20Sopenharmony_ci	struct mmc_ios *ios = &mmc->ios;
2978c2ecf20Sopenharmony_ci	u32 start_window = 0, max_window = 0;
2988c2ecf20Sopenharmony_ci	bool single_point_failure = false;
2998c2ecf20Sopenharmony_ci	bool dcrc_was_enabled = false;
3008c2ecf20Sopenharmony_ci	u8 cur_match, prev_match = 0;
3018c2ecf20Sopenharmony_ci	u32 length = 0, max_len = 0;
3028c2ecf20Sopenharmony_ci	u32 phase_delay = 0;
3038c2ecf20Sopenharmony_ci	int temperature;
3048c2ecf20Sopenharmony_ci	int ret = 0;
3058c2ecf20Sopenharmony_ci	u32 reg;
3068c2ecf20Sopenharmony_ci	int i;
3078c2ecf20Sopenharmony_ci
3088c2ecf20Sopenharmony_ci	/* clock tuning is not needed for upto 52MHz */
3098c2ecf20Sopenharmony_ci	if (ios->clock <= 52000000)
3108c2ecf20Sopenharmony_ci		return 0;
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA2);
3138c2ecf20Sopenharmony_ci	if (ios->timing == MMC_TIMING_UHS_SDR50 && !(reg & CAPA2_TSDR50))
3148c2ecf20Sopenharmony_ci		return 0;
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_ci	thermal_dev = thermal_zone_get_zone_by_name("cpu_thermal");
3178c2ecf20Sopenharmony_ci	if (IS_ERR(thermal_dev)) {
3188c2ecf20Sopenharmony_ci		dev_err(dev, "Unable to get thermal zone for tuning\n");
3198c2ecf20Sopenharmony_ci		return PTR_ERR(thermal_dev);
3208c2ecf20Sopenharmony_ci	}
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	ret = thermal_zone_get_temp(thermal_dev, &temperature);
3238c2ecf20Sopenharmony_ci	if (ret)
3248c2ecf20Sopenharmony_ci		return ret;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_DLL);
3278c2ecf20Sopenharmony_ci	reg |= DLL_SWT;
3288c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_DLL, reg);
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	/*
3318c2ecf20Sopenharmony_ci	 * OMAP5/DRA74X/DRA72x Errata i802:
3328c2ecf20Sopenharmony_ci	 * DCRC error interrupts (MMCHS_STAT[21] DCRC=0x1) can occur
3338c2ecf20Sopenharmony_ci	 * during the tuning procedure. So disable it during the
3348c2ecf20Sopenharmony_ci	 * tuning procedure.
3358c2ecf20Sopenharmony_ci	 */
3368c2ecf20Sopenharmony_ci	if (host->ier & SDHCI_INT_DATA_CRC) {
3378c2ecf20Sopenharmony_ci		host->ier &= ~SDHCI_INT_DATA_CRC;
3388c2ecf20Sopenharmony_ci		dcrc_was_enabled = true;
3398c2ecf20Sopenharmony_ci	}
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_ci	omap_host->is_tuning = true;
3428c2ecf20Sopenharmony_ci
3438c2ecf20Sopenharmony_ci	/*
3448c2ecf20Sopenharmony_ci	 * Stage 1: Search for a maximum pass window ignoring any
3458c2ecf20Sopenharmony_ci	 * any single point failures. If the tuning value ends up
3468c2ecf20Sopenharmony_ci	 * near it, move away from it in stage 2 below
3478c2ecf20Sopenharmony_ci	 */
3488c2ecf20Sopenharmony_ci	while (phase_delay <= MAX_PHASE_DELAY) {
3498c2ecf20Sopenharmony_ci		sdhci_omap_set_dll(omap_host, phase_delay);
3508c2ecf20Sopenharmony_ci
3518c2ecf20Sopenharmony_ci		cur_match = !mmc_send_tuning(mmc, opcode, NULL);
3528c2ecf20Sopenharmony_ci		if (cur_match) {
3538c2ecf20Sopenharmony_ci			if (prev_match) {
3548c2ecf20Sopenharmony_ci				length++;
3558c2ecf20Sopenharmony_ci			} else if (single_point_failure) {
3568c2ecf20Sopenharmony_ci				/* ignore single point failure */
3578c2ecf20Sopenharmony_ci				length++;
3588c2ecf20Sopenharmony_ci			} else {
3598c2ecf20Sopenharmony_ci				start_window = phase_delay;
3608c2ecf20Sopenharmony_ci				length = 1;
3618c2ecf20Sopenharmony_ci			}
3628c2ecf20Sopenharmony_ci		} else {
3638c2ecf20Sopenharmony_ci			single_point_failure = prev_match;
3648c2ecf20Sopenharmony_ci		}
3658c2ecf20Sopenharmony_ci
3668c2ecf20Sopenharmony_ci		if (length > max_len) {
3678c2ecf20Sopenharmony_ci			max_window = start_window;
3688c2ecf20Sopenharmony_ci			max_len = length;
3698c2ecf20Sopenharmony_ci		}
3708c2ecf20Sopenharmony_ci
3718c2ecf20Sopenharmony_ci		prev_match = cur_match;
3728c2ecf20Sopenharmony_ci		phase_delay += 4;
3738c2ecf20Sopenharmony_ci	}
3748c2ecf20Sopenharmony_ci
3758c2ecf20Sopenharmony_ci	if (!max_len) {
3768c2ecf20Sopenharmony_ci		dev_err(dev, "Unable to find match\n");
3778c2ecf20Sopenharmony_ci		ret = -EIO;
3788c2ecf20Sopenharmony_ci		goto tuning_error;
3798c2ecf20Sopenharmony_ci	}
3808c2ecf20Sopenharmony_ci
3818c2ecf20Sopenharmony_ci	/*
3828c2ecf20Sopenharmony_ci	 * Assign tuning value as a ratio of maximum pass window based
3838c2ecf20Sopenharmony_ci	 * on temperature
3848c2ecf20Sopenharmony_ci	 */
3858c2ecf20Sopenharmony_ci	if (temperature < -20000)
3868c2ecf20Sopenharmony_ci		phase_delay = min(max_window + 4 * (max_len - 1) - 24,
3878c2ecf20Sopenharmony_ci				  max_window +
3888c2ecf20Sopenharmony_ci				  DIV_ROUND_UP(13 * max_len, 16) * 4);
3898c2ecf20Sopenharmony_ci	else if (temperature < 20000)
3908c2ecf20Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(9 * max_len, 16) * 4;
3918c2ecf20Sopenharmony_ci	else if (temperature < 40000)
3928c2ecf20Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(8 * max_len, 16) * 4;
3938c2ecf20Sopenharmony_ci	else if (temperature < 70000)
3948c2ecf20Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(7 * max_len, 16) * 4;
3958c2ecf20Sopenharmony_ci	else if (temperature < 90000)
3968c2ecf20Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(5 * max_len, 16) * 4;
3978c2ecf20Sopenharmony_ci	else if (temperature < 120000)
3988c2ecf20Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(4 * max_len, 16) * 4;
3998c2ecf20Sopenharmony_ci	else
4008c2ecf20Sopenharmony_ci		phase_delay = max_window + DIV_ROUND_UP(3 * max_len, 16) * 4;
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	/*
4038c2ecf20Sopenharmony_ci	 * Stage 2: Search for a single point failure near the chosen tuning
4048c2ecf20Sopenharmony_ci	 * value in two steps. First in the +3 to +10 range and then in the
4058c2ecf20Sopenharmony_ci	 * +2 to -10 range. If found, move away from it in the appropriate
4068c2ecf20Sopenharmony_ci	 * direction by the appropriate amount depending on the temperature.
4078c2ecf20Sopenharmony_ci	 */
4088c2ecf20Sopenharmony_ci	for (i = 3; i <= 10; i++) {
4098c2ecf20Sopenharmony_ci		sdhci_omap_set_dll(omap_host, phase_delay + i);
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci		if (mmc_send_tuning(mmc, opcode, NULL)) {
4128c2ecf20Sopenharmony_ci			if (temperature < 10000)
4138c2ecf20Sopenharmony_ci				phase_delay += i + 6;
4148c2ecf20Sopenharmony_ci			else if (temperature < 20000)
4158c2ecf20Sopenharmony_ci				phase_delay += i - 12;
4168c2ecf20Sopenharmony_ci			else if (temperature < 70000)
4178c2ecf20Sopenharmony_ci				phase_delay += i - 8;
4188c2ecf20Sopenharmony_ci			else
4198c2ecf20Sopenharmony_ci				phase_delay += i - 6;
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci			goto single_failure_found;
4228c2ecf20Sopenharmony_ci		}
4238c2ecf20Sopenharmony_ci	}
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	for (i = 2; i >= -10; i--) {
4268c2ecf20Sopenharmony_ci		sdhci_omap_set_dll(omap_host, phase_delay + i);
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci		if (mmc_send_tuning(mmc, opcode, NULL)) {
4298c2ecf20Sopenharmony_ci			if (temperature < 10000)
4308c2ecf20Sopenharmony_ci				phase_delay += i + 12;
4318c2ecf20Sopenharmony_ci			else if (temperature < 20000)
4328c2ecf20Sopenharmony_ci				phase_delay += i + 8;
4338c2ecf20Sopenharmony_ci			else if (temperature < 70000)
4348c2ecf20Sopenharmony_ci				phase_delay += i + 8;
4358c2ecf20Sopenharmony_ci			else if (temperature < 90000)
4368c2ecf20Sopenharmony_ci				phase_delay += i + 10;
4378c2ecf20Sopenharmony_ci			else
4388c2ecf20Sopenharmony_ci				phase_delay += i + 12;
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_ci			goto single_failure_found;
4418c2ecf20Sopenharmony_ci		}
4428c2ecf20Sopenharmony_ci	}
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_cisingle_failure_found:
4458c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
4468c2ecf20Sopenharmony_ci	if (!(reg & AC12_SCLK_SEL)) {
4478c2ecf20Sopenharmony_ci		ret = -EIO;
4488c2ecf20Sopenharmony_ci		goto tuning_error;
4498c2ecf20Sopenharmony_ci	}
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci	sdhci_omap_set_dll(omap_host, phase_delay);
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci	omap_host->is_tuning = false;
4548c2ecf20Sopenharmony_ci
4558c2ecf20Sopenharmony_ci	goto ret;
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_cituning_error:
4588c2ecf20Sopenharmony_ci	omap_host->is_tuning = false;
4598c2ecf20Sopenharmony_ci	dev_err(dev, "Tuning failed\n");
4608c2ecf20Sopenharmony_ci	sdhci_omap_disable_tuning(omap_host);
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ciret:
4638c2ecf20Sopenharmony_ci	sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
4648c2ecf20Sopenharmony_ci	/* Reenable forbidden interrupt */
4658c2ecf20Sopenharmony_ci	if (dcrc_was_enabled)
4668c2ecf20Sopenharmony_ci		host->ier |= SDHCI_INT_DATA_CRC;
4678c2ecf20Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
4688c2ecf20Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
4698c2ecf20Sopenharmony_ci	return ret;
4708c2ecf20Sopenharmony_ci}
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_cistatic int sdhci_omap_card_busy(struct mmc_host *mmc)
4738c2ecf20Sopenharmony_ci{
4748c2ecf20Sopenharmony_ci	u32 reg, ac12;
4758c2ecf20Sopenharmony_ci	int ret = false;
4768c2ecf20Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
4778c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
4788c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host;
4798c2ecf20Sopenharmony_ci	u32 ier = host->ier;
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_ci	pltfm_host = sdhci_priv(host);
4828c2ecf20Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
4858c2ecf20Sopenharmony_ci	ac12 = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
4868c2ecf20Sopenharmony_ci	reg &= ~CON_CLKEXTFREE;
4878c2ecf20Sopenharmony_ci	if (ac12 & AC12_V1V8_SIGEN)
4888c2ecf20Sopenharmony_ci		reg |= CON_CLKEXTFREE;
4898c2ecf20Sopenharmony_ci	reg |= CON_PADEN;
4908c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_ci	disable_irq(host->irq);
4938c2ecf20Sopenharmony_ci	ier |= SDHCI_INT_CARD_INT;
4948c2ecf20Sopenharmony_ci	sdhci_writel(host, ier, SDHCI_INT_ENABLE);
4958c2ecf20Sopenharmony_ci	sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_ci	/*
4988c2ecf20Sopenharmony_ci	 * Delay is required for PSTATE to correctly reflect
4998c2ecf20Sopenharmony_ci	 * DLEV/CLEV values after PADEN is set.
5008c2ecf20Sopenharmony_ci	 */
5018c2ecf20Sopenharmony_ci	usleep_range(50, 100);
5028c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_PSTATE);
5038c2ecf20Sopenharmony_ci	if ((reg & PSTATE_DATI) || !(reg & PSTATE_DLEV_DAT0))
5048c2ecf20Sopenharmony_ci		ret = true;
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
5078c2ecf20Sopenharmony_ci	reg &= ~(CON_CLKEXTFREE | CON_PADEN);
5088c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
5118c2ecf20Sopenharmony_ci	sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
5128c2ecf20Sopenharmony_ci	enable_irq(host->irq);
5138c2ecf20Sopenharmony_ci
5148c2ecf20Sopenharmony_ci	return ret;
5158c2ecf20Sopenharmony_ci}
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_cistatic int sdhci_omap_start_signal_voltage_switch(struct mmc_host *mmc,
5188c2ecf20Sopenharmony_ci						  struct mmc_ios *ios)
5198c2ecf20Sopenharmony_ci{
5208c2ecf20Sopenharmony_ci	u32 reg;
5218c2ecf20Sopenharmony_ci	int ret;
5228c2ecf20Sopenharmony_ci	unsigned int iov;
5238c2ecf20Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
5248c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
5258c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host;
5268c2ecf20Sopenharmony_ci	struct device *dev;
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci	pltfm_host = sdhci_priv(host);
5298c2ecf20Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
5308c2ecf20Sopenharmony_ci	dev = omap_host->dev;
5318c2ecf20Sopenharmony_ci
5328c2ecf20Sopenharmony_ci	if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330) {
5338c2ecf20Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
5348c2ecf20Sopenharmony_ci		if (!(reg & CAPA_VS33))
5358c2ecf20Sopenharmony_ci			return -EOPNOTSUPP;
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci		sdhci_omap_conf_bus_power(omap_host, ios->signal_voltage);
5388c2ecf20Sopenharmony_ci
5398c2ecf20Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
5408c2ecf20Sopenharmony_ci		reg &= ~AC12_V1V8_SIGEN;
5418c2ecf20Sopenharmony_ci		sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci		iov = IOV_3V3;
5448c2ecf20Sopenharmony_ci	} else if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180) {
5458c2ecf20Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
5468c2ecf20Sopenharmony_ci		if (!(reg & CAPA_VS18))
5478c2ecf20Sopenharmony_ci			return -EOPNOTSUPP;
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci		sdhci_omap_conf_bus_power(omap_host, ios->signal_voltage);
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_ci		reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_AC12);
5528c2ecf20Sopenharmony_ci		reg |= AC12_V1V8_SIGEN;
5538c2ecf20Sopenharmony_ci		sdhci_omap_writel(omap_host, SDHCI_OMAP_AC12, reg);
5548c2ecf20Sopenharmony_ci
5558c2ecf20Sopenharmony_ci		iov = IOV_1V8;
5568c2ecf20Sopenharmony_ci	} else {
5578c2ecf20Sopenharmony_ci		return -EOPNOTSUPP;
5588c2ecf20Sopenharmony_ci	}
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci	ret = sdhci_omap_enable_iov(omap_host, iov);
5618c2ecf20Sopenharmony_ci	if (ret) {
5628c2ecf20Sopenharmony_ci		dev_err(dev, "failed to switch IO voltage to %dmV\n", iov);
5638c2ecf20Sopenharmony_ci		return ret;
5648c2ecf20Sopenharmony_ci	}
5658c2ecf20Sopenharmony_ci
5668c2ecf20Sopenharmony_ci	dev_dbg(dev, "IO voltage switched to %dmV\n", iov);
5678c2ecf20Sopenharmony_ci	return 0;
5688c2ecf20Sopenharmony_ci}
5698c2ecf20Sopenharmony_ci
5708c2ecf20Sopenharmony_cistatic void sdhci_omap_set_timing(struct sdhci_omap_host *omap_host, u8 timing)
5718c2ecf20Sopenharmony_ci{
5728c2ecf20Sopenharmony_ci	int ret;
5738c2ecf20Sopenharmony_ci	struct pinctrl_state *pinctrl_state;
5748c2ecf20Sopenharmony_ci	struct device *dev = omap_host->dev;
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_ci	if (!(omap_host->flags & SDHCI_OMAP_REQUIRE_IODELAY))
5778c2ecf20Sopenharmony_ci		return;
5788c2ecf20Sopenharmony_ci
5798c2ecf20Sopenharmony_ci	if (omap_host->timing == timing)
5808c2ecf20Sopenharmony_ci		return;
5818c2ecf20Sopenharmony_ci
5828c2ecf20Sopenharmony_ci	sdhci_omap_stop_clock(omap_host);
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_ci	pinctrl_state = omap_host->pinctrl_state[timing];
5858c2ecf20Sopenharmony_ci	ret = pinctrl_select_state(omap_host->pinctrl, pinctrl_state);
5868c2ecf20Sopenharmony_ci	if (ret) {
5878c2ecf20Sopenharmony_ci		dev_err(dev, "failed to select pinctrl state\n");
5888c2ecf20Sopenharmony_ci		return;
5898c2ecf20Sopenharmony_ci	}
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci	sdhci_omap_start_clock(omap_host);
5928c2ecf20Sopenharmony_ci	omap_host->timing = timing;
5938c2ecf20Sopenharmony_ci}
5948c2ecf20Sopenharmony_ci
5958c2ecf20Sopenharmony_cistatic void sdhci_omap_set_power_mode(struct sdhci_omap_host *omap_host,
5968c2ecf20Sopenharmony_ci				      u8 power_mode)
5978c2ecf20Sopenharmony_ci{
5988c2ecf20Sopenharmony_ci	if (omap_host->bus_mode == MMC_POWER_OFF)
5998c2ecf20Sopenharmony_ci		sdhci_omap_disable_tuning(omap_host);
6008c2ecf20Sopenharmony_ci	omap_host->power_mode = power_mode;
6018c2ecf20Sopenharmony_ci}
6028c2ecf20Sopenharmony_ci
6038c2ecf20Sopenharmony_cistatic void sdhci_omap_set_bus_mode(struct sdhci_omap_host *omap_host,
6048c2ecf20Sopenharmony_ci				    unsigned int mode)
6058c2ecf20Sopenharmony_ci{
6068c2ecf20Sopenharmony_ci	u32 reg;
6078c2ecf20Sopenharmony_ci
6088c2ecf20Sopenharmony_ci	if (omap_host->bus_mode == mode)
6098c2ecf20Sopenharmony_ci		return;
6108c2ecf20Sopenharmony_ci
6118c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
6128c2ecf20Sopenharmony_ci	if (mode == MMC_BUSMODE_OPENDRAIN)
6138c2ecf20Sopenharmony_ci		reg |= CON_OD;
6148c2ecf20Sopenharmony_ci	else
6158c2ecf20Sopenharmony_ci		reg &= ~CON_OD;
6168c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_ci	omap_host->bus_mode = mode;
6198c2ecf20Sopenharmony_ci}
6208c2ecf20Sopenharmony_ci
6218c2ecf20Sopenharmony_cistatic void sdhci_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
6228c2ecf20Sopenharmony_ci{
6238c2ecf20Sopenharmony_ci	struct sdhci_host *host = mmc_priv(mmc);
6248c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
6258c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host;
6268c2ecf20Sopenharmony_ci
6278c2ecf20Sopenharmony_ci	pltfm_host = sdhci_priv(host);
6288c2ecf20Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	sdhci_omap_set_bus_mode(omap_host, ios->bus_mode);
6318c2ecf20Sopenharmony_ci	sdhci_omap_set_timing(omap_host, ios->timing);
6328c2ecf20Sopenharmony_ci	sdhci_set_ios(mmc, ios);
6338c2ecf20Sopenharmony_ci	sdhci_omap_set_power_mode(omap_host, ios->power_mode);
6348c2ecf20Sopenharmony_ci}
6358c2ecf20Sopenharmony_ci
6368c2ecf20Sopenharmony_cistatic u16 sdhci_omap_calc_divisor(struct sdhci_pltfm_host *host,
6378c2ecf20Sopenharmony_ci				   unsigned int clock)
6388c2ecf20Sopenharmony_ci{
6398c2ecf20Sopenharmony_ci	u16 dsor;
6408c2ecf20Sopenharmony_ci
6418c2ecf20Sopenharmony_ci	dsor = DIV_ROUND_UP(clk_get_rate(host->clk), clock);
6428c2ecf20Sopenharmony_ci	if (dsor > SYSCTL_CLKD_MAX)
6438c2ecf20Sopenharmony_ci		dsor = SYSCTL_CLKD_MAX;
6448c2ecf20Sopenharmony_ci
6458c2ecf20Sopenharmony_ci	return dsor;
6468c2ecf20Sopenharmony_ci}
6478c2ecf20Sopenharmony_ci
6488c2ecf20Sopenharmony_cistatic void sdhci_omap_start_clock(struct sdhci_omap_host *omap_host)
6498c2ecf20Sopenharmony_ci{
6508c2ecf20Sopenharmony_ci	u32 reg;
6518c2ecf20Sopenharmony_ci
6528c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
6538c2ecf20Sopenharmony_ci	reg |= SYSCTL_CEN;
6548c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, reg);
6558c2ecf20Sopenharmony_ci}
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_cistatic void sdhci_omap_stop_clock(struct sdhci_omap_host *omap_host)
6588c2ecf20Sopenharmony_ci{
6598c2ecf20Sopenharmony_ci	u32 reg;
6608c2ecf20Sopenharmony_ci
6618c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
6628c2ecf20Sopenharmony_ci	reg &= ~SYSCTL_CEN;
6638c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, reg);
6648c2ecf20Sopenharmony_ci}
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_cistatic void sdhci_omap_set_clock(struct sdhci_host *host, unsigned int clock)
6678c2ecf20Sopenharmony_ci{
6688c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
6698c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
6708c2ecf20Sopenharmony_ci	unsigned long clkdiv;
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci	sdhci_omap_stop_clock(omap_host);
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_ci	if (!clock)
6758c2ecf20Sopenharmony_ci		return;
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci	clkdiv = sdhci_omap_calc_divisor(pltfm_host, clock);
6788c2ecf20Sopenharmony_ci	clkdiv = (clkdiv & SYSCTL_CLKD_MASK) << SYSCTL_CLKD_SHIFT;
6798c2ecf20Sopenharmony_ci	sdhci_enable_clk(host, clkdiv);
6808c2ecf20Sopenharmony_ci
6818c2ecf20Sopenharmony_ci	sdhci_omap_start_clock(omap_host);
6828c2ecf20Sopenharmony_ci}
6838c2ecf20Sopenharmony_ci
6848c2ecf20Sopenharmony_cistatic void sdhci_omap_set_power(struct sdhci_host *host, unsigned char mode,
6858c2ecf20Sopenharmony_ci			  unsigned short vdd)
6868c2ecf20Sopenharmony_ci{
6878c2ecf20Sopenharmony_ci	struct mmc_host *mmc = host->mmc;
6888c2ecf20Sopenharmony_ci
6898c2ecf20Sopenharmony_ci	if (!IS_ERR(mmc->supply.vmmc))
6908c2ecf20Sopenharmony_ci		mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
6918c2ecf20Sopenharmony_ci}
6928c2ecf20Sopenharmony_ci
6938c2ecf20Sopenharmony_cistatic int sdhci_omap_enable_dma(struct sdhci_host *host)
6948c2ecf20Sopenharmony_ci{
6958c2ecf20Sopenharmony_ci	u32 reg;
6968c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
6978c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
6988c2ecf20Sopenharmony_ci
6998c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
7008c2ecf20Sopenharmony_ci	reg &= ~CON_DMA_MASTER;
7018c2ecf20Sopenharmony_ci	/* Switch to DMA slave mode when using external DMA */
7028c2ecf20Sopenharmony_ci	if (!host->use_external_dma)
7038c2ecf20Sopenharmony_ci		reg |= CON_DMA_MASTER;
7048c2ecf20Sopenharmony_ci
7058c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
7068c2ecf20Sopenharmony_ci
7078c2ecf20Sopenharmony_ci	return 0;
7088c2ecf20Sopenharmony_ci}
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_cistatic unsigned int sdhci_omap_get_min_clock(struct sdhci_host *host)
7118c2ecf20Sopenharmony_ci{
7128c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
7138c2ecf20Sopenharmony_ci
7148c2ecf20Sopenharmony_ci	return clk_get_rate(pltfm_host->clk) / SYSCTL_CLKD_MAX;
7158c2ecf20Sopenharmony_ci}
7168c2ecf20Sopenharmony_ci
7178c2ecf20Sopenharmony_cistatic void sdhci_omap_set_bus_width(struct sdhci_host *host, int width)
7188c2ecf20Sopenharmony_ci{
7198c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
7208c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
7218c2ecf20Sopenharmony_ci	u32 reg;
7228c2ecf20Sopenharmony_ci
7238c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
7248c2ecf20Sopenharmony_ci	if (width == MMC_BUS_WIDTH_8)
7258c2ecf20Sopenharmony_ci		reg |= CON_DW8;
7268c2ecf20Sopenharmony_ci	else
7278c2ecf20Sopenharmony_ci		reg &= ~CON_DW8;
7288c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
7298c2ecf20Sopenharmony_ci
7308c2ecf20Sopenharmony_ci	sdhci_set_bus_width(host, width);
7318c2ecf20Sopenharmony_ci}
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_cistatic void sdhci_omap_init_74_clocks(struct sdhci_host *host, u8 power_mode)
7348c2ecf20Sopenharmony_ci{
7358c2ecf20Sopenharmony_ci	u32 reg;
7368c2ecf20Sopenharmony_ci	ktime_t timeout;
7378c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
7388c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	if (omap_host->power_mode == power_mode)
7418c2ecf20Sopenharmony_ci		return;
7428c2ecf20Sopenharmony_ci
7438c2ecf20Sopenharmony_ci	if (power_mode != MMC_POWER_ON)
7448c2ecf20Sopenharmony_ci		return;
7458c2ecf20Sopenharmony_ci
7468c2ecf20Sopenharmony_ci	disable_irq(host->irq);
7478c2ecf20Sopenharmony_ci
7488c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
7498c2ecf20Sopenharmony_ci	reg |= CON_INIT;
7508c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
7518c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CMD, 0x0);
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci	/* wait 1ms */
7548c2ecf20Sopenharmony_ci	timeout = ktime_add_ms(ktime_get(), SDHCI_OMAP_TIMEOUT);
7558c2ecf20Sopenharmony_ci	while (1) {
7568c2ecf20Sopenharmony_ci		bool timedout = ktime_after(ktime_get(), timeout);
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_ci		if (sdhci_omap_readl(omap_host, SDHCI_OMAP_STAT) & INT_CC_EN)
7598c2ecf20Sopenharmony_ci			break;
7608c2ecf20Sopenharmony_ci		if (WARN_ON(timedout))
7618c2ecf20Sopenharmony_ci			return;
7628c2ecf20Sopenharmony_ci		usleep_range(5, 10);
7638c2ecf20Sopenharmony_ci	}
7648c2ecf20Sopenharmony_ci
7658c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
7668c2ecf20Sopenharmony_ci	reg &= ~CON_INIT;
7678c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
7688c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_STAT, INT_CC_EN);
7698c2ecf20Sopenharmony_ci
7708c2ecf20Sopenharmony_ci	enable_irq(host->irq);
7718c2ecf20Sopenharmony_ci}
7728c2ecf20Sopenharmony_ci
7738c2ecf20Sopenharmony_cistatic void sdhci_omap_set_uhs_signaling(struct sdhci_host *host,
7748c2ecf20Sopenharmony_ci					 unsigned int timing)
7758c2ecf20Sopenharmony_ci{
7768c2ecf20Sopenharmony_ci	u32 reg;
7778c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
7788c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
7798c2ecf20Sopenharmony_ci
7808c2ecf20Sopenharmony_ci	sdhci_omap_stop_clock(omap_host);
7818c2ecf20Sopenharmony_ci
7828c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
7838c2ecf20Sopenharmony_ci	if (timing == MMC_TIMING_UHS_DDR50 || timing == MMC_TIMING_MMC_DDR52)
7848c2ecf20Sopenharmony_ci		reg |= CON_DDR;
7858c2ecf20Sopenharmony_ci	else
7868c2ecf20Sopenharmony_ci		reg &= ~CON_DDR;
7878c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, reg);
7888c2ecf20Sopenharmony_ci
7898c2ecf20Sopenharmony_ci	sdhci_set_uhs_signaling(host, timing);
7908c2ecf20Sopenharmony_ci	sdhci_omap_start_clock(omap_host);
7918c2ecf20Sopenharmony_ci}
7928c2ecf20Sopenharmony_ci
7938c2ecf20Sopenharmony_ci#define MMC_TIMEOUT_US		20000		/* 20000 micro Sec */
7948c2ecf20Sopenharmony_cistatic void sdhci_omap_reset(struct sdhci_host *host, u8 mask)
7958c2ecf20Sopenharmony_ci{
7968c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
7978c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
7988c2ecf20Sopenharmony_ci	unsigned long limit = MMC_TIMEOUT_US;
7998c2ecf20Sopenharmony_ci	unsigned long i = 0;
8008c2ecf20Sopenharmony_ci
8018c2ecf20Sopenharmony_ci	/* Don't reset data lines during tuning operation */
8028c2ecf20Sopenharmony_ci	if (omap_host->is_tuning)
8038c2ecf20Sopenharmony_ci		mask &= ~SDHCI_RESET_DATA;
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_ci	if (omap_host->flags & SDHCI_OMAP_SPECIAL_RESET) {
8068c2ecf20Sopenharmony_ci		sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
8078c2ecf20Sopenharmony_ci		while ((!(sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask)) &&
8088c2ecf20Sopenharmony_ci		       (i++ < limit))
8098c2ecf20Sopenharmony_ci			udelay(1);
8108c2ecf20Sopenharmony_ci		i = 0;
8118c2ecf20Sopenharmony_ci		while ((sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) &&
8128c2ecf20Sopenharmony_ci		       (i++ < limit))
8138c2ecf20Sopenharmony_ci			udelay(1);
8148c2ecf20Sopenharmony_ci
8158c2ecf20Sopenharmony_ci		if (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask)
8168c2ecf20Sopenharmony_ci			dev_err(mmc_dev(host->mmc),
8178c2ecf20Sopenharmony_ci				"Timeout waiting on controller reset in %s\n",
8188c2ecf20Sopenharmony_ci				__func__);
8198c2ecf20Sopenharmony_ci		return;
8208c2ecf20Sopenharmony_ci	}
8218c2ecf20Sopenharmony_ci
8228c2ecf20Sopenharmony_ci	sdhci_reset(host, mask);
8238c2ecf20Sopenharmony_ci}
8248c2ecf20Sopenharmony_ci
8258c2ecf20Sopenharmony_ci#define CMD_ERR_MASK (SDHCI_INT_CRC | SDHCI_INT_END_BIT | SDHCI_INT_INDEX |\
8268c2ecf20Sopenharmony_ci		      SDHCI_INT_TIMEOUT)
8278c2ecf20Sopenharmony_ci#define CMD_MASK (CMD_ERR_MASK | SDHCI_INT_RESPONSE)
8288c2ecf20Sopenharmony_ci
8298c2ecf20Sopenharmony_cistatic u32 sdhci_omap_irq(struct sdhci_host *host, u32 intmask)
8308c2ecf20Sopenharmony_ci{
8318c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
8328c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
8338c2ecf20Sopenharmony_ci
8348c2ecf20Sopenharmony_ci	if (omap_host->is_tuning && host->cmd && !host->data_early &&
8358c2ecf20Sopenharmony_ci	    (intmask & CMD_ERR_MASK)) {
8368c2ecf20Sopenharmony_ci
8378c2ecf20Sopenharmony_ci		/*
8388c2ecf20Sopenharmony_ci		 * Since we are not resetting data lines during tuning
8398c2ecf20Sopenharmony_ci		 * operation, data error or data complete interrupts
8408c2ecf20Sopenharmony_ci		 * might still arrive. Mark this request as a failure
8418c2ecf20Sopenharmony_ci		 * but still wait for the data interrupt
8428c2ecf20Sopenharmony_ci		 */
8438c2ecf20Sopenharmony_ci		if (intmask & SDHCI_INT_TIMEOUT)
8448c2ecf20Sopenharmony_ci			host->cmd->error = -ETIMEDOUT;
8458c2ecf20Sopenharmony_ci		else
8468c2ecf20Sopenharmony_ci			host->cmd->error = -EILSEQ;
8478c2ecf20Sopenharmony_ci
8488c2ecf20Sopenharmony_ci		host->cmd = NULL;
8498c2ecf20Sopenharmony_ci
8508c2ecf20Sopenharmony_ci		/*
8518c2ecf20Sopenharmony_ci		 * Sometimes command error interrupts and command complete
8528c2ecf20Sopenharmony_ci		 * interrupt will arrive together. Clear all command related
8538c2ecf20Sopenharmony_ci		 * interrupts here.
8548c2ecf20Sopenharmony_ci		 */
8558c2ecf20Sopenharmony_ci		sdhci_writel(host, intmask & CMD_MASK, SDHCI_INT_STATUS);
8568c2ecf20Sopenharmony_ci		intmask &= ~CMD_MASK;
8578c2ecf20Sopenharmony_ci	}
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci	return intmask;
8608c2ecf20Sopenharmony_ci}
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_cistatic void sdhci_omap_set_timeout(struct sdhci_host *host,
8638c2ecf20Sopenharmony_ci				   struct mmc_command *cmd)
8648c2ecf20Sopenharmony_ci{
8658c2ecf20Sopenharmony_ci	if (cmd->opcode == MMC_ERASE)
8668c2ecf20Sopenharmony_ci		sdhci_set_data_timeout_irq(host, false);
8678c2ecf20Sopenharmony_ci
8688c2ecf20Sopenharmony_ci	__sdhci_set_timeout(host, cmd);
8698c2ecf20Sopenharmony_ci}
8708c2ecf20Sopenharmony_ci
8718c2ecf20Sopenharmony_cistatic struct sdhci_ops sdhci_omap_ops = {
8728c2ecf20Sopenharmony_ci	.set_clock = sdhci_omap_set_clock,
8738c2ecf20Sopenharmony_ci	.set_power = sdhci_omap_set_power,
8748c2ecf20Sopenharmony_ci	.enable_dma = sdhci_omap_enable_dma,
8758c2ecf20Sopenharmony_ci	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
8768c2ecf20Sopenharmony_ci	.get_min_clock = sdhci_omap_get_min_clock,
8778c2ecf20Sopenharmony_ci	.set_bus_width = sdhci_omap_set_bus_width,
8788c2ecf20Sopenharmony_ci	.platform_send_init_74_clocks = sdhci_omap_init_74_clocks,
8798c2ecf20Sopenharmony_ci	.reset = sdhci_omap_reset,
8808c2ecf20Sopenharmony_ci	.set_uhs_signaling = sdhci_omap_set_uhs_signaling,
8818c2ecf20Sopenharmony_ci	.irq = sdhci_omap_irq,
8828c2ecf20Sopenharmony_ci	.set_timeout = sdhci_omap_set_timeout,
8838c2ecf20Sopenharmony_ci};
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_cistatic int sdhci_omap_set_capabilities(struct sdhci_omap_host *omap_host)
8868c2ecf20Sopenharmony_ci{
8878c2ecf20Sopenharmony_ci	u32 reg;
8888c2ecf20Sopenharmony_ci	int ret = 0;
8898c2ecf20Sopenharmony_ci	struct device *dev = omap_host->dev;
8908c2ecf20Sopenharmony_ci	struct regulator *vqmmc;
8918c2ecf20Sopenharmony_ci
8928c2ecf20Sopenharmony_ci	vqmmc = regulator_get(dev, "vqmmc");
8938c2ecf20Sopenharmony_ci	if (IS_ERR(vqmmc)) {
8948c2ecf20Sopenharmony_ci		ret = PTR_ERR(vqmmc);
8958c2ecf20Sopenharmony_ci		goto reg_put;
8968c2ecf20Sopenharmony_ci	}
8978c2ecf20Sopenharmony_ci
8988c2ecf20Sopenharmony_ci	/* voltage capabilities might be set by boot loader, clear it */
8998c2ecf20Sopenharmony_ci	reg = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
9008c2ecf20Sopenharmony_ci	reg &= ~(CAPA_VS18 | CAPA_VS30 | CAPA_VS33);
9018c2ecf20Sopenharmony_ci
9028c2ecf20Sopenharmony_ci	if (regulator_is_supported_voltage(vqmmc, IOV_3V3, IOV_3V3))
9038c2ecf20Sopenharmony_ci		reg |= CAPA_VS33;
9048c2ecf20Sopenharmony_ci	if (regulator_is_supported_voltage(vqmmc, IOV_1V8, IOV_1V8))
9058c2ecf20Sopenharmony_ci		reg |= CAPA_VS18;
9068c2ecf20Sopenharmony_ci
9078c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CAPA, reg);
9088c2ecf20Sopenharmony_ci
9098c2ecf20Sopenharmony_cireg_put:
9108c2ecf20Sopenharmony_ci	regulator_put(vqmmc);
9118c2ecf20Sopenharmony_ci
9128c2ecf20Sopenharmony_ci	return ret;
9138c2ecf20Sopenharmony_ci}
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_cistatic const struct sdhci_pltfm_data sdhci_omap_pdata = {
9168c2ecf20Sopenharmony_ci	.quirks = SDHCI_QUIRK_BROKEN_CARD_DETECTION |
9178c2ecf20Sopenharmony_ci		  SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK |
9188c2ecf20Sopenharmony_ci		  SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN |
9198c2ecf20Sopenharmony_ci		  SDHCI_QUIRK_NO_HISPD_BIT |
9208c2ecf20Sopenharmony_ci		  SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC,
9218c2ecf20Sopenharmony_ci	.quirks2 = SDHCI_QUIRK2_ACMD23_BROKEN |
9228c2ecf20Sopenharmony_ci		   SDHCI_QUIRK2_PRESET_VALUE_BROKEN |
9238c2ecf20Sopenharmony_ci		   SDHCI_QUIRK2_RSP_136_HAS_CRC |
9248c2ecf20Sopenharmony_ci		   SDHCI_QUIRK2_DISABLE_HW_TIMEOUT,
9258c2ecf20Sopenharmony_ci	.ops = &sdhci_omap_ops,
9268c2ecf20Sopenharmony_ci};
9278c2ecf20Sopenharmony_ci
9288c2ecf20Sopenharmony_cistatic const struct sdhci_omap_data k2g_data = {
9298c2ecf20Sopenharmony_ci	.offset = 0x200,
9308c2ecf20Sopenharmony_ci};
9318c2ecf20Sopenharmony_ci
9328c2ecf20Sopenharmony_cistatic const struct sdhci_omap_data am335_data = {
9338c2ecf20Sopenharmony_ci	.offset = 0x200,
9348c2ecf20Sopenharmony_ci	.flags = SDHCI_OMAP_SPECIAL_RESET,
9358c2ecf20Sopenharmony_ci};
9368c2ecf20Sopenharmony_ci
9378c2ecf20Sopenharmony_cistatic const struct sdhci_omap_data am437_data = {
9388c2ecf20Sopenharmony_ci	.offset = 0x200,
9398c2ecf20Sopenharmony_ci	.flags = SDHCI_OMAP_SPECIAL_RESET,
9408c2ecf20Sopenharmony_ci};
9418c2ecf20Sopenharmony_ci
9428c2ecf20Sopenharmony_cistatic const struct sdhci_omap_data dra7_data = {
9438c2ecf20Sopenharmony_ci	.offset = 0x200,
9448c2ecf20Sopenharmony_ci	.flags	= SDHCI_OMAP_REQUIRE_IODELAY,
9458c2ecf20Sopenharmony_ci};
9468c2ecf20Sopenharmony_ci
9478c2ecf20Sopenharmony_cistatic const struct of_device_id omap_sdhci_match[] = {
9488c2ecf20Sopenharmony_ci	{ .compatible = "ti,dra7-sdhci", .data = &dra7_data },
9498c2ecf20Sopenharmony_ci	{ .compatible = "ti,k2g-sdhci", .data = &k2g_data },
9508c2ecf20Sopenharmony_ci	{ .compatible = "ti,am335-sdhci", .data = &am335_data },
9518c2ecf20Sopenharmony_ci	{ .compatible = "ti,am437-sdhci", .data = &am437_data },
9528c2ecf20Sopenharmony_ci	{},
9538c2ecf20Sopenharmony_ci};
9548c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, omap_sdhci_match);
9558c2ecf20Sopenharmony_ci
9568c2ecf20Sopenharmony_cistatic struct pinctrl_state
9578c2ecf20Sopenharmony_ci*sdhci_omap_iodelay_pinctrl_state(struct sdhci_omap_host *omap_host, char *mode,
9588c2ecf20Sopenharmony_ci				  u32 *caps, u32 capmask)
9598c2ecf20Sopenharmony_ci{
9608c2ecf20Sopenharmony_ci	struct device *dev = omap_host->dev;
9618c2ecf20Sopenharmony_ci	char *version = omap_host->version;
9628c2ecf20Sopenharmony_ci	struct pinctrl_state *pinctrl_state = ERR_PTR(-ENODEV);
9638c2ecf20Sopenharmony_ci	char str[20];
9648c2ecf20Sopenharmony_ci
9658c2ecf20Sopenharmony_ci	if (!(*caps & capmask))
9668c2ecf20Sopenharmony_ci		goto ret;
9678c2ecf20Sopenharmony_ci
9688c2ecf20Sopenharmony_ci	if (version) {
9698c2ecf20Sopenharmony_ci		snprintf(str, 20, "%s-%s", mode, version);
9708c2ecf20Sopenharmony_ci		pinctrl_state = pinctrl_lookup_state(omap_host->pinctrl, str);
9718c2ecf20Sopenharmony_ci	}
9728c2ecf20Sopenharmony_ci
9738c2ecf20Sopenharmony_ci	if (IS_ERR(pinctrl_state))
9748c2ecf20Sopenharmony_ci		pinctrl_state = pinctrl_lookup_state(omap_host->pinctrl, mode);
9758c2ecf20Sopenharmony_ci
9768c2ecf20Sopenharmony_ci	if (IS_ERR(pinctrl_state)) {
9778c2ecf20Sopenharmony_ci		dev_err(dev, "no pinctrl state for %s mode", mode);
9788c2ecf20Sopenharmony_ci		*caps &= ~capmask;
9798c2ecf20Sopenharmony_ci	}
9808c2ecf20Sopenharmony_ci
9818c2ecf20Sopenharmony_ciret:
9828c2ecf20Sopenharmony_ci	return pinctrl_state;
9838c2ecf20Sopenharmony_ci}
9848c2ecf20Sopenharmony_ci
9858c2ecf20Sopenharmony_cistatic int sdhci_omap_config_iodelay_pinctrl_state(struct sdhci_omap_host
9868c2ecf20Sopenharmony_ci						   *omap_host)
9878c2ecf20Sopenharmony_ci{
9888c2ecf20Sopenharmony_ci	struct device *dev = omap_host->dev;
9898c2ecf20Sopenharmony_ci	struct sdhci_host *host = omap_host->host;
9908c2ecf20Sopenharmony_ci	struct mmc_host *mmc = host->mmc;
9918c2ecf20Sopenharmony_ci	u32 *caps = &mmc->caps;
9928c2ecf20Sopenharmony_ci	u32 *caps2 = &mmc->caps2;
9938c2ecf20Sopenharmony_ci	struct pinctrl_state *state;
9948c2ecf20Sopenharmony_ci	struct pinctrl_state **pinctrl_state;
9958c2ecf20Sopenharmony_ci
9968c2ecf20Sopenharmony_ci	if (!(omap_host->flags & SDHCI_OMAP_REQUIRE_IODELAY))
9978c2ecf20Sopenharmony_ci		return 0;
9988c2ecf20Sopenharmony_ci
9998c2ecf20Sopenharmony_ci	pinctrl_state = devm_kcalloc(dev,
10008c2ecf20Sopenharmony_ci				     MMC_TIMING_MMC_HS200 + 1,
10018c2ecf20Sopenharmony_ci				     sizeof(*pinctrl_state),
10028c2ecf20Sopenharmony_ci				     GFP_KERNEL);
10038c2ecf20Sopenharmony_ci	if (!pinctrl_state)
10048c2ecf20Sopenharmony_ci		return -ENOMEM;
10058c2ecf20Sopenharmony_ci
10068c2ecf20Sopenharmony_ci	omap_host->pinctrl = devm_pinctrl_get(omap_host->dev);
10078c2ecf20Sopenharmony_ci	if (IS_ERR(omap_host->pinctrl)) {
10088c2ecf20Sopenharmony_ci		dev_err(dev, "Cannot get pinctrl\n");
10098c2ecf20Sopenharmony_ci		return PTR_ERR(omap_host->pinctrl);
10108c2ecf20Sopenharmony_ci	}
10118c2ecf20Sopenharmony_ci
10128c2ecf20Sopenharmony_ci	state = pinctrl_lookup_state(omap_host->pinctrl, "default");
10138c2ecf20Sopenharmony_ci	if (IS_ERR(state)) {
10148c2ecf20Sopenharmony_ci		dev_err(dev, "no pinctrl state for default mode\n");
10158c2ecf20Sopenharmony_ci		return PTR_ERR(state);
10168c2ecf20Sopenharmony_ci	}
10178c2ecf20Sopenharmony_ci	pinctrl_state[MMC_TIMING_LEGACY] = state;
10188c2ecf20Sopenharmony_ci
10198c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr104", caps,
10208c2ecf20Sopenharmony_ci						 MMC_CAP_UHS_SDR104);
10218c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10228c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR104] = state;
10238c2ecf20Sopenharmony_ci
10248c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr50", caps,
10258c2ecf20Sopenharmony_ci						 MMC_CAP_UHS_DDR50);
10268c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10278c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_DDR50] = state;
10288c2ecf20Sopenharmony_ci
10298c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr50", caps,
10308c2ecf20Sopenharmony_ci						 MMC_CAP_UHS_SDR50);
10318c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10328c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR50] = state;
10338c2ecf20Sopenharmony_ci
10348c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr25", caps,
10358c2ecf20Sopenharmony_ci						 MMC_CAP_UHS_SDR25);
10368c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10378c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR25] = state;
10388c2ecf20Sopenharmony_ci
10398c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "sdr12", caps,
10408c2ecf20Sopenharmony_ci						 MMC_CAP_UHS_SDR12);
10418c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10428c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_UHS_SDR12] = state;
10438c2ecf20Sopenharmony_ci
10448c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr_1_8v", caps,
10458c2ecf20Sopenharmony_ci						 MMC_CAP_1_8V_DDR);
10468c2ecf20Sopenharmony_ci	if (!IS_ERR(state)) {
10478c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_MMC_DDR52] = state;
10488c2ecf20Sopenharmony_ci	} else {
10498c2ecf20Sopenharmony_ci		state = sdhci_omap_iodelay_pinctrl_state(omap_host, "ddr_3_3v",
10508c2ecf20Sopenharmony_ci							 caps,
10518c2ecf20Sopenharmony_ci							 MMC_CAP_3_3V_DDR);
10528c2ecf20Sopenharmony_ci		if (!IS_ERR(state))
10538c2ecf20Sopenharmony_ci			pinctrl_state[MMC_TIMING_MMC_DDR52] = state;
10548c2ecf20Sopenharmony_ci	}
10558c2ecf20Sopenharmony_ci
10568c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs", caps,
10578c2ecf20Sopenharmony_ci						 MMC_CAP_SD_HIGHSPEED);
10588c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10598c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_SD_HS] = state;
10608c2ecf20Sopenharmony_ci
10618c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs", caps,
10628c2ecf20Sopenharmony_ci						 MMC_CAP_MMC_HIGHSPEED);
10638c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10648c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_MMC_HS] = state;
10658c2ecf20Sopenharmony_ci
10668c2ecf20Sopenharmony_ci	state = sdhci_omap_iodelay_pinctrl_state(omap_host, "hs200_1_8v", caps2,
10678c2ecf20Sopenharmony_ci						 MMC_CAP2_HS200_1_8V_SDR);
10688c2ecf20Sopenharmony_ci	if (!IS_ERR(state))
10698c2ecf20Sopenharmony_ci		pinctrl_state[MMC_TIMING_MMC_HS200] = state;
10708c2ecf20Sopenharmony_ci
10718c2ecf20Sopenharmony_ci	omap_host->pinctrl_state = pinctrl_state;
10728c2ecf20Sopenharmony_ci
10738c2ecf20Sopenharmony_ci	return 0;
10748c2ecf20Sopenharmony_ci}
10758c2ecf20Sopenharmony_ci
10768c2ecf20Sopenharmony_cistatic const struct soc_device_attribute sdhci_omap_soc_devices[] = {
10778c2ecf20Sopenharmony_ci	{
10788c2ecf20Sopenharmony_ci		.machine = "DRA7[45]*",
10798c2ecf20Sopenharmony_ci		.revision = "ES1.[01]",
10808c2ecf20Sopenharmony_ci	},
10818c2ecf20Sopenharmony_ci	{
10828c2ecf20Sopenharmony_ci		/* sentinel */
10838c2ecf20Sopenharmony_ci	}
10848c2ecf20Sopenharmony_ci};
10858c2ecf20Sopenharmony_ci
10868c2ecf20Sopenharmony_cistatic int sdhci_omap_probe(struct platform_device *pdev)
10878c2ecf20Sopenharmony_ci{
10888c2ecf20Sopenharmony_ci	int ret;
10898c2ecf20Sopenharmony_ci	u32 offset;
10908c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
10918c2ecf20Sopenharmony_ci	struct sdhci_host *host;
10928c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host;
10938c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host;
10948c2ecf20Sopenharmony_ci	struct mmc_host *mmc;
10958c2ecf20Sopenharmony_ci	const struct of_device_id *match;
10968c2ecf20Sopenharmony_ci	struct sdhci_omap_data *data;
10978c2ecf20Sopenharmony_ci	const struct soc_device_attribute *soc;
10988c2ecf20Sopenharmony_ci	struct resource *regs;
10998c2ecf20Sopenharmony_ci
11008c2ecf20Sopenharmony_ci	match = of_match_device(omap_sdhci_match, dev);
11018c2ecf20Sopenharmony_ci	if (!match)
11028c2ecf20Sopenharmony_ci		return -EINVAL;
11038c2ecf20Sopenharmony_ci
11048c2ecf20Sopenharmony_ci	data = (struct sdhci_omap_data *)match->data;
11058c2ecf20Sopenharmony_ci	if (!data) {
11068c2ecf20Sopenharmony_ci		dev_err(dev, "no sdhci omap data\n");
11078c2ecf20Sopenharmony_ci		return -EINVAL;
11088c2ecf20Sopenharmony_ci	}
11098c2ecf20Sopenharmony_ci	offset = data->offset;
11108c2ecf20Sopenharmony_ci
11118c2ecf20Sopenharmony_ci	regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
11128c2ecf20Sopenharmony_ci	if (!regs)
11138c2ecf20Sopenharmony_ci		return -ENXIO;
11148c2ecf20Sopenharmony_ci
11158c2ecf20Sopenharmony_ci	host = sdhci_pltfm_init(pdev, &sdhci_omap_pdata,
11168c2ecf20Sopenharmony_ci				sizeof(*omap_host));
11178c2ecf20Sopenharmony_ci	if (IS_ERR(host)) {
11188c2ecf20Sopenharmony_ci		dev_err(dev, "Failed sdhci_pltfm_init\n");
11198c2ecf20Sopenharmony_ci		return PTR_ERR(host);
11208c2ecf20Sopenharmony_ci	}
11218c2ecf20Sopenharmony_ci
11228c2ecf20Sopenharmony_ci	pltfm_host = sdhci_priv(host);
11238c2ecf20Sopenharmony_ci	omap_host = sdhci_pltfm_priv(pltfm_host);
11248c2ecf20Sopenharmony_ci	omap_host->host = host;
11258c2ecf20Sopenharmony_ci	omap_host->base = host->ioaddr;
11268c2ecf20Sopenharmony_ci	omap_host->dev = dev;
11278c2ecf20Sopenharmony_ci	omap_host->power_mode = MMC_POWER_UNDEFINED;
11288c2ecf20Sopenharmony_ci	omap_host->timing = MMC_TIMING_LEGACY;
11298c2ecf20Sopenharmony_ci	omap_host->flags = data->flags;
11308c2ecf20Sopenharmony_ci	host->ioaddr += offset;
11318c2ecf20Sopenharmony_ci	host->mapbase = regs->start + offset;
11328c2ecf20Sopenharmony_ci
11338c2ecf20Sopenharmony_ci	mmc = host->mmc;
11348c2ecf20Sopenharmony_ci	sdhci_get_of_property(pdev);
11358c2ecf20Sopenharmony_ci	ret = mmc_of_parse(mmc);
11368c2ecf20Sopenharmony_ci	if (ret)
11378c2ecf20Sopenharmony_ci		goto err_pltfm_free;
11388c2ecf20Sopenharmony_ci
11398c2ecf20Sopenharmony_ci	soc = soc_device_match(sdhci_omap_soc_devices);
11408c2ecf20Sopenharmony_ci	if (soc) {
11418c2ecf20Sopenharmony_ci		omap_host->version = "rev11";
11428c2ecf20Sopenharmony_ci		if (!strcmp(dev_name(dev), "4809c000.mmc"))
11438c2ecf20Sopenharmony_ci			mmc->f_max = 96000000;
11448c2ecf20Sopenharmony_ci		if (!strcmp(dev_name(dev), "480b4000.mmc"))
11458c2ecf20Sopenharmony_ci			mmc->f_max = 48000000;
11468c2ecf20Sopenharmony_ci		if (!strcmp(dev_name(dev), "480ad000.mmc"))
11478c2ecf20Sopenharmony_ci			mmc->f_max = 48000000;
11488c2ecf20Sopenharmony_ci	}
11498c2ecf20Sopenharmony_ci
11508c2ecf20Sopenharmony_ci	if (!mmc_can_gpio_ro(mmc))
11518c2ecf20Sopenharmony_ci		mmc->caps2 |= MMC_CAP2_NO_WRITE_PROTECT;
11528c2ecf20Sopenharmony_ci
11538c2ecf20Sopenharmony_ci	pltfm_host->clk = devm_clk_get(dev, "fck");
11548c2ecf20Sopenharmony_ci	if (IS_ERR(pltfm_host->clk)) {
11558c2ecf20Sopenharmony_ci		ret = PTR_ERR(pltfm_host->clk);
11568c2ecf20Sopenharmony_ci		goto err_pltfm_free;
11578c2ecf20Sopenharmony_ci	}
11588c2ecf20Sopenharmony_ci
11598c2ecf20Sopenharmony_ci	ret = clk_set_rate(pltfm_host->clk, mmc->f_max);
11608c2ecf20Sopenharmony_ci	if (ret) {
11618c2ecf20Sopenharmony_ci		dev_err(dev, "failed to set clock to %d\n", mmc->f_max);
11628c2ecf20Sopenharmony_ci		goto err_pltfm_free;
11638c2ecf20Sopenharmony_ci	}
11648c2ecf20Sopenharmony_ci
11658c2ecf20Sopenharmony_ci	omap_host->pbias = devm_regulator_get_optional(dev, "pbias");
11668c2ecf20Sopenharmony_ci	if (IS_ERR(omap_host->pbias)) {
11678c2ecf20Sopenharmony_ci		ret = PTR_ERR(omap_host->pbias);
11688c2ecf20Sopenharmony_ci		if (ret != -ENODEV)
11698c2ecf20Sopenharmony_ci			goto err_pltfm_free;
11708c2ecf20Sopenharmony_ci		dev_dbg(dev, "unable to get pbias regulator %d\n", ret);
11718c2ecf20Sopenharmony_ci	}
11728c2ecf20Sopenharmony_ci	omap_host->pbias_enabled = false;
11738c2ecf20Sopenharmony_ci
11748c2ecf20Sopenharmony_ci	/*
11758c2ecf20Sopenharmony_ci	 * omap_device_pm_domain has callbacks to enable the main
11768c2ecf20Sopenharmony_ci	 * functional clock, interface clock and also configure the
11778c2ecf20Sopenharmony_ci	 * SYSCONFIG register of omap devices. The callback will be invoked
11788c2ecf20Sopenharmony_ci	 * as part of pm_runtime_get_sync.
11798c2ecf20Sopenharmony_ci	 */
11808c2ecf20Sopenharmony_ci	pm_runtime_enable(dev);
11818c2ecf20Sopenharmony_ci	ret = pm_runtime_get_sync(dev);
11828c2ecf20Sopenharmony_ci	if (ret < 0) {
11838c2ecf20Sopenharmony_ci		dev_err(dev, "pm_runtime_get_sync failed\n");
11848c2ecf20Sopenharmony_ci		pm_runtime_put_noidle(dev);
11858c2ecf20Sopenharmony_ci		goto err_rpm_disable;
11868c2ecf20Sopenharmony_ci	}
11878c2ecf20Sopenharmony_ci
11888c2ecf20Sopenharmony_ci	ret = sdhci_omap_set_capabilities(omap_host);
11898c2ecf20Sopenharmony_ci	if (ret) {
11908c2ecf20Sopenharmony_ci		dev_err(dev, "failed to set system capabilities\n");
11918c2ecf20Sopenharmony_ci		goto err_put_sync;
11928c2ecf20Sopenharmony_ci	}
11938c2ecf20Sopenharmony_ci
11948c2ecf20Sopenharmony_ci	host->mmc_host_ops.start_signal_voltage_switch =
11958c2ecf20Sopenharmony_ci					sdhci_omap_start_signal_voltage_switch;
11968c2ecf20Sopenharmony_ci	host->mmc_host_ops.set_ios = sdhci_omap_set_ios;
11978c2ecf20Sopenharmony_ci	host->mmc_host_ops.card_busy = sdhci_omap_card_busy;
11988c2ecf20Sopenharmony_ci	host->mmc_host_ops.execute_tuning = sdhci_omap_execute_tuning;
11998c2ecf20Sopenharmony_ci	host->mmc_host_ops.enable_sdio_irq = sdhci_omap_enable_sdio_irq;
12008c2ecf20Sopenharmony_ci
12018c2ecf20Sopenharmony_ci	/* Switch to external DMA only if there is the "dmas" property */
12028c2ecf20Sopenharmony_ci	if (of_find_property(dev->of_node, "dmas", NULL))
12038c2ecf20Sopenharmony_ci		sdhci_switch_external_dma(host, true);
12048c2ecf20Sopenharmony_ci
12058c2ecf20Sopenharmony_ci	/* R1B responses is required to properly manage HW busy detection. */
12068c2ecf20Sopenharmony_ci	mmc->caps |= MMC_CAP_NEED_RSP_BUSY;
12078c2ecf20Sopenharmony_ci
12088c2ecf20Sopenharmony_ci	ret = sdhci_setup_host(host);
12098c2ecf20Sopenharmony_ci	if (ret)
12108c2ecf20Sopenharmony_ci		goto err_put_sync;
12118c2ecf20Sopenharmony_ci
12128c2ecf20Sopenharmony_ci	ret = sdhci_omap_config_iodelay_pinctrl_state(omap_host);
12138c2ecf20Sopenharmony_ci	if (ret)
12148c2ecf20Sopenharmony_ci		goto err_cleanup_host;
12158c2ecf20Sopenharmony_ci
12168c2ecf20Sopenharmony_ci	ret = __sdhci_add_host(host);
12178c2ecf20Sopenharmony_ci	if (ret)
12188c2ecf20Sopenharmony_ci		goto err_cleanup_host;
12198c2ecf20Sopenharmony_ci
12208c2ecf20Sopenharmony_ci	return 0;
12218c2ecf20Sopenharmony_ci
12228c2ecf20Sopenharmony_cierr_cleanup_host:
12238c2ecf20Sopenharmony_ci	sdhci_cleanup_host(host);
12248c2ecf20Sopenharmony_ci
12258c2ecf20Sopenharmony_cierr_put_sync:
12268c2ecf20Sopenharmony_ci	pm_runtime_put_sync(dev);
12278c2ecf20Sopenharmony_ci
12288c2ecf20Sopenharmony_cierr_rpm_disable:
12298c2ecf20Sopenharmony_ci	pm_runtime_disable(dev);
12308c2ecf20Sopenharmony_ci
12318c2ecf20Sopenharmony_cierr_pltfm_free:
12328c2ecf20Sopenharmony_ci	sdhci_pltfm_free(pdev);
12338c2ecf20Sopenharmony_ci	return ret;
12348c2ecf20Sopenharmony_ci}
12358c2ecf20Sopenharmony_ci
12368c2ecf20Sopenharmony_cistatic int sdhci_omap_remove(struct platform_device *pdev)
12378c2ecf20Sopenharmony_ci{
12388c2ecf20Sopenharmony_ci	struct device *dev = &pdev->dev;
12398c2ecf20Sopenharmony_ci	struct sdhci_host *host = platform_get_drvdata(pdev);
12408c2ecf20Sopenharmony_ci
12418c2ecf20Sopenharmony_ci	sdhci_remove_host(host, true);
12428c2ecf20Sopenharmony_ci	pm_runtime_put_sync(dev);
12438c2ecf20Sopenharmony_ci	pm_runtime_disable(dev);
12448c2ecf20Sopenharmony_ci	sdhci_pltfm_free(pdev);
12458c2ecf20Sopenharmony_ci
12468c2ecf20Sopenharmony_ci	return 0;
12478c2ecf20Sopenharmony_ci}
12488c2ecf20Sopenharmony_ci#ifdef CONFIG_PM_SLEEP
12498c2ecf20Sopenharmony_cistatic void sdhci_omap_context_save(struct sdhci_omap_host *omap_host)
12508c2ecf20Sopenharmony_ci{
12518c2ecf20Sopenharmony_ci	omap_host->con = sdhci_omap_readl(omap_host, SDHCI_OMAP_CON);
12528c2ecf20Sopenharmony_ci	omap_host->hctl = sdhci_omap_readl(omap_host, SDHCI_OMAP_HCTL);
12538c2ecf20Sopenharmony_ci	omap_host->sysctl = sdhci_omap_readl(omap_host, SDHCI_OMAP_SYSCTL);
12548c2ecf20Sopenharmony_ci	omap_host->capa = sdhci_omap_readl(omap_host, SDHCI_OMAP_CAPA);
12558c2ecf20Sopenharmony_ci	omap_host->ie = sdhci_omap_readl(omap_host, SDHCI_OMAP_IE);
12568c2ecf20Sopenharmony_ci	omap_host->ise = sdhci_omap_readl(omap_host, SDHCI_OMAP_ISE);
12578c2ecf20Sopenharmony_ci}
12588c2ecf20Sopenharmony_ci
12598c2ecf20Sopenharmony_ci/* Order matters here, HCTL must be restored in two phases */
12608c2ecf20Sopenharmony_cistatic void sdhci_omap_context_restore(struct sdhci_omap_host *omap_host)
12618c2ecf20Sopenharmony_ci{
12628c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, omap_host->hctl);
12638c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CAPA, omap_host->capa);
12648c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_HCTL, omap_host->hctl);
12658c2ecf20Sopenharmony_ci
12668c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_SYSCTL, omap_host->sysctl);
12678c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_CON, omap_host->con);
12688c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_IE, omap_host->ie);
12698c2ecf20Sopenharmony_ci	sdhci_omap_writel(omap_host, SDHCI_OMAP_ISE, omap_host->ise);
12708c2ecf20Sopenharmony_ci}
12718c2ecf20Sopenharmony_ci
12728c2ecf20Sopenharmony_cistatic int __maybe_unused sdhci_omap_suspend(struct device *dev)
12738c2ecf20Sopenharmony_ci{
12748c2ecf20Sopenharmony_ci	struct sdhci_host *host = dev_get_drvdata(dev);
12758c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
12768c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
12778c2ecf20Sopenharmony_ci
12788c2ecf20Sopenharmony_ci	sdhci_suspend_host(host);
12798c2ecf20Sopenharmony_ci
12808c2ecf20Sopenharmony_ci	sdhci_omap_context_save(omap_host);
12818c2ecf20Sopenharmony_ci
12828c2ecf20Sopenharmony_ci	pinctrl_pm_select_idle_state(dev);
12838c2ecf20Sopenharmony_ci
12848c2ecf20Sopenharmony_ci	pm_runtime_force_suspend(dev);
12858c2ecf20Sopenharmony_ci
12868c2ecf20Sopenharmony_ci	return 0;
12878c2ecf20Sopenharmony_ci}
12888c2ecf20Sopenharmony_ci
12898c2ecf20Sopenharmony_cistatic int __maybe_unused sdhci_omap_resume(struct device *dev)
12908c2ecf20Sopenharmony_ci{
12918c2ecf20Sopenharmony_ci	struct sdhci_host *host = dev_get_drvdata(dev);
12928c2ecf20Sopenharmony_ci	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
12938c2ecf20Sopenharmony_ci	struct sdhci_omap_host *omap_host = sdhci_pltfm_priv(pltfm_host);
12948c2ecf20Sopenharmony_ci
12958c2ecf20Sopenharmony_ci	pm_runtime_force_resume(dev);
12968c2ecf20Sopenharmony_ci
12978c2ecf20Sopenharmony_ci	pinctrl_pm_select_default_state(dev);
12988c2ecf20Sopenharmony_ci
12998c2ecf20Sopenharmony_ci	sdhci_omap_context_restore(omap_host);
13008c2ecf20Sopenharmony_ci
13018c2ecf20Sopenharmony_ci	sdhci_resume_host(host);
13028c2ecf20Sopenharmony_ci
13038c2ecf20Sopenharmony_ci	return 0;
13048c2ecf20Sopenharmony_ci}
13058c2ecf20Sopenharmony_ci#endif
13068c2ecf20Sopenharmony_cistatic SIMPLE_DEV_PM_OPS(sdhci_omap_dev_pm_ops, sdhci_omap_suspend,
13078c2ecf20Sopenharmony_ci			 sdhci_omap_resume);
13088c2ecf20Sopenharmony_ci
13098c2ecf20Sopenharmony_cistatic struct platform_driver sdhci_omap_driver = {
13108c2ecf20Sopenharmony_ci	.probe = sdhci_omap_probe,
13118c2ecf20Sopenharmony_ci	.remove = sdhci_omap_remove,
13128c2ecf20Sopenharmony_ci	.driver = {
13138c2ecf20Sopenharmony_ci		   .name = "sdhci-omap",
13148c2ecf20Sopenharmony_ci		   .probe_type = PROBE_PREFER_ASYNCHRONOUS,
13158c2ecf20Sopenharmony_ci		   .pm = &sdhci_omap_dev_pm_ops,
13168c2ecf20Sopenharmony_ci		   .of_match_table = omap_sdhci_match,
13178c2ecf20Sopenharmony_ci		  },
13188c2ecf20Sopenharmony_ci};
13198c2ecf20Sopenharmony_ci
13208c2ecf20Sopenharmony_cimodule_platform_driver(sdhci_omap_driver);
13218c2ecf20Sopenharmony_ci
13228c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("SDHCI driver for OMAP SoCs");
13238c2ecf20Sopenharmony_ciMODULE_AUTHOR("Texas Instruments Inc.");
13248c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
13258c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:sdhci_omap");
1326