18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* Driver for Realtek PCI-Express card reader 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright(c) 2018-2019 Realtek Semiconductor Corp. All rights reserved. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Author: 78c2ecf20Sopenharmony_ci * Rui FENG <rui_feng@realsil.com.cn> 88c2ecf20Sopenharmony_ci * Wei WANG <wei_wang@realsil.com.cn> 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci 118c2ecf20Sopenharmony_ci#include <linux/module.h> 128c2ecf20Sopenharmony_ci#include <linux/delay.h> 138c2ecf20Sopenharmony_ci#include <linux/rtsx_pci.h> 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#include "rts5261.h" 168c2ecf20Sopenharmony_ci#include "rtsx_pcr.h" 178c2ecf20Sopenharmony_ci 188c2ecf20Sopenharmony_cistatic u8 rts5261_get_ic_version(struct rtsx_pcr *pcr) 198c2ecf20Sopenharmony_ci{ 208c2ecf20Sopenharmony_ci u8 val; 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val); 238c2ecf20Sopenharmony_ci return val & IC_VERSION_MASK; 248c2ecf20Sopenharmony_ci} 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_cistatic void rts5261_fill_driving(struct rtsx_pcr *pcr, u8 voltage) 278c2ecf20Sopenharmony_ci{ 288c2ecf20Sopenharmony_ci u8 driving_3v3[4][3] = { 298c2ecf20Sopenharmony_ci {0x13, 0x13, 0x13}, 308c2ecf20Sopenharmony_ci {0x96, 0x96, 0x96}, 318c2ecf20Sopenharmony_ci {0x7F, 0x7F, 0x7F}, 328c2ecf20Sopenharmony_ci {0x96, 0x96, 0x96}, 338c2ecf20Sopenharmony_ci }; 348c2ecf20Sopenharmony_ci u8 driving_1v8[4][3] = { 358c2ecf20Sopenharmony_ci {0x99, 0x99, 0x99}, 368c2ecf20Sopenharmony_ci {0x3A, 0x3A, 0x3A}, 378c2ecf20Sopenharmony_ci {0xE6, 0xE6, 0xE6}, 388c2ecf20Sopenharmony_ci {0xB3, 0xB3, 0xB3}, 398c2ecf20Sopenharmony_ci }; 408c2ecf20Sopenharmony_ci u8 (*driving)[3], drive_sel; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_ci if (voltage == OUTPUT_3V3) { 438c2ecf20Sopenharmony_ci driving = driving_3v3; 448c2ecf20Sopenharmony_ci drive_sel = pcr->sd30_drive_sel_3v3; 458c2ecf20Sopenharmony_ci } else { 468c2ecf20Sopenharmony_ci driving = driving_1v8; 478c2ecf20Sopenharmony_ci drive_sel = pcr->sd30_drive_sel_1v8; 488c2ecf20Sopenharmony_ci } 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD30_CLK_DRIVE_SEL, 518c2ecf20Sopenharmony_ci 0xFF, driving[drive_sel][0]); 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD30_CMD_DRIVE_SEL, 548c2ecf20Sopenharmony_ci 0xFF, driving[drive_sel][1]); 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD30_DAT_DRIVE_SEL, 578c2ecf20Sopenharmony_ci 0xFF, driving[drive_sel][2]); 588c2ecf20Sopenharmony_ci} 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_cistatic void rtsx5261_fetch_vendor_settings(struct rtsx_pcr *pcr) 618c2ecf20Sopenharmony_ci{ 628c2ecf20Sopenharmony_ci struct pci_dev *pdev = pcr->pci; 638c2ecf20Sopenharmony_ci u32 reg; 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_ci /* 0x814~0x817 */ 668c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, PCR_SETTING_REG2, ®); 678c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg); 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci if (!rts5261_vendor_setting_valid(reg)) { 708c2ecf20Sopenharmony_ci pcr_dbg(pcr, "skip fetch vendor setting\n"); 718c2ecf20Sopenharmony_ci return; 728c2ecf20Sopenharmony_ci } 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci pcr->card_drive_sel &= 0x3F; 758c2ecf20Sopenharmony_ci pcr->card_drive_sel |= rts5261_reg_to_card_drive_sel(reg); 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci if (rts5261_reg_check_reverse_socket(reg)) 788c2ecf20Sopenharmony_ci pcr->flags |= PCR_REVERSE_SOCKET; 798c2ecf20Sopenharmony_ci 808c2ecf20Sopenharmony_ci /* 0x724~0x727 */ 818c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, PCR_SETTING_REG1, ®); 828c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg); 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci pcr->aspm_en = rts5261_reg_to_aspm(reg); 858c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_1v8 = rts5261_reg_to_sd30_drive_sel_1v8(reg); 868c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_3v3 = rts5261_reg_to_sd30_drive_sel_3v3(reg); 878c2ecf20Sopenharmony_ci} 888c2ecf20Sopenharmony_ci 898c2ecf20Sopenharmony_cistatic void rts5261_force_power_down(struct rtsx_pcr *pcr, u8 pm_state) 908c2ecf20Sopenharmony_ci{ 918c2ecf20Sopenharmony_ci /* Set relink_time to 0 */ 928c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 1, MASK_8_BIT_DEF, 0); 938c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 2, MASK_8_BIT_DEF, 0); 948c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 3, 958c2ecf20Sopenharmony_ci RELINK_TIME_MASK, 0); 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ci if (pm_state == HOST_ENTER_S3) 988c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 998c2ecf20Sopenharmony_ci D3_DELINK_MODE_EN, D3_DELINK_MODE_EN); 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_REG_FPDCTL, 1028c2ecf20Sopenharmony_ci SSC_POWER_DOWN, SSC_POWER_DOWN); 1038c2ecf20Sopenharmony_ci} 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_cistatic int rts5261_enable_auto_blink(struct rtsx_pcr *pcr) 1068c2ecf20Sopenharmony_ci{ 1078c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, OLT_LED_CTL, 1088c2ecf20Sopenharmony_ci LED_SHINE_MASK, LED_SHINE_EN); 1098c2ecf20Sopenharmony_ci} 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic int rts5261_disable_auto_blink(struct rtsx_pcr *pcr) 1128c2ecf20Sopenharmony_ci{ 1138c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, OLT_LED_CTL, 1148c2ecf20Sopenharmony_ci LED_SHINE_MASK, LED_SHINE_DISABLE); 1158c2ecf20Sopenharmony_ci} 1168c2ecf20Sopenharmony_ci 1178c2ecf20Sopenharmony_cistatic int rts5261_turn_on_led(struct rtsx_pcr *pcr) 1188c2ecf20Sopenharmony_ci{ 1198c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, GPIO_CTL, 1208c2ecf20Sopenharmony_ci 0x02, 0x02); 1218c2ecf20Sopenharmony_ci} 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_cistatic int rts5261_turn_off_led(struct rtsx_pcr *pcr) 1248c2ecf20Sopenharmony_ci{ 1258c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, GPIO_CTL, 1268c2ecf20Sopenharmony_ci 0x02, 0x00); 1278c2ecf20Sopenharmony_ci} 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci/* SD Pull Control Enable: 1308c2ecf20Sopenharmony_ci * SD_DAT[3:0] ==> pull up 1318c2ecf20Sopenharmony_ci * SD_CD ==> pull up 1328c2ecf20Sopenharmony_ci * SD_WP ==> pull up 1338c2ecf20Sopenharmony_ci * SD_CMD ==> pull up 1348c2ecf20Sopenharmony_ci * SD_CLK ==> pull down 1358c2ecf20Sopenharmony_ci */ 1368c2ecf20Sopenharmony_cistatic const u32 rts5261_sd_pull_ctl_enable_tbl[] = { 1378c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA), 1388c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9), 1398c2ecf20Sopenharmony_ci 0, 1408c2ecf20Sopenharmony_ci}; 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci/* SD Pull Control Disable: 1438c2ecf20Sopenharmony_ci * SD_DAT[3:0] ==> pull down 1448c2ecf20Sopenharmony_ci * SD_CD ==> pull up 1458c2ecf20Sopenharmony_ci * SD_WP ==> pull down 1468c2ecf20Sopenharmony_ci * SD_CMD ==> pull down 1478c2ecf20Sopenharmony_ci * SD_CLK ==> pull down 1488c2ecf20Sopenharmony_ci */ 1498c2ecf20Sopenharmony_cistatic const u32 rts5261_sd_pull_ctl_disable_tbl[] = { 1508c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55), 1518c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5), 1528c2ecf20Sopenharmony_ci 0, 1538c2ecf20Sopenharmony_ci}; 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_cistatic int rts5261_sd_set_sample_push_timing_sd30(struct rtsx_pcr *pcr) 1568c2ecf20Sopenharmony_ci{ 1578c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_CFG1, SD_MODE_SELECT_MASK 1588c2ecf20Sopenharmony_ci | SD_ASYNC_FIFO_NOT_RST, SD_30_MODE | SD_ASYNC_FIFO_NOT_RST); 1598c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, CLK_LOW_FREQ); 1608c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CARD_CLK_SOURCE, 0xFF, 1618c2ecf20Sopenharmony_ci CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1); 1628c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0); 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci return 0; 1658c2ecf20Sopenharmony_ci} 1668c2ecf20Sopenharmony_ci 1678c2ecf20Sopenharmony_cistatic int rts5261_card_power_on(struct rtsx_pcr *pcr, int card) 1688c2ecf20Sopenharmony_ci{ 1698c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci if (option->ocp_en) 1728c2ecf20Sopenharmony_ci rtsx_pci_enable_ocp(pcr); 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1_CFG1, 1768c2ecf20Sopenharmony_ci RTS5261_LDO1_TUNE_MASK, RTS5261_LDO1_33); 1778c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1233318_POW_CTL, 1788c2ecf20Sopenharmony_ci RTS5261_LDO1_POWERON, RTS5261_LDO1_POWERON); 1798c2ecf20Sopenharmony_ci 1808c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1233318_POW_CTL, 1818c2ecf20Sopenharmony_ci RTS5261_LDO3318_POWERON, RTS5261_LDO3318_POWERON); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci msleep(20); 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN); 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_ci /* Initialize SD_CFG1 register */ 1888c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_CFG1, 0xFF, 1898c2ecf20Sopenharmony_ci SD_CLK_DIVIDE_128 | SD_20_MODE | SD_BUS_WIDTH_1BIT); 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_SAMPLE_POINT_CTL, 1928c2ecf20Sopenharmony_ci 0xFF, SD20_RX_POS_EDGE); 1938c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_PUSH_POINT_CTL, 0xFF, 0); 1948c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CARD_STOP, SD_STOP | SD_CLR_ERR, 1958c2ecf20Sopenharmony_ci SD_STOP | SD_CLR_ERR); 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci /* Reset SD_CFG3 register */ 1988c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_CFG3, SD30_CLK_END_EN, 0); 1998c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_SD_STOP_SDCLK_CFG, 2008c2ecf20Sopenharmony_ci SD30_CLK_STOP_CFG_EN | SD30_CLK_STOP_CFG1 | 2018c2ecf20Sopenharmony_ci SD30_CLK_STOP_CFG0, 0); 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_ci if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50 || 2048c2ecf20Sopenharmony_ci pcr->extra_caps & EXTRA_CAPS_SD_SDR104) 2058c2ecf20Sopenharmony_ci rts5261_sd_set_sample_push_timing_sd30(pcr); 2068c2ecf20Sopenharmony_ci 2078c2ecf20Sopenharmony_ci return 0; 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic int rts5261_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage) 2118c2ecf20Sopenharmony_ci{ 2128c2ecf20Sopenharmony_ci int err; 2138c2ecf20Sopenharmony_ci u16 val = 0; 2148c2ecf20Sopenharmony_ci 2158c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_CARD_PWR_CTL, 2168c2ecf20Sopenharmony_ci RTS5261_PUPDC, RTS5261_PUPDC); 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_ci switch (voltage) { 2198c2ecf20Sopenharmony_ci case OUTPUT_3V3: 2208c2ecf20Sopenharmony_ci rtsx_pci_read_phy_register(pcr, PHY_TUNE, &val); 2218c2ecf20Sopenharmony_ci val |= PHY_TUNE_SDBUS_33; 2228c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_TUNE, val); 2238c2ecf20Sopenharmony_ci if (err < 0) 2248c2ecf20Sopenharmony_ci return err; 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_DV3318_CFG, 2278c2ecf20Sopenharmony_ci RTS5261_DV3318_TUNE_MASK, RTS5261_DV3318_33); 2288c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_PAD_CTL, 2298c2ecf20Sopenharmony_ci SD_IO_USING_1V8, 0); 2308c2ecf20Sopenharmony_ci break; 2318c2ecf20Sopenharmony_ci case OUTPUT_1V8: 2328c2ecf20Sopenharmony_ci rtsx_pci_read_phy_register(pcr, PHY_TUNE, &val); 2338c2ecf20Sopenharmony_ci val &= ~PHY_TUNE_SDBUS_33; 2348c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_TUNE, val); 2358c2ecf20Sopenharmony_ci if (err < 0) 2368c2ecf20Sopenharmony_ci return err; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_DV3318_CFG, 2398c2ecf20Sopenharmony_ci RTS5261_DV3318_TUNE_MASK, RTS5261_DV3318_18); 2408c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_PAD_CTL, 2418c2ecf20Sopenharmony_ci SD_IO_USING_1V8, SD_IO_USING_1V8); 2428c2ecf20Sopenharmony_ci break; 2438c2ecf20Sopenharmony_ci default: 2448c2ecf20Sopenharmony_ci return -EINVAL; 2458c2ecf20Sopenharmony_ci } 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci /* set pad drive */ 2488c2ecf20Sopenharmony_ci rts5261_fill_driving(pcr, voltage); 2498c2ecf20Sopenharmony_ci 2508c2ecf20Sopenharmony_ci return 0; 2518c2ecf20Sopenharmony_ci} 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_cistatic void rts5261_stop_cmd(struct rtsx_pcr *pcr) 2548c2ecf20Sopenharmony_ci{ 2558c2ecf20Sopenharmony_ci rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD); 2568c2ecf20Sopenharmony_ci rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA); 2578c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5260_DMA_RST_CTL_0, 2588c2ecf20Sopenharmony_ci RTS5260_DMA_RST | RTS5260_ADMA3_RST, 2598c2ecf20Sopenharmony_ci RTS5260_DMA_RST | RTS5260_ADMA3_RST); 2608c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RBCTL, RB_FLUSH, RB_FLUSH); 2618c2ecf20Sopenharmony_ci} 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_cistatic void rts5261_card_before_power_off(struct rtsx_pcr *pcr) 2648c2ecf20Sopenharmony_ci{ 2658c2ecf20Sopenharmony_ci rts5261_stop_cmd(pcr); 2668c2ecf20Sopenharmony_ci rts5261_switch_output_voltage(pcr, OUTPUT_3V3); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci} 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_cistatic void rts5261_enable_ocp(struct rtsx_pcr *pcr) 2718c2ecf20Sopenharmony_ci{ 2728c2ecf20Sopenharmony_ci u8 val = 0; 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_ci val = SD_OCP_INT_EN | SD_DETECT_EN; 2758c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_OCPCTL, 0xFF, val); 2768c2ecf20Sopenharmony_ci 2778c2ecf20Sopenharmony_ci} 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_cistatic void rts5261_disable_ocp(struct rtsx_pcr *pcr) 2808c2ecf20Sopenharmony_ci{ 2818c2ecf20Sopenharmony_ci u8 mask = 0; 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci mask = SD_OCP_INT_EN | SD_DETECT_EN; 2848c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0); 2858c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1_CFG0, 2868c2ecf20Sopenharmony_ci RTS5261_LDO1_OCP_EN | RTS5261_LDO1_OCP_LMT_EN, 0); 2878c2ecf20Sopenharmony_ci 2888c2ecf20Sopenharmony_ci} 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_cistatic int rts5261_card_power_off(struct rtsx_pcr *pcr, int card) 2918c2ecf20Sopenharmony_ci{ 2928c2ecf20Sopenharmony_ci int err = 0; 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci rts5261_card_before_power_off(pcr); 2958c2ecf20Sopenharmony_ci err = rtsx_pci_write_register(pcr, RTS5261_LDO1233318_POW_CTL, 2968c2ecf20Sopenharmony_ci RTS5261_LDO_POWERON_MASK, 0); 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci if (pcr->option.ocp_en) 2998c2ecf20Sopenharmony_ci rtsx_pci_disable_ocp(pcr); 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci return err; 3028c2ecf20Sopenharmony_ci} 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_cistatic void rts5261_init_ocp(struct rtsx_pcr *pcr) 3058c2ecf20Sopenharmony_ci{ 3068c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci if (option->ocp_en) { 3098c2ecf20Sopenharmony_ci u8 mask, val; 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1_CFG0, 3128c2ecf20Sopenharmony_ci RTS5261_LDO1_OCP_EN | RTS5261_LDO1_OCP_LMT_EN, 3138c2ecf20Sopenharmony_ci RTS5261_LDO1_OCP_EN | RTS5261_LDO1_OCP_LMT_EN); 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1_CFG0, 3168c2ecf20Sopenharmony_ci RTS5261_LDO1_OCP_THD_MASK, option->sd_800mA_ocp_thd); 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1_CFG0, 3198c2ecf20Sopenharmony_ci RTS5261_LDO1_OCP_LMT_THD_MASK, 3208c2ecf20Sopenharmony_ci RTS5261_LDO1_LMT_THD_2000); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci mask = SD_OCP_GLITCH_MASK; 3238c2ecf20Sopenharmony_ci val = pcr->hw_param.ocp_glitch; 3248c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_OCPGLITCH, mask, val); 3258c2ecf20Sopenharmony_ci 3268c2ecf20Sopenharmony_ci rts5261_enable_ocp(pcr); 3278c2ecf20Sopenharmony_ci } else { 3288c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_LDO1_CFG0, 3298c2ecf20Sopenharmony_ci RTS5261_LDO1_OCP_EN | RTS5261_LDO1_OCP_LMT_EN, 0); 3308c2ecf20Sopenharmony_ci } 3318c2ecf20Sopenharmony_ci} 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_cistatic void rts5261_clear_ocpstat(struct rtsx_pcr *pcr) 3348c2ecf20Sopenharmony_ci{ 3358c2ecf20Sopenharmony_ci u8 mask = 0; 3368c2ecf20Sopenharmony_ci u8 val = 0; 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_ci mask = SD_OCP_INT_CLR | SD_OC_CLR; 3398c2ecf20Sopenharmony_ci val = SD_OCP_INT_CLR | SD_OC_CLR; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_OCPCTL, mask, val); 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci udelay(10); 3448c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0); 3458c2ecf20Sopenharmony_ci 3468c2ecf20Sopenharmony_ci} 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_cistatic void rts5261_process_ocp(struct rtsx_pcr *pcr) 3498c2ecf20Sopenharmony_ci{ 3508c2ecf20Sopenharmony_ci if (!pcr->option.ocp_en) 3518c2ecf20Sopenharmony_ci return; 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci rtsx_pci_get_ocpstat(pcr, &pcr->ocp_stat); 3548c2ecf20Sopenharmony_ci 3558c2ecf20Sopenharmony_ci if (pcr->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) { 3568c2ecf20Sopenharmony_ci rts5261_card_power_off(pcr, RTSX_SD_CARD); 3578c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0); 3588c2ecf20Sopenharmony_ci rts5261_clear_ocpstat(pcr); 3598c2ecf20Sopenharmony_ci pcr->ocp_stat = 0; 3608c2ecf20Sopenharmony_ci } 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci} 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_cistatic int rts5261_init_from_hw(struct rtsx_pcr *pcr) 3658c2ecf20Sopenharmony_ci{ 3668c2ecf20Sopenharmony_ci struct pci_dev *pdev = pcr->pci; 3678c2ecf20Sopenharmony_ci int retval; 3688c2ecf20Sopenharmony_ci u32 lval, i; 3698c2ecf20Sopenharmony_ci u8 valid, efuse_valid, tmp; 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_REG_PME_FORCE_CTL, 3728c2ecf20Sopenharmony_ci REG_EFUSE_POR | REG_EFUSE_POWER_MASK, 3738c2ecf20Sopenharmony_ci REG_EFUSE_POR | REG_EFUSE_POWERON); 3748c2ecf20Sopenharmony_ci udelay(1); 3758c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_EFUSE_ADDR, 3768c2ecf20Sopenharmony_ci RTS5261_EFUSE_ADDR_MASK, 0x00); 3778c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_EFUSE_CTL, 3788c2ecf20Sopenharmony_ci RTS5261_EFUSE_ENABLE | RTS5261_EFUSE_MODE_MASK, 3798c2ecf20Sopenharmony_ci RTS5261_EFUSE_ENABLE); 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_ci /* Wait transfer end */ 3828c2ecf20Sopenharmony_ci for (i = 0; i < MAX_RW_REG_CNT; i++) { 3838c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS5261_EFUSE_CTL, &tmp); 3848c2ecf20Sopenharmony_ci if ((tmp & 0x80) == 0) 3858c2ecf20Sopenharmony_ci break; 3868c2ecf20Sopenharmony_ci } 3878c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS5261_EFUSE_READ_DATA, &tmp); 3888c2ecf20Sopenharmony_ci efuse_valid = ((tmp & 0x0C) >> 2); 3898c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Load efuse valid: 0x%x\n", efuse_valid); 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci if (efuse_valid == 0) { 3928c2ecf20Sopenharmony_ci retval = pci_read_config_dword(pdev, PCR_SETTING_REG2, &lval); 3938c2ecf20Sopenharmony_ci if (retval != 0) 3948c2ecf20Sopenharmony_ci pcr_dbg(pcr, "read 0x814 DW fail\n"); 3958c2ecf20Sopenharmony_ci pcr_dbg(pcr, "DW from 0x814: 0x%x\n", lval); 3968c2ecf20Sopenharmony_ci /* 0x816 */ 3978c2ecf20Sopenharmony_ci valid = (u8)((lval >> 16) & 0x03); 3988c2ecf20Sopenharmony_ci pcr_dbg(pcr, "0x816: %d\n", valid); 3998c2ecf20Sopenharmony_ci } 4008c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_REG_PME_FORCE_CTL, 4018c2ecf20Sopenharmony_ci REG_EFUSE_POR, 0); 4028c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Disable efuse por!\n"); 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, PCR_SETTING_REG2, &lval); 4058c2ecf20Sopenharmony_ci lval = lval & 0x00FFFFFF; 4068c2ecf20Sopenharmony_ci retval = pci_write_config_dword(pdev, PCR_SETTING_REG2, lval); 4078c2ecf20Sopenharmony_ci if (retval != 0) 4088c2ecf20Sopenharmony_ci pcr_dbg(pcr, "write config fail\n"); 4098c2ecf20Sopenharmony_ci 4108c2ecf20Sopenharmony_ci return retval; 4118c2ecf20Sopenharmony_ci} 4128c2ecf20Sopenharmony_ci 4138c2ecf20Sopenharmony_cistatic void rts5261_init_from_cfg(struct rtsx_pcr *pcr) 4148c2ecf20Sopenharmony_ci{ 4158c2ecf20Sopenharmony_ci struct pci_dev *pdev = pcr->pci; 4168c2ecf20Sopenharmony_ci int l1ss; 4178c2ecf20Sopenharmony_ci u32 lval; 4188c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS); 4218c2ecf20Sopenharmony_ci if (!l1ss) 4228c2ecf20Sopenharmony_ci return; 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval); 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_ASPM_L1_1) 4278c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, ASPM_L1_1_EN); 4288c2ecf20Sopenharmony_ci else 4298c2ecf20Sopenharmony_ci rtsx_clear_dev_flag(pcr, ASPM_L1_1_EN); 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_ASPM_L1_2) 4328c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, ASPM_L1_2_EN); 4338c2ecf20Sopenharmony_ci else 4348c2ecf20Sopenharmony_ci rtsx_clear_dev_flag(pcr, ASPM_L1_2_EN); 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_PCIPM_L1_1) 4378c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, PM_L1_1_EN); 4388c2ecf20Sopenharmony_ci else 4398c2ecf20Sopenharmony_ci rtsx_clear_dev_flag(pcr, PM_L1_1_EN); 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_PCIPM_L1_2) 4428c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, PM_L1_2_EN); 4438c2ecf20Sopenharmony_ci else 4448c2ecf20Sopenharmony_ci rtsx_clear_dev_flag(pcr, PM_L1_2_EN); 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, 0xFF, 0); 4478c2ecf20Sopenharmony_ci if (option->ltr_en) { 4488c2ecf20Sopenharmony_ci u16 val; 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &val); 4518c2ecf20Sopenharmony_ci if (val & PCI_EXP_DEVCTL2_LTR_EN) { 4528c2ecf20Sopenharmony_ci option->ltr_enabled = true; 4538c2ecf20Sopenharmony_ci option->ltr_active = true; 4548c2ecf20Sopenharmony_ci rtsx_set_ltr_latency(pcr, option->ltr_active_latency); 4558c2ecf20Sopenharmony_ci } else { 4568c2ecf20Sopenharmony_ci option->ltr_enabled = false; 4578c2ecf20Sopenharmony_ci } 4588c2ecf20Sopenharmony_ci } 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN 4618c2ecf20Sopenharmony_ci | PM_L1_1_EN | PM_L1_2_EN)) 4628c2ecf20Sopenharmony_ci option->force_clkreq_0 = false; 4638c2ecf20Sopenharmony_ci else 4648c2ecf20Sopenharmony_ci option->force_clkreq_0 = true; 4658c2ecf20Sopenharmony_ci} 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_cistatic int rts5261_extra_init_hw(struct rtsx_pcr *pcr) 4688c2ecf20Sopenharmony_ci{ 4698c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_AUTOLOAD_CFG1, 4728c2ecf20Sopenharmony_ci CD_RESUME_EN_MASK, CD_RESUME_EN_MASK); 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_ci rts5261_init_from_cfg(pcr); 4758c2ecf20Sopenharmony_ci rts5261_init_from_hw(pcr); 4768c2ecf20Sopenharmony_ci 4778c2ecf20Sopenharmony_ci /* power off efuse */ 4788c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_REG_PME_FORCE_CTL, 4798c2ecf20Sopenharmony_ci REG_EFUSE_POWER_MASK, REG_EFUSE_POWEROFF); 4808c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, L1SUB_CONFIG1, 4818c2ecf20Sopenharmony_ci AUX_CLK_ACTIVE_SEL_MASK, MAC_CKSW_DONE); 4828c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, L1SUB_CONFIG3, 0xFF, 0); 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_AUTOLOAD_CFG4, 4858c2ecf20Sopenharmony_ci RTS5261_AUX_CLK_16M_EN, 0); 4868c2ecf20Sopenharmony_ci 4878c2ecf20Sopenharmony_ci /* Release PRSNT# */ 4888c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_AUTOLOAD_CFG4, 4898c2ecf20Sopenharmony_ci RTS5261_FORCE_PRSNT_LOW, 0); 4908c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, FUNC_FORCE_CTL, 4918c2ecf20Sopenharmony_ci FUNC_FORCE_UPME_XMT_DBG, FUNC_FORCE_UPME_XMT_DBG); 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PCLK_CTL, 4948c2ecf20Sopenharmony_ci PCLK_MODE_SEL, PCLK_MODE_SEL); 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0); 4978c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PM_CLK_FORCE_CTL, CLK_PM_EN, CLK_PM_EN); 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci /* LED shine disabled, set initial shine cycle period */ 5008c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x0F, 0x02); 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci /* Configure driving */ 5038c2ecf20Sopenharmony_ci rts5261_fill_driving(pcr, OUTPUT_3V3); 5048c2ecf20Sopenharmony_ci 5058c2ecf20Sopenharmony_ci /* 5068c2ecf20Sopenharmony_ci * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced 5078c2ecf20Sopenharmony_ci * to drive low, and we forcibly request clock. 5088c2ecf20Sopenharmony_ci */ 5098c2ecf20Sopenharmony_ci if (option->force_clkreq_0) 5108c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PETXCFG, 5118c2ecf20Sopenharmony_ci FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW); 5128c2ecf20Sopenharmony_ci else 5138c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PETXCFG, 5148c2ecf20Sopenharmony_ci FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH); 5158c2ecf20Sopenharmony_ci 5168c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00); 5178c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_REG_PME_FORCE_CTL, 5188c2ecf20Sopenharmony_ci FORCE_PM_CONTROL | FORCE_PM_VALUE, FORCE_PM_CONTROL); 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_ci /* Clear Enter RTD3_cold Information*/ 5218c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5261_FW_CTL, 5228c2ecf20Sopenharmony_ci RTS5261_INFORM_RTD3_COLD, 0); 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci return 0; 5258c2ecf20Sopenharmony_ci} 5268c2ecf20Sopenharmony_ci 5278c2ecf20Sopenharmony_cistatic void rts5261_enable_aspm(struct rtsx_pcr *pcr, bool enable) 5288c2ecf20Sopenharmony_ci{ 5298c2ecf20Sopenharmony_ci if (pcr->aspm_enabled == enable) 5308c2ecf20Sopenharmony_ci return; 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL, 5338c2ecf20Sopenharmony_ci PCI_EXP_LNKCTL_ASPMC, pcr->aspm_en); 5348c2ecf20Sopenharmony_ci pcr->aspm_enabled = enable; 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_ci} 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_cistatic void rts5261_disable_aspm(struct rtsx_pcr *pcr, bool enable) 5398c2ecf20Sopenharmony_ci{ 5408c2ecf20Sopenharmony_ci if (pcr->aspm_enabled == enable) 5418c2ecf20Sopenharmony_ci return; 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci pcie_capability_clear_and_set_word(pcr->pci, PCI_EXP_LNKCTL, 5448c2ecf20Sopenharmony_ci PCI_EXP_LNKCTL_ASPMC, 0); 5458c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0); 5468c2ecf20Sopenharmony_ci udelay(10); 5478c2ecf20Sopenharmony_ci pcr->aspm_enabled = enable; 5488c2ecf20Sopenharmony_ci} 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_cistatic void rts5261_set_aspm(struct rtsx_pcr *pcr, bool enable) 5518c2ecf20Sopenharmony_ci{ 5528c2ecf20Sopenharmony_ci if (enable) 5538c2ecf20Sopenharmony_ci rts5261_enable_aspm(pcr, true); 5548c2ecf20Sopenharmony_ci else 5558c2ecf20Sopenharmony_ci rts5261_disable_aspm(pcr, false); 5568c2ecf20Sopenharmony_ci} 5578c2ecf20Sopenharmony_ci 5588c2ecf20Sopenharmony_cistatic void rts5261_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active) 5598c2ecf20Sopenharmony_ci{ 5608c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 5618c2ecf20Sopenharmony_ci int aspm_L1_1, aspm_L1_2; 5628c2ecf20Sopenharmony_ci u8 val = 0; 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN); 5658c2ecf20Sopenharmony_ci aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN); 5668c2ecf20Sopenharmony_ci 5678c2ecf20Sopenharmony_ci if (active) { 5688c2ecf20Sopenharmony_ci /* run, latency: 60us */ 5698c2ecf20Sopenharmony_ci if (aspm_L1_1) 5708c2ecf20Sopenharmony_ci val = option->ltr_l1off_snooze_sspwrgate; 5718c2ecf20Sopenharmony_ci } else { 5728c2ecf20Sopenharmony_ci /* l1off, latency: 300us */ 5738c2ecf20Sopenharmony_ci if (aspm_L1_2) 5748c2ecf20Sopenharmony_ci val = option->ltr_l1off_sspwrgate; 5758c2ecf20Sopenharmony_ci } 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci rtsx_set_l1off_sub(pcr, val); 5788c2ecf20Sopenharmony_ci} 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_cistatic const struct pcr_ops rts5261_pcr_ops = { 5818c2ecf20Sopenharmony_ci .fetch_vendor_settings = rtsx5261_fetch_vendor_settings, 5828c2ecf20Sopenharmony_ci .turn_on_led = rts5261_turn_on_led, 5838c2ecf20Sopenharmony_ci .turn_off_led = rts5261_turn_off_led, 5848c2ecf20Sopenharmony_ci .extra_init_hw = rts5261_extra_init_hw, 5858c2ecf20Sopenharmony_ci .enable_auto_blink = rts5261_enable_auto_blink, 5868c2ecf20Sopenharmony_ci .disable_auto_blink = rts5261_disable_auto_blink, 5878c2ecf20Sopenharmony_ci .card_power_on = rts5261_card_power_on, 5888c2ecf20Sopenharmony_ci .card_power_off = rts5261_card_power_off, 5898c2ecf20Sopenharmony_ci .switch_output_voltage = rts5261_switch_output_voltage, 5908c2ecf20Sopenharmony_ci .force_power_down = rts5261_force_power_down, 5918c2ecf20Sopenharmony_ci .stop_cmd = rts5261_stop_cmd, 5928c2ecf20Sopenharmony_ci .set_aspm = rts5261_set_aspm, 5938c2ecf20Sopenharmony_ci .set_l1off_cfg_sub_d0 = rts5261_set_l1off_cfg_sub_d0, 5948c2ecf20Sopenharmony_ci .enable_ocp = rts5261_enable_ocp, 5958c2ecf20Sopenharmony_ci .disable_ocp = rts5261_disable_ocp, 5968c2ecf20Sopenharmony_ci .init_ocp = rts5261_init_ocp, 5978c2ecf20Sopenharmony_ci .process_ocp = rts5261_process_ocp, 5988c2ecf20Sopenharmony_ci .clear_ocpstat = rts5261_clear_ocpstat, 5998c2ecf20Sopenharmony_ci}; 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_cistatic inline u8 double_ssc_depth(u8 depth) 6028c2ecf20Sopenharmony_ci{ 6038c2ecf20Sopenharmony_ci return ((depth > 1) ? (depth - 1) : depth); 6048c2ecf20Sopenharmony_ci} 6058c2ecf20Sopenharmony_ci 6068c2ecf20Sopenharmony_ciint rts5261_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock, 6078c2ecf20Sopenharmony_ci u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk) 6088c2ecf20Sopenharmony_ci{ 6098c2ecf20Sopenharmony_ci int err, clk; 6108c2ecf20Sopenharmony_ci u16 n; 6118c2ecf20Sopenharmony_ci u8 clk_divider, mcu_cnt, div; 6128c2ecf20Sopenharmony_ci static const u8 depth[] = { 6138c2ecf20Sopenharmony_ci [RTSX_SSC_DEPTH_4M] = RTS5261_SSC_DEPTH_4M, 6148c2ecf20Sopenharmony_ci [RTSX_SSC_DEPTH_2M] = RTS5261_SSC_DEPTH_2M, 6158c2ecf20Sopenharmony_ci [RTSX_SSC_DEPTH_1M] = RTS5261_SSC_DEPTH_1M, 6168c2ecf20Sopenharmony_ci [RTSX_SSC_DEPTH_500K] = RTS5261_SSC_DEPTH_512K, 6178c2ecf20Sopenharmony_ci }; 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci if (initial_mode) { 6208c2ecf20Sopenharmony_ci /* We use 250k(around) here, in initial stage */ 6218c2ecf20Sopenharmony_ci if (is_version(pcr, PID_5261, IC_VER_D)) { 6228c2ecf20Sopenharmony_ci clk_divider = SD_CLK_DIVIDE_256; 6238c2ecf20Sopenharmony_ci card_clock = 60000000; 6248c2ecf20Sopenharmony_ci } else { 6258c2ecf20Sopenharmony_ci clk_divider = SD_CLK_DIVIDE_128; 6268c2ecf20Sopenharmony_ci card_clock = 30000000; 6278c2ecf20Sopenharmony_ci } 6288c2ecf20Sopenharmony_ci } else { 6298c2ecf20Sopenharmony_ci clk_divider = SD_CLK_DIVIDE_0; 6308c2ecf20Sopenharmony_ci } 6318c2ecf20Sopenharmony_ci err = rtsx_pci_write_register(pcr, SD_CFG1, 6328c2ecf20Sopenharmony_ci SD_CLK_DIVIDE_MASK, clk_divider); 6338c2ecf20Sopenharmony_ci if (err < 0) 6348c2ecf20Sopenharmony_ci return err; 6358c2ecf20Sopenharmony_ci 6368c2ecf20Sopenharmony_ci card_clock /= 1000000; 6378c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Switch card clock to %dMHz\n", card_clock); 6388c2ecf20Sopenharmony_ci 6398c2ecf20Sopenharmony_ci clk = card_clock; 6408c2ecf20Sopenharmony_ci if (!initial_mode && double_clk) 6418c2ecf20Sopenharmony_ci clk = card_clock * 2; 6428c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Internal SSC clock: %dMHz (cur_clock = %d)\n", 6438c2ecf20Sopenharmony_ci clk, pcr->cur_clock); 6448c2ecf20Sopenharmony_ci 6458c2ecf20Sopenharmony_ci if (clk == pcr->cur_clock) 6468c2ecf20Sopenharmony_ci return 0; 6478c2ecf20Sopenharmony_ci 6488c2ecf20Sopenharmony_ci if (pcr->ops->conv_clk_and_div_n) 6498c2ecf20Sopenharmony_ci n = pcr->ops->conv_clk_and_div_n(clk, CLK_TO_DIV_N); 6508c2ecf20Sopenharmony_ci else 6518c2ecf20Sopenharmony_ci n = clk - 4; 6528c2ecf20Sopenharmony_ci if ((clk <= 4) || (n > 396)) 6538c2ecf20Sopenharmony_ci return -EINVAL; 6548c2ecf20Sopenharmony_ci 6558c2ecf20Sopenharmony_ci mcu_cnt = 125/clk + 3; 6568c2ecf20Sopenharmony_ci if (mcu_cnt > 15) 6578c2ecf20Sopenharmony_ci mcu_cnt = 15; 6588c2ecf20Sopenharmony_ci 6598c2ecf20Sopenharmony_ci div = CLK_DIV_1; 6608c2ecf20Sopenharmony_ci while ((n < MIN_DIV_N_PCR - 4) && (div < CLK_DIV_8)) { 6618c2ecf20Sopenharmony_ci if (pcr->ops->conv_clk_and_div_n) { 6628c2ecf20Sopenharmony_ci int dbl_clk = pcr->ops->conv_clk_and_div_n(n, 6638c2ecf20Sopenharmony_ci DIV_N_TO_CLK) * 2; 6648c2ecf20Sopenharmony_ci n = pcr->ops->conv_clk_and_div_n(dbl_clk, 6658c2ecf20Sopenharmony_ci CLK_TO_DIV_N); 6668c2ecf20Sopenharmony_ci } else { 6678c2ecf20Sopenharmony_ci n = (n + 4) * 2 - 4; 6688c2ecf20Sopenharmony_ci } 6698c2ecf20Sopenharmony_ci div++; 6708c2ecf20Sopenharmony_ci } 6718c2ecf20Sopenharmony_ci 6728c2ecf20Sopenharmony_ci n = (n / 2); 6738c2ecf20Sopenharmony_ci pcr_dbg(pcr, "n = %d, div = %d\n", n, div); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci ssc_depth = depth[ssc_depth]; 6768c2ecf20Sopenharmony_ci if (double_clk) 6778c2ecf20Sopenharmony_ci ssc_depth = double_ssc_depth(ssc_depth); 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_ci if (ssc_depth) { 6808c2ecf20Sopenharmony_ci if (div == CLK_DIV_2) { 6818c2ecf20Sopenharmony_ci if (ssc_depth > 1) 6828c2ecf20Sopenharmony_ci ssc_depth -= 1; 6838c2ecf20Sopenharmony_ci else 6848c2ecf20Sopenharmony_ci ssc_depth = RTS5261_SSC_DEPTH_8M; 6858c2ecf20Sopenharmony_ci } else if (div == CLK_DIV_4) { 6868c2ecf20Sopenharmony_ci if (ssc_depth > 2) 6878c2ecf20Sopenharmony_ci ssc_depth -= 2; 6888c2ecf20Sopenharmony_ci else 6898c2ecf20Sopenharmony_ci ssc_depth = RTS5261_SSC_DEPTH_8M; 6908c2ecf20Sopenharmony_ci } else if (div == CLK_DIV_8) { 6918c2ecf20Sopenharmony_ci if (ssc_depth > 3) 6928c2ecf20Sopenharmony_ci ssc_depth -= 3; 6938c2ecf20Sopenharmony_ci else 6948c2ecf20Sopenharmony_ci ssc_depth = RTS5261_SSC_DEPTH_8M; 6958c2ecf20Sopenharmony_ci } 6968c2ecf20Sopenharmony_ci } else { 6978c2ecf20Sopenharmony_ci ssc_depth = 0; 6988c2ecf20Sopenharmony_ci } 6998c2ecf20Sopenharmony_ci pcr_dbg(pcr, "ssc_depth = %d\n", ssc_depth); 7008c2ecf20Sopenharmony_ci 7018c2ecf20Sopenharmony_ci rtsx_pci_init_cmd(pcr); 7028c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, 7038c2ecf20Sopenharmony_ci CLK_LOW_FREQ, CLK_LOW_FREQ); 7048c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV, 7058c2ecf20Sopenharmony_ci 0xFF, (div << 4) | mcu_cnt); 7068c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, 0); 7078c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 7088c2ecf20Sopenharmony_ci SSC_DEPTH_MASK, ssc_depth); 7098c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_DIV_N_0, 0xFF, n); 7108c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, SSC_RSTB); 7118c2ecf20Sopenharmony_ci if (vpclk) { 7128c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, 7138c2ecf20Sopenharmony_ci PHASE_NOT_RESET, 0); 7148c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK1_CTL, 7158c2ecf20Sopenharmony_ci PHASE_NOT_RESET, 0); 7168c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL, 7178c2ecf20Sopenharmony_ci PHASE_NOT_RESET, PHASE_NOT_RESET); 7188c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK1_CTL, 7198c2ecf20Sopenharmony_ci PHASE_NOT_RESET, PHASE_NOT_RESET); 7208c2ecf20Sopenharmony_ci } 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_ci err = rtsx_pci_send_cmd(pcr, 2000); 7238c2ecf20Sopenharmony_ci if (err < 0) 7248c2ecf20Sopenharmony_ci return err; 7258c2ecf20Sopenharmony_ci 7268c2ecf20Sopenharmony_ci /* Wait SSC clock stable */ 7278c2ecf20Sopenharmony_ci udelay(SSC_CLOCK_STABLE_WAIT); 7288c2ecf20Sopenharmony_ci err = rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0); 7298c2ecf20Sopenharmony_ci if (err < 0) 7308c2ecf20Sopenharmony_ci return err; 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci pcr->cur_clock = clk; 7338c2ecf20Sopenharmony_ci return 0; 7348c2ecf20Sopenharmony_ci 7358c2ecf20Sopenharmony_ci} 7368c2ecf20Sopenharmony_ci 7378c2ecf20Sopenharmony_civoid rts5261_init_params(struct rtsx_pcr *pcr) 7388c2ecf20Sopenharmony_ci{ 7398c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 7408c2ecf20Sopenharmony_ci struct rtsx_hw_param *hw_param = &pcr->hw_param; 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104; 7438c2ecf20Sopenharmony_ci pcr->num_slots = 1; 7448c2ecf20Sopenharmony_ci pcr->ops = &rts5261_pcr_ops; 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci pcr->flags = 0; 7478c2ecf20Sopenharmony_ci pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT; 7488c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B; 7498c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B; 7508c2ecf20Sopenharmony_ci pcr->aspm_en = ASPM_L1_EN; 7518c2ecf20Sopenharmony_ci pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 27, 11); 7528c2ecf20Sopenharmony_ci pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5); 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_ci pcr->ic_version = rts5261_get_ic_version(pcr); 7558c2ecf20Sopenharmony_ci pcr->sd_pull_ctl_enable_tbl = rts5261_sd_pull_ctl_enable_tbl; 7568c2ecf20Sopenharmony_ci pcr->sd_pull_ctl_disable_tbl = rts5261_sd_pull_ctl_disable_tbl; 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci pcr->reg_pm_ctrl3 = RTS5261_AUTOLOAD_CFG3; 7598c2ecf20Sopenharmony_ci 7608c2ecf20Sopenharmony_ci option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN 7618c2ecf20Sopenharmony_ci | LTR_L1SS_PWR_GATE_EN); 7628c2ecf20Sopenharmony_ci option->ltr_en = true; 7638c2ecf20Sopenharmony_ci 7648c2ecf20Sopenharmony_ci /* init latency of active, idle, L1OFF to 60us, 300us, 3ms */ 7658c2ecf20Sopenharmony_ci option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF; 7668c2ecf20Sopenharmony_ci option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF; 7678c2ecf20Sopenharmony_ci option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF; 7688c2ecf20Sopenharmony_ci option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF; 7698c2ecf20Sopenharmony_ci option->ltr_l1off_sspwrgate = 0x7F; 7708c2ecf20Sopenharmony_ci option->ltr_l1off_snooze_sspwrgate = 0x78; 7718c2ecf20Sopenharmony_ci 7728c2ecf20Sopenharmony_ci option->ocp_en = 1; 7738c2ecf20Sopenharmony_ci hw_param->interrupt_en |= SD_OC_INT_EN; 7748c2ecf20Sopenharmony_ci hw_param->ocp_glitch = SD_OCP_GLITCH_800U; 7758c2ecf20Sopenharmony_ci option->sd_800mA_ocp_thd = RTS5261_LDO1_OCP_THD_1040; 7768c2ecf20Sopenharmony_ci} 777