18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/* Driver for Realtek PCI-Express card reader
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Copyright(c) 2016-2017 Realtek Semiconductor Corp. All rights reserved.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Author:
78c2ecf20Sopenharmony_ci *   Steven FENG <steven_feng@realsil.com.cn>
88c2ecf20Sopenharmony_ci *   Rui FENG <rui_feng@realsil.com.cn>
98c2ecf20Sopenharmony_ci *   Wei WANG <wei_wang@realsil.com.cn>
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#include <linux/module.h>
138c2ecf20Sopenharmony_ci#include <linux/delay.h>
148c2ecf20Sopenharmony_ci#include <linux/rtsx_pci.h>
158c2ecf20Sopenharmony_ci
168c2ecf20Sopenharmony_ci#include "rts5260.h"
178c2ecf20Sopenharmony_ci#include "rtsx_pcr.h"
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_cistatic u8 rts5260_get_ic_version(struct rtsx_pcr *pcr)
208c2ecf20Sopenharmony_ci{
218c2ecf20Sopenharmony_ci	u8 val;
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci	rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
248c2ecf20Sopenharmony_ci	return val & IC_VERSION_MASK;
258c2ecf20Sopenharmony_ci}
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_cistatic void rts5260_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
288c2ecf20Sopenharmony_ci{
298c2ecf20Sopenharmony_ci	u8 driving_3v3[4][3] = {
308c2ecf20Sopenharmony_ci		{0x11, 0x11, 0x11},
318c2ecf20Sopenharmony_ci		{0x22, 0x22, 0x22},
328c2ecf20Sopenharmony_ci		{0x55, 0x55, 0x55},
338c2ecf20Sopenharmony_ci		{0x33, 0x33, 0x33},
348c2ecf20Sopenharmony_ci	};
358c2ecf20Sopenharmony_ci	u8 driving_1v8[4][3] = {
368c2ecf20Sopenharmony_ci		{0x35, 0x33, 0x33},
378c2ecf20Sopenharmony_ci		{0x8A, 0x88, 0x88},
388c2ecf20Sopenharmony_ci		{0xBD, 0xBB, 0xBB},
398c2ecf20Sopenharmony_ci		{0x9B, 0x99, 0x99},
408c2ecf20Sopenharmony_ci	};
418c2ecf20Sopenharmony_ci	u8 (*driving)[3], drive_sel;
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci	if (voltage == OUTPUT_3V3) {
448c2ecf20Sopenharmony_ci		driving = driving_3v3;
458c2ecf20Sopenharmony_ci		drive_sel = pcr->sd30_drive_sel_3v3;
468c2ecf20Sopenharmony_ci	} else {
478c2ecf20Sopenharmony_ci		driving = driving_1v8;
488c2ecf20Sopenharmony_ci		drive_sel = pcr->sd30_drive_sel_1v8;
498c2ecf20Sopenharmony_ci	}
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD30_CLK_DRIVE_SEL,
528c2ecf20Sopenharmony_ci			 0xFF, driving[drive_sel][0]);
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD30_CMD_DRIVE_SEL,
558c2ecf20Sopenharmony_ci			 0xFF, driving[drive_sel][1]);
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD30_DAT_DRIVE_SEL,
588c2ecf20Sopenharmony_ci			 0xFF, driving[drive_sel][2]);
598c2ecf20Sopenharmony_ci}
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_cistatic void rtsx_base_fetch_vendor_settings(struct rtsx_pcr *pcr)
628c2ecf20Sopenharmony_ci{
638c2ecf20Sopenharmony_ci	struct pci_dev *pdev = pcr->pci;
648c2ecf20Sopenharmony_ci	u32 reg;
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, PCR_SETTING_REG1, &reg);
678c2ecf20Sopenharmony_ci	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci	if (!rtsx_vendor_setting_valid(reg)) {
708c2ecf20Sopenharmony_ci		pcr_dbg(pcr, "skip fetch vendor setting\n");
718c2ecf20Sopenharmony_ci		return;
728c2ecf20Sopenharmony_ci	}
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci	pcr->aspm_en = rtsx_reg_to_aspm(reg);
758c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
768c2ecf20Sopenharmony_ci	pcr->card_drive_sel &= 0x3F;
778c2ecf20Sopenharmony_ci	pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, PCR_SETTING_REG2, &reg);
808c2ecf20Sopenharmony_ci	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
818c2ecf20Sopenharmony_ci	if (rtsx_check_mmc_support(reg))
828c2ecf20Sopenharmony_ci		pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
838c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
848c2ecf20Sopenharmony_ci	if (rtsx_reg_check_reverse_socket(reg))
858c2ecf20Sopenharmony_ci		pcr->flags |= PCR_REVERSE_SOCKET;
868c2ecf20Sopenharmony_ci}
878c2ecf20Sopenharmony_ci
888c2ecf20Sopenharmony_cistatic int rtsx_base_enable_auto_blink(struct rtsx_pcr *pcr)
898c2ecf20Sopenharmony_ci{
908c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, OLT_LED_CTL,
918c2ecf20Sopenharmony_ci		LED_SHINE_MASK, LED_SHINE_EN);
928c2ecf20Sopenharmony_ci}
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_cistatic int rtsx_base_disable_auto_blink(struct rtsx_pcr *pcr)
958c2ecf20Sopenharmony_ci{
968c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, OLT_LED_CTL,
978c2ecf20Sopenharmony_ci		LED_SHINE_MASK, LED_SHINE_DISABLE);
988c2ecf20Sopenharmony_ci}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_cistatic int rts5260_turn_on_led(struct rtsx_pcr *pcr)
1018c2ecf20Sopenharmony_ci{
1028c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, RTS5260_REG_GPIO_CTL0,
1038c2ecf20Sopenharmony_ci		RTS5260_REG_GPIO_MASK, RTS5260_REG_GPIO_ON);
1048c2ecf20Sopenharmony_ci}
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_cistatic int rts5260_turn_off_led(struct rtsx_pcr *pcr)
1078c2ecf20Sopenharmony_ci{
1088c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, RTS5260_REG_GPIO_CTL0,
1098c2ecf20Sopenharmony_ci		RTS5260_REG_GPIO_MASK, RTS5260_REG_GPIO_OFF);
1108c2ecf20Sopenharmony_ci}
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci/* SD Pull Control Enable:
1138c2ecf20Sopenharmony_ci *     SD_DAT[3:0] ==> pull up
1148c2ecf20Sopenharmony_ci *     SD_CD       ==> pull up
1158c2ecf20Sopenharmony_ci *     SD_WP       ==> pull up
1168c2ecf20Sopenharmony_ci *     SD_CMD      ==> pull up
1178c2ecf20Sopenharmony_ci *     SD_CLK      ==> pull down
1188c2ecf20Sopenharmony_ci */
1198c2ecf20Sopenharmony_cistatic const u32 rts5260_sd_pull_ctl_enable_tbl[] = {
1208c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
1218c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
1228c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
1238c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA),
1248c2ecf20Sopenharmony_ci	0,
1258c2ecf20Sopenharmony_ci};
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci/* SD Pull Control Disable:
1288c2ecf20Sopenharmony_ci *     SD_DAT[3:0] ==> pull down
1298c2ecf20Sopenharmony_ci *     SD_CD       ==> pull up
1308c2ecf20Sopenharmony_ci *     SD_WP       ==> pull down
1318c2ecf20Sopenharmony_ci *     SD_CMD      ==> pull down
1328c2ecf20Sopenharmony_ci *     SD_CLK      ==> pull down
1338c2ecf20Sopenharmony_ci */
1348c2ecf20Sopenharmony_cistatic const u32 rts5260_sd_pull_ctl_disable_tbl[] = {
1358c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
1368c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
1378c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
1388c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
1398c2ecf20Sopenharmony_ci	0,
1408c2ecf20Sopenharmony_ci};
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci/* MS Pull Control Enable:
1438c2ecf20Sopenharmony_ci *     MS CD       ==> pull up
1448c2ecf20Sopenharmony_ci *     others      ==> pull down
1458c2ecf20Sopenharmony_ci */
1468c2ecf20Sopenharmony_cistatic const u32 rts5260_ms_pull_ctl_enable_tbl[] = {
1478c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
1488c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
1498c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
1508c2ecf20Sopenharmony_ci	0,
1518c2ecf20Sopenharmony_ci};
1528c2ecf20Sopenharmony_ci
1538c2ecf20Sopenharmony_ci/* MS Pull Control Disable:
1548c2ecf20Sopenharmony_ci *     MS CD       ==> pull up
1558c2ecf20Sopenharmony_ci *     others      ==> pull down
1568c2ecf20Sopenharmony_ci */
1578c2ecf20Sopenharmony_cistatic const u32 rts5260_ms_pull_ctl_disable_tbl[] = {
1588c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
1598c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
1608c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
1618c2ecf20Sopenharmony_ci	0,
1628c2ecf20Sopenharmony_ci};
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_cistatic int sd_set_sample_push_timing_sd30(struct rtsx_pcr *pcr)
1658c2ecf20Sopenharmony_ci{
1668c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD_CFG1, SD_MODE_SELECT_MASK
1678c2ecf20Sopenharmony_ci		| SD_ASYNC_FIFO_NOT_RST, SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
1688c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, CLK_LOW_FREQ);
1698c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CARD_CLK_SOURCE, 0xFF,
1708c2ecf20Sopenharmony_ci			CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
1718c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_ci	return 0;
1748c2ecf20Sopenharmony_ci}
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_cistatic int rts5260_card_power_on(struct rtsx_pcr *pcr, int card)
1778c2ecf20Sopenharmony_ci{
1788c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_ci	if (option->ocp_en)
1818c2ecf20Sopenharmony_ci		rtsx_pci_enable_ocp(pcr);
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, LDO_CONFIG2, DV331812_VDD1, DV331812_VDD1);
1858c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
1868c2ecf20Sopenharmony_ci			 RTS5260_DVCC_TUNE_MASK, RTS5260_DVCC_33);
1878c2ecf20Sopenharmony_ci
1888c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, LDO_VCC_CFG1, LDO_POW_SDVDD1_MASK,
1898c2ecf20Sopenharmony_ci			LDO_POW_SDVDD1_ON);
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, LDO_CONFIG2,
1928c2ecf20Sopenharmony_ci			 DV331812_POWERON, DV331812_POWERON);
1938c2ecf20Sopenharmony_ci	msleep(20);
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50 ||
1968c2ecf20Sopenharmony_ci	    pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
1978c2ecf20Sopenharmony_ci		sd_set_sample_push_timing_sd30(pcr);
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	/* Initialize SD_CFG1 register */
2008c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD_CFG1, 0xFF,
2018c2ecf20Sopenharmony_ci				SD_CLK_DIVIDE_128 | SD_20_MODE);
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD_SAMPLE_POINT_CTL,
2048c2ecf20Sopenharmony_ci				0xFF, SD20_RX_POS_EDGE);
2058c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD_PUSH_POINT_CTL, 0xFF, 0);
2068c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CARD_STOP, SD_STOP | SD_CLR_ERR,
2078c2ecf20Sopenharmony_ci				SD_STOP | SD_CLR_ERR);
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	/* Reset SD_CFG3 register */
2108c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SD_CFG3, SD30_CLK_END_EN, 0);
2118c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_SD_STOP_SDCLK_CFG,
2128c2ecf20Sopenharmony_ci			SD30_CLK_STOP_CFG_EN | SD30_CLK_STOP_CFG1 |
2138c2ecf20Sopenharmony_ci			SD30_CLK_STOP_CFG0, 0);
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_PRE_RW_MODE, EN_INFINITE_MODE, 0);
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	return 0;
2188c2ecf20Sopenharmony_ci}
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_cistatic int rts5260_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
2218c2ecf20Sopenharmony_ci{
2228c2ecf20Sopenharmony_ci	switch (voltage) {
2238c2ecf20Sopenharmony_ci	case OUTPUT_3V3:
2248c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, LDO_CONFIG2,
2258c2ecf20Sopenharmony_ci					DV331812_VDD1, DV331812_VDD1);
2268c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, LDO_DV18_CFG,
2278c2ecf20Sopenharmony_ci					DV331812_MASK, DV331812_33);
2288c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 0);
2298c2ecf20Sopenharmony_ci		break;
2308c2ecf20Sopenharmony_ci	case OUTPUT_1V8:
2318c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, LDO_CONFIG2,
2328c2ecf20Sopenharmony_ci					DV331812_VDD1, DV331812_VDD1);
2338c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, LDO_DV18_CFG,
2348c2ecf20Sopenharmony_ci					DV331812_MASK, DV331812_17);
2358c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8,
2368c2ecf20Sopenharmony_ci					SD_IO_USING_1V8);
2378c2ecf20Sopenharmony_ci		break;
2388c2ecf20Sopenharmony_ci	default:
2398c2ecf20Sopenharmony_ci		return -EINVAL;
2408c2ecf20Sopenharmony_ci	}
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci	/* set pad drive */
2438c2ecf20Sopenharmony_ci	rts5260_fill_driving(pcr, voltage);
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	return 0;
2468c2ecf20Sopenharmony_ci}
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_cistatic void rts5260_stop_cmd(struct rtsx_pcr *pcr)
2498c2ecf20Sopenharmony_ci{
2508c2ecf20Sopenharmony_ci	rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
2518c2ecf20Sopenharmony_ci	rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
2528c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, RTS5260_DMA_RST_CTL_0,
2538c2ecf20Sopenharmony_ci				RTS5260_DMA_RST | RTS5260_ADMA3_RST,
2548c2ecf20Sopenharmony_ci				RTS5260_DMA_RST | RTS5260_ADMA3_RST);
2558c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, RBCTL, RB_FLUSH, RB_FLUSH);
2568c2ecf20Sopenharmony_ci}
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_cistatic void rts5260_card_before_power_off(struct rtsx_pcr *pcr)
2598c2ecf20Sopenharmony_ci{
2608c2ecf20Sopenharmony_ci	rts5260_stop_cmd(pcr);
2618c2ecf20Sopenharmony_ci	rts5260_switch_output_voltage(pcr, OUTPUT_3V3);
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci}
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_cistatic int rts5260_card_power_off(struct rtsx_pcr *pcr, int card)
2668c2ecf20Sopenharmony_ci{
2678c2ecf20Sopenharmony_ci	int err = 0;
2688c2ecf20Sopenharmony_ci
2698c2ecf20Sopenharmony_ci	rts5260_card_before_power_off(pcr);
2708c2ecf20Sopenharmony_ci	err = rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
2718c2ecf20Sopenharmony_ci			 LDO_POW_SDVDD1_MASK, LDO_POW_SDVDD1_OFF);
2728c2ecf20Sopenharmony_ci	err = rtsx_pci_write_register(pcr, LDO_CONFIG2,
2738c2ecf20Sopenharmony_ci			 DV331812_POWERON, DV331812_POWEROFF);
2748c2ecf20Sopenharmony_ci	if (pcr->option.ocp_en)
2758c2ecf20Sopenharmony_ci		rtsx_pci_disable_ocp(pcr);
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci	return err;
2788c2ecf20Sopenharmony_ci}
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_cistatic void rts5260_init_ocp(struct rtsx_pcr *pcr)
2818c2ecf20Sopenharmony_ci{
2828c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
2838c2ecf20Sopenharmony_ci
2848c2ecf20Sopenharmony_ci	if (option->ocp_en) {
2858c2ecf20Sopenharmony_ci		u8 mask, val;
2868c2ecf20Sopenharmony_ci
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
2898c2ecf20Sopenharmony_ci				RTS5260_DVCC_OCP_THD_MASK,
2908c2ecf20Sopenharmony_ci				option->sd_800mA_ocp_thd);
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, RTS5260_DV331812_CFG,
2938c2ecf20Sopenharmony_ci				RTS5260_DV331812_OCP_THD_MASK,
2948c2ecf20Sopenharmony_ci				RTS5260_DV331812_OCP_THD_270);
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_ci		mask = SD_OCP_GLITCH_MASK;
2978c2ecf20Sopenharmony_ci		val = pcr->hw_param.ocp_glitch;
2988c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, REG_OCPGLITCH, mask, val);
2998c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
3008c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_EN |
3018c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_CL_EN,
3028c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_EN |
3038c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_CL_EN);
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci		rtsx_pci_enable_ocp(pcr);
3068c2ecf20Sopenharmony_ci	} else {
3078c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
3088c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_EN |
3098c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_CL_EN, 0);
3108c2ecf20Sopenharmony_ci	}
3118c2ecf20Sopenharmony_ci}
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_cistatic void rts5260_enable_ocp(struct rtsx_pcr *pcr)
3148c2ecf20Sopenharmony_ci{
3158c2ecf20Sopenharmony_ci	u8 val = 0;
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci	val = SD_OCP_INT_EN | SD_DETECT_EN;
3188c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_OCPCTL, 0xFF, val);
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_ci}
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_cistatic void rts5260_disable_ocp(struct rtsx_pcr *pcr)
3238c2ecf20Sopenharmony_ci{
3248c2ecf20Sopenharmony_ci	u8 mask = 0;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	mask = SD_OCP_INT_EN | SD_DETECT_EN;
3278c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci}
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_cistatic int rts5260_get_ocpstat(struct rtsx_pcr *pcr, u8 *val)
3338c2ecf20Sopenharmony_ci{
3348c2ecf20Sopenharmony_ci	return rtsx_pci_read_register(pcr, REG_OCPSTAT, val);
3358c2ecf20Sopenharmony_ci}
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_cistatic int rts5260_get_ocpstat2(struct rtsx_pcr *pcr, u8 *val)
3388c2ecf20Sopenharmony_ci{
3398c2ecf20Sopenharmony_ci	return rtsx_pci_read_register(pcr, REG_DV3318_OCPSTAT, val);
3408c2ecf20Sopenharmony_ci}
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_cistatic void rts5260_clear_ocpstat(struct rtsx_pcr *pcr)
3438c2ecf20Sopenharmony_ci{
3448c2ecf20Sopenharmony_ci	u8 mask = 0;
3458c2ecf20Sopenharmony_ci	u8 val = 0;
3468c2ecf20Sopenharmony_ci
3478c2ecf20Sopenharmony_ci	mask = SD_OCP_INT_CLR | SD_OC_CLR;
3488c2ecf20Sopenharmony_ci	val = SD_OCP_INT_CLR | SD_OC_CLR;
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_OCPCTL, mask, val);
3518c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_DV3318_OCPCTL,
3528c2ecf20Sopenharmony_ci				DV3318_OCP_INT_CLR | DV3318_OCP_CLR,
3538c2ecf20Sopenharmony_ci				DV3318_OCP_INT_CLR | DV3318_OCP_CLR);
3548c2ecf20Sopenharmony_ci	udelay(10);
3558c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_OCPCTL, mask, 0);
3568c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, REG_DV3318_OCPCTL,
3578c2ecf20Sopenharmony_ci				DV3318_OCP_INT_CLR | DV3318_OCP_CLR, 0);
3588c2ecf20Sopenharmony_ci}
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_cistatic void rts5260_process_ocp(struct rtsx_pcr *pcr)
3618c2ecf20Sopenharmony_ci{
3628c2ecf20Sopenharmony_ci	if (!pcr->option.ocp_en)
3638c2ecf20Sopenharmony_ci		return;
3648c2ecf20Sopenharmony_ci
3658c2ecf20Sopenharmony_ci	rtsx_pci_get_ocpstat(pcr, &pcr->ocp_stat);
3668c2ecf20Sopenharmony_ci	rts5260_get_ocpstat2(pcr, &pcr->ocp_stat2);
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci	if ((pcr->ocp_stat & (SD_OC_NOW | SD_OC_EVER)) ||
3698c2ecf20Sopenharmony_ci		(pcr->ocp_stat2 & (DV3318_OCP_NOW | DV3318_OCP_EVER))) {
3708c2ecf20Sopenharmony_ci		rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
3718c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, 0);
3728c2ecf20Sopenharmony_ci		rtsx_pci_clear_ocpstat(pcr);
3738c2ecf20Sopenharmony_ci		pcr->ocp_stat = 0;
3748c2ecf20Sopenharmony_ci		pcr->ocp_stat2 = 0;
3758c2ecf20Sopenharmony_ci	}
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci}
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_cistatic int rts5260_init_hw(struct rtsx_pcr *pcr)
3808c2ecf20Sopenharmony_ci{
3818c2ecf20Sopenharmony_ci	int err;
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_ci	rtsx_pci_init_cmd(pcr);
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG1,
3868c2ecf20Sopenharmony_ci			 AUX_CLK_ACTIVE_SEL_MASK, MAC_CKSW_DONE);
3878c2ecf20Sopenharmony_ci	/* Rest L1SUB Config */
3888c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG3, 0xFF, 0x00);
3898c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PM_CLK_FORCE_CTL,
3908c2ecf20Sopenharmony_ci			 CLK_PM_EN, CLK_PM_EN);
3918c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWD_SUSPEND_EN, 0xFF, 0xFF);
3928c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
3938c2ecf20Sopenharmony_ci			 PWR_GATE_EN, PWR_GATE_EN);
3948c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, REG_VREF,
3958c2ecf20Sopenharmony_ci			 PWD_SUSPND_EN, PWD_SUSPND_EN);
3968c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RBCTL,
3978c2ecf20Sopenharmony_ci			 U_AUTO_DMA_EN_MASK, U_AUTO_DMA_DISABLE);
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	if (pcr->flags & PCR_REVERSE_SOCKET)
4008c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0xB0);
4018c2ecf20Sopenharmony_ci	else
4028c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0x80);
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OBFF_CFG,
4058c2ecf20Sopenharmony_ci			 OBFF_EN_MASK, OBFF_DISABLE);
4068c2ecf20Sopenharmony_ci
4078c2ecf20Sopenharmony_ci	err = rtsx_pci_send_cmd(pcr, CMD_TIMEOUT_DEF);
4088c2ecf20Sopenharmony_ci	if (err < 0)
4098c2ecf20Sopenharmony_ci		return err;
4108c2ecf20Sopenharmony_ci
4118c2ecf20Sopenharmony_ci	rtsx_pci_init_ocp(pcr);
4128c2ecf20Sopenharmony_ci
4138c2ecf20Sopenharmony_ci	return 0;
4148c2ecf20Sopenharmony_ci}
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_cistatic void rts5260_pwr_saving_setting(struct rtsx_pcr *pcr)
4178c2ecf20Sopenharmony_ci{
4188c2ecf20Sopenharmony_ci	int lss_l1_1, lss_l1_2;
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_ci	lss_l1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN)
4218c2ecf20Sopenharmony_ci			| rtsx_check_dev_flag(pcr, PM_L1_1_EN);
4228c2ecf20Sopenharmony_ci	lss_l1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN)
4238c2ecf20Sopenharmony_ci			| rtsx_check_dev_flag(pcr, PM_L1_2_EN);
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, ASPM_FORCE_CTL, 0xFF, 0);
4268c2ecf20Sopenharmony_ci	if (lss_l1_2) {
4278c2ecf20Sopenharmony_ci		pcr_dbg(pcr, "Set parameters for L1.2.");
4288c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
4298c2ecf20Sopenharmony_ci					0xFF, PCIE_L1_2_EN);
4308c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, RTS5260_DVCC_CTRL,
4318c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_EN |
4328c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_CL_EN,
4338c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_EN |
4348c2ecf20Sopenharmony_ci					RTS5260_DVCC_OCP_CL_EN);
4358c2ecf20Sopenharmony_ci
4368c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PWR_FE_CTL,
4378c2ecf20Sopenharmony_ci					0xFF, PCIE_L1_2_PD_FE_EN);
4388c2ecf20Sopenharmony_ci	} else if (lss_l1_1) {
4398c2ecf20Sopenharmony_ci		pcr_dbg(pcr, "Set parameters for L1.1.");
4408c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
4418c2ecf20Sopenharmony_ci					0xFF, PCIE_L1_1_EN);
4428c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PWR_FE_CTL,
4438c2ecf20Sopenharmony_ci					0xFF, PCIE_L1_1_PD_FE_EN);
4448c2ecf20Sopenharmony_ci	} else {
4458c2ecf20Sopenharmony_ci		pcr_dbg(pcr, "Set parameters for L1.");
4468c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PWR_GLOBAL_CTRL,
4478c2ecf20Sopenharmony_ci					0xFF, PCIE_L1_0_EN);
4488c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PWR_FE_CTL,
4498c2ecf20Sopenharmony_ci					0xFF, PCIE_L1_0_PD_FE_EN);
4508c2ecf20Sopenharmony_ci	}
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_L1_0_PCIE_DPHY_RET_VALUE,
4538c2ecf20Sopenharmony_ci				0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
4548c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_L1_0_PCIE_MAC_RET_VALUE,
4558c2ecf20Sopenharmony_ci				0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
4568c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_L1_0_CRC_SD30_RET_VALUE,
4578c2ecf20Sopenharmony_ci				0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
4588c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_L1_0_CRC_SD40_RET_VALUE,
4598c2ecf20Sopenharmony_ci				0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
4608c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_L1_0_SYS_RET_VALUE,
4618c2ecf20Sopenharmony_ci				0xFF, CFG_L1_0_RET_VALUE_DEFAULT);
4628c2ecf20Sopenharmony_ci	/*Option cut APHY*/
4638c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_0,
4648c2ecf20Sopenharmony_ci				0xFF, CFG_PCIE_APHY_OFF_0_DEFAULT);
4658c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_1,
4668c2ecf20Sopenharmony_ci				0xFF, CFG_PCIE_APHY_OFF_1_DEFAULT);
4678c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_2,
4688c2ecf20Sopenharmony_ci				0xFF, CFG_PCIE_APHY_OFF_2_DEFAULT);
4698c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_PCIE_APHY_OFF_3,
4708c2ecf20Sopenharmony_ci				0xFF, CFG_PCIE_APHY_OFF_3_DEFAULT);
4718c2ecf20Sopenharmony_ci	/*CDR DEC*/
4728c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, PWC_CDR, 0xFF, PWC_CDR_DEFAULT);
4738c2ecf20Sopenharmony_ci	/*PWMPFM*/
4748c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_LP_FPWM_VALUE,
4758c2ecf20Sopenharmony_ci				0xFF, CFG_LP_FPWM_VALUE_DEFAULT);
4768c2ecf20Sopenharmony_ci	/*No Power Saving WA*/
4778c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CFG_L1_0_CRC_MISC_RET_VALUE,
4788c2ecf20Sopenharmony_ci				0xFF, CFG_L1_0_CRC_MISC_RET_VALUE_DEFAULT);
4798c2ecf20Sopenharmony_ci}
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_cistatic void rts5260_init_from_cfg(struct rtsx_pcr *pcr)
4828c2ecf20Sopenharmony_ci{
4838c2ecf20Sopenharmony_ci	struct pci_dev *pdev = pcr->pci;
4848c2ecf20Sopenharmony_ci	int l1ss;
4858c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
4868c2ecf20Sopenharmony_ci	u32 lval;
4878c2ecf20Sopenharmony_ci
4888c2ecf20Sopenharmony_ci	l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
4898c2ecf20Sopenharmony_ci	if (!l1ss)
4908c2ecf20Sopenharmony_ci		return;
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
4938c2ecf20Sopenharmony_ci
4948c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
4958c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
4988c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
5018c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, PM_L1_1_EN);
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
5048c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, PM_L1_2_EN);
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci	rts5260_pwr_saving_setting(pcr);
5078c2ecf20Sopenharmony_ci
5088c2ecf20Sopenharmony_ci	if (option->ltr_en) {
5098c2ecf20Sopenharmony_ci		u16 val;
5108c2ecf20Sopenharmony_ci
5118c2ecf20Sopenharmony_ci		pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &val);
5128c2ecf20Sopenharmony_ci		if (val & PCI_EXP_DEVCTL2_LTR_EN) {
5138c2ecf20Sopenharmony_ci			option->ltr_enabled = true;
5148c2ecf20Sopenharmony_ci			option->ltr_active = true;
5158c2ecf20Sopenharmony_ci			rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
5168c2ecf20Sopenharmony_ci		} else {
5178c2ecf20Sopenharmony_ci			option->ltr_enabled = false;
5188c2ecf20Sopenharmony_ci		}
5198c2ecf20Sopenharmony_ci	}
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
5228c2ecf20Sopenharmony_ci				| PM_L1_1_EN | PM_L1_2_EN))
5238c2ecf20Sopenharmony_ci		option->force_clkreq_0 = false;
5248c2ecf20Sopenharmony_ci	else
5258c2ecf20Sopenharmony_ci		option->force_clkreq_0 = true;
5268c2ecf20Sopenharmony_ci}
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_cistatic int rts5260_extra_init_hw(struct rtsx_pcr *pcr)
5298c2ecf20Sopenharmony_ci{
5308c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
5318c2ecf20Sopenharmony_ci
5328c2ecf20Sopenharmony_ci	/* Set mcu_cnt to 7 to ensure data can be sampled properly */
5338c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, 0xFC03, 0x7F, 0x07);
5348c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, SSC_DIV_N_0, 0xFF, 0x5D);
5358c2ecf20Sopenharmony_ci
5368c2ecf20Sopenharmony_ci	rts5260_init_from_cfg(pcr);
5378c2ecf20Sopenharmony_ci
5388c2ecf20Sopenharmony_ci	/* force no MDIO*/
5398c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, RTS5260_AUTOLOAD_CFG4,
5408c2ecf20Sopenharmony_ci				0xFF, RTS5260_MIMO_DISABLE);
5418c2ecf20Sopenharmony_ci	/*Modify SDVCC Tune Default Parameters!*/
5428c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
5438c2ecf20Sopenharmony_ci				RTS5260_DVCC_TUNE_MASK, RTS5260_DVCC_33);
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
5468c2ecf20Sopenharmony_ci
5478c2ecf20Sopenharmony_ci	rts5260_init_hw(pcr);
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci	/*
5508c2ecf20Sopenharmony_ci	 * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced
5518c2ecf20Sopenharmony_ci	 * to drive low, and we forcibly request clock.
5528c2ecf20Sopenharmony_ci	 */
5538c2ecf20Sopenharmony_ci	if (option->force_clkreq_0)
5548c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PETXCFG,
5558c2ecf20Sopenharmony_ci				 FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
5568c2ecf20Sopenharmony_ci	else
5578c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, PETXCFG,
5588c2ecf20Sopenharmony_ci				 FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
5598c2ecf20Sopenharmony_ci
5608c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00);
5618c2ecf20Sopenharmony_ci
5628c2ecf20Sopenharmony_ci	return 0;
5638c2ecf20Sopenharmony_ci}
5648c2ecf20Sopenharmony_ci
5658c2ecf20Sopenharmony_cistatic void rts5260_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
5668c2ecf20Sopenharmony_ci{
5678c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
5688c2ecf20Sopenharmony_ci	u32 interrupt = rtsx_pci_readl(pcr, RTSX_BIPR);
5698c2ecf20Sopenharmony_ci	int card_exist = (interrupt & SD_EXIST) | (interrupt & MS_EXIST);
5708c2ecf20Sopenharmony_ci	int aspm_L1_1, aspm_L1_2;
5718c2ecf20Sopenharmony_ci	u8 val = 0;
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci	aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
5748c2ecf20Sopenharmony_ci	aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_ci	if (active) {
5778c2ecf20Sopenharmony_ci		/* run, latency: 60us */
5788c2ecf20Sopenharmony_ci		if (aspm_L1_1)
5798c2ecf20Sopenharmony_ci			val = option->ltr_l1off_snooze_sspwrgate;
5808c2ecf20Sopenharmony_ci	} else {
5818c2ecf20Sopenharmony_ci		/* l1off, latency: 300us */
5828c2ecf20Sopenharmony_ci		if (aspm_L1_2)
5838c2ecf20Sopenharmony_ci			val = option->ltr_l1off_sspwrgate;
5848c2ecf20Sopenharmony_ci	}
5858c2ecf20Sopenharmony_ci
5868c2ecf20Sopenharmony_ci	if (aspm_L1_1 || aspm_L1_2) {
5878c2ecf20Sopenharmony_ci		if (rtsx_check_dev_flag(pcr,
5888c2ecf20Sopenharmony_ci					LTR_L1SS_PWR_GATE_CHECK_CARD_EN)) {
5898c2ecf20Sopenharmony_ci			if (card_exist)
5908c2ecf20Sopenharmony_ci				val &= ~L1OFF_MBIAS2_EN_5250;
5918c2ecf20Sopenharmony_ci			else
5928c2ecf20Sopenharmony_ci				val |= L1OFF_MBIAS2_EN_5250;
5938c2ecf20Sopenharmony_ci		}
5948c2ecf20Sopenharmony_ci	}
5958c2ecf20Sopenharmony_ci	rtsx_set_l1off_sub(pcr, val);
5968c2ecf20Sopenharmony_ci}
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_cistatic const struct pcr_ops rts5260_pcr_ops = {
5998c2ecf20Sopenharmony_ci	.fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
6008c2ecf20Sopenharmony_ci	.turn_on_led = rts5260_turn_on_led,
6018c2ecf20Sopenharmony_ci	.turn_off_led = rts5260_turn_off_led,
6028c2ecf20Sopenharmony_ci	.extra_init_hw = rts5260_extra_init_hw,
6038c2ecf20Sopenharmony_ci	.enable_auto_blink = rtsx_base_enable_auto_blink,
6048c2ecf20Sopenharmony_ci	.disable_auto_blink = rtsx_base_disable_auto_blink,
6058c2ecf20Sopenharmony_ci	.card_power_on = rts5260_card_power_on,
6068c2ecf20Sopenharmony_ci	.card_power_off = rts5260_card_power_off,
6078c2ecf20Sopenharmony_ci	.switch_output_voltage = rts5260_switch_output_voltage,
6088c2ecf20Sopenharmony_ci	.stop_cmd = rts5260_stop_cmd,
6098c2ecf20Sopenharmony_ci	.set_l1off_cfg_sub_d0 = rts5260_set_l1off_cfg_sub_d0,
6108c2ecf20Sopenharmony_ci	.enable_ocp = rts5260_enable_ocp,
6118c2ecf20Sopenharmony_ci	.disable_ocp = rts5260_disable_ocp,
6128c2ecf20Sopenharmony_ci	.init_ocp = rts5260_init_ocp,
6138c2ecf20Sopenharmony_ci	.process_ocp = rts5260_process_ocp,
6148c2ecf20Sopenharmony_ci	.get_ocpstat = rts5260_get_ocpstat,
6158c2ecf20Sopenharmony_ci	.clear_ocpstat = rts5260_clear_ocpstat,
6168c2ecf20Sopenharmony_ci};
6178c2ecf20Sopenharmony_ci
6188c2ecf20Sopenharmony_civoid rts5260_init_params(struct rtsx_pcr *pcr)
6198c2ecf20Sopenharmony_ci{
6208c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
6218c2ecf20Sopenharmony_ci	struct rtsx_hw_param *hw_param = &pcr->hw_param;
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci	pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
6248c2ecf20Sopenharmony_ci	pcr->num_slots = 2;
6258c2ecf20Sopenharmony_ci
6268c2ecf20Sopenharmony_ci	pcr->flags = 0;
6278c2ecf20Sopenharmony_ci	pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
6288c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
6298c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
6308c2ecf20Sopenharmony_ci	pcr->aspm_en = ASPM_L1_EN;
6318c2ecf20Sopenharmony_ci	pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 29, 11);
6328c2ecf20Sopenharmony_ci	pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
6338c2ecf20Sopenharmony_ci
6348c2ecf20Sopenharmony_ci	pcr->ic_version = rts5260_get_ic_version(pcr);
6358c2ecf20Sopenharmony_ci	pcr->sd_pull_ctl_enable_tbl = rts5260_sd_pull_ctl_enable_tbl;
6368c2ecf20Sopenharmony_ci	pcr->sd_pull_ctl_disable_tbl = rts5260_sd_pull_ctl_disable_tbl;
6378c2ecf20Sopenharmony_ci	pcr->ms_pull_ctl_enable_tbl = rts5260_ms_pull_ctl_enable_tbl;
6388c2ecf20Sopenharmony_ci	pcr->ms_pull_ctl_disable_tbl = rts5260_ms_pull_ctl_disable_tbl;
6398c2ecf20Sopenharmony_ci
6408c2ecf20Sopenharmony_ci	pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci	pcr->ops = &rts5260_pcr_ops;
6438c2ecf20Sopenharmony_ci
6448c2ecf20Sopenharmony_ci	option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN
6458c2ecf20Sopenharmony_ci				| LTR_L1SS_PWR_GATE_EN);
6468c2ecf20Sopenharmony_ci	option->ltr_en = true;
6478c2ecf20Sopenharmony_ci
6488c2ecf20Sopenharmony_ci	/* init latency of active, idle, L1OFF to 60us, 300us, 3ms */
6498c2ecf20Sopenharmony_ci	option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
6508c2ecf20Sopenharmony_ci	option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
6518c2ecf20Sopenharmony_ci	option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
6528c2ecf20Sopenharmony_ci	option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
6538c2ecf20Sopenharmony_ci	option->ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
6548c2ecf20Sopenharmony_ci	option->ltr_l1off_snooze_sspwrgate =
6558c2ecf20Sopenharmony_ci		LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_ci	option->ocp_en = 1;
6588c2ecf20Sopenharmony_ci	if (option->ocp_en)
6598c2ecf20Sopenharmony_ci		hw_param->interrupt_en |= SD_OC_INT_EN;
6608c2ecf20Sopenharmony_ci	hw_param->ocp_glitch =  SD_OCP_GLITCH_100U | SDVIO_OCP_GLITCH_800U;
6618c2ecf20Sopenharmony_ci	option->sd_400mA_ocp_thd = RTS5260_DVCC_OCP_THD_550;
6628c2ecf20Sopenharmony_ci	option->sd_800mA_ocp_thd = RTS5260_DVCC_OCP_THD_970;
6638c2ecf20Sopenharmony_ci}
664