18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* Driver for Realtek PCI-Express card reader 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Author: 78c2ecf20Sopenharmony_ci * Wei WANG <wei_wang@realsil.com.cn> 88c2ecf20Sopenharmony_ci */ 98c2ecf20Sopenharmony_ci 108c2ecf20Sopenharmony_ci#include <linux/module.h> 118c2ecf20Sopenharmony_ci#include <linux/delay.h> 128c2ecf20Sopenharmony_ci#include <linux/rtsx_pci.h> 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#include "rtsx_pcr.h" 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_cistatic u8 rts5249_get_ic_version(struct rtsx_pcr *pcr) 178c2ecf20Sopenharmony_ci{ 188c2ecf20Sopenharmony_ci u8 val; 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val); 218c2ecf20Sopenharmony_ci return val & 0x0F; 228c2ecf20Sopenharmony_ci} 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_cistatic void rts5249_fill_driving(struct rtsx_pcr *pcr, u8 voltage) 258c2ecf20Sopenharmony_ci{ 268c2ecf20Sopenharmony_ci u8 driving_3v3[4][3] = { 278c2ecf20Sopenharmony_ci {0x11, 0x11, 0x18}, 288c2ecf20Sopenharmony_ci {0x55, 0x55, 0x5C}, 298c2ecf20Sopenharmony_ci {0xFF, 0xFF, 0xFF}, 308c2ecf20Sopenharmony_ci {0x96, 0x96, 0x96}, 318c2ecf20Sopenharmony_ci }; 328c2ecf20Sopenharmony_ci u8 driving_1v8[4][3] = { 338c2ecf20Sopenharmony_ci {0xC4, 0xC4, 0xC4}, 348c2ecf20Sopenharmony_ci {0x3C, 0x3C, 0x3C}, 358c2ecf20Sopenharmony_ci {0xFE, 0xFE, 0xFE}, 368c2ecf20Sopenharmony_ci {0xB3, 0xB3, 0xB3}, 378c2ecf20Sopenharmony_ci }; 388c2ecf20Sopenharmony_ci u8 (*driving)[3], drive_sel; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_ci if (voltage == OUTPUT_3V3) { 418c2ecf20Sopenharmony_ci driving = driving_3v3; 428c2ecf20Sopenharmony_ci drive_sel = pcr->sd30_drive_sel_3v3; 438c2ecf20Sopenharmony_ci } else { 448c2ecf20Sopenharmony_ci driving = driving_1v8; 458c2ecf20Sopenharmony_ci drive_sel = pcr->sd30_drive_sel_1v8; 468c2ecf20Sopenharmony_ci } 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CLK_DRIVE_SEL, 498c2ecf20Sopenharmony_ci 0xFF, driving[drive_sel][0]); 508c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CMD_DRIVE_SEL, 518c2ecf20Sopenharmony_ci 0xFF, driving[drive_sel][1]); 528c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DAT_DRIVE_SEL, 538c2ecf20Sopenharmony_ci 0xFF, driving[drive_sel][2]); 548c2ecf20Sopenharmony_ci} 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_cistatic void rtsx_base_fetch_vendor_settings(struct rtsx_pcr *pcr) 578c2ecf20Sopenharmony_ci{ 588c2ecf20Sopenharmony_ci struct pci_dev *pdev = pcr->pci; 598c2ecf20Sopenharmony_ci u32 reg; 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, PCR_SETTING_REG1, ®); 628c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg); 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_ci if (!rtsx_vendor_setting_valid(reg)) { 658c2ecf20Sopenharmony_ci pcr_dbg(pcr, "skip fetch vendor setting\n"); 668c2ecf20Sopenharmony_ci return; 678c2ecf20Sopenharmony_ci } 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci pcr->aspm_en = rtsx_reg_to_aspm(reg); 708c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg); 718c2ecf20Sopenharmony_ci pcr->card_drive_sel &= 0x3F; 728c2ecf20Sopenharmony_ci pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, PCR_SETTING_REG2, ®); 758c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg); 768c2ecf20Sopenharmony_ci if (rtsx_check_mmc_support(reg)) 778c2ecf20Sopenharmony_ci pcr->extra_caps |= EXTRA_CAPS_NO_MMC; 788c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg); 798c2ecf20Sopenharmony_ci if (rtsx_reg_check_reverse_socket(reg)) 808c2ecf20Sopenharmony_ci pcr->flags |= PCR_REVERSE_SOCKET; 818c2ecf20Sopenharmony_ci} 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_cistatic void rts5249_init_from_cfg(struct rtsx_pcr *pcr) 848c2ecf20Sopenharmony_ci{ 858c2ecf20Sopenharmony_ci struct pci_dev *pdev = pcr->pci; 868c2ecf20Sopenharmony_ci int l1ss; 878c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &(pcr->option); 888c2ecf20Sopenharmony_ci u32 lval; 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_ci l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS); 918c2ecf20Sopenharmony_ci if (!l1ss) 928c2ecf20Sopenharmony_ci return; 938c2ecf20Sopenharmony_ci 948c2ecf20Sopenharmony_ci pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval); 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) { 978c2ecf20Sopenharmony_ci if (0 == (lval & 0x0F)) 988c2ecf20Sopenharmony_ci rtsx_pci_enable_oobs_polling(pcr); 998c2ecf20Sopenharmony_ci else 1008c2ecf20Sopenharmony_ci rtsx_pci_disable_oobs_polling(pcr); 1018c2ecf20Sopenharmony_ci } 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_ASPM_L1_1) 1058c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, ASPM_L1_1_EN); 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_ASPM_L1_2) 1088c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, ASPM_L1_2_EN); 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_PCIPM_L1_1) 1118c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, PM_L1_1_EN); 1128c2ecf20Sopenharmony_ci 1138c2ecf20Sopenharmony_ci if (lval & PCI_L1SS_CTL1_PCIPM_L1_2) 1148c2ecf20Sopenharmony_ci rtsx_set_dev_flag(pcr, PM_L1_2_EN); 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci if (option->ltr_en) { 1178c2ecf20Sopenharmony_ci u16 val; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &val); 1208c2ecf20Sopenharmony_ci if (val & PCI_EXP_DEVCTL2_LTR_EN) { 1218c2ecf20Sopenharmony_ci option->ltr_enabled = true; 1228c2ecf20Sopenharmony_ci option->ltr_active = true; 1238c2ecf20Sopenharmony_ci rtsx_set_ltr_latency(pcr, option->ltr_active_latency); 1248c2ecf20Sopenharmony_ci } else { 1258c2ecf20Sopenharmony_ci option->ltr_enabled = false; 1268c2ecf20Sopenharmony_ci } 1278c2ecf20Sopenharmony_ci } 1288c2ecf20Sopenharmony_ci} 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_cistatic int rts5249_init_from_hw(struct rtsx_pcr *pcr) 1318c2ecf20Sopenharmony_ci{ 1328c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &(pcr->option); 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN 1358c2ecf20Sopenharmony_ci | PM_L1_1_EN | PM_L1_2_EN)) 1368c2ecf20Sopenharmony_ci option->force_clkreq_0 = false; 1378c2ecf20Sopenharmony_ci else 1388c2ecf20Sopenharmony_ci option->force_clkreq_0 = true; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci return 0; 1418c2ecf20Sopenharmony_ci} 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_cistatic void rts52xa_save_content_from_efuse(struct rtsx_pcr *pcr) 1448c2ecf20Sopenharmony_ci{ 1458c2ecf20Sopenharmony_ci u8 cnt, sv; 1468c2ecf20Sopenharmony_ci u16 j = 0; 1478c2ecf20Sopenharmony_ci u8 tmp; 1488c2ecf20Sopenharmony_ci u8 val; 1498c2ecf20Sopenharmony_ci int i; 1508c2ecf20Sopenharmony_ci 1518c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 1528c2ecf20Sopenharmony_ci REG_EFUSE_BYPASS | REG_EFUSE_POR, REG_EFUSE_POR); 1538c2ecf20Sopenharmony_ci udelay(1); 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Enable efuse por!"); 1568c2ecf20Sopenharmony_ci pcr_dbg(pcr, "save efuse to autoload"); 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD, REG_EFUSE_ADD_MASK, 0x00); 1598c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL, 1608c2ecf20Sopenharmony_ci REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE); 1618c2ecf20Sopenharmony_ci /* Wait transfer end */ 1628c2ecf20Sopenharmony_ci for (j = 0; j < 1024; j++) { 1638c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp); 1648c2ecf20Sopenharmony_ci if ((tmp & 0x80) == 0) 1658c2ecf20Sopenharmony_ci break; 1668c2ecf20Sopenharmony_ci } 1678c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val); 1688c2ecf20Sopenharmony_ci cnt = val & 0x0F; 1698c2ecf20Sopenharmony_ci sv = val & 0x10; 1708c2ecf20Sopenharmony_ci 1718c2ecf20Sopenharmony_ci if (sv) { 1728c2ecf20Sopenharmony_ci for (i = 0; i < 4; i++) { 1738c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD, 1748c2ecf20Sopenharmony_ci REG_EFUSE_ADD_MASK, 0x04 + i); 1758c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL, 1768c2ecf20Sopenharmony_ci REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE); 1778c2ecf20Sopenharmony_ci /* Wait transfer end */ 1788c2ecf20Sopenharmony_ci for (j = 0; j < 1024; j++) { 1798c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp); 1808c2ecf20Sopenharmony_ci if ((tmp & 0x80) == 0) 1818c2ecf20Sopenharmony_ci break; 1828c2ecf20Sopenharmony_ci } 1838c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val); 1848c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF04 + i, 0xFF, val); 1858c2ecf20Sopenharmony_ci } 1868c2ecf20Sopenharmony_ci } else { 1878c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF04, 0xFF, (u8)PCI_VID(pcr)); 1888c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF05, 0xFF, (u8)(PCI_VID(pcr) >> 8)); 1898c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF06, 0xFF, (u8)PCI_PID(pcr)); 1908c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF07, 0xFF, (u8)(PCI_PID(pcr) >> 8)); 1918c2ecf20Sopenharmony_ci } 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ci for (i = 0; i < cnt * 4; i++) { 1948c2ecf20Sopenharmony_ci if (sv) 1958c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD, 1968c2ecf20Sopenharmony_ci REG_EFUSE_ADD_MASK, 0x08 + i); 1978c2ecf20Sopenharmony_ci else 1988c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD, 1998c2ecf20Sopenharmony_ci REG_EFUSE_ADD_MASK, 0x04 + i); 2008c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL, 2018c2ecf20Sopenharmony_ci REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE); 2028c2ecf20Sopenharmony_ci /* Wait transfer end */ 2038c2ecf20Sopenharmony_ci for (j = 0; j < 1024; j++) { 2048c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp); 2058c2ecf20Sopenharmony_ci if ((tmp & 0x80) == 0) 2068c2ecf20Sopenharmony_ci break; 2078c2ecf20Sopenharmony_ci } 2088c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val); 2098c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF08 + i, 0xFF, val); 2108c2ecf20Sopenharmony_ci } 2118c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF00, 0xFF, (cnt & 0x7F) | 0x80); 2128c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 2138c2ecf20Sopenharmony_ci REG_EFUSE_BYPASS | REG_EFUSE_POR, REG_EFUSE_BYPASS); 2148c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Disable efuse por!"); 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic void rts52xa_save_content_to_autoload_space(struct rtsx_pcr *pcr) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci u8 val; 2208c2ecf20Sopenharmony_ci 2218c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RESET_LOAD_REG, &val); 2228c2ecf20Sopenharmony_ci if (val & 0x02) { 2238c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS525A_BIOS_CFG, &val); 2248c2ecf20Sopenharmony_ci if (val & RTS525A_LOAD_BIOS_FLAG) { 2258c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS525A_BIOS_CFG, 2268c2ecf20Sopenharmony_ci RTS525A_LOAD_BIOS_FLAG, RTS525A_CLEAR_BIOS_FLAG); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 2298c2ecf20Sopenharmony_ci REG_EFUSE_POWER_MASK, REG_EFUSE_POWERON); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Power ON efuse!"); 2328c2ecf20Sopenharmony_ci mdelay(1); 2338c2ecf20Sopenharmony_ci rts52xa_save_content_from_efuse(pcr); 2348c2ecf20Sopenharmony_ci } else { 2358c2ecf20Sopenharmony_ci rtsx_pci_read_register(pcr, RTS524A_PME_FORCE_CTL, &val); 2368c2ecf20Sopenharmony_ci if (!(val & 0x08)) 2378c2ecf20Sopenharmony_ci rts52xa_save_content_from_efuse(pcr); 2388c2ecf20Sopenharmony_ci } 2398c2ecf20Sopenharmony_ci } else { 2408c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Load from autoload"); 2418c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF00, 0xFF, 0x80); 2428c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF04, 0xFF, (u8)PCI_VID(pcr)); 2438c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF05, 0xFF, (u8)(PCI_VID(pcr) >> 8)); 2448c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF06, 0xFF, (u8)PCI_PID(pcr)); 2458c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, 0xFF07, 0xFF, (u8)(PCI_PID(pcr) >> 8)); 2468c2ecf20Sopenharmony_ci } 2478c2ecf20Sopenharmony_ci} 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_cistatic int rts5249_extra_init_hw(struct rtsx_pcr *pcr) 2508c2ecf20Sopenharmony_ci{ 2518c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &(pcr->option); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci rts5249_init_from_cfg(pcr); 2548c2ecf20Sopenharmony_ci rts5249_init_from_hw(pcr); 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_ci rtsx_pci_init_cmd(pcr); 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) 2598c2ecf20Sopenharmony_ci rts52xa_save_content_to_autoload_space(pcr); 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_ci /* Rest L1SUB Config */ 2628c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG3, 0xFF, 0x00); 2638c2ecf20Sopenharmony_ci /* Configure GPIO as output */ 2648c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, GPIO_CTL, 0x02, 0x02); 2658c2ecf20Sopenharmony_ci /* Reset ASPM state to default value */ 2668c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0); 2678c2ecf20Sopenharmony_ci /* Switch LDO3318 source from DV33 to card_3v3 */ 2688c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x00); 2698c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x01); 2708c2ecf20Sopenharmony_ci /* LED shine disabled, set initial shine cycle period */ 2718c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OLT_LED_CTL, 0x0F, 0x02); 2728c2ecf20Sopenharmony_ci /* Configure driving */ 2738c2ecf20Sopenharmony_ci rts5249_fill_driving(pcr, OUTPUT_3V3); 2748c2ecf20Sopenharmony_ci if (pcr->flags & PCR_REVERSE_SOCKET) 2758c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0xB0); 2768c2ecf20Sopenharmony_ci else 2778c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0x80); 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci rtsx_pci_send_cmd(pcr, CMD_TIMEOUT_DEF); 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) { 2828c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, REG_VREF, PWD_SUSPND_EN, PWD_SUSPND_EN); 2838c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 0x01, 0x00); 2848c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 0x30, 0x20); 2858c2ecf20Sopenharmony_ci } else { 2868c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PME_FORCE_CTL, 0xFF, 0x30); 2878c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PM_CTRL3, 0x01, 0x00); 2888c2ecf20Sopenharmony_ci } 2898c2ecf20Sopenharmony_ci 2908c2ecf20Sopenharmony_ci /* 2918c2ecf20Sopenharmony_ci * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced 2928c2ecf20Sopenharmony_ci * to drive low, and we forcibly request clock. 2938c2ecf20Sopenharmony_ci */ 2948c2ecf20Sopenharmony_ci if (option->force_clkreq_0) 2958c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PETXCFG, 2968c2ecf20Sopenharmony_ci FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW); 2978c2ecf20Sopenharmony_ci else 2988c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PETXCFG, 2998c2ecf20Sopenharmony_ci FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH); 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00); 3028c2ecf20Sopenharmony_ci if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) { 3038c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 3048c2ecf20Sopenharmony_ci REG_EFUSE_POWER_MASK, REG_EFUSE_POWEROFF); 3058c2ecf20Sopenharmony_ci pcr_dbg(pcr, "Power OFF efuse!"); 3068c2ecf20Sopenharmony_ci } 3078c2ecf20Sopenharmony_ci 3088c2ecf20Sopenharmony_ci return 0; 3098c2ecf20Sopenharmony_ci} 3108c2ecf20Sopenharmony_ci 3118c2ecf20Sopenharmony_cistatic int rts5249_optimize_phy(struct rtsx_pcr *pcr) 3128c2ecf20Sopenharmony_ci{ 3138c2ecf20Sopenharmony_ci int err; 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci err = rtsx_pci_write_register(pcr, PM_CTRL3, D3_DELINK_MODE_EN, 0x00); 3168c2ecf20Sopenharmony_ci if (err < 0) 3178c2ecf20Sopenharmony_ci return err; 3188c2ecf20Sopenharmony_ci 3198c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_REV, 3208c2ecf20Sopenharmony_ci PHY_REV_RESV | PHY_REV_RXIDLE_LATCHED | 3218c2ecf20Sopenharmony_ci PHY_REV_P1_EN | PHY_REV_RXIDLE_EN | 3228c2ecf20Sopenharmony_ci PHY_REV_CLKREQ_TX_EN | PHY_REV_RX_PWST | 3238c2ecf20Sopenharmony_ci PHY_REV_CLKREQ_DT_1_0 | PHY_REV_STOP_CLKRD | 3248c2ecf20Sopenharmony_ci PHY_REV_STOP_CLKWR); 3258c2ecf20Sopenharmony_ci if (err < 0) 3268c2ecf20Sopenharmony_ci return err; 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci msleep(1); 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_BPCR, 3318c2ecf20Sopenharmony_ci PHY_BPCR_IBRXSEL | PHY_BPCR_IBTXSEL | 3328c2ecf20Sopenharmony_ci PHY_BPCR_IB_FILTER | PHY_BPCR_CMIRROR_EN); 3338c2ecf20Sopenharmony_ci if (err < 0) 3348c2ecf20Sopenharmony_ci return err; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_PCR, 3378c2ecf20Sopenharmony_ci PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 | 3388c2ecf20Sopenharmony_ci PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 | 3398c2ecf20Sopenharmony_ci PHY_PCR_RSSI_EN | PHY_PCR_RX10K); 3408c2ecf20Sopenharmony_ci if (err < 0) 3418c2ecf20Sopenharmony_ci return err; 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_RCR2, 3448c2ecf20Sopenharmony_ci PHY_RCR2_EMPHASE_EN | PHY_RCR2_NADJR | 3458c2ecf20Sopenharmony_ci PHY_RCR2_CDR_SR_2 | PHY_RCR2_FREQSEL_12 | 3468c2ecf20Sopenharmony_ci PHY_RCR2_CDR_SC_12P | PHY_RCR2_CALIB_LATE); 3478c2ecf20Sopenharmony_ci if (err < 0) 3488c2ecf20Sopenharmony_ci return err; 3498c2ecf20Sopenharmony_ci 3508c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_FLD4, 3518c2ecf20Sopenharmony_ci PHY_FLD4_FLDEN_SEL | PHY_FLD4_REQ_REF | 3528c2ecf20Sopenharmony_ci PHY_FLD4_RXAMP_OFF | PHY_FLD4_REQ_ADDA | 3538c2ecf20Sopenharmony_ci PHY_FLD4_BER_COUNT | PHY_FLD4_BER_TIMER | 3548c2ecf20Sopenharmony_ci PHY_FLD4_BER_CHK_EN); 3558c2ecf20Sopenharmony_ci if (err < 0) 3568c2ecf20Sopenharmony_ci return err; 3578c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_RDR, 3588c2ecf20Sopenharmony_ci PHY_RDR_RXDSEL_1_9 | PHY_SSC_AUTO_PWD); 3598c2ecf20Sopenharmony_ci if (err < 0) 3608c2ecf20Sopenharmony_ci return err; 3618c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_RCR1, 3628c2ecf20Sopenharmony_ci PHY_RCR1_ADP_TIME_4 | PHY_RCR1_VCO_COARSE); 3638c2ecf20Sopenharmony_ci if (err < 0) 3648c2ecf20Sopenharmony_ci return err; 3658c2ecf20Sopenharmony_ci err = rtsx_pci_write_phy_register(pcr, PHY_FLD3, 3668c2ecf20Sopenharmony_ci PHY_FLD3_TIMER_4 | PHY_FLD3_TIMER_6 | 3678c2ecf20Sopenharmony_ci PHY_FLD3_RXDELINK); 3688c2ecf20Sopenharmony_ci if (err < 0) 3698c2ecf20Sopenharmony_ci return err; 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci return rtsx_pci_write_phy_register(pcr, PHY_TUNE, 3728c2ecf20Sopenharmony_ci PHY_TUNE_TUNEREF_1_0 | PHY_TUNE_VBGSEL_1252 | 3738c2ecf20Sopenharmony_ci PHY_TUNE_SDBUS_33 | PHY_TUNE_TUNED18 | 3748c2ecf20Sopenharmony_ci PHY_TUNE_TUNED12 | PHY_TUNE_TUNEA12); 3758c2ecf20Sopenharmony_ci} 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_cistatic int rtsx_base_turn_on_led(struct rtsx_pcr *pcr) 3788c2ecf20Sopenharmony_ci{ 3798c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x02); 3808c2ecf20Sopenharmony_ci} 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_cistatic int rtsx_base_turn_off_led(struct rtsx_pcr *pcr) 3838c2ecf20Sopenharmony_ci{ 3848c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00); 3858c2ecf20Sopenharmony_ci} 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_cistatic int rtsx_base_enable_auto_blink(struct rtsx_pcr *pcr) 3888c2ecf20Sopenharmony_ci{ 3898c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x08); 3908c2ecf20Sopenharmony_ci} 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_cistatic int rtsx_base_disable_auto_blink(struct rtsx_pcr *pcr) 3938c2ecf20Sopenharmony_ci{ 3948c2ecf20Sopenharmony_ci return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x00); 3958c2ecf20Sopenharmony_ci} 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_cistatic int rtsx_base_card_power_on(struct rtsx_pcr *pcr, int card) 3988c2ecf20Sopenharmony_ci{ 3998c2ecf20Sopenharmony_ci int err; 4008c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 4018c2ecf20Sopenharmony_ci 4028c2ecf20Sopenharmony_ci if (option->ocp_en) 4038c2ecf20Sopenharmony_ci rtsx_pci_enable_ocp(pcr); 4048c2ecf20Sopenharmony_ci 4058c2ecf20Sopenharmony_ci rtsx_pci_init_cmd(pcr); 4068c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL, 4078c2ecf20Sopenharmony_ci SD_POWER_MASK, SD_VCC_PARTIAL_POWER_ON); 4088c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL, 4098c2ecf20Sopenharmony_ci LDO3318_PWR_MASK, 0x02); 4108c2ecf20Sopenharmony_ci err = rtsx_pci_send_cmd(pcr, 100); 4118c2ecf20Sopenharmony_ci if (err < 0) 4128c2ecf20Sopenharmony_ci return err; 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci msleep(5); 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci rtsx_pci_init_cmd(pcr); 4178c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL, 4188c2ecf20Sopenharmony_ci SD_POWER_MASK, SD_VCC_POWER_ON); 4198c2ecf20Sopenharmony_ci rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL, 4208c2ecf20Sopenharmony_ci LDO3318_PWR_MASK, 0x06); 4218c2ecf20Sopenharmony_ci return rtsx_pci_send_cmd(pcr, 100); 4228c2ecf20Sopenharmony_ci} 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_cistatic int rtsx_base_card_power_off(struct rtsx_pcr *pcr, int card) 4258c2ecf20Sopenharmony_ci{ 4268c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &pcr->option; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci if (option->ocp_en) 4298c2ecf20Sopenharmony_ci rtsx_pci_disable_ocp(pcr); 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, CARD_PWR_CTL, SD_POWER_MASK, SD_POWER_OFF); 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PWR_GATE_CTRL, LDO3318_PWR_MASK, 0x00); 4348c2ecf20Sopenharmony_ci return 0; 4358c2ecf20Sopenharmony_ci} 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_cistatic int rtsx_base_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage) 4388c2ecf20Sopenharmony_ci{ 4398c2ecf20Sopenharmony_ci int err; 4408c2ecf20Sopenharmony_ci u16 append; 4418c2ecf20Sopenharmony_ci 4428c2ecf20Sopenharmony_ci switch (voltage) { 4438c2ecf20Sopenharmony_ci case OUTPUT_3V3: 4448c2ecf20Sopenharmony_ci err = rtsx_pci_update_phy(pcr, PHY_TUNE, PHY_TUNE_VOLTAGE_MASK, 4458c2ecf20Sopenharmony_ci PHY_TUNE_VOLTAGE_3V3); 4468c2ecf20Sopenharmony_ci if (err < 0) 4478c2ecf20Sopenharmony_ci return err; 4488c2ecf20Sopenharmony_ci break; 4498c2ecf20Sopenharmony_ci case OUTPUT_1V8: 4508c2ecf20Sopenharmony_ci append = PHY_TUNE_D18_1V8; 4518c2ecf20Sopenharmony_ci if (CHK_PCI_PID(pcr, 0x5249)) { 4528c2ecf20Sopenharmony_ci err = rtsx_pci_update_phy(pcr, PHY_BACR, 4538c2ecf20Sopenharmony_ci PHY_BACR_BASIC_MASK, 0); 4548c2ecf20Sopenharmony_ci if (err < 0) 4558c2ecf20Sopenharmony_ci return err; 4568c2ecf20Sopenharmony_ci append = PHY_TUNE_D18_1V7; 4578c2ecf20Sopenharmony_ci } 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_ci err = rtsx_pci_update_phy(pcr, PHY_TUNE, PHY_TUNE_VOLTAGE_MASK, 4608c2ecf20Sopenharmony_ci append); 4618c2ecf20Sopenharmony_ci if (err < 0) 4628c2ecf20Sopenharmony_ci return err; 4638c2ecf20Sopenharmony_ci break; 4648c2ecf20Sopenharmony_ci default: 4658c2ecf20Sopenharmony_ci pcr_dbg(pcr, "unknown output voltage %d\n", voltage); 4668c2ecf20Sopenharmony_ci return -EINVAL; 4678c2ecf20Sopenharmony_ci } 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_ci /* set pad drive */ 4708c2ecf20Sopenharmony_ci rtsx_pci_init_cmd(pcr); 4718c2ecf20Sopenharmony_ci rts5249_fill_driving(pcr, voltage); 4728c2ecf20Sopenharmony_ci return rtsx_pci_send_cmd(pcr, 100); 4738c2ecf20Sopenharmony_ci} 4748c2ecf20Sopenharmony_ci 4758c2ecf20Sopenharmony_cistatic const struct pcr_ops rts5249_pcr_ops = { 4768c2ecf20Sopenharmony_ci .fetch_vendor_settings = rtsx_base_fetch_vendor_settings, 4778c2ecf20Sopenharmony_ci .extra_init_hw = rts5249_extra_init_hw, 4788c2ecf20Sopenharmony_ci .optimize_phy = rts5249_optimize_phy, 4798c2ecf20Sopenharmony_ci .turn_on_led = rtsx_base_turn_on_led, 4808c2ecf20Sopenharmony_ci .turn_off_led = rtsx_base_turn_off_led, 4818c2ecf20Sopenharmony_ci .enable_auto_blink = rtsx_base_enable_auto_blink, 4828c2ecf20Sopenharmony_ci .disable_auto_blink = rtsx_base_disable_auto_blink, 4838c2ecf20Sopenharmony_ci .card_power_on = rtsx_base_card_power_on, 4848c2ecf20Sopenharmony_ci .card_power_off = rtsx_base_card_power_off, 4858c2ecf20Sopenharmony_ci .switch_output_voltage = rtsx_base_switch_output_voltage, 4868c2ecf20Sopenharmony_ci}; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci/* SD Pull Control Enable: 4898c2ecf20Sopenharmony_ci * SD_DAT[3:0] ==> pull up 4908c2ecf20Sopenharmony_ci * SD_CD ==> pull up 4918c2ecf20Sopenharmony_ci * SD_WP ==> pull up 4928c2ecf20Sopenharmony_ci * SD_CMD ==> pull up 4938c2ecf20Sopenharmony_ci * SD_CLK ==> pull down 4948c2ecf20Sopenharmony_ci */ 4958c2ecf20Sopenharmony_cistatic const u32 rts5249_sd_pull_ctl_enable_tbl[] = { 4968c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66), 4978c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA), 4988c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9), 4998c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA), 5008c2ecf20Sopenharmony_ci 0, 5018c2ecf20Sopenharmony_ci}; 5028c2ecf20Sopenharmony_ci 5038c2ecf20Sopenharmony_ci/* SD Pull Control Disable: 5048c2ecf20Sopenharmony_ci * SD_DAT[3:0] ==> pull down 5058c2ecf20Sopenharmony_ci * SD_CD ==> pull up 5068c2ecf20Sopenharmony_ci * SD_WP ==> pull down 5078c2ecf20Sopenharmony_ci * SD_CMD ==> pull down 5088c2ecf20Sopenharmony_ci * SD_CLK ==> pull down 5098c2ecf20Sopenharmony_ci */ 5108c2ecf20Sopenharmony_cistatic const u32 rts5249_sd_pull_ctl_disable_tbl[] = { 5118c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66), 5128c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55), 5138c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5), 5148c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55), 5158c2ecf20Sopenharmony_ci 0, 5168c2ecf20Sopenharmony_ci}; 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci/* MS Pull Control Enable: 5198c2ecf20Sopenharmony_ci * MS CD ==> pull up 5208c2ecf20Sopenharmony_ci * others ==> pull down 5218c2ecf20Sopenharmony_ci */ 5228c2ecf20Sopenharmony_cistatic const u32 rts5249_ms_pull_ctl_enable_tbl[] = { 5238c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55), 5248c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55), 5258c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15), 5268c2ecf20Sopenharmony_ci 0, 5278c2ecf20Sopenharmony_ci}; 5288c2ecf20Sopenharmony_ci 5298c2ecf20Sopenharmony_ci/* MS Pull Control Disable: 5308c2ecf20Sopenharmony_ci * MS CD ==> pull up 5318c2ecf20Sopenharmony_ci * others ==> pull down 5328c2ecf20Sopenharmony_ci */ 5338c2ecf20Sopenharmony_cistatic const u32 rts5249_ms_pull_ctl_disable_tbl[] = { 5348c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55), 5358c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55), 5368c2ecf20Sopenharmony_ci RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15), 5378c2ecf20Sopenharmony_ci 0, 5388c2ecf20Sopenharmony_ci}; 5398c2ecf20Sopenharmony_ci 5408c2ecf20Sopenharmony_civoid rts5249_init_params(struct rtsx_pcr *pcr) 5418c2ecf20Sopenharmony_ci{ 5428c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &(pcr->option); 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104; 5458c2ecf20Sopenharmony_ci pcr->num_slots = 2; 5468c2ecf20Sopenharmony_ci pcr->ops = &rts5249_pcr_ops; 5478c2ecf20Sopenharmony_ci 5488c2ecf20Sopenharmony_ci pcr->flags = 0; 5498c2ecf20Sopenharmony_ci pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT; 5508c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B; 5518c2ecf20Sopenharmony_ci pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B; 5528c2ecf20Sopenharmony_ci pcr->aspm_en = ASPM_L1_EN; 5538c2ecf20Sopenharmony_ci pcr->tx_initial_phase = SET_CLOCK_PHASE(1, 29, 16); 5548c2ecf20Sopenharmony_ci pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5); 5558c2ecf20Sopenharmony_ci 5568c2ecf20Sopenharmony_ci pcr->ic_version = rts5249_get_ic_version(pcr); 5578c2ecf20Sopenharmony_ci pcr->sd_pull_ctl_enable_tbl = rts5249_sd_pull_ctl_enable_tbl; 5588c2ecf20Sopenharmony_ci pcr->sd_pull_ctl_disable_tbl = rts5249_sd_pull_ctl_disable_tbl; 5598c2ecf20Sopenharmony_ci pcr->ms_pull_ctl_enable_tbl = rts5249_ms_pull_ctl_enable_tbl; 5608c2ecf20Sopenharmony_ci pcr->ms_pull_ctl_disable_tbl = rts5249_ms_pull_ctl_disable_tbl; 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci pcr->reg_pm_ctrl3 = PM_CTRL3; 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN 5658c2ecf20Sopenharmony_ci | LTR_L1SS_PWR_GATE_EN); 5668c2ecf20Sopenharmony_ci option->ltr_en = true; 5678c2ecf20Sopenharmony_ci 5688c2ecf20Sopenharmony_ci /* Init latency of active, idle, L1OFF to 60us, 300us, 3ms */ 5698c2ecf20Sopenharmony_ci option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF; 5708c2ecf20Sopenharmony_ci option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF; 5718c2ecf20Sopenharmony_ci option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF; 5728c2ecf20Sopenharmony_ci option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF; 5738c2ecf20Sopenharmony_ci option->ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5249_DEF; 5748c2ecf20Sopenharmony_ci option->ltr_l1off_snooze_sspwrgate = 5758c2ecf20Sopenharmony_ci LTR_L1OFF_SNOOZE_SSPWRGATE_5249_DEF; 5768c2ecf20Sopenharmony_ci} 5778c2ecf20Sopenharmony_ci 5788c2ecf20Sopenharmony_cistatic int rts524a_write_phy(struct rtsx_pcr *pcr, u8 addr, u16 val) 5798c2ecf20Sopenharmony_ci{ 5808c2ecf20Sopenharmony_ci addr = addr & 0x80 ? (addr & 0x7F) | 0x40 : addr; 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ci return __rtsx_pci_write_phy_register(pcr, addr, val); 5838c2ecf20Sopenharmony_ci} 5848c2ecf20Sopenharmony_ci 5858c2ecf20Sopenharmony_cistatic int rts524a_read_phy(struct rtsx_pcr *pcr, u8 addr, u16 *val) 5868c2ecf20Sopenharmony_ci{ 5878c2ecf20Sopenharmony_ci addr = addr & 0x80 ? (addr & 0x7F) | 0x40 : addr; 5888c2ecf20Sopenharmony_ci 5898c2ecf20Sopenharmony_ci return __rtsx_pci_read_phy_register(pcr, addr, val); 5908c2ecf20Sopenharmony_ci} 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_cistatic int rts524a_optimize_phy(struct rtsx_pcr *pcr) 5938c2ecf20Sopenharmony_ci{ 5948c2ecf20Sopenharmony_ci int err; 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci err = rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 5978c2ecf20Sopenharmony_ci D3_DELINK_MODE_EN, 0x00); 5988c2ecf20Sopenharmony_ci if (err < 0) 5998c2ecf20Sopenharmony_ci return err; 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_PCR, 6028c2ecf20Sopenharmony_ci PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 | 6038c2ecf20Sopenharmony_ci PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 | PHY_PCR_RSSI_EN); 6048c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_SSCCR3, 6058c2ecf20Sopenharmony_ci PHY_SSCCR3_STEP_IN | PHY_SSCCR3_CHECK_DELAY); 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_ci if (is_version(pcr, 0x524A, IC_VER_A)) { 6088c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_SSCCR3, 6098c2ecf20Sopenharmony_ci PHY_SSCCR3_STEP_IN | PHY_SSCCR3_CHECK_DELAY); 6108c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_SSCCR2, 6118c2ecf20Sopenharmony_ci PHY_SSCCR2_PLL_NCODE | PHY_SSCCR2_TIME0 | 6128c2ecf20Sopenharmony_ci PHY_SSCCR2_TIME2_WIDTH); 6138c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_ANA1A, 6148c2ecf20Sopenharmony_ci PHY_ANA1A_TXR_LOOPBACK | PHY_ANA1A_RXT_BIST | 6158c2ecf20Sopenharmony_ci PHY_ANA1A_TXR_BIST | PHY_ANA1A_REV); 6168c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_ANA1D, 6178c2ecf20Sopenharmony_ci PHY_ANA1D_DEBUG_ADDR); 6188c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_DIG1E, 6198c2ecf20Sopenharmony_ci PHY_DIG1E_REV | PHY_DIG1E_D0_X_D1 | 6208c2ecf20Sopenharmony_ci PHY_DIG1E_RX_ON_HOST | PHY_DIG1E_RCLK_REF_HOST | 6218c2ecf20Sopenharmony_ci PHY_DIG1E_RCLK_TX_EN_KEEP | 6228c2ecf20Sopenharmony_ci PHY_DIG1E_RCLK_TX_TERM_KEEP | 6238c2ecf20Sopenharmony_ci PHY_DIG1E_RCLK_RX_EIDLE_ON | PHY_DIG1E_TX_TERM_KEEP | 6248c2ecf20Sopenharmony_ci PHY_DIG1E_RX_TERM_KEEP | PHY_DIG1E_TX_EN_KEEP | 6258c2ecf20Sopenharmony_ci PHY_DIG1E_RX_EN_KEEP); 6268c2ecf20Sopenharmony_ci } 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, PHY_ANA08, 6298c2ecf20Sopenharmony_ci PHY_ANA08_RX_EQ_DCGAIN | PHY_ANA08_SEL_RX_EN | 6308c2ecf20Sopenharmony_ci PHY_ANA08_RX_EQ_VAL | PHY_ANA08_SCP | PHY_ANA08_SEL_IPI); 6318c2ecf20Sopenharmony_ci 6328c2ecf20Sopenharmony_ci return 0; 6338c2ecf20Sopenharmony_ci} 6348c2ecf20Sopenharmony_ci 6358c2ecf20Sopenharmony_cistatic int rts524a_extra_init_hw(struct rtsx_pcr *pcr) 6368c2ecf20Sopenharmony_ci{ 6378c2ecf20Sopenharmony_ci rts5249_extra_init_hw(pcr); 6388c2ecf20Sopenharmony_ci 6398c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, FUNC_FORCE_CTL, 6408c2ecf20Sopenharmony_ci FORCE_ASPM_L1_EN, FORCE_ASPM_L1_EN); 6418c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0); 6428c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VCC_CFG1, LDO_VCC_LMT_EN, 6438c2ecf20Sopenharmony_ci LDO_VCC_LMT_EN); 6448c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL); 6458c2ecf20Sopenharmony_ci if (is_version(pcr, 0x524A, IC_VER_A)) { 6468c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_DV18_CFG, 6478c2ecf20Sopenharmony_ci LDO_DV18_SR_MASK, LDO_DV18_SR_DF); 6488c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VCC_CFG1, 6498c2ecf20Sopenharmony_ci LDO_VCC_REF_TUNE_MASK, LDO_VCC_REF_1V2); 6508c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VIO_CFG, 6518c2ecf20Sopenharmony_ci LDO_VIO_REF_TUNE_MASK, LDO_VIO_REF_1V2); 6528c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VIO_CFG, 6538c2ecf20Sopenharmony_ci LDO_VIO_SR_MASK, LDO_VIO_SR_DF); 6548c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_DV12S_CFG, 6558c2ecf20Sopenharmony_ci LDO_REF12_TUNE_MASK, LDO_REF12_TUNE_DF); 6568c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD40_LDO_CTL1, 6578c2ecf20Sopenharmony_ci SD40_VIO_TUNE_MASK, SD40_VIO_TUNE_1V7); 6588c2ecf20Sopenharmony_ci } 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci return 0; 6618c2ecf20Sopenharmony_ci} 6628c2ecf20Sopenharmony_ci 6638c2ecf20Sopenharmony_cistatic void rts5250_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active) 6648c2ecf20Sopenharmony_ci{ 6658c2ecf20Sopenharmony_ci struct rtsx_cr_option *option = &(pcr->option); 6668c2ecf20Sopenharmony_ci 6678c2ecf20Sopenharmony_ci u32 interrupt = rtsx_pci_readl(pcr, RTSX_BIPR); 6688c2ecf20Sopenharmony_ci int card_exist = (interrupt & SD_EXIST) | (interrupt & MS_EXIST); 6698c2ecf20Sopenharmony_ci int aspm_L1_1, aspm_L1_2; 6708c2ecf20Sopenharmony_ci u8 val = 0; 6718c2ecf20Sopenharmony_ci 6728c2ecf20Sopenharmony_ci aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN); 6738c2ecf20Sopenharmony_ci aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN); 6748c2ecf20Sopenharmony_ci 6758c2ecf20Sopenharmony_ci if (active) { 6768c2ecf20Sopenharmony_ci /* Run, latency: 60us */ 6778c2ecf20Sopenharmony_ci if (aspm_L1_1) 6788c2ecf20Sopenharmony_ci val = option->ltr_l1off_snooze_sspwrgate; 6798c2ecf20Sopenharmony_ci } else { 6808c2ecf20Sopenharmony_ci /* L1off, latency: 300us */ 6818c2ecf20Sopenharmony_ci if (aspm_L1_2) 6828c2ecf20Sopenharmony_ci val = option->ltr_l1off_sspwrgate; 6838c2ecf20Sopenharmony_ci } 6848c2ecf20Sopenharmony_ci 6858c2ecf20Sopenharmony_ci if (aspm_L1_1 || aspm_L1_2) { 6868c2ecf20Sopenharmony_ci if (rtsx_check_dev_flag(pcr, 6878c2ecf20Sopenharmony_ci LTR_L1SS_PWR_GATE_CHECK_CARD_EN)) { 6888c2ecf20Sopenharmony_ci if (card_exist) 6898c2ecf20Sopenharmony_ci val &= ~L1OFF_MBIAS2_EN_5250; 6908c2ecf20Sopenharmony_ci else 6918c2ecf20Sopenharmony_ci val |= L1OFF_MBIAS2_EN_5250; 6928c2ecf20Sopenharmony_ci } 6938c2ecf20Sopenharmony_ci } 6948c2ecf20Sopenharmony_ci rtsx_set_l1off_sub(pcr, val); 6958c2ecf20Sopenharmony_ci} 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_cistatic const struct pcr_ops rts524a_pcr_ops = { 6988c2ecf20Sopenharmony_ci .write_phy = rts524a_write_phy, 6998c2ecf20Sopenharmony_ci .read_phy = rts524a_read_phy, 7008c2ecf20Sopenharmony_ci .fetch_vendor_settings = rtsx_base_fetch_vendor_settings, 7018c2ecf20Sopenharmony_ci .extra_init_hw = rts524a_extra_init_hw, 7028c2ecf20Sopenharmony_ci .optimize_phy = rts524a_optimize_phy, 7038c2ecf20Sopenharmony_ci .turn_on_led = rtsx_base_turn_on_led, 7048c2ecf20Sopenharmony_ci .turn_off_led = rtsx_base_turn_off_led, 7058c2ecf20Sopenharmony_ci .enable_auto_blink = rtsx_base_enable_auto_blink, 7068c2ecf20Sopenharmony_ci .disable_auto_blink = rtsx_base_disable_auto_blink, 7078c2ecf20Sopenharmony_ci .card_power_on = rtsx_base_card_power_on, 7088c2ecf20Sopenharmony_ci .card_power_off = rtsx_base_card_power_off, 7098c2ecf20Sopenharmony_ci .switch_output_voltage = rtsx_base_switch_output_voltage, 7108c2ecf20Sopenharmony_ci .set_l1off_cfg_sub_d0 = rts5250_set_l1off_cfg_sub_d0, 7118c2ecf20Sopenharmony_ci}; 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_civoid rts524a_init_params(struct rtsx_pcr *pcr) 7148c2ecf20Sopenharmony_ci{ 7158c2ecf20Sopenharmony_ci rts5249_init_params(pcr); 7168c2ecf20Sopenharmony_ci pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 29, 11); 7178c2ecf20Sopenharmony_ci pcr->option.ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF; 7188c2ecf20Sopenharmony_ci pcr->option.ltr_l1off_snooze_sspwrgate = 7198c2ecf20Sopenharmony_ci LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF; 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_ci pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3; 7228c2ecf20Sopenharmony_ci pcr->ops = &rts524a_pcr_ops; 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ci pcr->option.ocp_en = 1; 7258c2ecf20Sopenharmony_ci if (pcr->option.ocp_en) 7268c2ecf20Sopenharmony_ci pcr->hw_param.interrupt_en |= SD_OC_INT_EN; 7278c2ecf20Sopenharmony_ci pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M; 7288c2ecf20Sopenharmony_ci pcr->option.sd_800mA_ocp_thd = RTS524A_OCP_THD_800; 7298c2ecf20Sopenharmony_ci 7308c2ecf20Sopenharmony_ci} 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_cistatic int rts525a_card_power_on(struct rtsx_pcr *pcr, int card) 7338c2ecf20Sopenharmony_ci{ 7348c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VCC_CFG1, 7358c2ecf20Sopenharmony_ci LDO_VCC_TUNE_MASK, LDO_VCC_3V3); 7368c2ecf20Sopenharmony_ci return rtsx_base_card_power_on(pcr, card); 7378c2ecf20Sopenharmony_ci} 7388c2ecf20Sopenharmony_ci 7398c2ecf20Sopenharmony_cistatic int rts525a_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage) 7408c2ecf20Sopenharmony_ci{ 7418c2ecf20Sopenharmony_ci switch (voltage) { 7428c2ecf20Sopenharmony_ci case OUTPUT_3V3: 7438c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_CONFIG2, 7448c2ecf20Sopenharmony_ci LDO_D3318_MASK, LDO_D3318_33V); 7458c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 0); 7468c2ecf20Sopenharmony_ci break; 7478c2ecf20Sopenharmony_ci case OUTPUT_1V8: 7488c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_CONFIG2, 7498c2ecf20Sopenharmony_ci LDO_D3318_MASK, LDO_D3318_18V); 7508c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 7518c2ecf20Sopenharmony_ci SD_IO_USING_1V8); 7528c2ecf20Sopenharmony_ci break; 7538c2ecf20Sopenharmony_ci default: 7548c2ecf20Sopenharmony_ci return -EINVAL; 7558c2ecf20Sopenharmony_ci } 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci rtsx_pci_init_cmd(pcr); 7588c2ecf20Sopenharmony_ci rts5249_fill_driving(pcr, voltage); 7598c2ecf20Sopenharmony_ci return rtsx_pci_send_cmd(pcr, 100); 7608c2ecf20Sopenharmony_ci} 7618c2ecf20Sopenharmony_ci 7628c2ecf20Sopenharmony_cistatic int rts525a_optimize_phy(struct rtsx_pcr *pcr) 7638c2ecf20Sopenharmony_ci{ 7648c2ecf20Sopenharmony_ci int err; 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_ci err = rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 7678c2ecf20Sopenharmony_ci D3_DELINK_MODE_EN, 0x00); 7688c2ecf20Sopenharmony_ci if (err < 0) 7698c2ecf20Sopenharmony_ci return err; 7708c2ecf20Sopenharmony_ci 7718c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, _PHY_FLD0, 7728c2ecf20Sopenharmony_ci _PHY_FLD0_CLK_REQ_20C | _PHY_FLD0_RX_IDLE_EN | 7738c2ecf20Sopenharmony_ci _PHY_FLD0_BIT_ERR_RSTN | _PHY_FLD0_BER_COUNT | 7748c2ecf20Sopenharmony_ci _PHY_FLD0_BER_TIMER | _PHY_FLD0_CHECK_EN); 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, _PHY_ANA03, 7778c2ecf20Sopenharmony_ci _PHY_ANA03_TIMER_MAX | _PHY_ANA03_OOBS_DEB_EN | 7788c2ecf20Sopenharmony_ci _PHY_CMU_DEBUG_EN); 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_ci if (is_version(pcr, 0x525A, IC_VER_A)) 7818c2ecf20Sopenharmony_ci rtsx_pci_write_phy_register(pcr, _PHY_REV0, 7828c2ecf20Sopenharmony_ci _PHY_REV0_FILTER_OUT | _PHY_REV0_CDR_BYPASS_PFD | 7838c2ecf20Sopenharmony_ci _PHY_REV0_CDR_RX_IDLE_BYPASS); 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci return 0; 7868c2ecf20Sopenharmony_ci} 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_cistatic int rts525a_extra_init_hw(struct rtsx_pcr *pcr) 7898c2ecf20Sopenharmony_ci{ 7908c2ecf20Sopenharmony_ci rts5249_extra_init_hw(pcr); 7918c2ecf20Sopenharmony_ci 7928c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RTS5250_CLK_CFG3, RTS525A_CFG_MEM_PD, RTS525A_CFG_MEM_PD); 7938c2ecf20Sopenharmony_ci 7948c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL); 7958c2ecf20Sopenharmony_ci if (is_version(pcr, 0x525A, IC_VER_A)) { 7968c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, L1SUB_CONFIG2, 7978c2ecf20Sopenharmony_ci L1SUB_AUTO_CFG, L1SUB_AUTO_CFG); 7988c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, RREF_CFG, 7998c2ecf20Sopenharmony_ci RREF_VBGSEL_MASK, RREF_VBGSEL_1V25); 8008c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VIO_CFG, 8018c2ecf20Sopenharmony_ci LDO_VIO_TUNE_MASK, LDO_VIO_1V7); 8028c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_DV12S_CFG, 8038c2ecf20Sopenharmony_ci LDO_D12_TUNE_MASK, LDO_D12_TUNE_DF); 8048c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_AV12S_CFG, 8058c2ecf20Sopenharmony_ci LDO_AV12S_TUNE_MASK, LDO_AV12S_TUNE_DF); 8068c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, LDO_VCC_CFG0, 8078c2ecf20Sopenharmony_ci LDO_VCC_LMTVTH_MASK, LDO_VCC_LMTVTH_2A); 8088c2ecf20Sopenharmony_ci rtsx_pci_write_register(pcr, OOBS_CONFIG, 8098c2ecf20Sopenharmony_ci OOBS_AUTOK_DIS | OOBS_VAL_MASK, 0x89); 8108c2ecf20Sopenharmony_ci } 8118c2ecf20Sopenharmony_ci 8128c2ecf20Sopenharmony_ci return 0; 8138c2ecf20Sopenharmony_ci} 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_cistatic const struct pcr_ops rts525a_pcr_ops = { 8168c2ecf20Sopenharmony_ci .fetch_vendor_settings = rtsx_base_fetch_vendor_settings, 8178c2ecf20Sopenharmony_ci .extra_init_hw = rts525a_extra_init_hw, 8188c2ecf20Sopenharmony_ci .optimize_phy = rts525a_optimize_phy, 8198c2ecf20Sopenharmony_ci .turn_on_led = rtsx_base_turn_on_led, 8208c2ecf20Sopenharmony_ci .turn_off_led = rtsx_base_turn_off_led, 8218c2ecf20Sopenharmony_ci .enable_auto_blink = rtsx_base_enable_auto_blink, 8228c2ecf20Sopenharmony_ci .disable_auto_blink = rtsx_base_disable_auto_blink, 8238c2ecf20Sopenharmony_ci .card_power_on = rts525a_card_power_on, 8248c2ecf20Sopenharmony_ci .card_power_off = rtsx_base_card_power_off, 8258c2ecf20Sopenharmony_ci .switch_output_voltage = rts525a_switch_output_voltage, 8268c2ecf20Sopenharmony_ci .set_l1off_cfg_sub_d0 = rts5250_set_l1off_cfg_sub_d0, 8278c2ecf20Sopenharmony_ci}; 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_civoid rts525a_init_params(struct rtsx_pcr *pcr) 8308c2ecf20Sopenharmony_ci{ 8318c2ecf20Sopenharmony_ci rts5249_init_params(pcr); 8328c2ecf20Sopenharmony_ci pcr->tx_initial_phase = SET_CLOCK_PHASE(25, 29, 11); 8338c2ecf20Sopenharmony_ci pcr->option.ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF; 8348c2ecf20Sopenharmony_ci pcr->option.ltr_l1off_snooze_sspwrgate = 8358c2ecf20Sopenharmony_ci LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF; 8368c2ecf20Sopenharmony_ci 8378c2ecf20Sopenharmony_ci pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3; 8388c2ecf20Sopenharmony_ci pcr->ops = &rts525a_pcr_ops; 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_ci pcr->option.ocp_en = 1; 8418c2ecf20Sopenharmony_ci if (pcr->option.ocp_en) 8428c2ecf20Sopenharmony_ci pcr->hw_param.interrupt_en |= SD_OC_INT_EN; 8438c2ecf20Sopenharmony_ci pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M; 8448c2ecf20Sopenharmony_ci pcr->option.sd_800mA_ocp_thd = RTS525A_OCP_THD_800; 8458c2ecf20Sopenharmony_ci} 846