18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/* Driver for Realtek PCI-Express card reader
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Author:
78c2ecf20Sopenharmony_ci *   Wei WANG <wei_wang@realsil.com.cn>
88c2ecf20Sopenharmony_ci *   Roger Tseng <rogerable@realtek.com>
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/module.h>
128c2ecf20Sopenharmony_ci#include <linux/delay.h>
138c2ecf20Sopenharmony_ci#include <linux/rtsx_pci.h>
148c2ecf20Sopenharmony_ci
158c2ecf20Sopenharmony_ci#include "rtsx_pcr.h"
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_cistatic u8 rts5227_get_ic_version(struct rtsx_pcr *pcr)
188c2ecf20Sopenharmony_ci{
198c2ecf20Sopenharmony_ci	u8 val;
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci	rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
228c2ecf20Sopenharmony_ci	return val & 0x0F;
238c2ecf20Sopenharmony_ci}
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_cistatic void rts5227_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
268c2ecf20Sopenharmony_ci{
278c2ecf20Sopenharmony_ci	u8 driving_3v3[4][3] = {
288c2ecf20Sopenharmony_ci		{0x13, 0x13, 0x13},
298c2ecf20Sopenharmony_ci		{0x96, 0x96, 0x96},
308c2ecf20Sopenharmony_ci		{0x7F, 0x7F, 0x7F},
318c2ecf20Sopenharmony_ci		{0x96, 0x96, 0x96},
328c2ecf20Sopenharmony_ci	};
338c2ecf20Sopenharmony_ci	u8 driving_1v8[4][3] = {
348c2ecf20Sopenharmony_ci		{0x99, 0x99, 0x99},
358c2ecf20Sopenharmony_ci		{0xAA, 0xAA, 0xAA},
368c2ecf20Sopenharmony_ci		{0xFE, 0xFE, 0xFE},
378c2ecf20Sopenharmony_ci		{0xB3, 0xB3, 0xB3},
388c2ecf20Sopenharmony_ci	};
398c2ecf20Sopenharmony_ci	u8 (*driving)[3], drive_sel;
408c2ecf20Sopenharmony_ci
418c2ecf20Sopenharmony_ci	if (voltage == OUTPUT_3V3) {
428c2ecf20Sopenharmony_ci		driving = driving_3v3;
438c2ecf20Sopenharmony_ci		drive_sel = pcr->sd30_drive_sel_3v3;
448c2ecf20Sopenharmony_ci	} else {
458c2ecf20Sopenharmony_ci		driving = driving_1v8;
468c2ecf20Sopenharmony_ci		drive_sel = pcr->sd30_drive_sel_1v8;
478c2ecf20Sopenharmony_ci	}
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CLK_DRIVE_SEL,
508c2ecf20Sopenharmony_ci			0xFF, driving[drive_sel][0]);
518c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CMD_DRIVE_SEL,
528c2ecf20Sopenharmony_ci			0xFF, driving[drive_sel][1]);
538c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DAT_DRIVE_SEL,
548c2ecf20Sopenharmony_ci			0xFF, driving[drive_sel][2]);
558c2ecf20Sopenharmony_ci}
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_cistatic void rts5227_fetch_vendor_settings(struct rtsx_pcr *pcr)
588c2ecf20Sopenharmony_ci{
598c2ecf20Sopenharmony_ci	struct pci_dev *pdev = pcr->pci;
608c2ecf20Sopenharmony_ci	u32 reg;
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, PCR_SETTING_REG1, &reg);
638c2ecf20Sopenharmony_ci	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci	if (!rtsx_vendor_setting_valid(reg))
668c2ecf20Sopenharmony_ci		return;
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_ci	pcr->aspm_en = rtsx_reg_to_aspm(reg);
698c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
708c2ecf20Sopenharmony_ci	pcr->card_drive_sel &= 0x3F;
718c2ecf20Sopenharmony_ci	pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, PCR_SETTING_REG2, &reg);
748c2ecf20Sopenharmony_ci	pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
758c2ecf20Sopenharmony_ci	if (rtsx_check_mmc_support(reg))
768c2ecf20Sopenharmony_ci		pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
778c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
788c2ecf20Sopenharmony_ci	if (rtsx_reg_check_reverse_socket(reg))
798c2ecf20Sopenharmony_ci		pcr->flags |= PCR_REVERSE_SOCKET;
808c2ecf20Sopenharmony_ci}
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_cistatic void rts5227_init_from_cfg(struct rtsx_pcr *pcr)
838c2ecf20Sopenharmony_ci{
848c2ecf20Sopenharmony_ci	struct pci_dev *pdev = pcr->pci;
858c2ecf20Sopenharmony_ci	int l1ss;
868c2ecf20Sopenharmony_ci	u32 lval;
878c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci	l1ss = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
908c2ecf20Sopenharmony_ci	if (!l1ss)
918c2ecf20Sopenharmony_ci		return;
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	pci_read_config_dword(pdev, l1ss + PCI_L1SS_CTL1, &lval);
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci	if (CHK_PCI_PID(pcr, 0x522A)) {
968c2ecf20Sopenharmony_ci		if (0 == (lval & 0x0F))
978c2ecf20Sopenharmony_ci			rtsx_pci_enable_oobs_polling(pcr);
988c2ecf20Sopenharmony_ci		else
998c2ecf20Sopenharmony_ci			rtsx_pci_disable_oobs_polling(pcr);
1008c2ecf20Sopenharmony_ci	}
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_ASPM_L1_1)
1038c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, ASPM_L1_1_EN);
1048c2ecf20Sopenharmony_ci	else
1058c2ecf20Sopenharmony_ci		rtsx_clear_dev_flag(pcr, ASPM_L1_1_EN);
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_ASPM_L1_2)
1088c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, ASPM_L1_2_EN);
1098c2ecf20Sopenharmony_ci	else
1108c2ecf20Sopenharmony_ci		rtsx_clear_dev_flag(pcr, ASPM_L1_2_EN);
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_PCIPM_L1_1)
1138c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, PM_L1_1_EN);
1148c2ecf20Sopenharmony_ci	else
1158c2ecf20Sopenharmony_ci		rtsx_clear_dev_flag(pcr, PM_L1_1_EN);
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci	if (lval & PCI_L1SS_CTL1_PCIPM_L1_2)
1188c2ecf20Sopenharmony_ci		rtsx_set_dev_flag(pcr, PM_L1_2_EN);
1198c2ecf20Sopenharmony_ci	else
1208c2ecf20Sopenharmony_ci		rtsx_clear_dev_flag(pcr, PM_L1_2_EN);
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_ci	if (option->ltr_en) {
1238c2ecf20Sopenharmony_ci		u16 val;
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_ci		pcie_capability_read_word(pcr->pci, PCI_EXP_DEVCTL2, &val);
1268c2ecf20Sopenharmony_ci		if (val & PCI_EXP_DEVCTL2_LTR_EN) {
1278c2ecf20Sopenharmony_ci			option->ltr_enabled = true;
1288c2ecf20Sopenharmony_ci			option->ltr_active = true;
1298c2ecf20Sopenharmony_ci			rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
1308c2ecf20Sopenharmony_ci		} else {
1318c2ecf20Sopenharmony_ci			option->ltr_enabled = false;
1328c2ecf20Sopenharmony_ci		}
1338c2ecf20Sopenharmony_ci	}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci	if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
1368c2ecf20Sopenharmony_ci				| PM_L1_1_EN | PM_L1_2_EN))
1378c2ecf20Sopenharmony_ci		option->force_clkreq_0 = false;
1388c2ecf20Sopenharmony_ci	else
1398c2ecf20Sopenharmony_ci		option->force_clkreq_0 = true;
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci}
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cistatic int rts5227_extra_init_hw(struct rtsx_pcr *pcr)
1448c2ecf20Sopenharmony_ci{
1458c2ecf20Sopenharmony_ci	u16 cap;
1468c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_ci	rts5227_init_from_cfg(pcr);
1498c2ecf20Sopenharmony_ci	rtsx_pci_init_cmd(pcr);
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci	/* Configure GPIO as output */
1528c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, GPIO_CTL, 0x02, 0x02);
1538c2ecf20Sopenharmony_ci	/* Reset ASPM state to default value */
1548c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
1558c2ecf20Sopenharmony_ci	/* Switch LDO3318 source from DV33 to card_3v3 */
1568c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x00);
1578c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x01);
1588c2ecf20Sopenharmony_ci	/* LED shine disabled, set initial shine cycle period */
1598c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OLT_LED_CTL, 0x0F, 0x02);
1608c2ecf20Sopenharmony_ci	/* Configure LTR */
1618c2ecf20Sopenharmony_ci	pcie_capability_read_word(pcr->pci, PCI_EXP_DEVCTL2, &cap);
1628c2ecf20Sopenharmony_ci	if (cap & PCI_EXP_DEVCTL2_LTR_EN)
1638c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LTR_CTL, 0xFF, 0xA3);
1648c2ecf20Sopenharmony_ci	/* Configure OBFF */
1658c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OBFF_CFG, 0x03, 0x03);
1668c2ecf20Sopenharmony_ci	/* Configure driving */
1678c2ecf20Sopenharmony_ci	rts5227_fill_driving(pcr, OUTPUT_3V3);
1688c2ecf20Sopenharmony_ci	/* Configure force_clock_req */
1698c2ecf20Sopenharmony_ci	if (pcr->flags & PCR_REVERSE_SOCKET)
1708c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x30, 0x30);
1718c2ecf20Sopenharmony_ci	else
1728c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x30, 0x00);
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci	if (option->force_clkreq_0)
1758c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG,
1768c2ecf20Sopenharmony_ci				FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
1778c2ecf20Sopenharmony_ci	else
1788c2ecf20Sopenharmony_ci		rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG,
1798c2ecf20Sopenharmony_ci				FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, pcr->reg_pm_ctrl3, 0x10, 0x00);
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci	return rtsx_pci_send_cmd(pcr, 100);
1848c2ecf20Sopenharmony_ci}
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_cistatic int rts5227_optimize_phy(struct rtsx_pcr *pcr)
1878c2ecf20Sopenharmony_ci{
1888c2ecf20Sopenharmony_ci	int err;
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci	err = rtsx_pci_write_register(pcr, PM_CTRL3, D3_DELINK_MODE_EN, 0x00);
1918c2ecf20Sopenharmony_ci	if (err < 0)
1928c2ecf20Sopenharmony_ci		return err;
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	/* Optimize RX sensitivity */
1958c2ecf20Sopenharmony_ci	return rtsx_pci_write_phy_register(pcr, 0x00, 0xBA42);
1968c2ecf20Sopenharmony_ci}
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_cistatic int rts5227_turn_on_led(struct rtsx_pcr *pcr)
1998c2ecf20Sopenharmony_ci{
2008c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x02);
2018c2ecf20Sopenharmony_ci}
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_cistatic int rts5227_turn_off_led(struct rtsx_pcr *pcr)
2048c2ecf20Sopenharmony_ci{
2058c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00);
2068c2ecf20Sopenharmony_ci}
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_cistatic int rts5227_enable_auto_blink(struct rtsx_pcr *pcr)
2098c2ecf20Sopenharmony_ci{
2108c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x08);
2118c2ecf20Sopenharmony_ci}
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_cistatic int rts5227_disable_auto_blink(struct rtsx_pcr *pcr)
2148c2ecf20Sopenharmony_ci{
2158c2ecf20Sopenharmony_ci	return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x00);
2168c2ecf20Sopenharmony_ci}
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_cistatic int rts5227_card_power_on(struct rtsx_pcr *pcr, int card)
2198c2ecf20Sopenharmony_ci{
2208c2ecf20Sopenharmony_ci	int err;
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci	if (pcr->option.ocp_en)
2238c2ecf20Sopenharmony_ci		rtsx_pci_enable_ocp(pcr);
2248c2ecf20Sopenharmony_ci
2258c2ecf20Sopenharmony_ci	rtsx_pci_init_cmd(pcr);
2268c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
2278c2ecf20Sopenharmony_ci			SD_POWER_MASK, SD_PARTIAL_POWER_ON);
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
2308c2ecf20Sopenharmony_ci			LDO3318_PWR_MASK, 0x02);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	err = rtsx_pci_send_cmd(pcr, 100);
2338c2ecf20Sopenharmony_ci	if (err < 0)
2348c2ecf20Sopenharmony_ci		return err;
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci	/* To avoid too large in-rush current */
2378c2ecf20Sopenharmony_ci	msleep(20);
2388c2ecf20Sopenharmony_ci	rtsx_pci_init_cmd(pcr);
2398c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
2408c2ecf20Sopenharmony_ci			SD_POWER_MASK, SD_POWER_ON);
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
2438c2ecf20Sopenharmony_ci			LDO3318_PWR_MASK, 0x06);
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE,
2468c2ecf20Sopenharmony_ci			SD_OUTPUT_EN, SD_OUTPUT_EN);
2478c2ecf20Sopenharmony_ci	rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE,
2488c2ecf20Sopenharmony_ci			MS_OUTPUT_EN, MS_OUTPUT_EN);
2498c2ecf20Sopenharmony_ci	return rtsx_pci_send_cmd(pcr, 100);
2508c2ecf20Sopenharmony_ci}
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_cistatic int rts5227_card_power_off(struct rtsx_pcr *pcr, int card)
2538c2ecf20Sopenharmony_ci{
2548c2ecf20Sopenharmony_ci	if (pcr->option.ocp_en)
2558c2ecf20Sopenharmony_ci		rtsx_pci_disable_ocp(pcr);
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, CARD_PWR_CTL, SD_POWER_MASK |
2588c2ecf20Sopenharmony_ci			PMOS_STRG_MASK, SD_POWER_OFF | PMOS_STRG_400mA);
2598c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, PWR_GATE_CTRL, LDO3318_PWR_MASK, 0X00);
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci	return 0;
2628c2ecf20Sopenharmony_ci}
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_cistatic int rts5227_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
2658c2ecf20Sopenharmony_ci{
2668c2ecf20Sopenharmony_ci	int err;
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	if (voltage == OUTPUT_3V3) {
2698c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4FC0 | 0x24);
2708c2ecf20Sopenharmony_ci		if (err < 0)
2718c2ecf20Sopenharmony_ci			return err;
2728c2ecf20Sopenharmony_ci	} else if (voltage == OUTPUT_1V8) {
2738c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, 0x11, 0x3C02);
2748c2ecf20Sopenharmony_ci		if (err < 0)
2758c2ecf20Sopenharmony_ci			return err;
2768c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, 0x08, 0x4C80 | 0x24);
2778c2ecf20Sopenharmony_ci		if (err < 0)
2788c2ecf20Sopenharmony_ci			return err;
2798c2ecf20Sopenharmony_ci	} else {
2808c2ecf20Sopenharmony_ci		return -EINVAL;
2818c2ecf20Sopenharmony_ci	}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	/* set pad drive */
2848c2ecf20Sopenharmony_ci	rtsx_pci_init_cmd(pcr);
2858c2ecf20Sopenharmony_ci	rts5227_fill_driving(pcr, voltage);
2868c2ecf20Sopenharmony_ci	return rtsx_pci_send_cmd(pcr, 100);
2878c2ecf20Sopenharmony_ci}
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_cistatic const struct pcr_ops rts5227_pcr_ops = {
2908c2ecf20Sopenharmony_ci	.fetch_vendor_settings = rts5227_fetch_vendor_settings,
2918c2ecf20Sopenharmony_ci	.extra_init_hw = rts5227_extra_init_hw,
2928c2ecf20Sopenharmony_ci	.optimize_phy = rts5227_optimize_phy,
2938c2ecf20Sopenharmony_ci	.turn_on_led = rts5227_turn_on_led,
2948c2ecf20Sopenharmony_ci	.turn_off_led = rts5227_turn_off_led,
2958c2ecf20Sopenharmony_ci	.enable_auto_blink = rts5227_enable_auto_blink,
2968c2ecf20Sopenharmony_ci	.disable_auto_blink = rts5227_disable_auto_blink,
2978c2ecf20Sopenharmony_ci	.card_power_on = rts5227_card_power_on,
2988c2ecf20Sopenharmony_ci	.card_power_off = rts5227_card_power_off,
2998c2ecf20Sopenharmony_ci	.switch_output_voltage = rts5227_switch_output_voltage,
3008c2ecf20Sopenharmony_ci	.cd_deglitch = NULL,
3018c2ecf20Sopenharmony_ci	.conv_clk_and_div_n = NULL,
3028c2ecf20Sopenharmony_ci};
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci/* SD Pull Control Enable:
3058c2ecf20Sopenharmony_ci *     SD_DAT[3:0] ==> pull up
3068c2ecf20Sopenharmony_ci *     SD_CD       ==> pull up
3078c2ecf20Sopenharmony_ci *     SD_WP       ==> pull up
3088c2ecf20Sopenharmony_ci *     SD_CMD      ==> pull up
3098c2ecf20Sopenharmony_ci *     SD_CLK      ==> pull down
3108c2ecf20Sopenharmony_ci */
3118c2ecf20Sopenharmony_cistatic const u32 rts5227_sd_pull_ctl_enable_tbl[] = {
3128c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
3138c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
3148c2ecf20Sopenharmony_ci	0,
3158c2ecf20Sopenharmony_ci};
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci/* SD Pull Control Disable:
3188c2ecf20Sopenharmony_ci *     SD_DAT[3:0] ==> pull down
3198c2ecf20Sopenharmony_ci *     SD_CD       ==> pull up
3208c2ecf20Sopenharmony_ci *     SD_WP       ==> pull down
3218c2ecf20Sopenharmony_ci *     SD_CMD      ==> pull down
3228c2ecf20Sopenharmony_ci *     SD_CLK      ==> pull down
3238c2ecf20Sopenharmony_ci */
3248c2ecf20Sopenharmony_cistatic const u32 rts5227_sd_pull_ctl_disable_tbl[] = {
3258c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
3268c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
3278c2ecf20Sopenharmony_ci	0,
3288c2ecf20Sopenharmony_ci};
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci/* MS Pull Control Enable:
3318c2ecf20Sopenharmony_ci *     MS CD       ==> pull up
3328c2ecf20Sopenharmony_ci *     others      ==> pull down
3338c2ecf20Sopenharmony_ci */
3348c2ecf20Sopenharmony_cistatic const u32 rts5227_ms_pull_ctl_enable_tbl[] = {
3358c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
3368c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
3378c2ecf20Sopenharmony_ci	0,
3388c2ecf20Sopenharmony_ci};
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_ci/* MS Pull Control Disable:
3418c2ecf20Sopenharmony_ci *     MS CD       ==> pull up
3428c2ecf20Sopenharmony_ci *     others      ==> pull down
3438c2ecf20Sopenharmony_ci */
3448c2ecf20Sopenharmony_cistatic const u32 rts5227_ms_pull_ctl_disable_tbl[] = {
3458c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
3468c2ecf20Sopenharmony_ci	RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
3478c2ecf20Sopenharmony_ci	0,
3488c2ecf20Sopenharmony_ci};
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_civoid rts5227_init_params(struct rtsx_pcr *pcr)
3518c2ecf20Sopenharmony_ci{
3528c2ecf20Sopenharmony_ci	pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
3538c2ecf20Sopenharmony_ci	pcr->num_slots = 2;
3548c2ecf20Sopenharmony_ci	pcr->ops = &rts5227_pcr_ops;
3558c2ecf20Sopenharmony_ci
3568c2ecf20Sopenharmony_ci	pcr->flags = 0;
3578c2ecf20Sopenharmony_ci	pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
3588c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
3598c2ecf20Sopenharmony_ci	pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
3608c2ecf20Sopenharmony_ci	pcr->aspm_en = ASPM_L1_EN;
3618c2ecf20Sopenharmony_ci	pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 27, 15);
3628c2ecf20Sopenharmony_ci	pcr->rx_initial_phase = SET_CLOCK_PHASE(30, 7, 7);
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci	pcr->ic_version = rts5227_get_ic_version(pcr);
3658c2ecf20Sopenharmony_ci	pcr->sd_pull_ctl_enable_tbl = rts5227_sd_pull_ctl_enable_tbl;
3668c2ecf20Sopenharmony_ci	pcr->sd_pull_ctl_disable_tbl = rts5227_sd_pull_ctl_disable_tbl;
3678c2ecf20Sopenharmony_ci	pcr->ms_pull_ctl_enable_tbl = rts5227_ms_pull_ctl_enable_tbl;
3688c2ecf20Sopenharmony_ci	pcr->ms_pull_ctl_disable_tbl = rts5227_ms_pull_ctl_disable_tbl;
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	pcr->reg_pm_ctrl3 = PM_CTRL3;
3718c2ecf20Sopenharmony_ci}
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_cistatic int rts522a_optimize_phy(struct rtsx_pcr *pcr)
3748c2ecf20Sopenharmony_ci{
3758c2ecf20Sopenharmony_ci	int err;
3768c2ecf20Sopenharmony_ci
3778c2ecf20Sopenharmony_ci	err = rtsx_pci_write_register(pcr, RTS522A_PM_CTRL3, D3_DELINK_MODE_EN,
3788c2ecf20Sopenharmony_ci		0x00);
3798c2ecf20Sopenharmony_ci	if (err < 0)
3808c2ecf20Sopenharmony_ci		return err;
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	if (is_version(pcr, 0x522A, IC_VER_A)) {
3838c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, PHY_RCR2,
3848c2ecf20Sopenharmony_ci			PHY_RCR2_INIT_27S);
3858c2ecf20Sopenharmony_ci		if (err)
3868c2ecf20Sopenharmony_ci			return err;
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci		rtsx_pci_write_phy_register(pcr, PHY_RCR1, PHY_RCR1_INIT_27S);
3898c2ecf20Sopenharmony_ci		rtsx_pci_write_phy_register(pcr, PHY_FLD0, PHY_FLD0_INIT_27S);
3908c2ecf20Sopenharmony_ci		rtsx_pci_write_phy_register(pcr, PHY_FLD3, PHY_FLD3_INIT_27S);
3918c2ecf20Sopenharmony_ci		rtsx_pci_write_phy_register(pcr, PHY_FLD4, PHY_FLD4_INIT_27S);
3928c2ecf20Sopenharmony_ci	}
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci	return 0;
3958c2ecf20Sopenharmony_ci}
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_cistatic int rts522a_extra_init_hw(struct rtsx_pcr *pcr)
3988c2ecf20Sopenharmony_ci{
3998c2ecf20Sopenharmony_ci	rts5227_extra_init_hw(pcr);
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	/* Power down OCP for power consumption */
4028c2ecf20Sopenharmony_ci	if (!pcr->card_exist)
4038c2ecf20Sopenharmony_ci		rtsx_pci_write_register(pcr, FPDCTL, OC_POWER_DOWN,
4048c2ecf20Sopenharmony_ci				OC_POWER_DOWN);
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, FUNC_FORCE_CTL, FUNC_FORCE_UPME_XMT_DBG,
4078c2ecf20Sopenharmony_ci		FUNC_FORCE_UPME_XMT_DBG);
4088c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, PCLK_CTL, 0x04, 0x04);
4098c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0);
4108c2ecf20Sopenharmony_ci	rtsx_pci_write_register(pcr, PM_CLK_FORCE_CTL, 0xFF, 0x11);
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	return 0;
4138c2ecf20Sopenharmony_ci}
4148c2ecf20Sopenharmony_ci
4158c2ecf20Sopenharmony_cistatic int rts522a_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
4168c2ecf20Sopenharmony_ci{
4178c2ecf20Sopenharmony_ci	int err;
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	if (voltage == OUTPUT_3V3) {
4208c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, 0x08, 0x57E4);
4218c2ecf20Sopenharmony_ci		if (err < 0)
4228c2ecf20Sopenharmony_ci			return err;
4238c2ecf20Sopenharmony_ci	} else if (voltage == OUTPUT_1V8) {
4248c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, 0x11, 0x3C02);
4258c2ecf20Sopenharmony_ci		if (err < 0)
4268c2ecf20Sopenharmony_ci			return err;
4278c2ecf20Sopenharmony_ci		err = rtsx_pci_write_phy_register(pcr, 0x08, 0x54A4);
4288c2ecf20Sopenharmony_ci		if (err < 0)
4298c2ecf20Sopenharmony_ci			return err;
4308c2ecf20Sopenharmony_ci	} else {
4318c2ecf20Sopenharmony_ci		return -EINVAL;
4328c2ecf20Sopenharmony_ci	}
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_ci	/* set pad drive */
4358c2ecf20Sopenharmony_ci	rtsx_pci_init_cmd(pcr);
4368c2ecf20Sopenharmony_ci	rts5227_fill_driving(pcr, voltage);
4378c2ecf20Sopenharmony_ci	return rtsx_pci_send_cmd(pcr, 100);
4388c2ecf20Sopenharmony_ci}
4398c2ecf20Sopenharmony_ci
4408c2ecf20Sopenharmony_cistatic void rts522a_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
4418c2ecf20Sopenharmony_ci{
4428c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
4438c2ecf20Sopenharmony_ci	int aspm_L1_1, aspm_L1_2;
4448c2ecf20Sopenharmony_ci	u8 val = 0;
4458c2ecf20Sopenharmony_ci
4468c2ecf20Sopenharmony_ci	aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
4478c2ecf20Sopenharmony_ci	aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci	if (active) {
4508c2ecf20Sopenharmony_ci		/* run, latency: 60us */
4518c2ecf20Sopenharmony_ci		if (aspm_L1_1)
4528c2ecf20Sopenharmony_ci			val = option->ltr_l1off_snooze_sspwrgate;
4538c2ecf20Sopenharmony_ci	} else {
4548c2ecf20Sopenharmony_ci		/* l1off, latency: 300us */
4558c2ecf20Sopenharmony_ci		if (aspm_L1_2)
4568c2ecf20Sopenharmony_ci			val = option->ltr_l1off_sspwrgate;
4578c2ecf20Sopenharmony_ci	}
4588c2ecf20Sopenharmony_ci
4598c2ecf20Sopenharmony_ci	rtsx_set_l1off_sub(pcr, val);
4608c2ecf20Sopenharmony_ci}
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_ci/* rts522a operations mainly derived from rts5227, except phy/hw init setting.
4638c2ecf20Sopenharmony_ci */
4648c2ecf20Sopenharmony_cistatic const struct pcr_ops rts522a_pcr_ops = {
4658c2ecf20Sopenharmony_ci	.fetch_vendor_settings = rts5227_fetch_vendor_settings,
4668c2ecf20Sopenharmony_ci	.extra_init_hw = rts522a_extra_init_hw,
4678c2ecf20Sopenharmony_ci	.optimize_phy = rts522a_optimize_phy,
4688c2ecf20Sopenharmony_ci	.turn_on_led = rts5227_turn_on_led,
4698c2ecf20Sopenharmony_ci	.turn_off_led = rts5227_turn_off_led,
4708c2ecf20Sopenharmony_ci	.enable_auto_blink = rts5227_enable_auto_blink,
4718c2ecf20Sopenharmony_ci	.disable_auto_blink = rts5227_disable_auto_blink,
4728c2ecf20Sopenharmony_ci	.card_power_on = rts5227_card_power_on,
4738c2ecf20Sopenharmony_ci	.card_power_off = rts5227_card_power_off,
4748c2ecf20Sopenharmony_ci	.switch_output_voltage = rts522a_switch_output_voltage,
4758c2ecf20Sopenharmony_ci	.cd_deglitch = NULL,
4768c2ecf20Sopenharmony_ci	.conv_clk_and_div_n = NULL,
4778c2ecf20Sopenharmony_ci	.set_l1off_cfg_sub_d0 = rts522a_set_l1off_cfg_sub_d0,
4788c2ecf20Sopenharmony_ci};
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_civoid rts522a_init_params(struct rtsx_pcr *pcr)
4818c2ecf20Sopenharmony_ci{
4828c2ecf20Sopenharmony_ci	struct rtsx_cr_option *option = &pcr->option;
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_ci	rts5227_init_params(pcr);
4858c2ecf20Sopenharmony_ci	pcr->ops = &rts522a_pcr_ops;
4868c2ecf20Sopenharmony_ci	pcr->tx_initial_phase = SET_CLOCK_PHASE(20, 20, 11);
4878c2ecf20Sopenharmony_ci	pcr->reg_pm_ctrl3 = RTS522A_PM_CTRL3;
4888c2ecf20Sopenharmony_ci
4898c2ecf20Sopenharmony_ci	option->dev_flags = LTR_L1SS_PWR_GATE_EN;
4908c2ecf20Sopenharmony_ci	option->ltr_en = true;
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_ci	/* init latency of active, idle, L1OFF to 60us, 300us, 3ms */
4938c2ecf20Sopenharmony_ci	option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
4948c2ecf20Sopenharmony_ci	option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
4958c2ecf20Sopenharmony_ci	option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
4968c2ecf20Sopenharmony_ci	option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
4978c2ecf20Sopenharmony_ci	option->ltr_l1off_sspwrgate = 0x7F;
4988c2ecf20Sopenharmony_ci	option->ltr_l1off_snooze_sspwrgate = 0x78;
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_ci	pcr->option.ocp_en = 1;
5018c2ecf20Sopenharmony_ci	if (pcr->option.ocp_en)
5028c2ecf20Sopenharmony_ci		pcr->hw_param.interrupt_en |= SD_OC_INT_EN;
5038c2ecf20Sopenharmony_ci	pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M;
5048c2ecf20Sopenharmony_ci	pcr->option.sd_800mA_ocp_thd = RTS522A_OCP_THD_800;
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci}
507