18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * driver/mfd/asic3.c 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Compaq ASIC3 support. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * Copyright 2001 Compaq Computer Corporation. 88c2ecf20Sopenharmony_ci * Copyright 2004-2005 Phil Blundell 98c2ecf20Sopenharmony_ci * Copyright 2007-2008 OpenedHand Ltd. 108c2ecf20Sopenharmony_ci * 118c2ecf20Sopenharmony_ci * Authors: Phil Blundell <pb@handhelds.org>, 128c2ecf20Sopenharmony_ci * Samuel Ortiz <sameo@openedhand.com> 138c2ecf20Sopenharmony_ci */ 148c2ecf20Sopenharmony_ci 158c2ecf20Sopenharmony_ci#include <linux/kernel.h> 168c2ecf20Sopenharmony_ci#include <linux/delay.h> 178c2ecf20Sopenharmony_ci#include <linux/irq.h> 188c2ecf20Sopenharmony_ci#include <linux/gpio/driver.h> 198c2ecf20Sopenharmony_ci#include <linux/export.h> 208c2ecf20Sopenharmony_ci#include <linux/io.h> 218c2ecf20Sopenharmony_ci#include <linux/slab.h> 228c2ecf20Sopenharmony_ci#include <linux/spinlock.h> 238c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#include <linux/mfd/asic3.h> 268c2ecf20Sopenharmony_ci#include <linux/mfd/core.h> 278c2ecf20Sopenharmony_ci#include <linux/mfd/ds1wm.h> 288c2ecf20Sopenharmony_ci#include <linux/mfd/tmio.h> 298c2ecf20Sopenharmony_ci 308c2ecf20Sopenharmony_ci#include <linux/mmc/host.h> 318c2ecf20Sopenharmony_ci 328c2ecf20Sopenharmony_cienum { 338c2ecf20Sopenharmony_ci ASIC3_CLOCK_SPI, 348c2ecf20Sopenharmony_ci ASIC3_CLOCK_OWM, 358c2ecf20Sopenharmony_ci ASIC3_CLOCK_PWM0, 368c2ecf20Sopenharmony_ci ASIC3_CLOCK_PWM1, 378c2ecf20Sopenharmony_ci ASIC3_CLOCK_LED0, 388c2ecf20Sopenharmony_ci ASIC3_CLOCK_LED1, 398c2ecf20Sopenharmony_ci ASIC3_CLOCK_LED2, 408c2ecf20Sopenharmony_ci ASIC3_CLOCK_SD_HOST, 418c2ecf20Sopenharmony_ci ASIC3_CLOCK_SD_BUS, 428c2ecf20Sopenharmony_ci ASIC3_CLOCK_SMBUS, 438c2ecf20Sopenharmony_ci ASIC3_CLOCK_EX0, 448c2ecf20Sopenharmony_ci ASIC3_CLOCK_EX1, 458c2ecf20Sopenharmony_ci}; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistruct asic3_clk { 488c2ecf20Sopenharmony_ci int enabled; 498c2ecf20Sopenharmony_ci unsigned int cdex; 508c2ecf20Sopenharmony_ci unsigned long rate; 518c2ecf20Sopenharmony_ci}; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci#define INIT_CDEX(_name, _rate) \ 548c2ecf20Sopenharmony_ci [ASIC3_CLOCK_##_name] = { \ 558c2ecf20Sopenharmony_ci .cdex = CLOCK_CDEX_##_name, \ 568c2ecf20Sopenharmony_ci .rate = _rate, \ 578c2ecf20Sopenharmony_ci } 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_cistatic struct asic3_clk asic3_clk_init[] __initdata = { 608c2ecf20Sopenharmony_ci INIT_CDEX(SPI, 0), 618c2ecf20Sopenharmony_ci INIT_CDEX(OWM, 5000000), 628c2ecf20Sopenharmony_ci INIT_CDEX(PWM0, 0), 638c2ecf20Sopenharmony_ci INIT_CDEX(PWM1, 0), 648c2ecf20Sopenharmony_ci INIT_CDEX(LED0, 0), 658c2ecf20Sopenharmony_ci INIT_CDEX(LED1, 0), 668c2ecf20Sopenharmony_ci INIT_CDEX(LED2, 0), 678c2ecf20Sopenharmony_ci INIT_CDEX(SD_HOST, 24576000), 688c2ecf20Sopenharmony_ci INIT_CDEX(SD_BUS, 12288000), 698c2ecf20Sopenharmony_ci INIT_CDEX(SMBUS, 0), 708c2ecf20Sopenharmony_ci INIT_CDEX(EX0, 32768), 718c2ecf20Sopenharmony_ci INIT_CDEX(EX1, 24576000), 728c2ecf20Sopenharmony_ci}; 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_cistruct asic3 { 758c2ecf20Sopenharmony_ci void __iomem *mapping; 768c2ecf20Sopenharmony_ci unsigned int bus_shift; 778c2ecf20Sopenharmony_ci unsigned int irq_nr; 788c2ecf20Sopenharmony_ci unsigned int irq_base; 798c2ecf20Sopenharmony_ci raw_spinlock_t lock; 808c2ecf20Sopenharmony_ci u16 irq_bothedge[4]; 818c2ecf20Sopenharmony_ci struct gpio_chip gpio; 828c2ecf20Sopenharmony_ci struct device *dev; 838c2ecf20Sopenharmony_ci void __iomem *tmio_cnf; 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_ci struct asic3_clk clocks[ARRAY_SIZE(asic3_clk_init)]; 868c2ecf20Sopenharmony_ci}; 878c2ecf20Sopenharmony_ci 888c2ecf20Sopenharmony_cistatic int asic3_gpio_get(struct gpio_chip *chip, unsigned offset); 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_civoid asic3_write_register(struct asic3 *asic, unsigned int reg, u32 value) 918c2ecf20Sopenharmony_ci{ 928c2ecf20Sopenharmony_ci iowrite16(value, asic->mapping + 938c2ecf20Sopenharmony_ci (reg >> asic->bus_shift)); 948c2ecf20Sopenharmony_ci} 958c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(asic3_write_register); 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_ciu32 asic3_read_register(struct asic3 *asic, unsigned int reg) 988c2ecf20Sopenharmony_ci{ 998c2ecf20Sopenharmony_ci return ioread16(asic->mapping + 1008c2ecf20Sopenharmony_ci (reg >> asic->bus_shift)); 1018c2ecf20Sopenharmony_ci} 1028c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(asic3_read_register); 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_cistatic void asic3_set_register(struct asic3 *asic, u32 reg, u32 bits, bool set) 1058c2ecf20Sopenharmony_ci{ 1068c2ecf20Sopenharmony_ci unsigned long flags; 1078c2ecf20Sopenharmony_ci u32 val; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 1108c2ecf20Sopenharmony_ci val = asic3_read_register(asic, reg); 1118c2ecf20Sopenharmony_ci if (set) 1128c2ecf20Sopenharmony_ci val |= bits; 1138c2ecf20Sopenharmony_ci else 1148c2ecf20Sopenharmony_ci val &= ~bits; 1158c2ecf20Sopenharmony_ci asic3_write_register(asic, reg, val); 1168c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 1178c2ecf20Sopenharmony_ci} 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci/* IRQs */ 1208c2ecf20Sopenharmony_ci#define MAX_ASIC_ISR_LOOPS 20 1218c2ecf20Sopenharmony_ci#define ASIC3_GPIO_BASE_INCR \ 1228c2ecf20Sopenharmony_ci (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE) 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_cistatic void asic3_irq_flip_edge(struct asic3 *asic, 1258c2ecf20Sopenharmony_ci u32 base, int bit) 1268c2ecf20Sopenharmony_ci{ 1278c2ecf20Sopenharmony_ci u16 edge; 1288c2ecf20Sopenharmony_ci unsigned long flags; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 1318c2ecf20Sopenharmony_ci edge = asic3_read_register(asic, 1328c2ecf20Sopenharmony_ci base + ASIC3_GPIO_EDGE_TRIGGER); 1338c2ecf20Sopenharmony_ci edge ^= bit; 1348c2ecf20Sopenharmony_ci asic3_write_register(asic, 1358c2ecf20Sopenharmony_ci base + ASIC3_GPIO_EDGE_TRIGGER, edge); 1368c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 1378c2ecf20Sopenharmony_ci} 1388c2ecf20Sopenharmony_ci 1398c2ecf20Sopenharmony_cistatic void asic3_irq_demux(struct irq_desc *desc) 1408c2ecf20Sopenharmony_ci{ 1418c2ecf20Sopenharmony_ci struct asic3 *asic = irq_desc_get_handler_data(desc); 1428c2ecf20Sopenharmony_ci struct irq_data *data = irq_desc_get_irq_data(desc); 1438c2ecf20Sopenharmony_ci int iter, i; 1448c2ecf20Sopenharmony_ci unsigned long flags; 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_ci data->chip->irq_ack(data); 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci for (iter = 0 ; iter < MAX_ASIC_ISR_LOOPS; iter++) { 1498c2ecf20Sopenharmony_ci u32 status; 1508c2ecf20Sopenharmony_ci int bank; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 1538c2ecf20Sopenharmony_ci status = asic3_read_register(asic, 1548c2ecf20Sopenharmony_ci ASIC3_OFFSET(INTR, P_INT_STAT)); 1558c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci /* Check all ten register bits */ 1588c2ecf20Sopenharmony_ci if ((status & 0x3ff) == 0) 1598c2ecf20Sopenharmony_ci break; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci /* Handle GPIO IRQs */ 1628c2ecf20Sopenharmony_ci for (bank = 0; bank < ASIC3_NUM_GPIO_BANKS; bank++) { 1638c2ecf20Sopenharmony_ci if (status & (1 << bank)) { 1648c2ecf20Sopenharmony_ci unsigned long base, istat; 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_ci base = ASIC3_GPIO_A_BASE 1678c2ecf20Sopenharmony_ci + bank * ASIC3_GPIO_BASE_INCR; 1688c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 1698c2ecf20Sopenharmony_ci istat = asic3_read_register(asic, 1708c2ecf20Sopenharmony_ci base + 1718c2ecf20Sopenharmony_ci ASIC3_GPIO_INT_STATUS); 1728c2ecf20Sopenharmony_ci /* Clearing IntStatus */ 1738c2ecf20Sopenharmony_ci asic3_write_register(asic, 1748c2ecf20Sopenharmony_ci base + 1758c2ecf20Sopenharmony_ci ASIC3_GPIO_INT_STATUS, 0); 1768c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ci for (i = 0; i < ASIC3_GPIOS_PER_BANK; i++) { 1798c2ecf20Sopenharmony_ci int bit = (1 << i); 1808c2ecf20Sopenharmony_ci unsigned int irqnr; 1818c2ecf20Sopenharmony_ci 1828c2ecf20Sopenharmony_ci if (!(istat & bit)) 1838c2ecf20Sopenharmony_ci continue; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci irqnr = asic->irq_base + 1868c2ecf20Sopenharmony_ci (ASIC3_GPIOS_PER_BANK * bank) 1878c2ecf20Sopenharmony_ci + i; 1888c2ecf20Sopenharmony_ci generic_handle_irq(irqnr); 1898c2ecf20Sopenharmony_ci if (asic->irq_bothedge[bank] & bit) 1908c2ecf20Sopenharmony_ci asic3_irq_flip_edge(asic, base, 1918c2ecf20Sopenharmony_ci bit); 1928c2ecf20Sopenharmony_ci } 1938c2ecf20Sopenharmony_ci } 1948c2ecf20Sopenharmony_ci } 1958c2ecf20Sopenharmony_ci 1968c2ecf20Sopenharmony_ci /* Handle remaining IRQs in the status register */ 1978c2ecf20Sopenharmony_ci for (i = ASIC3_NUM_GPIOS; i < ASIC3_NR_IRQS; i++) { 1988c2ecf20Sopenharmony_ci /* They start at bit 4 and go up */ 1998c2ecf20Sopenharmony_ci if (status & (1 << (i - ASIC3_NUM_GPIOS + 4))) 2008c2ecf20Sopenharmony_ci generic_handle_irq(asic->irq_base + i); 2018c2ecf20Sopenharmony_ci } 2028c2ecf20Sopenharmony_ci } 2038c2ecf20Sopenharmony_ci 2048c2ecf20Sopenharmony_ci if (iter >= MAX_ASIC_ISR_LOOPS) 2058c2ecf20Sopenharmony_ci dev_err(asic->dev, "interrupt processing overrun\n"); 2068c2ecf20Sopenharmony_ci} 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_cistatic inline int asic3_irq_to_bank(struct asic3 *asic, int irq) 2098c2ecf20Sopenharmony_ci{ 2108c2ecf20Sopenharmony_ci int n; 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_ci n = (irq - asic->irq_base) >> 4; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci return (n * (ASIC3_GPIO_B_BASE - ASIC3_GPIO_A_BASE)); 2158c2ecf20Sopenharmony_ci} 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_cistatic inline int asic3_irq_to_index(struct asic3 *asic, int irq) 2188c2ecf20Sopenharmony_ci{ 2198c2ecf20Sopenharmony_ci return (irq - asic->irq_base) & 0xf; 2208c2ecf20Sopenharmony_ci} 2218c2ecf20Sopenharmony_ci 2228c2ecf20Sopenharmony_cistatic void asic3_mask_gpio_irq(struct irq_data *data) 2238c2ecf20Sopenharmony_ci{ 2248c2ecf20Sopenharmony_ci struct asic3 *asic = irq_data_get_irq_chip_data(data); 2258c2ecf20Sopenharmony_ci u32 val, bank, index; 2268c2ecf20Sopenharmony_ci unsigned long flags; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci bank = asic3_irq_to_bank(asic, data->irq); 2298c2ecf20Sopenharmony_ci index = asic3_irq_to_index(asic, data->irq); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 2328c2ecf20Sopenharmony_ci val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK); 2338c2ecf20Sopenharmony_ci val |= 1 << index; 2348c2ecf20Sopenharmony_ci asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val); 2358c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 2368c2ecf20Sopenharmony_ci} 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_cistatic void asic3_mask_irq(struct irq_data *data) 2398c2ecf20Sopenharmony_ci{ 2408c2ecf20Sopenharmony_ci struct asic3 *asic = irq_data_get_irq_chip_data(data); 2418c2ecf20Sopenharmony_ci int regval; 2428c2ecf20Sopenharmony_ci unsigned long flags; 2438c2ecf20Sopenharmony_ci 2448c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 2458c2ecf20Sopenharmony_ci regval = asic3_read_register(asic, 2468c2ecf20Sopenharmony_ci ASIC3_INTR_BASE + 2478c2ecf20Sopenharmony_ci ASIC3_INTR_INT_MASK); 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci regval &= ~(ASIC3_INTMASK_MASK0 << 2508c2ecf20Sopenharmony_ci (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS))); 2518c2ecf20Sopenharmony_ci 2528c2ecf20Sopenharmony_ci asic3_write_register(asic, 2538c2ecf20Sopenharmony_ci ASIC3_INTR_BASE + 2548c2ecf20Sopenharmony_ci ASIC3_INTR_INT_MASK, 2558c2ecf20Sopenharmony_ci regval); 2568c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 2578c2ecf20Sopenharmony_ci} 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_cistatic void asic3_unmask_gpio_irq(struct irq_data *data) 2608c2ecf20Sopenharmony_ci{ 2618c2ecf20Sopenharmony_ci struct asic3 *asic = irq_data_get_irq_chip_data(data); 2628c2ecf20Sopenharmony_ci u32 val, bank, index; 2638c2ecf20Sopenharmony_ci unsigned long flags; 2648c2ecf20Sopenharmony_ci 2658c2ecf20Sopenharmony_ci bank = asic3_irq_to_bank(asic, data->irq); 2668c2ecf20Sopenharmony_ci index = asic3_irq_to_index(asic, data->irq); 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 2698c2ecf20Sopenharmony_ci val = asic3_read_register(asic, bank + ASIC3_GPIO_MASK); 2708c2ecf20Sopenharmony_ci val &= ~(1 << index); 2718c2ecf20Sopenharmony_ci asic3_write_register(asic, bank + ASIC3_GPIO_MASK, val); 2728c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 2738c2ecf20Sopenharmony_ci} 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_cistatic void asic3_unmask_irq(struct irq_data *data) 2768c2ecf20Sopenharmony_ci{ 2778c2ecf20Sopenharmony_ci struct asic3 *asic = irq_data_get_irq_chip_data(data); 2788c2ecf20Sopenharmony_ci int regval; 2798c2ecf20Sopenharmony_ci unsigned long flags; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 2828c2ecf20Sopenharmony_ci regval = asic3_read_register(asic, 2838c2ecf20Sopenharmony_ci ASIC3_INTR_BASE + 2848c2ecf20Sopenharmony_ci ASIC3_INTR_INT_MASK); 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci regval |= (ASIC3_INTMASK_MASK0 << 2878c2ecf20Sopenharmony_ci (data->irq - (asic->irq_base + ASIC3_NUM_GPIOS))); 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci asic3_write_register(asic, 2908c2ecf20Sopenharmony_ci ASIC3_INTR_BASE + 2918c2ecf20Sopenharmony_ci ASIC3_INTR_INT_MASK, 2928c2ecf20Sopenharmony_ci regval); 2938c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 2948c2ecf20Sopenharmony_ci} 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_cistatic int asic3_gpio_irq_type(struct irq_data *data, unsigned int type) 2978c2ecf20Sopenharmony_ci{ 2988c2ecf20Sopenharmony_ci struct asic3 *asic = irq_data_get_irq_chip_data(data); 2998c2ecf20Sopenharmony_ci u32 bank, index; 3008c2ecf20Sopenharmony_ci u16 trigger, level, edge, bit; 3018c2ecf20Sopenharmony_ci unsigned long flags; 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci bank = asic3_irq_to_bank(asic, data->irq); 3048c2ecf20Sopenharmony_ci index = asic3_irq_to_index(asic, data->irq); 3058c2ecf20Sopenharmony_ci bit = 1<<index; 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 3088c2ecf20Sopenharmony_ci level = asic3_read_register(asic, 3098c2ecf20Sopenharmony_ci bank + ASIC3_GPIO_LEVEL_TRIGGER); 3108c2ecf20Sopenharmony_ci edge = asic3_read_register(asic, 3118c2ecf20Sopenharmony_ci bank + ASIC3_GPIO_EDGE_TRIGGER); 3128c2ecf20Sopenharmony_ci trigger = asic3_read_register(asic, 3138c2ecf20Sopenharmony_ci bank + ASIC3_GPIO_TRIGGER_TYPE); 3148c2ecf20Sopenharmony_ci asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] &= ~bit; 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci if (type == IRQ_TYPE_EDGE_RISING) { 3178c2ecf20Sopenharmony_ci trigger |= bit; 3188c2ecf20Sopenharmony_ci edge |= bit; 3198c2ecf20Sopenharmony_ci } else if (type == IRQ_TYPE_EDGE_FALLING) { 3208c2ecf20Sopenharmony_ci trigger |= bit; 3218c2ecf20Sopenharmony_ci edge &= ~bit; 3228c2ecf20Sopenharmony_ci } else if (type == IRQ_TYPE_EDGE_BOTH) { 3238c2ecf20Sopenharmony_ci trigger |= bit; 3248c2ecf20Sopenharmony_ci if (asic3_gpio_get(&asic->gpio, data->irq - asic->irq_base)) 3258c2ecf20Sopenharmony_ci edge &= ~bit; 3268c2ecf20Sopenharmony_ci else 3278c2ecf20Sopenharmony_ci edge |= bit; 3288c2ecf20Sopenharmony_ci asic->irq_bothedge[(data->irq - asic->irq_base) >> 4] |= bit; 3298c2ecf20Sopenharmony_ci } else if (type == IRQ_TYPE_LEVEL_LOW) { 3308c2ecf20Sopenharmony_ci trigger &= ~bit; 3318c2ecf20Sopenharmony_ci level &= ~bit; 3328c2ecf20Sopenharmony_ci } else if (type == IRQ_TYPE_LEVEL_HIGH) { 3338c2ecf20Sopenharmony_ci trigger &= ~bit; 3348c2ecf20Sopenharmony_ci level |= bit; 3358c2ecf20Sopenharmony_ci } else { 3368c2ecf20Sopenharmony_ci /* 3378c2ecf20Sopenharmony_ci * if type == IRQ_TYPE_NONE, we should mask interrupts, but 3388c2ecf20Sopenharmony_ci * be careful to not unmask them if mask was also called. 3398c2ecf20Sopenharmony_ci * Probably need internal state for mask. 3408c2ecf20Sopenharmony_ci */ 3418c2ecf20Sopenharmony_ci dev_notice(asic->dev, "irq type not changed\n"); 3428c2ecf20Sopenharmony_ci } 3438c2ecf20Sopenharmony_ci asic3_write_register(asic, bank + ASIC3_GPIO_LEVEL_TRIGGER, 3448c2ecf20Sopenharmony_ci level); 3458c2ecf20Sopenharmony_ci asic3_write_register(asic, bank + ASIC3_GPIO_EDGE_TRIGGER, 3468c2ecf20Sopenharmony_ci edge); 3478c2ecf20Sopenharmony_ci asic3_write_register(asic, bank + ASIC3_GPIO_TRIGGER_TYPE, 3488c2ecf20Sopenharmony_ci trigger); 3498c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 3508c2ecf20Sopenharmony_ci return 0; 3518c2ecf20Sopenharmony_ci} 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_cistatic int asic3_gpio_irq_set_wake(struct irq_data *data, unsigned int on) 3548c2ecf20Sopenharmony_ci{ 3558c2ecf20Sopenharmony_ci struct asic3 *asic = irq_data_get_irq_chip_data(data); 3568c2ecf20Sopenharmony_ci u32 bank, index; 3578c2ecf20Sopenharmony_ci u16 bit; 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci bank = asic3_irq_to_bank(asic, data->irq); 3608c2ecf20Sopenharmony_ci index = asic3_irq_to_index(asic, data->irq); 3618c2ecf20Sopenharmony_ci bit = 1<<index; 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci asic3_set_register(asic, bank + ASIC3_GPIO_SLEEP_MASK, bit, !on); 3648c2ecf20Sopenharmony_ci 3658c2ecf20Sopenharmony_ci return 0; 3668c2ecf20Sopenharmony_ci} 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_cistatic struct irq_chip asic3_gpio_irq_chip = { 3698c2ecf20Sopenharmony_ci .name = "ASIC3-GPIO", 3708c2ecf20Sopenharmony_ci .irq_ack = asic3_mask_gpio_irq, 3718c2ecf20Sopenharmony_ci .irq_mask = asic3_mask_gpio_irq, 3728c2ecf20Sopenharmony_ci .irq_unmask = asic3_unmask_gpio_irq, 3738c2ecf20Sopenharmony_ci .irq_set_type = asic3_gpio_irq_type, 3748c2ecf20Sopenharmony_ci .irq_set_wake = asic3_gpio_irq_set_wake, 3758c2ecf20Sopenharmony_ci}; 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_cistatic struct irq_chip asic3_irq_chip = { 3788c2ecf20Sopenharmony_ci .name = "ASIC3", 3798c2ecf20Sopenharmony_ci .irq_ack = asic3_mask_irq, 3808c2ecf20Sopenharmony_ci .irq_mask = asic3_mask_irq, 3818c2ecf20Sopenharmony_ci .irq_unmask = asic3_unmask_irq, 3828c2ecf20Sopenharmony_ci}; 3838c2ecf20Sopenharmony_ci 3848c2ecf20Sopenharmony_cistatic int __init asic3_irq_probe(struct platform_device *pdev) 3858c2ecf20Sopenharmony_ci{ 3868c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 3878c2ecf20Sopenharmony_ci unsigned long clksel = 0; 3888c2ecf20Sopenharmony_ci unsigned int irq, irq_base; 3898c2ecf20Sopenharmony_ci int ret; 3908c2ecf20Sopenharmony_ci 3918c2ecf20Sopenharmony_ci ret = platform_get_irq(pdev, 0); 3928c2ecf20Sopenharmony_ci if (ret < 0) 3938c2ecf20Sopenharmony_ci return ret; 3948c2ecf20Sopenharmony_ci asic->irq_nr = ret; 3958c2ecf20Sopenharmony_ci 3968c2ecf20Sopenharmony_ci /* turn on clock to IRQ controller */ 3978c2ecf20Sopenharmony_ci clksel |= CLOCK_SEL_CX; 3988c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 3998c2ecf20Sopenharmony_ci clksel); 4008c2ecf20Sopenharmony_ci 4018c2ecf20Sopenharmony_ci irq_base = asic->irq_base; 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) { 4048c2ecf20Sopenharmony_ci if (irq < asic->irq_base + ASIC3_NUM_GPIOS) 4058c2ecf20Sopenharmony_ci irq_set_chip(irq, &asic3_gpio_irq_chip); 4068c2ecf20Sopenharmony_ci else 4078c2ecf20Sopenharmony_ci irq_set_chip(irq, &asic3_irq_chip); 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_ci irq_set_chip_data(irq, asic); 4108c2ecf20Sopenharmony_ci irq_set_handler(irq, handle_level_irq); 4118c2ecf20Sopenharmony_ci irq_clear_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE); 4128c2ecf20Sopenharmony_ci } 4138c2ecf20Sopenharmony_ci 4148c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(INTR, INT_MASK), 4158c2ecf20Sopenharmony_ci ASIC3_INTMASK_GINTMASK); 4168c2ecf20Sopenharmony_ci 4178c2ecf20Sopenharmony_ci irq_set_chained_handler_and_data(asic->irq_nr, asic3_irq_demux, asic); 4188c2ecf20Sopenharmony_ci irq_set_irq_type(asic->irq_nr, IRQ_TYPE_EDGE_RISING); 4198c2ecf20Sopenharmony_ci 4208c2ecf20Sopenharmony_ci return 0; 4218c2ecf20Sopenharmony_ci} 4228c2ecf20Sopenharmony_ci 4238c2ecf20Sopenharmony_cistatic void asic3_irq_remove(struct platform_device *pdev) 4248c2ecf20Sopenharmony_ci{ 4258c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 4268c2ecf20Sopenharmony_ci unsigned int irq, irq_base; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci irq_base = asic->irq_base; 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci for (irq = irq_base; irq < irq_base + ASIC3_NR_IRQS; irq++) { 4318c2ecf20Sopenharmony_ci irq_set_status_flags(irq, IRQ_NOREQUEST | IRQ_NOPROBE); 4328c2ecf20Sopenharmony_ci irq_set_chip_and_handler(irq, NULL, NULL); 4338c2ecf20Sopenharmony_ci irq_set_chip_data(irq, NULL); 4348c2ecf20Sopenharmony_ci } 4358c2ecf20Sopenharmony_ci irq_set_chained_handler(asic->irq_nr, NULL); 4368c2ecf20Sopenharmony_ci} 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_ci/* GPIOs */ 4398c2ecf20Sopenharmony_cistatic int asic3_gpio_direction(struct gpio_chip *chip, 4408c2ecf20Sopenharmony_ci unsigned offset, int out) 4418c2ecf20Sopenharmony_ci{ 4428c2ecf20Sopenharmony_ci u32 mask = ASIC3_GPIO_TO_MASK(offset), out_reg; 4438c2ecf20Sopenharmony_ci unsigned int gpio_base; 4448c2ecf20Sopenharmony_ci unsigned long flags; 4458c2ecf20Sopenharmony_ci struct asic3 *asic; 4468c2ecf20Sopenharmony_ci 4478c2ecf20Sopenharmony_ci asic = gpiochip_get_data(chip); 4488c2ecf20Sopenharmony_ci gpio_base = ASIC3_GPIO_TO_BASE(offset); 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci if (gpio_base > ASIC3_GPIO_D_BASE) { 4518c2ecf20Sopenharmony_ci dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n", 4528c2ecf20Sopenharmony_ci gpio_base, offset); 4538c2ecf20Sopenharmony_ci return -EINVAL; 4548c2ecf20Sopenharmony_ci } 4558c2ecf20Sopenharmony_ci 4568c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_DIRECTION); 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci /* Input is 0, Output is 1 */ 4618c2ecf20Sopenharmony_ci if (out) 4628c2ecf20Sopenharmony_ci out_reg |= mask; 4638c2ecf20Sopenharmony_ci else 4648c2ecf20Sopenharmony_ci out_reg &= ~mask; 4658c2ecf20Sopenharmony_ci 4668c2ecf20Sopenharmony_ci asic3_write_register(asic, gpio_base + ASIC3_GPIO_DIRECTION, out_reg); 4678c2ecf20Sopenharmony_ci 4688c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci return 0; 4718c2ecf20Sopenharmony_ci 4728c2ecf20Sopenharmony_ci} 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_cistatic int asic3_gpio_direction_input(struct gpio_chip *chip, 4758c2ecf20Sopenharmony_ci unsigned offset) 4768c2ecf20Sopenharmony_ci{ 4778c2ecf20Sopenharmony_ci return asic3_gpio_direction(chip, offset, 0); 4788c2ecf20Sopenharmony_ci} 4798c2ecf20Sopenharmony_ci 4808c2ecf20Sopenharmony_cistatic int asic3_gpio_direction_output(struct gpio_chip *chip, 4818c2ecf20Sopenharmony_ci unsigned offset, int value) 4828c2ecf20Sopenharmony_ci{ 4838c2ecf20Sopenharmony_ci return asic3_gpio_direction(chip, offset, 1); 4848c2ecf20Sopenharmony_ci} 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_cistatic int asic3_gpio_get(struct gpio_chip *chip, 4878c2ecf20Sopenharmony_ci unsigned offset) 4888c2ecf20Sopenharmony_ci{ 4898c2ecf20Sopenharmony_ci unsigned int gpio_base; 4908c2ecf20Sopenharmony_ci u32 mask = ASIC3_GPIO_TO_MASK(offset); 4918c2ecf20Sopenharmony_ci struct asic3 *asic; 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci asic = gpiochip_get_data(chip); 4948c2ecf20Sopenharmony_ci gpio_base = ASIC3_GPIO_TO_BASE(offset); 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci if (gpio_base > ASIC3_GPIO_D_BASE) { 4978c2ecf20Sopenharmony_ci dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n", 4988c2ecf20Sopenharmony_ci gpio_base, offset); 4998c2ecf20Sopenharmony_ci return -EINVAL; 5008c2ecf20Sopenharmony_ci } 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci return !!(asic3_read_register(asic, 5038c2ecf20Sopenharmony_ci gpio_base + ASIC3_GPIO_STATUS) & mask); 5048c2ecf20Sopenharmony_ci} 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_cistatic void asic3_gpio_set(struct gpio_chip *chip, 5078c2ecf20Sopenharmony_ci unsigned offset, int value) 5088c2ecf20Sopenharmony_ci{ 5098c2ecf20Sopenharmony_ci u32 mask, out_reg; 5108c2ecf20Sopenharmony_ci unsigned int gpio_base; 5118c2ecf20Sopenharmony_ci unsigned long flags; 5128c2ecf20Sopenharmony_ci struct asic3 *asic; 5138c2ecf20Sopenharmony_ci 5148c2ecf20Sopenharmony_ci asic = gpiochip_get_data(chip); 5158c2ecf20Sopenharmony_ci gpio_base = ASIC3_GPIO_TO_BASE(offset); 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_ci if (gpio_base > ASIC3_GPIO_D_BASE) { 5188c2ecf20Sopenharmony_ci dev_err(asic->dev, "Invalid base (0x%x) for gpio %d\n", 5198c2ecf20Sopenharmony_ci gpio_base, offset); 5208c2ecf20Sopenharmony_ci return; 5218c2ecf20Sopenharmony_ci } 5228c2ecf20Sopenharmony_ci 5238c2ecf20Sopenharmony_ci mask = ASIC3_GPIO_TO_MASK(offset); 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 5268c2ecf20Sopenharmony_ci 5278c2ecf20Sopenharmony_ci out_reg = asic3_read_register(asic, gpio_base + ASIC3_GPIO_OUT); 5288c2ecf20Sopenharmony_ci 5298c2ecf20Sopenharmony_ci if (value) 5308c2ecf20Sopenharmony_ci out_reg |= mask; 5318c2ecf20Sopenharmony_ci else 5328c2ecf20Sopenharmony_ci out_reg &= ~mask; 5338c2ecf20Sopenharmony_ci 5348c2ecf20Sopenharmony_ci asic3_write_register(asic, gpio_base + ASIC3_GPIO_OUT, out_reg); 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 5378c2ecf20Sopenharmony_ci} 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_cistatic int asic3_gpio_to_irq(struct gpio_chip *chip, unsigned offset) 5408c2ecf20Sopenharmony_ci{ 5418c2ecf20Sopenharmony_ci struct asic3 *asic = gpiochip_get_data(chip); 5428c2ecf20Sopenharmony_ci 5438c2ecf20Sopenharmony_ci return asic->irq_base + offset; 5448c2ecf20Sopenharmony_ci} 5458c2ecf20Sopenharmony_ci 5468c2ecf20Sopenharmony_cistatic __init int asic3_gpio_probe(struct platform_device *pdev, 5478c2ecf20Sopenharmony_ci u16 *gpio_config, int num) 5488c2ecf20Sopenharmony_ci{ 5498c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 5508c2ecf20Sopenharmony_ci u16 alt_reg[ASIC3_NUM_GPIO_BANKS]; 5518c2ecf20Sopenharmony_ci u16 out_reg[ASIC3_NUM_GPIO_BANKS]; 5528c2ecf20Sopenharmony_ci u16 dir_reg[ASIC3_NUM_GPIO_BANKS]; 5538c2ecf20Sopenharmony_ci int i; 5548c2ecf20Sopenharmony_ci 5558c2ecf20Sopenharmony_ci memset(alt_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16)); 5568c2ecf20Sopenharmony_ci memset(out_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16)); 5578c2ecf20Sopenharmony_ci memset(dir_reg, 0, ASIC3_NUM_GPIO_BANKS * sizeof(u16)); 5588c2ecf20Sopenharmony_ci 5598c2ecf20Sopenharmony_ci /* Enable all GPIOs */ 5608c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_GPIO_OFFSET(A, MASK), 0xffff); 5618c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_GPIO_OFFSET(B, MASK), 0xffff); 5628c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_GPIO_OFFSET(C, MASK), 0xffff); 5638c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_GPIO_OFFSET(D, MASK), 0xffff); 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_ci for (i = 0; i < num; i++) { 5668c2ecf20Sopenharmony_ci u8 alt, pin, dir, init, bank_num, bit_num; 5678c2ecf20Sopenharmony_ci u16 config = gpio_config[i]; 5688c2ecf20Sopenharmony_ci 5698c2ecf20Sopenharmony_ci pin = ASIC3_CONFIG_GPIO_PIN(config); 5708c2ecf20Sopenharmony_ci alt = ASIC3_CONFIG_GPIO_ALT(config); 5718c2ecf20Sopenharmony_ci dir = ASIC3_CONFIG_GPIO_DIR(config); 5728c2ecf20Sopenharmony_ci init = ASIC3_CONFIG_GPIO_INIT(config); 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci bank_num = ASIC3_GPIO_TO_BANK(pin); 5758c2ecf20Sopenharmony_ci bit_num = ASIC3_GPIO_TO_BIT(pin); 5768c2ecf20Sopenharmony_ci 5778c2ecf20Sopenharmony_ci alt_reg[bank_num] |= (alt << bit_num); 5788c2ecf20Sopenharmony_ci out_reg[bank_num] |= (init << bit_num); 5798c2ecf20Sopenharmony_ci dir_reg[bank_num] |= (dir << bit_num); 5808c2ecf20Sopenharmony_ci } 5818c2ecf20Sopenharmony_ci 5828c2ecf20Sopenharmony_ci for (i = 0; i < ASIC3_NUM_GPIO_BANKS; i++) { 5838c2ecf20Sopenharmony_ci asic3_write_register(asic, 5848c2ecf20Sopenharmony_ci ASIC3_BANK_TO_BASE(i) + 5858c2ecf20Sopenharmony_ci ASIC3_GPIO_DIRECTION, 5868c2ecf20Sopenharmony_ci dir_reg[i]); 5878c2ecf20Sopenharmony_ci asic3_write_register(asic, 5888c2ecf20Sopenharmony_ci ASIC3_BANK_TO_BASE(i) + ASIC3_GPIO_OUT, 5898c2ecf20Sopenharmony_ci out_reg[i]); 5908c2ecf20Sopenharmony_ci asic3_write_register(asic, 5918c2ecf20Sopenharmony_ci ASIC3_BANK_TO_BASE(i) + 5928c2ecf20Sopenharmony_ci ASIC3_GPIO_ALT_FUNCTION, 5938c2ecf20Sopenharmony_ci alt_reg[i]); 5948c2ecf20Sopenharmony_ci } 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci return gpiochip_add_data(&asic->gpio, asic); 5978c2ecf20Sopenharmony_ci} 5988c2ecf20Sopenharmony_ci 5998c2ecf20Sopenharmony_cistatic int asic3_gpio_remove(struct platform_device *pdev) 6008c2ecf20Sopenharmony_ci{ 6018c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 6028c2ecf20Sopenharmony_ci 6038c2ecf20Sopenharmony_ci gpiochip_remove(&asic->gpio); 6048c2ecf20Sopenharmony_ci return 0; 6058c2ecf20Sopenharmony_ci} 6068c2ecf20Sopenharmony_ci 6078c2ecf20Sopenharmony_cistatic void asic3_clk_enable(struct asic3 *asic, struct asic3_clk *clk) 6088c2ecf20Sopenharmony_ci{ 6098c2ecf20Sopenharmony_ci unsigned long flags; 6108c2ecf20Sopenharmony_ci u32 cdex; 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 6138c2ecf20Sopenharmony_ci if (clk->enabled++ == 0) { 6148c2ecf20Sopenharmony_ci cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX)); 6158c2ecf20Sopenharmony_ci cdex |= clk->cdex; 6168c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex); 6178c2ecf20Sopenharmony_ci } 6188c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 6198c2ecf20Sopenharmony_ci} 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_cistatic void asic3_clk_disable(struct asic3 *asic, struct asic3_clk *clk) 6228c2ecf20Sopenharmony_ci{ 6238c2ecf20Sopenharmony_ci unsigned long flags; 6248c2ecf20Sopenharmony_ci u32 cdex; 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_ci WARN_ON(clk->enabled == 0); 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci raw_spin_lock_irqsave(&asic->lock, flags); 6298c2ecf20Sopenharmony_ci if (--clk->enabled == 0) { 6308c2ecf20Sopenharmony_ci cdex = asic3_read_register(asic, ASIC3_OFFSET(CLOCK, CDEX)); 6318c2ecf20Sopenharmony_ci cdex &= ~clk->cdex; 6328c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(CLOCK, CDEX), cdex); 6338c2ecf20Sopenharmony_ci } 6348c2ecf20Sopenharmony_ci raw_spin_unlock_irqrestore(&asic->lock, flags); 6358c2ecf20Sopenharmony_ci} 6368c2ecf20Sopenharmony_ci 6378c2ecf20Sopenharmony_ci/* MFD cells (SPI, PWM, LED, DS1WM, MMC) */ 6388c2ecf20Sopenharmony_cistatic struct ds1wm_driver_data ds1wm_pdata = { 6398c2ecf20Sopenharmony_ci .active_high = 1, 6408c2ecf20Sopenharmony_ci .reset_recover_delay = 1, 6418c2ecf20Sopenharmony_ci}; 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_cistatic struct resource ds1wm_resources[] = { 6448c2ecf20Sopenharmony_ci { 6458c2ecf20Sopenharmony_ci .start = ASIC3_OWM_BASE, 6468c2ecf20Sopenharmony_ci .end = ASIC3_OWM_BASE + 0x13, 6478c2ecf20Sopenharmony_ci .flags = IORESOURCE_MEM, 6488c2ecf20Sopenharmony_ci }, 6498c2ecf20Sopenharmony_ci { 6508c2ecf20Sopenharmony_ci .start = ASIC3_IRQ_OWM, 6518c2ecf20Sopenharmony_ci .end = ASIC3_IRQ_OWM, 6528c2ecf20Sopenharmony_ci .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHEDGE, 6538c2ecf20Sopenharmony_ci }, 6548c2ecf20Sopenharmony_ci}; 6558c2ecf20Sopenharmony_ci 6568c2ecf20Sopenharmony_cistatic int ds1wm_enable(struct platform_device *pdev) 6578c2ecf20Sopenharmony_ci{ 6588c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_ci /* Turn on external clocks and the OWM clock */ 6618c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); 6628c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); 6638c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_OWM]); 6648c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 6658c2ecf20Sopenharmony_ci 6668c2ecf20Sopenharmony_ci /* Reset and enable DS1WM */ 6678c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET), 6688c2ecf20Sopenharmony_ci ASIC3_EXTCF_OWM_RESET, 1); 6698c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 6708c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, RESET), 6718c2ecf20Sopenharmony_ci ASIC3_EXTCF_OWM_RESET, 0); 6728c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 6738c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), 6748c2ecf20Sopenharmony_ci ASIC3_EXTCF_OWM_EN, 1); 6758c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci return 0; 6788c2ecf20Sopenharmony_ci} 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_cistatic int ds1wm_disable(struct platform_device *pdev) 6818c2ecf20Sopenharmony_ci{ 6828c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 6838c2ecf20Sopenharmony_ci 6848c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), 6858c2ecf20Sopenharmony_ci ASIC3_EXTCF_OWM_EN, 0); 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_OWM]); 6888c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); 6898c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_ci return 0; 6928c2ecf20Sopenharmony_ci} 6938c2ecf20Sopenharmony_ci 6948c2ecf20Sopenharmony_cistatic const struct mfd_cell asic3_cell_ds1wm = { 6958c2ecf20Sopenharmony_ci .name = "ds1wm", 6968c2ecf20Sopenharmony_ci .enable = ds1wm_enable, 6978c2ecf20Sopenharmony_ci .disable = ds1wm_disable, 6988c2ecf20Sopenharmony_ci .platform_data = &ds1wm_pdata, 6998c2ecf20Sopenharmony_ci .pdata_size = sizeof(ds1wm_pdata), 7008c2ecf20Sopenharmony_ci .num_resources = ARRAY_SIZE(ds1wm_resources), 7018c2ecf20Sopenharmony_ci .resources = ds1wm_resources, 7028c2ecf20Sopenharmony_ci}; 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_cistatic void asic3_mmc_pwr(struct platform_device *pdev, int state) 7058c2ecf20Sopenharmony_ci{ 7068c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 7078c2ecf20Sopenharmony_ci 7088c2ecf20Sopenharmony_ci tmio_core_mmc_pwr(asic->tmio_cnf, 1 - asic->bus_shift, state); 7098c2ecf20Sopenharmony_ci} 7108c2ecf20Sopenharmony_ci 7118c2ecf20Sopenharmony_cistatic void asic3_mmc_clk_div(struct platform_device *pdev, int state) 7128c2ecf20Sopenharmony_ci{ 7138c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 7148c2ecf20Sopenharmony_ci 7158c2ecf20Sopenharmony_ci tmio_core_mmc_clk_div(asic->tmio_cnf, 1 - asic->bus_shift, state); 7168c2ecf20Sopenharmony_ci} 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_cistatic struct tmio_mmc_data asic3_mmc_data = { 7198c2ecf20Sopenharmony_ci .hclk = 24576000, 7208c2ecf20Sopenharmony_ci .ocr_mask = MMC_VDD_32_33 | MMC_VDD_33_34, 7218c2ecf20Sopenharmony_ci .set_pwr = asic3_mmc_pwr, 7228c2ecf20Sopenharmony_ci .set_clk_div = asic3_mmc_clk_div, 7238c2ecf20Sopenharmony_ci}; 7248c2ecf20Sopenharmony_ci 7258c2ecf20Sopenharmony_cistatic struct resource asic3_mmc_resources[] = { 7268c2ecf20Sopenharmony_ci { 7278c2ecf20Sopenharmony_ci .start = ASIC3_SD_CTRL_BASE, 7288c2ecf20Sopenharmony_ci .end = ASIC3_SD_CTRL_BASE + 0x3ff, 7298c2ecf20Sopenharmony_ci .flags = IORESOURCE_MEM, 7308c2ecf20Sopenharmony_ci }, 7318c2ecf20Sopenharmony_ci { 7328c2ecf20Sopenharmony_ci .start = 0, 7338c2ecf20Sopenharmony_ci .end = 0, 7348c2ecf20Sopenharmony_ci .flags = IORESOURCE_IRQ, 7358c2ecf20Sopenharmony_ci }, 7368c2ecf20Sopenharmony_ci}; 7378c2ecf20Sopenharmony_ci 7388c2ecf20Sopenharmony_cistatic int asic3_mmc_enable(struct platform_device *pdev) 7398c2ecf20Sopenharmony_ci{ 7408c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_ci /* Not sure if it must be done bit by bit, but leaving as-is */ 7438c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), 7448c2ecf20Sopenharmony_ci ASIC3_SDHWCTRL_LEVCD, 1); 7458c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), 7468c2ecf20Sopenharmony_ci ASIC3_SDHWCTRL_LEVWP, 1); 7478c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), 7488c2ecf20Sopenharmony_ci ASIC3_SDHWCTRL_SUSPEND, 0); 7498c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), 7508c2ecf20Sopenharmony_ci ASIC3_SDHWCTRL_PCLR, 0); 7518c2ecf20Sopenharmony_ci 7528c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); 7538c2ecf20Sopenharmony_ci /* CLK32 used for card detection and for interruption detection 7548c2ecf20Sopenharmony_ci * when HCLK is stopped. 7558c2ecf20Sopenharmony_ci */ 7568c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); 7578c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci /* HCLK 24.576 MHz, BCLK 12.288 MHz: */ 7608c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 7618c2ecf20Sopenharmony_ci CLOCK_SEL_CX | CLOCK_SEL_SD_HCLK_SEL); 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]); 7648c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]); 7658c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 7668c2ecf20Sopenharmony_ci 7678c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), 7688c2ecf20Sopenharmony_ci ASIC3_EXTCF_SD_MEM_ENABLE, 1); 7698c2ecf20Sopenharmony_ci 7708c2ecf20Sopenharmony_ci /* Enable SD card slot 3.3V power supply */ 7718c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), 7728c2ecf20Sopenharmony_ci ASIC3_SDHWCTRL_SDPWR, 1); 7738c2ecf20Sopenharmony_ci 7748c2ecf20Sopenharmony_ci /* ASIC3_SD_CTRL_BASE assumes 32-bit addressing, TMIO is 16-bit */ 7758c2ecf20Sopenharmony_ci tmio_core_mmc_enable(asic->tmio_cnf, 1 - asic->bus_shift, 7768c2ecf20Sopenharmony_ci ASIC3_SD_CTRL_BASE >> 1); 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci return 0; 7798c2ecf20Sopenharmony_ci} 7808c2ecf20Sopenharmony_ci 7818c2ecf20Sopenharmony_cistatic int asic3_mmc_disable(struct platform_device *pdev) 7828c2ecf20Sopenharmony_ci{ 7838c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci /* Put in suspend mode */ 7868c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(SDHWCTRL, SDCONF), 7878c2ecf20Sopenharmony_ci ASIC3_SDHWCTRL_SUSPEND, 1); 7888c2ecf20Sopenharmony_ci 7898c2ecf20Sopenharmony_ci /* Disable clocks */ 7908c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_HOST]); 7918c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_SD_BUS]); 7928c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX0]); 7938c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[ASIC3_CLOCK_EX1]); 7948c2ecf20Sopenharmony_ci return 0; 7958c2ecf20Sopenharmony_ci} 7968c2ecf20Sopenharmony_ci 7978c2ecf20Sopenharmony_cistatic const struct mfd_cell asic3_cell_mmc = { 7988c2ecf20Sopenharmony_ci .name = "tmio-mmc", 7998c2ecf20Sopenharmony_ci .enable = asic3_mmc_enable, 8008c2ecf20Sopenharmony_ci .disable = asic3_mmc_disable, 8018c2ecf20Sopenharmony_ci .suspend = asic3_mmc_disable, 8028c2ecf20Sopenharmony_ci .resume = asic3_mmc_enable, 8038c2ecf20Sopenharmony_ci .platform_data = &asic3_mmc_data, 8048c2ecf20Sopenharmony_ci .pdata_size = sizeof(asic3_mmc_data), 8058c2ecf20Sopenharmony_ci .num_resources = ARRAY_SIZE(asic3_mmc_resources), 8068c2ecf20Sopenharmony_ci .resources = asic3_mmc_resources, 8078c2ecf20Sopenharmony_ci}; 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_cistatic const int clock_ledn[ASIC3_NUM_LEDS] = { 8108c2ecf20Sopenharmony_ci [0] = ASIC3_CLOCK_LED0, 8118c2ecf20Sopenharmony_ci [1] = ASIC3_CLOCK_LED1, 8128c2ecf20Sopenharmony_ci [2] = ASIC3_CLOCK_LED2, 8138c2ecf20Sopenharmony_ci}; 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_cistatic int asic3_leds_enable(struct platform_device *pdev) 8168c2ecf20Sopenharmony_ci{ 8178c2ecf20Sopenharmony_ci const struct mfd_cell *cell = mfd_get_cell(pdev); 8188c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 8198c2ecf20Sopenharmony_ci 8208c2ecf20Sopenharmony_ci asic3_clk_enable(asic, &asic->clocks[clock_ledn[cell->id]]); 8218c2ecf20Sopenharmony_ci 8228c2ecf20Sopenharmony_ci return 0; 8238c2ecf20Sopenharmony_ci} 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_cistatic int asic3_leds_disable(struct platform_device *pdev) 8268c2ecf20Sopenharmony_ci{ 8278c2ecf20Sopenharmony_ci const struct mfd_cell *cell = mfd_get_cell(pdev); 8288c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 8298c2ecf20Sopenharmony_ci 8308c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]); 8318c2ecf20Sopenharmony_ci 8328c2ecf20Sopenharmony_ci return 0; 8338c2ecf20Sopenharmony_ci} 8348c2ecf20Sopenharmony_ci 8358c2ecf20Sopenharmony_cistatic int asic3_leds_suspend(struct platform_device *pdev) 8368c2ecf20Sopenharmony_ci{ 8378c2ecf20Sopenharmony_ci const struct mfd_cell *cell = mfd_get_cell(pdev); 8388c2ecf20Sopenharmony_ci struct asic3 *asic = dev_get_drvdata(pdev->dev.parent); 8398c2ecf20Sopenharmony_ci 8408c2ecf20Sopenharmony_ci while (asic3_gpio_get(&asic->gpio, ASIC3_GPIO(C, cell->id)) != 0) 8418c2ecf20Sopenharmony_ci usleep_range(1000, 5000); 8428c2ecf20Sopenharmony_ci 8438c2ecf20Sopenharmony_ci asic3_clk_disable(asic, &asic->clocks[clock_ledn[cell->id]]); 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci return 0; 8468c2ecf20Sopenharmony_ci} 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_cistatic struct mfd_cell asic3_cell_leds[ASIC3_NUM_LEDS] = { 8498c2ecf20Sopenharmony_ci [0] = { 8508c2ecf20Sopenharmony_ci .name = "leds-asic3", 8518c2ecf20Sopenharmony_ci .id = 0, 8528c2ecf20Sopenharmony_ci .enable = asic3_leds_enable, 8538c2ecf20Sopenharmony_ci .disable = asic3_leds_disable, 8548c2ecf20Sopenharmony_ci .suspend = asic3_leds_suspend, 8558c2ecf20Sopenharmony_ci .resume = asic3_leds_enable, 8568c2ecf20Sopenharmony_ci }, 8578c2ecf20Sopenharmony_ci [1] = { 8588c2ecf20Sopenharmony_ci .name = "leds-asic3", 8598c2ecf20Sopenharmony_ci .id = 1, 8608c2ecf20Sopenharmony_ci .enable = asic3_leds_enable, 8618c2ecf20Sopenharmony_ci .disable = asic3_leds_disable, 8628c2ecf20Sopenharmony_ci .suspend = asic3_leds_suspend, 8638c2ecf20Sopenharmony_ci .resume = asic3_leds_enable, 8648c2ecf20Sopenharmony_ci }, 8658c2ecf20Sopenharmony_ci [2] = { 8668c2ecf20Sopenharmony_ci .name = "leds-asic3", 8678c2ecf20Sopenharmony_ci .id = 2, 8688c2ecf20Sopenharmony_ci .enable = asic3_leds_enable, 8698c2ecf20Sopenharmony_ci .disable = asic3_leds_disable, 8708c2ecf20Sopenharmony_ci .suspend = asic3_leds_suspend, 8718c2ecf20Sopenharmony_ci .resume = asic3_leds_enable, 8728c2ecf20Sopenharmony_ci }, 8738c2ecf20Sopenharmony_ci}; 8748c2ecf20Sopenharmony_ci 8758c2ecf20Sopenharmony_cistatic int __init asic3_mfd_probe(struct platform_device *pdev, 8768c2ecf20Sopenharmony_ci struct asic3_platform_data *pdata, 8778c2ecf20Sopenharmony_ci struct resource *mem) 8788c2ecf20Sopenharmony_ci{ 8798c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 8808c2ecf20Sopenharmony_ci struct resource *mem_sdio; 8818c2ecf20Sopenharmony_ci int irq, ret; 8828c2ecf20Sopenharmony_ci 8838c2ecf20Sopenharmony_ci mem_sdio = platform_get_resource(pdev, IORESOURCE_MEM, 1); 8848c2ecf20Sopenharmony_ci if (!mem_sdio) 8858c2ecf20Sopenharmony_ci dev_dbg(asic->dev, "no SDIO MEM resource\n"); 8868c2ecf20Sopenharmony_ci 8878c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 1); 8888c2ecf20Sopenharmony_ci if (irq < 0) 8898c2ecf20Sopenharmony_ci dev_dbg(asic->dev, "no SDIO IRQ resource\n"); 8908c2ecf20Sopenharmony_ci 8918c2ecf20Sopenharmony_ci /* DS1WM */ 8928c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), 8938c2ecf20Sopenharmony_ci ASIC3_EXTCF_OWM_SMB, 0); 8948c2ecf20Sopenharmony_ci 8958c2ecf20Sopenharmony_ci ds1wm_resources[0].start >>= asic->bus_shift; 8968c2ecf20Sopenharmony_ci ds1wm_resources[0].end >>= asic->bus_shift; 8978c2ecf20Sopenharmony_ci 8988c2ecf20Sopenharmony_ci /* MMC */ 8998c2ecf20Sopenharmony_ci if (mem_sdio) { 9008c2ecf20Sopenharmony_ci asic->tmio_cnf = ioremap((ASIC3_SD_CONFIG_BASE >> 9018c2ecf20Sopenharmony_ci asic->bus_shift) + mem_sdio->start, 9028c2ecf20Sopenharmony_ci ASIC3_SD_CONFIG_SIZE >> asic->bus_shift); 9038c2ecf20Sopenharmony_ci if (!asic->tmio_cnf) { 9048c2ecf20Sopenharmony_ci ret = -ENOMEM; 9058c2ecf20Sopenharmony_ci dev_dbg(asic->dev, "Couldn't ioremap SD_CONFIG\n"); 9068c2ecf20Sopenharmony_ci goto out; 9078c2ecf20Sopenharmony_ci } 9088c2ecf20Sopenharmony_ci } 9098c2ecf20Sopenharmony_ci asic3_mmc_resources[0].start >>= asic->bus_shift; 9108c2ecf20Sopenharmony_ci asic3_mmc_resources[0].end >>= asic->bus_shift; 9118c2ecf20Sopenharmony_ci 9128c2ecf20Sopenharmony_ci if (pdata->clock_rate) { 9138c2ecf20Sopenharmony_ci ds1wm_pdata.clock_rate = pdata->clock_rate; 9148c2ecf20Sopenharmony_ci ret = mfd_add_devices(&pdev->dev, pdev->id, 9158c2ecf20Sopenharmony_ci &asic3_cell_ds1wm, 1, mem, asic->irq_base, NULL); 9168c2ecf20Sopenharmony_ci if (ret < 0) 9178c2ecf20Sopenharmony_ci goto out_unmap; 9188c2ecf20Sopenharmony_ci } 9198c2ecf20Sopenharmony_ci 9208c2ecf20Sopenharmony_ci if (mem_sdio && (irq >= 0)) { 9218c2ecf20Sopenharmony_ci ret = mfd_add_devices(&pdev->dev, pdev->id, 9228c2ecf20Sopenharmony_ci &asic3_cell_mmc, 1, mem_sdio, irq, NULL); 9238c2ecf20Sopenharmony_ci if (ret < 0) 9248c2ecf20Sopenharmony_ci goto out_unmap; 9258c2ecf20Sopenharmony_ci } 9268c2ecf20Sopenharmony_ci 9278c2ecf20Sopenharmony_ci ret = 0; 9288c2ecf20Sopenharmony_ci if (pdata->leds) { 9298c2ecf20Sopenharmony_ci int i; 9308c2ecf20Sopenharmony_ci 9318c2ecf20Sopenharmony_ci for (i = 0; i < ASIC3_NUM_LEDS; ++i) { 9328c2ecf20Sopenharmony_ci asic3_cell_leds[i].platform_data = &pdata->leds[i]; 9338c2ecf20Sopenharmony_ci asic3_cell_leds[i].pdata_size = sizeof(pdata->leds[i]); 9348c2ecf20Sopenharmony_ci } 9358c2ecf20Sopenharmony_ci ret = mfd_add_devices(&pdev->dev, 0, 9368c2ecf20Sopenharmony_ci asic3_cell_leds, ASIC3_NUM_LEDS, NULL, 0, NULL); 9378c2ecf20Sopenharmony_ci } 9388c2ecf20Sopenharmony_ci return ret; 9398c2ecf20Sopenharmony_ci 9408c2ecf20Sopenharmony_ciout_unmap: 9418c2ecf20Sopenharmony_ci if (asic->tmio_cnf) 9428c2ecf20Sopenharmony_ci iounmap(asic->tmio_cnf); 9438c2ecf20Sopenharmony_ciout: 9448c2ecf20Sopenharmony_ci return ret; 9458c2ecf20Sopenharmony_ci} 9468c2ecf20Sopenharmony_ci 9478c2ecf20Sopenharmony_cistatic void asic3_mfd_remove(struct platform_device *pdev) 9488c2ecf20Sopenharmony_ci{ 9498c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 9508c2ecf20Sopenharmony_ci 9518c2ecf20Sopenharmony_ci mfd_remove_devices(&pdev->dev); 9528c2ecf20Sopenharmony_ci iounmap(asic->tmio_cnf); 9538c2ecf20Sopenharmony_ci} 9548c2ecf20Sopenharmony_ci 9558c2ecf20Sopenharmony_ci/* Core */ 9568c2ecf20Sopenharmony_cistatic int __init asic3_probe(struct platform_device *pdev) 9578c2ecf20Sopenharmony_ci{ 9588c2ecf20Sopenharmony_ci struct asic3_platform_data *pdata = dev_get_platdata(&pdev->dev); 9598c2ecf20Sopenharmony_ci struct asic3 *asic; 9608c2ecf20Sopenharmony_ci struct resource *mem; 9618c2ecf20Sopenharmony_ci unsigned long clksel; 9628c2ecf20Sopenharmony_ci int ret = 0; 9638c2ecf20Sopenharmony_ci 9648c2ecf20Sopenharmony_ci asic = devm_kzalloc(&pdev->dev, 9658c2ecf20Sopenharmony_ci sizeof(struct asic3), GFP_KERNEL); 9668c2ecf20Sopenharmony_ci if (!asic) 9678c2ecf20Sopenharmony_ci return -ENOMEM; 9688c2ecf20Sopenharmony_ci 9698c2ecf20Sopenharmony_ci raw_spin_lock_init(&asic->lock); 9708c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, asic); 9718c2ecf20Sopenharmony_ci asic->dev = &pdev->dev; 9728c2ecf20Sopenharmony_ci 9738c2ecf20Sopenharmony_ci mem = platform_get_resource(pdev, IORESOURCE_MEM, 0); 9748c2ecf20Sopenharmony_ci if (!mem) { 9758c2ecf20Sopenharmony_ci dev_err(asic->dev, "no MEM resource\n"); 9768c2ecf20Sopenharmony_ci return -ENOMEM; 9778c2ecf20Sopenharmony_ci } 9788c2ecf20Sopenharmony_ci 9798c2ecf20Sopenharmony_ci asic->mapping = ioremap(mem->start, resource_size(mem)); 9808c2ecf20Sopenharmony_ci if (!asic->mapping) { 9818c2ecf20Sopenharmony_ci dev_err(asic->dev, "Couldn't ioremap\n"); 9828c2ecf20Sopenharmony_ci return -ENOMEM; 9838c2ecf20Sopenharmony_ci } 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_ci asic->irq_base = pdata->irq_base; 9868c2ecf20Sopenharmony_ci 9878c2ecf20Sopenharmony_ci /* calculate bus shift from mem resource */ 9888c2ecf20Sopenharmony_ci asic->bus_shift = 2 - (resource_size(mem) >> 12); 9898c2ecf20Sopenharmony_ci 9908c2ecf20Sopenharmony_ci clksel = 0; 9918c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), clksel); 9928c2ecf20Sopenharmony_ci 9938c2ecf20Sopenharmony_ci ret = asic3_irq_probe(pdev); 9948c2ecf20Sopenharmony_ci if (ret < 0) { 9958c2ecf20Sopenharmony_ci dev_err(asic->dev, "Couldn't probe IRQs\n"); 9968c2ecf20Sopenharmony_ci goto out_unmap; 9978c2ecf20Sopenharmony_ci } 9988c2ecf20Sopenharmony_ci 9998c2ecf20Sopenharmony_ci asic->gpio.label = "asic3"; 10008c2ecf20Sopenharmony_ci asic->gpio.base = pdata->gpio_base; 10018c2ecf20Sopenharmony_ci asic->gpio.ngpio = ASIC3_NUM_GPIOS; 10028c2ecf20Sopenharmony_ci asic->gpio.get = asic3_gpio_get; 10038c2ecf20Sopenharmony_ci asic->gpio.set = asic3_gpio_set; 10048c2ecf20Sopenharmony_ci asic->gpio.direction_input = asic3_gpio_direction_input; 10058c2ecf20Sopenharmony_ci asic->gpio.direction_output = asic3_gpio_direction_output; 10068c2ecf20Sopenharmony_ci asic->gpio.to_irq = asic3_gpio_to_irq; 10078c2ecf20Sopenharmony_ci 10088c2ecf20Sopenharmony_ci ret = asic3_gpio_probe(pdev, 10098c2ecf20Sopenharmony_ci pdata->gpio_config, 10108c2ecf20Sopenharmony_ci pdata->gpio_config_num); 10118c2ecf20Sopenharmony_ci if (ret < 0) { 10128c2ecf20Sopenharmony_ci dev_err(asic->dev, "GPIO probe failed\n"); 10138c2ecf20Sopenharmony_ci goto out_irq; 10148c2ecf20Sopenharmony_ci } 10158c2ecf20Sopenharmony_ci 10168c2ecf20Sopenharmony_ci /* Making a per-device copy is only needed for the 10178c2ecf20Sopenharmony_ci * theoretical case of multiple ASIC3s on one board: 10188c2ecf20Sopenharmony_ci */ 10198c2ecf20Sopenharmony_ci memcpy(asic->clocks, asic3_clk_init, sizeof(asic3_clk_init)); 10208c2ecf20Sopenharmony_ci 10218c2ecf20Sopenharmony_ci asic3_mfd_probe(pdev, pdata, mem); 10228c2ecf20Sopenharmony_ci 10238c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), 10248c2ecf20Sopenharmony_ci (ASIC3_EXTCF_CF0_BUF_EN|ASIC3_EXTCF_CF0_PWAIT_EN), 1); 10258c2ecf20Sopenharmony_ci 10268c2ecf20Sopenharmony_ci dev_info(asic->dev, "ASIC3 Core driver\n"); 10278c2ecf20Sopenharmony_ci 10288c2ecf20Sopenharmony_ci return 0; 10298c2ecf20Sopenharmony_ci 10308c2ecf20Sopenharmony_ci out_irq: 10318c2ecf20Sopenharmony_ci asic3_irq_remove(pdev); 10328c2ecf20Sopenharmony_ci 10338c2ecf20Sopenharmony_ci out_unmap: 10348c2ecf20Sopenharmony_ci iounmap(asic->mapping); 10358c2ecf20Sopenharmony_ci 10368c2ecf20Sopenharmony_ci return ret; 10378c2ecf20Sopenharmony_ci} 10388c2ecf20Sopenharmony_ci 10398c2ecf20Sopenharmony_cistatic int asic3_remove(struct platform_device *pdev) 10408c2ecf20Sopenharmony_ci{ 10418c2ecf20Sopenharmony_ci int ret; 10428c2ecf20Sopenharmony_ci struct asic3 *asic = platform_get_drvdata(pdev); 10438c2ecf20Sopenharmony_ci 10448c2ecf20Sopenharmony_ci asic3_set_register(asic, ASIC3_OFFSET(EXTCF, SELECT), 10458c2ecf20Sopenharmony_ci (ASIC3_EXTCF_CF0_BUF_EN|ASIC3_EXTCF_CF0_PWAIT_EN), 0); 10468c2ecf20Sopenharmony_ci 10478c2ecf20Sopenharmony_ci asic3_mfd_remove(pdev); 10488c2ecf20Sopenharmony_ci 10498c2ecf20Sopenharmony_ci ret = asic3_gpio_remove(pdev); 10508c2ecf20Sopenharmony_ci if (ret < 0) 10518c2ecf20Sopenharmony_ci return ret; 10528c2ecf20Sopenharmony_ci asic3_irq_remove(pdev); 10538c2ecf20Sopenharmony_ci 10548c2ecf20Sopenharmony_ci asic3_write_register(asic, ASIC3_OFFSET(CLOCK, SEL), 0); 10558c2ecf20Sopenharmony_ci 10568c2ecf20Sopenharmony_ci iounmap(asic->mapping); 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_ci return 0; 10598c2ecf20Sopenharmony_ci} 10608c2ecf20Sopenharmony_ci 10618c2ecf20Sopenharmony_cistatic void asic3_shutdown(struct platform_device *pdev) 10628c2ecf20Sopenharmony_ci{ 10638c2ecf20Sopenharmony_ci} 10648c2ecf20Sopenharmony_ci 10658c2ecf20Sopenharmony_cistatic struct platform_driver asic3_device_driver = { 10668c2ecf20Sopenharmony_ci .driver = { 10678c2ecf20Sopenharmony_ci .name = "asic3", 10688c2ecf20Sopenharmony_ci }, 10698c2ecf20Sopenharmony_ci .remove = asic3_remove, 10708c2ecf20Sopenharmony_ci .shutdown = asic3_shutdown, 10718c2ecf20Sopenharmony_ci}; 10728c2ecf20Sopenharmony_ci 10738c2ecf20Sopenharmony_cistatic int __init asic3_init(void) 10748c2ecf20Sopenharmony_ci{ 10758c2ecf20Sopenharmony_ci int retval = 0; 10768c2ecf20Sopenharmony_ci 10778c2ecf20Sopenharmony_ci retval = platform_driver_probe(&asic3_device_driver, asic3_probe); 10788c2ecf20Sopenharmony_ci 10798c2ecf20Sopenharmony_ci return retval; 10808c2ecf20Sopenharmony_ci} 10818c2ecf20Sopenharmony_ci 10828c2ecf20Sopenharmony_cisubsys_initcall(asic3_init); 1083