18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Sharp QM1D1C0042 8PSK tuner driver 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) 2014 Akihiro Tsukada <tskd08@gmail.com> 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci/* 98c2ecf20Sopenharmony_ci * NOTICE: 108c2ecf20Sopenharmony_ci * As the disclosed information on the chip is very limited, 118c2ecf20Sopenharmony_ci * this driver lacks some features, including chip config like IF freq. 128c2ecf20Sopenharmony_ci * It assumes that users of this driver (such as a PCI bridge of 138c2ecf20Sopenharmony_ci * DTV receiver cards) know the relevant info and 148c2ecf20Sopenharmony_ci * configure the chip via I2C if necessary. 158c2ecf20Sopenharmony_ci * 168c2ecf20Sopenharmony_ci * Currently, PT3 driver is the only one that uses this driver, 178c2ecf20Sopenharmony_ci * and contains init/config code in its firmware. 188c2ecf20Sopenharmony_ci * Thus some part of the code might be dependent on PT3 specific config. 198c2ecf20Sopenharmony_ci */ 208c2ecf20Sopenharmony_ci 218c2ecf20Sopenharmony_ci#include <linux/kernel.h> 228c2ecf20Sopenharmony_ci#include <linux/math64.h> 238c2ecf20Sopenharmony_ci#include "qm1d1c0042.h" 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#define QM1D1C0042_NUM_REGS 0x20 268c2ecf20Sopenharmony_ci#define QM1D1C0042_NUM_REG_ROWS 2 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_cistatic const u8 298c2ecf20Sopenharmony_cireg_initval[QM1D1C0042_NUM_REG_ROWS][QM1D1C0042_NUM_REGS] = { { 308c2ecf20Sopenharmony_ci 0x48, 0x1c, 0xa0, 0x10, 0xbc, 0xc5, 0x20, 0x33, 318c2ecf20Sopenharmony_ci 0x06, 0x00, 0x00, 0x00, 0x03, 0x00, 0x00, 0x00, 328c2ecf20Sopenharmony_ci 0x00, 0xff, 0xf3, 0x00, 0x2a, 0x64, 0xa6, 0x86, 338c2ecf20Sopenharmony_ci 0x8c, 0xcf, 0xb8, 0xf1, 0xa8, 0xf2, 0x89, 0x00 348c2ecf20Sopenharmony_ci }, { 358c2ecf20Sopenharmony_ci 0x68, 0x1c, 0xc0, 0x10, 0xbc, 0xc1, 0x11, 0x33, 368c2ecf20Sopenharmony_ci 0x03, 0x00, 0x00, 0x00, 0x03, 0x00, 0x00, 0x00, 378c2ecf20Sopenharmony_ci 0x00, 0xff, 0xf3, 0x00, 0x3f, 0x25, 0x5c, 0xd6, 388c2ecf20Sopenharmony_ci 0x55, 0xcf, 0x95, 0xf6, 0x36, 0xf2, 0x09, 0x00 398c2ecf20Sopenharmony_ci } 408c2ecf20Sopenharmony_ci}; 418c2ecf20Sopenharmony_ci 428c2ecf20Sopenharmony_cistatic int reg_index; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_cistatic const struct qm1d1c0042_config default_cfg = { 458c2ecf20Sopenharmony_ci .xtal_freq = 16000, 468c2ecf20Sopenharmony_ci .lpf = 1, 478c2ecf20Sopenharmony_ci .fast_srch = 0, 488c2ecf20Sopenharmony_ci .lpf_wait = 20, 498c2ecf20Sopenharmony_ci .fast_srch_wait = 4, 508c2ecf20Sopenharmony_ci .normal_srch_wait = 15, 518c2ecf20Sopenharmony_ci}; 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_cistruct qm1d1c0042_state { 548c2ecf20Sopenharmony_ci struct qm1d1c0042_config cfg; 558c2ecf20Sopenharmony_ci struct i2c_client *i2c; 568c2ecf20Sopenharmony_ci u8 regs[QM1D1C0042_NUM_REGS]; 578c2ecf20Sopenharmony_ci}; 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_cistatic struct qm1d1c0042_state *cfg_to_state(struct qm1d1c0042_config *c) 608c2ecf20Sopenharmony_ci{ 618c2ecf20Sopenharmony_ci return container_of(c, struct qm1d1c0042_state, cfg); 628c2ecf20Sopenharmony_ci} 638c2ecf20Sopenharmony_ci 648c2ecf20Sopenharmony_cistatic int reg_write(struct qm1d1c0042_state *state, u8 reg, u8 val) 658c2ecf20Sopenharmony_ci{ 668c2ecf20Sopenharmony_ci u8 wbuf[2] = { reg, val }; 678c2ecf20Sopenharmony_ci int ret; 688c2ecf20Sopenharmony_ci 698c2ecf20Sopenharmony_ci ret = i2c_master_send(state->i2c, wbuf, sizeof(wbuf)); 708c2ecf20Sopenharmony_ci if (ret >= 0 && ret < sizeof(wbuf)) 718c2ecf20Sopenharmony_ci ret = -EIO; 728c2ecf20Sopenharmony_ci return (ret == sizeof(wbuf)) ? 0 : ret; 738c2ecf20Sopenharmony_ci} 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_cistatic int reg_read(struct qm1d1c0042_state *state, u8 reg, u8 *val) 768c2ecf20Sopenharmony_ci{ 778c2ecf20Sopenharmony_ci struct i2c_msg msgs[2] = { 788c2ecf20Sopenharmony_ci { 798c2ecf20Sopenharmony_ci .addr = state->i2c->addr, 808c2ecf20Sopenharmony_ci .flags = 0, 818c2ecf20Sopenharmony_ci .buf = ®, 828c2ecf20Sopenharmony_ci .len = 1, 838c2ecf20Sopenharmony_ci }, 848c2ecf20Sopenharmony_ci { 858c2ecf20Sopenharmony_ci .addr = state->i2c->addr, 868c2ecf20Sopenharmony_ci .flags = I2C_M_RD, 878c2ecf20Sopenharmony_ci .buf = val, 888c2ecf20Sopenharmony_ci .len = 1, 898c2ecf20Sopenharmony_ci }, 908c2ecf20Sopenharmony_ci }; 918c2ecf20Sopenharmony_ci int ret; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_ci ret = i2c_transfer(state->i2c->adapter, msgs, ARRAY_SIZE(msgs)); 948c2ecf20Sopenharmony_ci if (ret >= 0 && ret < ARRAY_SIZE(msgs)) 958c2ecf20Sopenharmony_ci ret = -EIO; 968c2ecf20Sopenharmony_ci return (ret == ARRAY_SIZE(msgs)) ? 0 : ret; 978c2ecf20Sopenharmony_ci} 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_cistatic int qm1d1c0042_set_srch_mode(struct qm1d1c0042_state *state, bool fast) 1018c2ecf20Sopenharmony_ci{ 1028c2ecf20Sopenharmony_ci if (fast) 1038c2ecf20Sopenharmony_ci state->regs[0x03] |= 0x01; /* set fast search mode */ 1048c2ecf20Sopenharmony_ci else 1058c2ecf20Sopenharmony_ci state->regs[0x03] &= ~0x01 & 0xff; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_ci return reg_write(state, 0x03, state->regs[0x03]); 1088c2ecf20Sopenharmony_ci} 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_cistatic int qm1d1c0042_wakeup(struct qm1d1c0042_state *state) 1118c2ecf20Sopenharmony_ci{ 1128c2ecf20Sopenharmony_ci int ret; 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_ci state->regs[0x01] |= 1 << 3; /* BB_Reg_enable */ 1158c2ecf20Sopenharmony_ci state->regs[0x01] &= (~(1 << 0)) & 0xff; /* NORMAL (wake-up) */ 1168c2ecf20Sopenharmony_ci state->regs[0x05] &= (~(1 << 3)) & 0xff; /* pfd_rst NORMAL */ 1178c2ecf20Sopenharmony_ci ret = reg_write(state, 0x01, state->regs[0x01]); 1188c2ecf20Sopenharmony_ci if (ret == 0) 1198c2ecf20Sopenharmony_ci ret = reg_write(state, 0x05, state->regs[0x05]); 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_ci if (ret < 0) 1228c2ecf20Sopenharmony_ci dev_warn(&state->i2c->dev, "(%s) failed. [adap%d-fe%d]\n", 1238c2ecf20Sopenharmony_ci __func__, state->cfg.fe->dvb->num, state->cfg.fe->id); 1248c2ecf20Sopenharmony_ci return ret; 1258c2ecf20Sopenharmony_ci} 1268c2ecf20Sopenharmony_ci 1278c2ecf20Sopenharmony_ci/* tuner_ops */ 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_cistatic int qm1d1c0042_set_config(struct dvb_frontend *fe, void *priv_cfg) 1308c2ecf20Sopenharmony_ci{ 1318c2ecf20Sopenharmony_ci struct qm1d1c0042_state *state; 1328c2ecf20Sopenharmony_ci struct qm1d1c0042_config *cfg; 1338c2ecf20Sopenharmony_ci 1348c2ecf20Sopenharmony_ci state = fe->tuner_priv; 1358c2ecf20Sopenharmony_ci cfg = priv_cfg; 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci if (cfg->fe) 1388c2ecf20Sopenharmony_ci state->cfg.fe = cfg->fe; 1398c2ecf20Sopenharmony_ci 1408c2ecf20Sopenharmony_ci if (cfg->xtal_freq != QM1D1C0042_CFG_XTAL_DFLT) 1418c2ecf20Sopenharmony_ci dev_warn(&state->i2c->dev, 1428c2ecf20Sopenharmony_ci "(%s) changing xtal_freq not supported. ", __func__); 1438c2ecf20Sopenharmony_ci state->cfg.xtal_freq = default_cfg.xtal_freq; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci state->cfg.lpf = cfg->lpf; 1468c2ecf20Sopenharmony_ci state->cfg.fast_srch = cfg->fast_srch; 1478c2ecf20Sopenharmony_ci 1488c2ecf20Sopenharmony_ci if (cfg->lpf_wait != QM1D1C0042_CFG_WAIT_DFLT) 1498c2ecf20Sopenharmony_ci state->cfg.lpf_wait = cfg->lpf_wait; 1508c2ecf20Sopenharmony_ci else 1518c2ecf20Sopenharmony_ci state->cfg.lpf_wait = default_cfg.lpf_wait; 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci if (cfg->fast_srch_wait != QM1D1C0042_CFG_WAIT_DFLT) 1548c2ecf20Sopenharmony_ci state->cfg.fast_srch_wait = cfg->fast_srch_wait; 1558c2ecf20Sopenharmony_ci else 1568c2ecf20Sopenharmony_ci state->cfg.fast_srch_wait = default_cfg.fast_srch_wait; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci if (cfg->normal_srch_wait != QM1D1C0042_CFG_WAIT_DFLT) 1598c2ecf20Sopenharmony_ci state->cfg.normal_srch_wait = cfg->normal_srch_wait; 1608c2ecf20Sopenharmony_ci else 1618c2ecf20Sopenharmony_ci state->cfg.normal_srch_wait = default_cfg.normal_srch_wait; 1628c2ecf20Sopenharmony_ci return 0; 1638c2ecf20Sopenharmony_ci} 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci/* divisor, vco_band parameters */ 1668c2ecf20Sopenharmony_ci/* {maxfreq, param1(band?), param2(div?) */ 1678c2ecf20Sopenharmony_cistatic const u32 conv_table[9][3] = { 1688c2ecf20Sopenharmony_ci { 2151000, 1, 7 }, 1698c2ecf20Sopenharmony_ci { 1950000, 1, 6 }, 1708c2ecf20Sopenharmony_ci { 1800000, 1, 5 }, 1718c2ecf20Sopenharmony_ci { 1600000, 1, 4 }, 1728c2ecf20Sopenharmony_ci { 1450000, 1, 3 }, 1738c2ecf20Sopenharmony_ci { 1250000, 1, 2 }, 1748c2ecf20Sopenharmony_ci { 1200000, 0, 7 }, 1758c2ecf20Sopenharmony_ci { 975000, 0, 6 }, 1768c2ecf20Sopenharmony_ci { 950000, 0, 0 } 1778c2ecf20Sopenharmony_ci}; 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_cistatic int qm1d1c0042_set_params(struct dvb_frontend *fe) 1808c2ecf20Sopenharmony_ci{ 1818c2ecf20Sopenharmony_ci struct qm1d1c0042_state *state; 1828c2ecf20Sopenharmony_ci u32 freq; 1838c2ecf20Sopenharmony_ci int i, ret; 1848c2ecf20Sopenharmony_ci u8 val, mask; 1858c2ecf20Sopenharmony_ci u32 a, sd; 1868c2ecf20Sopenharmony_ci s32 b; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci state = fe->tuner_priv; 1898c2ecf20Sopenharmony_ci freq = fe->dtv_property_cache.frequency; 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_ci state->regs[0x08] &= 0xf0; 1928c2ecf20Sopenharmony_ci state->regs[0x08] |= 0x09; 1938c2ecf20Sopenharmony_ci 1948c2ecf20Sopenharmony_ci state->regs[0x13] &= 0x9f; 1958c2ecf20Sopenharmony_ci state->regs[0x13] |= 0x20; 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_ci /* div2/vco_band */ 1988c2ecf20Sopenharmony_ci val = state->regs[0x02] & 0x0f; 1998c2ecf20Sopenharmony_ci for (i = 0; i < 8; i++) 2008c2ecf20Sopenharmony_ci if (freq < conv_table[i][0] && freq >= conv_table[i + 1][0]) { 2018c2ecf20Sopenharmony_ci val |= conv_table[i][1] << 7; 2028c2ecf20Sopenharmony_ci val |= conv_table[i][2] << 4; 2038c2ecf20Sopenharmony_ci break; 2048c2ecf20Sopenharmony_ci } 2058c2ecf20Sopenharmony_ci ret = reg_write(state, 0x02, val); 2068c2ecf20Sopenharmony_ci if (ret < 0) 2078c2ecf20Sopenharmony_ci return ret; 2088c2ecf20Sopenharmony_ci 2098c2ecf20Sopenharmony_ci a = DIV_ROUND_CLOSEST(freq, state->cfg.xtal_freq); 2108c2ecf20Sopenharmony_ci 2118c2ecf20Sopenharmony_ci state->regs[0x06] &= 0x40; 2128c2ecf20Sopenharmony_ci state->regs[0x06] |= (a - 12) / 4; 2138c2ecf20Sopenharmony_ci ret = reg_write(state, 0x06, state->regs[0x06]); 2148c2ecf20Sopenharmony_ci if (ret < 0) 2158c2ecf20Sopenharmony_ci return ret; 2168c2ecf20Sopenharmony_ci 2178c2ecf20Sopenharmony_ci state->regs[0x07] &= 0xf0; 2188c2ecf20Sopenharmony_ci state->regs[0x07] |= (a - 4 * ((a - 12) / 4 + 1) - 5) & 0x0f; 2198c2ecf20Sopenharmony_ci ret = reg_write(state, 0x07, state->regs[0x07]); 2208c2ecf20Sopenharmony_ci if (ret < 0) 2218c2ecf20Sopenharmony_ci return ret; 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci /* LPF */ 2248c2ecf20Sopenharmony_ci val = state->regs[0x08]; 2258c2ecf20Sopenharmony_ci if (state->cfg.lpf) { 2268c2ecf20Sopenharmony_ci /* LPF_CLK, LPF_FC */ 2278c2ecf20Sopenharmony_ci val &= 0xf0; 2288c2ecf20Sopenharmony_ci val |= 0x02; 2298c2ecf20Sopenharmony_ci } 2308c2ecf20Sopenharmony_ci ret = reg_write(state, 0x08, val); 2318c2ecf20Sopenharmony_ci if (ret < 0) 2328c2ecf20Sopenharmony_ci return ret; 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci /* 2358c2ecf20Sopenharmony_ci * b = (freq / state->cfg.xtal_freq - a) << 20; 2368c2ecf20Sopenharmony_ci * sd = b (b >= 0) 2378c2ecf20Sopenharmony_ci * 1<<22 + b (b < 0) 2388c2ecf20Sopenharmony_ci */ 2398c2ecf20Sopenharmony_ci b = (s32)div64_s64(((s64) freq) << 20, state->cfg.xtal_freq) 2408c2ecf20Sopenharmony_ci - (((s64) a) << 20); 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci if (b >= 0) 2438c2ecf20Sopenharmony_ci sd = b; 2448c2ecf20Sopenharmony_ci else 2458c2ecf20Sopenharmony_ci sd = (1 << 22) + b; 2468c2ecf20Sopenharmony_ci 2478c2ecf20Sopenharmony_ci state->regs[0x09] &= 0xc0; 2488c2ecf20Sopenharmony_ci state->regs[0x09] |= (sd >> 16) & 0x3f; 2498c2ecf20Sopenharmony_ci state->regs[0x0a] = (sd >> 8) & 0xff; 2508c2ecf20Sopenharmony_ci state->regs[0x0b] = sd & 0xff; 2518c2ecf20Sopenharmony_ci ret = reg_write(state, 0x09, state->regs[0x09]); 2528c2ecf20Sopenharmony_ci if (ret == 0) 2538c2ecf20Sopenharmony_ci ret = reg_write(state, 0x0a, state->regs[0x0a]); 2548c2ecf20Sopenharmony_ci if (ret == 0) 2558c2ecf20Sopenharmony_ci ret = reg_write(state, 0x0b, state->regs[0x0b]); 2568c2ecf20Sopenharmony_ci if (ret != 0) 2578c2ecf20Sopenharmony_ci return ret; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci if (!state->cfg.lpf) { 2608c2ecf20Sopenharmony_ci /* CSEL_Offset */ 2618c2ecf20Sopenharmony_ci ret = reg_write(state, 0x13, state->regs[0x13]); 2628c2ecf20Sopenharmony_ci if (ret < 0) 2638c2ecf20Sopenharmony_ci return ret; 2648c2ecf20Sopenharmony_ci } 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_ci /* VCO_TM, LPF_TM */ 2678c2ecf20Sopenharmony_ci mask = state->cfg.lpf ? 0x3f : 0x7f; 2688c2ecf20Sopenharmony_ci val = state->regs[0x0c] & mask; 2698c2ecf20Sopenharmony_ci ret = reg_write(state, 0x0c, val); 2708c2ecf20Sopenharmony_ci if (ret < 0) 2718c2ecf20Sopenharmony_ci return ret; 2728c2ecf20Sopenharmony_ci usleep_range(2000, 3000); 2738c2ecf20Sopenharmony_ci val = state->regs[0x0c] | ~mask; 2748c2ecf20Sopenharmony_ci ret = reg_write(state, 0x0c, val); 2758c2ecf20Sopenharmony_ci if (ret < 0) 2768c2ecf20Sopenharmony_ci return ret; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci if (state->cfg.lpf) 2798c2ecf20Sopenharmony_ci msleep(state->cfg.lpf_wait); 2808c2ecf20Sopenharmony_ci else if (state->regs[0x03] & 0x01) 2818c2ecf20Sopenharmony_ci msleep(state->cfg.fast_srch_wait); 2828c2ecf20Sopenharmony_ci else 2838c2ecf20Sopenharmony_ci msleep(state->cfg.normal_srch_wait); 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_ci if (state->cfg.lpf) { 2868c2ecf20Sopenharmony_ci /* LPF_FC */ 2878c2ecf20Sopenharmony_ci ret = reg_write(state, 0x08, 0x09); 2888c2ecf20Sopenharmony_ci if (ret < 0) 2898c2ecf20Sopenharmony_ci return ret; 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci /* CSEL_Offset */ 2928c2ecf20Sopenharmony_ci ret = reg_write(state, 0x13, state->regs[0x13]); 2938c2ecf20Sopenharmony_ci if (ret < 0) 2948c2ecf20Sopenharmony_ci return ret; 2958c2ecf20Sopenharmony_ci } 2968c2ecf20Sopenharmony_ci return 0; 2978c2ecf20Sopenharmony_ci} 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_cistatic int qm1d1c0042_sleep(struct dvb_frontend *fe) 3008c2ecf20Sopenharmony_ci{ 3018c2ecf20Sopenharmony_ci struct qm1d1c0042_state *state; 3028c2ecf20Sopenharmony_ci int ret; 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci state = fe->tuner_priv; 3058c2ecf20Sopenharmony_ci state->regs[0x01] &= (~(1 << 3)) & 0xff; /* BB_Reg_disable */ 3068c2ecf20Sopenharmony_ci state->regs[0x01] |= 1 << 0; /* STDBY */ 3078c2ecf20Sopenharmony_ci state->regs[0x05] |= 1 << 3; /* pfd_rst STANDBY */ 3088c2ecf20Sopenharmony_ci ret = reg_write(state, 0x05, state->regs[0x05]); 3098c2ecf20Sopenharmony_ci if (ret == 0) 3108c2ecf20Sopenharmony_ci ret = reg_write(state, 0x01, state->regs[0x01]); 3118c2ecf20Sopenharmony_ci if (ret < 0) 3128c2ecf20Sopenharmony_ci dev_warn(&state->i2c->dev, "(%s) failed. [adap%d-fe%d]\n", 3138c2ecf20Sopenharmony_ci __func__, fe->dvb->num, fe->id); 3148c2ecf20Sopenharmony_ci return ret; 3158c2ecf20Sopenharmony_ci} 3168c2ecf20Sopenharmony_ci 3178c2ecf20Sopenharmony_cistatic int qm1d1c0042_init(struct dvb_frontend *fe) 3188c2ecf20Sopenharmony_ci{ 3198c2ecf20Sopenharmony_ci struct qm1d1c0042_state *state; 3208c2ecf20Sopenharmony_ci u8 val; 3218c2ecf20Sopenharmony_ci int i, ret; 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci state = fe->tuner_priv; 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci reg_write(state, 0x01, 0x0c); 3268c2ecf20Sopenharmony_ci reg_write(state, 0x01, 0x0c); 3278c2ecf20Sopenharmony_ci 3288c2ecf20Sopenharmony_ci ret = reg_write(state, 0x01, 0x0c); /* soft reset on */ 3298c2ecf20Sopenharmony_ci if (ret < 0) 3308c2ecf20Sopenharmony_ci goto failed; 3318c2ecf20Sopenharmony_ci usleep_range(2000, 3000); 3328c2ecf20Sopenharmony_ci 3338c2ecf20Sopenharmony_ci ret = reg_write(state, 0x01, 0x1c); /* soft reset off */ 3348c2ecf20Sopenharmony_ci if (ret < 0) 3358c2ecf20Sopenharmony_ci goto failed; 3368c2ecf20Sopenharmony_ci 3378c2ecf20Sopenharmony_ci /* check ID and choose initial registers corresponding ID */ 3388c2ecf20Sopenharmony_ci ret = reg_read(state, 0x00, &val); 3398c2ecf20Sopenharmony_ci if (ret < 0) 3408c2ecf20Sopenharmony_ci goto failed; 3418c2ecf20Sopenharmony_ci for (reg_index = 0; reg_index < QM1D1C0042_NUM_REG_ROWS; 3428c2ecf20Sopenharmony_ci reg_index++) { 3438c2ecf20Sopenharmony_ci if (val == reg_initval[reg_index][0x00]) 3448c2ecf20Sopenharmony_ci break; 3458c2ecf20Sopenharmony_ci } 3468c2ecf20Sopenharmony_ci if (reg_index >= QM1D1C0042_NUM_REG_ROWS) { 3478c2ecf20Sopenharmony_ci ret = -EINVAL; 3488c2ecf20Sopenharmony_ci goto failed; 3498c2ecf20Sopenharmony_ci } 3508c2ecf20Sopenharmony_ci memcpy(state->regs, reg_initval[reg_index], QM1D1C0042_NUM_REGS); 3518c2ecf20Sopenharmony_ci usleep_range(2000, 3000); 3528c2ecf20Sopenharmony_ci 3538c2ecf20Sopenharmony_ci state->regs[0x0c] |= 0x40; 3548c2ecf20Sopenharmony_ci ret = reg_write(state, 0x0c, state->regs[0x0c]); 3558c2ecf20Sopenharmony_ci if (ret < 0) 3568c2ecf20Sopenharmony_ci goto failed; 3578c2ecf20Sopenharmony_ci msleep(state->cfg.lpf_wait); 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci /* set all writable registers */ 3608c2ecf20Sopenharmony_ci for (i = 1; i <= 0x0c ; i++) { 3618c2ecf20Sopenharmony_ci ret = reg_write(state, i, state->regs[i]); 3628c2ecf20Sopenharmony_ci if (ret < 0) 3638c2ecf20Sopenharmony_ci goto failed; 3648c2ecf20Sopenharmony_ci } 3658c2ecf20Sopenharmony_ci for (i = 0x11; i < QM1D1C0042_NUM_REGS; i++) { 3668c2ecf20Sopenharmony_ci ret = reg_write(state, i, state->regs[i]); 3678c2ecf20Sopenharmony_ci if (ret < 0) 3688c2ecf20Sopenharmony_ci goto failed; 3698c2ecf20Sopenharmony_ci } 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ci ret = qm1d1c0042_wakeup(state); 3728c2ecf20Sopenharmony_ci if (ret < 0) 3738c2ecf20Sopenharmony_ci goto failed; 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci ret = qm1d1c0042_set_srch_mode(state, state->cfg.fast_srch); 3768c2ecf20Sopenharmony_ci if (ret < 0) 3778c2ecf20Sopenharmony_ci goto failed; 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci return ret; 3808c2ecf20Sopenharmony_ci 3818c2ecf20Sopenharmony_cifailed: 3828c2ecf20Sopenharmony_ci dev_warn(&state->i2c->dev, "(%s) failed. [adap%d-fe%d]\n", 3838c2ecf20Sopenharmony_ci __func__, fe->dvb->num, fe->id); 3848c2ecf20Sopenharmony_ci return ret; 3858c2ecf20Sopenharmony_ci} 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci/* I2C driver functions */ 3888c2ecf20Sopenharmony_ci 3898c2ecf20Sopenharmony_cistatic const struct dvb_tuner_ops qm1d1c0042_ops = { 3908c2ecf20Sopenharmony_ci .info = { 3918c2ecf20Sopenharmony_ci .name = "Sharp QM1D1C0042", 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci .frequency_min_hz = 950 * MHz, 3948c2ecf20Sopenharmony_ci .frequency_max_hz = 2150 * MHz, 3958c2ecf20Sopenharmony_ci }, 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci .init = qm1d1c0042_init, 3988c2ecf20Sopenharmony_ci .sleep = qm1d1c0042_sleep, 3998c2ecf20Sopenharmony_ci .set_config = qm1d1c0042_set_config, 4008c2ecf20Sopenharmony_ci .set_params = qm1d1c0042_set_params, 4018c2ecf20Sopenharmony_ci}; 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci 4048c2ecf20Sopenharmony_cistatic int qm1d1c0042_probe(struct i2c_client *client, 4058c2ecf20Sopenharmony_ci const struct i2c_device_id *id) 4068c2ecf20Sopenharmony_ci{ 4078c2ecf20Sopenharmony_ci struct qm1d1c0042_state *state; 4088c2ecf20Sopenharmony_ci struct qm1d1c0042_config *cfg; 4098c2ecf20Sopenharmony_ci struct dvb_frontend *fe; 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci state = kzalloc(sizeof(*state), GFP_KERNEL); 4128c2ecf20Sopenharmony_ci if (!state) 4138c2ecf20Sopenharmony_ci return -ENOMEM; 4148c2ecf20Sopenharmony_ci state->i2c = client; 4158c2ecf20Sopenharmony_ci 4168c2ecf20Sopenharmony_ci cfg = client->dev.platform_data; 4178c2ecf20Sopenharmony_ci fe = cfg->fe; 4188c2ecf20Sopenharmony_ci fe->tuner_priv = state; 4198c2ecf20Sopenharmony_ci qm1d1c0042_set_config(fe, cfg); 4208c2ecf20Sopenharmony_ci memcpy(&fe->ops.tuner_ops, &qm1d1c0042_ops, sizeof(qm1d1c0042_ops)); 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci i2c_set_clientdata(client, &state->cfg); 4238c2ecf20Sopenharmony_ci dev_info(&client->dev, "Sharp QM1D1C0042 attached.\n"); 4248c2ecf20Sopenharmony_ci return 0; 4258c2ecf20Sopenharmony_ci} 4268c2ecf20Sopenharmony_ci 4278c2ecf20Sopenharmony_cistatic int qm1d1c0042_remove(struct i2c_client *client) 4288c2ecf20Sopenharmony_ci{ 4298c2ecf20Sopenharmony_ci struct qm1d1c0042_state *state; 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci state = cfg_to_state(i2c_get_clientdata(client)); 4328c2ecf20Sopenharmony_ci state->cfg.fe->tuner_priv = NULL; 4338c2ecf20Sopenharmony_ci kfree(state); 4348c2ecf20Sopenharmony_ci return 0; 4358c2ecf20Sopenharmony_ci} 4368c2ecf20Sopenharmony_ci 4378c2ecf20Sopenharmony_ci 4388c2ecf20Sopenharmony_cistatic const struct i2c_device_id qm1d1c0042_id[] = { 4398c2ecf20Sopenharmony_ci {"qm1d1c0042", 0}, 4408c2ecf20Sopenharmony_ci {} 4418c2ecf20Sopenharmony_ci}; 4428c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(i2c, qm1d1c0042_id); 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_cistatic struct i2c_driver qm1d1c0042_driver = { 4458c2ecf20Sopenharmony_ci .driver = { 4468c2ecf20Sopenharmony_ci .name = "qm1d1c0042", 4478c2ecf20Sopenharmony_ci }, 4488c2ecf20Sopenharmony_ci .probe = qm1d1c0042_probe, 4498c2ecf20Sopenharmony_ci .remove = qm1d1c0042_remove, 4508c2ecf20Sopenharmony_ci .id_table = qm1d1c0042_id, 4518c2ecf20Sopenharmony_ci}; 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_cimodule_i2c_driver(qm1d1c0042_driver); 4548c2ecf20Sopenharmony_ci 4558c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Sharp QM1D1C0042 tuner"); 4568c2ecf20Sopenharmony_ciMODULE_AUTHOR("Akihiro TSUKADA"); 4578c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 458