18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * camss-csiphy-2ph-1-0.c
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Qualcomm MSM Camera Subsystem - CSIPHY Module 2phase v1.0
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (c) 2011-2015, The Linux Foundation. All rights reserved.
88c2ecf20Sopenharmony_ci * Copyright (C) 2016-2018 Linaro Ltd.
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include "camss-csiphy.h"
128c2ecf20Sopenharmony_ci
138c2ecf20Sopenharmony_ci#include <linux/delay.h>
148c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
158c2ecf20Sopenharmony_ci#include <linux/io.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_LNn_CFG2(n)		(0x004 + 0x40 * (n))
188c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_LNn_CFG3(n)		(0x008 + 0x40 * (n))
198c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_GLBL_RESET		0x140
208c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_GLBL_PWR_CFG		0x144
218c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_GLBL_IRQ_CMD		0x164
228c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_HW_VERSION		0x188
238c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_INTERRUPT_STATUSn(n)	(0x18c + 0x4 * (n))
248c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_INTERRUPT_MASKn(n)	(0x1ac + 0x4 * (n))
258c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_INTERRUPT_CLEARn(n)	(0x1cc + 0x4 * (n))
268c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_GLBL_T_INIT_CFG0		0x1ec
278c2ecf20Sopenharmony_ci#define CAMSS_CSI_PHY_T_WAKEUP_CFG0		0x1f4
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_cistatic void csiphy_hw_version_read(struct csiphy_device *csiphy,
308c2ecf20Sopenharmony_ci				   struct device *dev)
318c2ecf20Sopenharmony_ci{
328c2ecf20Sopenharmony_ci	u8 hw_version = readl_relaxed(csiphy->base +
338c2ecf20Sopenharmony_ci				      CAMSS_CSI_PHY_HW_VERSION);
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci	dev_dbg(dev, "CSIPHY HW Version = 0x%02x\n", hw_version);
368c2ecf20Sopenharmony_ci}
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci/*
398c2ecf20Sopenharmony_ci * csiphy_reset - Perform software reset on CSIPHY module
408c2ecf20Sopenharmony_ci * @csiphy: CSIPHY device
418c2ecf20Sopenharmony_ci */
428c2ecf20Sopenharmony_cistatic void csiphy_reset(struct csiphy_device *csiphy)
438c2ecf20Sopenharmony_ci{
448c2ecf20Sopenharmony_ci	writel_relaxed(0x1, csiphy->base + CAMSS_CSI_PHY_GLBL_RESET);
458c2ecf20Sopenharmony_ci	usleep_range(5000, 8000);
468c2ecf20Sopenharmony_ci	writel_relaxed(0x0, csiphy->base + CAMSS_CSI_PHY_GLBL_RESET);
478c2ecf20Sopenharmony_ci}
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci/*
508c2ecf20Sopenharmony_ci * csiphy_settle_cnt_calc - Calculate settle count value
518c2ecf20Sopenharmony_ci *
528c2ecf20Sopenharmony_ci * Helper function to calculate settle count value. This is
538c2ecf20Sopenharmony_ci * based on the CSI2 T_hs_settle parameter which in turn
548c2ecf20Sopenharmony_ci * is calculated based on the CSI2 transmitter pixel clock
558c2ecf20Sopenharmony_ci * frequency.
568c2ecf20Sopenharmony_ci *
578c2ecf20Sopenharmony_ci * Return settle count value or 0 if the CSI2 pixel clock
588c2ecf20Sopenharmony_ci * frequency is not available
598c2ecf20Sopenharmony_ci */
608c2ecf20Sopenharmony_cistatic u8 csiphy_settle_cnt_calc(u32 pixel_clock, u8 bpp, u8 num_lanes,
618c2ecf20Sopenharmony_ci				 u32 timer_clk_rate)
628c2ecf20Sopenharmony_ci{
638c2ecf20Sopenharmony_ci	u32 mipi_clock; /* Hz */
648c2ecf20Sopenharmony_ci	u32 ui; /* ps */
658c2ecf20Sopenharmony_ci	u32 timer_period; /* ps */
668c2ecf20Sopenharmony_ci	u32 t_hs_prepare_max; /* ps */
678c2ecf20Sopenharmony_ci	u32 t_hs_prepare_zero_min; /* ps */
688c2ecf20Sopenharmony_ci	u32 t_hs_settle; /* ps */
698c2ecf20Sopenharmony_ci	u8 settle_cnt;
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	mipi_clock = pixel_clock * bpp / (2 * num_lanes);
728c2ecf20Sopenharmony_ci	ui = div_u64(1000000000000LL, mipi_clock);
738c2ecf20Sopenharmony_ci	ui /= 2;
748c2ecf20Sopenharmony_ci	t_hs_prepare_max = 85000 + 6 * ui;
758c2ecf20Sopenharmony_ci	t_hs_prepare_zero_min = 145000 + 10 * ui;
768c2ecf20Sopenharmony_ci	t_hs_settle = (t_hs_prepare_max + t_hs_prepare_zero_min) / 2;
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci	timer_period = div_u64(1000000000000LL, timer_clk_rate);
798c2ecf20Sopenharmony_ci	settle_cnt = t_hs_settle / timer_period - 1;
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	return settle_cnt;
828c2ecf20Sopenharmony_ci}
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_cistatic void csiphy_lanes_enable(struct csiphy_device *csiphy,
858c2ecf20Sopenharmony_ci				struct csiphy_config *cfg,
868c2ecf20Sopenharmony_ci				u32 pixel_clock, u8 bpp, u8 lane_mask)
878c2ecf20Sopenharmony_ci{
888c2ecf20Sopenharmony_ci	struct csiphy_lanes_cfg *c = &cfg->csi2->lane_cfg;
898c2ecf20Sopenharmony_ci	u8 settle_cnt;
908c2ecf20Sopenharmony_ci	u8 val, l = 0;
918c2ecf20Sopenharmony_ci	int i = 0;
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci	settle_cnt = csiphy_settle_cnt_calc(pixel_clock, bpp, c->num_data,
948c2ecf20Sopenharmony_ci					    csiphy->timer_clk_rate);
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	writel_relaxed(0x1, csiphy->base +
978c2ecf20Sopenharmony_ci		       CAMSS_CSI_PHY_GLBL_T_INIT_CFG0);
988c2ecf20Sopenharmony_ci	writel_relaxed(0x1, csiphy->base +
998c2ecf20Sopenharmony_ci		       CAMSS_CSI_PHY_T_WAKEUP_CFG0);
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	val = 0x1;
1028c2ecf20Sopenharmony_ci	val |= lane_mask << 1;
1038c2ecf20Sopenharmony_ci	writel_relaxed(val, csiphy->base + CAMSS_CSI_PHY_GLBL_PWR_CFG);
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	val = cfg->combo_mode << 4;
1068c2ecf20Sopenharmony_ci	writel_relaxed(val, csiphy->base + CAMSS_CSI_PHY_GLBL_RESET);
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	for (i = 0; i <= c->num_data; i++) {
1098c2ecf20Sopenharmony_ci		if (i == c->num_data)
1108c2ecf20Sopenharmony_ci			l = c->clk.pos;
1118c2ecf20Sopenharmony_ci		else
1128c2ecf20Sopenharmony_ci			l = c->data[i].pos;
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci		writel_relaxed(0x10, csiphy->base +
1158c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_LNn_CFG2(l));
1168c2ecf20Sopenharmony_ci		writel_relaxed(settle_cnt, csiphy->base +
1178c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_LNn_CFG3(l));
1188c2ecf20Sopenharmony_ci		writel_relaxed(0x3f, csiphy->base +
1198c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_INTERRUPT_MASKn(l));
1208c2ecf20Sopenharmony_ci		writel_relaxed(0x3f, csiphy->base +
1218c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_INTERRUPT_CLEARn(l));
1228c2ecf20Sopenharmony_ci	}
1238c2ecf20Sopenharmony_ci}
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistatic void csiphy_lanes_disable(struct csiphy_device *csiphy,
1268c2ecf20Sopenharmony_ci				 struct csiphy_config *cfg)
1278c2ecf20Sopenharmony_ci{
1288c2ecf20Sopenharmony_ci	struct csiphy_lanes_cfg *c = &cfg->csi2->lane_cfg;
1298c2ecf20Sopenharmony_ci	u8 l = 0;
1308c2ecf20Sopenharmony_ci	int i = 0;
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	for (i = 0; i <= c->num_data; i++) {
1338c2ecf20Sopenharmony_ci		if (i == c->num_data)
1348c2ecf20Sopenharmony_ci			l = c->clk.pos;
1358c2ecf20Sopenharmony_ci		else
1368c2ecf20Sopenharmony_ci			l = c->data[i].pos;
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci		writel_relaxed(0x0, csiphy->base +
1398c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_LNn_CFG2(l));
1408c2ecf20Sopenharmony_ci	}
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	writel_relaxed(0x0, csiphy->base + CAMSS_CSI_PHY_GLBL_PWR_CFG);
1438c2ecf20Sopenharmony_ci}
1448c2ecf20Sopenharmony_ci
1458c2ecf20Sopenharmony_ci/*
1468c2ecf20Sopenharmony_ci * csiphy_isr - CSIPHY module interrupt handler
1478c2ecf20Sopenharmony_ci * @irq: Interrupt line
1488c2ecf20Sopenharmony_ci * @dev: CSIPHY device
1498c2ecf20Sopenharmony_ci *
1508c2ecf20Sopenharmony_ci * Return IRQ_HANDLED on success
1518c2ecf20Sopenharmony_ci */
1528c2ecf20Sopenharmony_cistatic irqreturn_t csiphy_isr(int irq, void *dev)
1538c2ecf20Sopenharmony_ci{
1548c2ecf20Sopenharmony_ci	struct csiphy_device *csiphy = dev;
1558c2ecf20Sopenharmony_ci	u8 i;
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	for (i = 0; i < 8; i++) {
1588c2ecf20Sopenharmony_ci		u8 val = readl_relaxed(csiphy->base +
1598c2ecf20Sopenharmony_ci				       CAMSS_CSI_PHY_INTERRUPT_STATUSn(i));
1608c2ecf20Sopenharmony_ci		writel_relaxed(val, csiphy->base +
1618c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_INTERRUPT_CLEARn(i));
1628c2ecf20Sopenharmony_ci		writel_relaxed(0x1, csiphy->base + CAMSS_CSI_PHY_GLBL_IRQ_CMD);
1638c2ecf20Sopenharmony_ci		writel_relaxed(0x0, csiphy->base + CAMSS_CSI_PHY_GLBL_IRQ_CMD);
1648c2ecf20Sopenharmony_ci		writel_relaxed(0x0, csiphy->base +
1658c2ecf20Sopenharmony_ci			       CAMSS_CSI_PHY_INTERRUPT_CLEARn(i));
1668c2ecf20Sopenharmony_ci	}
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ciconst struct csiphy_hw_ops csiphy_ops_2ph_1_0 = {
1728c2ecf20Sopenharmony_ci	.hw_version_read = csiphy_hw_version_read,
1738c2ecf20Sopenharmony_ci	.reset = csiphy_reset,
1748c2ecf20Sopenharmony_ci	.lanes_enable = csiphy_lanes_enable,
1758c2ecf20Sopenharmony_ci	.lanes_disable = csiphy_lanes_disable,
1768c2ecf20Sopenharmony_ci	.isr = csiphy_isr,
1778c2ecf20Sopenharmony_ci};
178