18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-or-later */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Motion Eye video4linux driver for Sony Vaio PictureBook
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright (C) 2001-2004 Stelian Pop <stelian@popies.net>
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (C) 2001-2002 Alcôve <www.alcove.com>
88c2ecf20Sopenharmony_ci *
98c2ecf20Sopenharmony_ci * Copyright (C) 2000 Andrew Tridgell <tridge@valinux.com>
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci * Earlier work by Werner Almesberger, Paul `Rusty' Russell and Paul Mackerras.
128c2ecf20Sopenharmony_ci *
138c2ecf20Sopenharmony_ci * Some parts borrowed from various video4linux drivers, especially
148c2ecf20Sopenharmony_ci * bttv-driver.c and zoran.c, see original files for credits.
158c2ecf20Sopenharmony_ci */
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#ifndef _MEYE_PRIV_H_
188c2ecf20Sopenharmony_ci#define _MEYE_PRIV_H_
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#define MEYE_DRIVER_MAJORVERSION	 1
218c2ecf20Sopenharmony_ci#define MEYE_DRIVER_MINORVERSION	14
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define MEYE_DRIVER_VERSION __stringify(MEYE_DRIVER_MAJORVERSION) "." \
248c2ecf20Sopenharmony_ci			    __stringify(MEYE_DRIVER_MINORVERSION)
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci#include <linux/types.h>
278c2ecf20Sopenharmony_ci#include <linux/pci.h>
288c2ecf20Sopenharmony_ci#include <linux/kfifo.h>
298c2ecf20Sopenharmony_ci#include <media/v4l2-ctrls.h>
308c2ecf20Sopenharmony_ci
318c2ecf20Sopenharmony_ci/****************************************************************************/
328c2ecf20Sopenharmony_ci/* Motion JPEG chip registers                                               */
338c2ecf20Sopenharmony_ci/****************************************************************************/
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci/* Motion JPEG chip PCI configuration registers */
368c2ecf20Sopenharmony_ci#define MCHIP_PCI_POWER_CSR		0x54
378c2ecf20Sopenharmony_ci#define MCHIP_PCI_MCORE_STATUS		0x60		/* see HIC_STATUS   */
388c2ecf20Sopenharmony_ci#define MCHIP_PCI_HOSTUSEREQ_SET	0x64
398c2ecf20Sopenharmony_ci#define MCHIP_PCI_HOSTUSEREQ_CLR	0x68
408c2ecf20Sopenharmony_ci#define MCHIP_PCI_LOWPOWER_SET		0x6c
418c2ecf20Sopenharmony_ci#define MCHIP_PCI_LOWPOWER_CLR		0x70
428c2ecf20Sopenharmony_ci#define MCHIP_PCI_SOFTRESET_SET		0x74
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci/* Motion JPEG chip memory mapped registers */
458c2ecf20Sopenharmony_ci#define MCHIP_MM_REGS			0x200		/* 512 bytes        */
468c2ecf20Sopenharmony_ci#define MCHIP_REG_TIMEOUT		1000		/* reg access, ~us  */
478c2ecf20Sopenharmony_ci#define MCHIP_MCC_VRJ_TIMEOUT		1000		/* MCC & VRJ access */
488c2ecf20Sopenharmony_ci
498c2ecf20Sopenharmony_ci#define MCHIP_MM_PCI_MODE		0x00		/* PCI access mode */
508c2ecf20Sopenharmony_ci#define MCHIP_MM_PCI_MODE_RETRY		0x00000001	/* retry mode */
518c2ecf20Sopenharmony_ci#define MCHIP_MM_PCI_MODE_MASTER	0x00000002	/* master access */
528c2ecf20Sopenharmony_ci#define MCHIP_MM_PCI_MODE_READ_LINE	0x00000004	/* read line */
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA			0x04		/* Int status/mask */
558c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_MCC		0x00000001	/* MCC interrupt */
568c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_VRJ		0x00000002	/* VRJ interrupt */
578c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_HIC_1		0x00000004	/* one frame done */
588c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_HIC_1_MASK	0x00000400	/* 1: enable */
598c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_HIC_END		0x00000008	/* all frames done */
608c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_HIC_END_MASK	0x00000800
618c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_JPEG		0x00000010	/* decompress. error */
628c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_JPEG_MASK		0x00001000
638c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_CAPTURE		0x00000020	/* capture end */
648c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_PCI_ERR		0x00000040	/* PCI error */
658c2ecf20Sopenharmony_ci#define MCHIP_MM_INTA_PCI_ERR_MASK	0x00004000
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci#define MCHIP_MM_PT_ADDR		0x08		/* page table address*/
688c2ecf20Sopenharmony_ci							/* n*4kB */
698c2ecf20Sopenharmony_ci#define MCHIP_NB_PAGES			1024		/* pages for display */
708c2ecf20Sopenharmony_ci#define MCHIP_NB_PAGES_MJPEG		256		/* pages for mjpeg */
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR(n)			(0x0c+(n)*4)	/* Frame info 0-3 */
738c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_RDY		0x00000001	/* frame ready */
748c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_FAILFR_MASK	0xf8000000	/* # of failed frames */
758c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_FAILFR_SHIFT	27
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci	/* continuous comp/decomp mode */
788c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_C_ENDL_MASK	0x000007fe	/* end DW [10] */
798c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_C_ENDL_SHIFT	1
808c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_C_ENDP_MASK	0x0007f800	/* end page [8] */
818c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_C_ENDP_SHIFT	11
828c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_C_STARTP_MASK	0x07f80000	/* start page [8] */
838c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_C_STARTP_SHIFT	19
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	/* continuous picture output mode */
868c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_O_STARTP_MASK	0x7ffe0000	/* start page [10] */
878c2ecf20Sopenharmony_ci#define MCHIP_MM_FIR_O_STARTP_SHIFT	17
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_DATA		0x1c		/* PCI TGT FIFO data */
908c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_STATUS		0x20		/* PCI TGT FIFO stat */
918c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_MASK		0x00000003
928c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_WAIT_OR_READY	0x00000002      /* Bits common to WAIT & READY*/
938c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_IDLE		0x0		/* HIC idle */
948c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_IDLE1		0x1		/* idem ??? */
958c2ecf20Sopenharmony_ci#define	MCHIP_MM_FIFO_WAIT		0x2		/* wait request */
968c2ecf20Sopenharmony_ci#define MCHIP_MM_FIFO_READY		0x3		/* data ready */
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci#define MCHIP_HIC_HOST_USEREQ		0x40		/* host uses MCORE */
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci#define MCHIP_HIC_TP_BUSY		0x44		/* taking picture */
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci#define MCHIP_HIC_PIC_SAVED		0x48		/* pic in SDRAM */
1038c2ecf20Sopenharmony_ci
1048c2ecf20Sopenharmony_ci#define MCHIP_HIC_LOWPOWER		0x4c		/* clock stopped */
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci#define MCHIP_HIC_CTL			0x50		/* HIC control */
1078c2ecf20Sopenharmony_ci#define MCHIP_HIC_CTL_SOFT_RESET	0x00000001	/* MCORE reset */
1088c2ecf20Sopenharmony_ci#define MCHIP_HIC_CTL_MCORE_RDY		0x00000002	/* MCORE ready */
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci#define MCHIP_HIC_CMD			0x54		/* HIC command */
1118c2ecf20Sopenharmony_ci#define MCHIP_HIC_CMD_BITS		0x00000003      /* cmd width=[1:0]*/
1128c2ecf20Sopenharmony_ci#define MCHIP_HIC_CMD_NOOP		0x0
1138c2ecf20Sopenharmony_ci#define MCHIP_HIC_CMD_START		0x1
1148c2ecf20Sopenharmony_ci#define MCHIP_HIC_CMD_STOP		0x2
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE			0x58
1178c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_NOOP		0x0
1188c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_STILL_CAP	0x1		/* still pic capt */
1198c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_DISPLAY		0x2		/* display */
1208c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_STILL_COMP	0x3		/* still pic comp. */
1218c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_STILL_DECOMP	0x4		/* still pic decomp. */
1228c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_CONT_COMP	0x5		/* cont capt+comp */
1238c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_CONT_DECOMP	0x6		/* cont decomp+disp */
1248c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_STILL_OUT	0x7		/* still pic output */
1258c2ecf20Sopenharmony_ci#define MCHIP_HIC_MODE_CONT_OUT		0x8		/* cont output */
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS		0x5c
1288c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS_MCC_RDY	0x00000001	/* MCC reg acc ok */
1298c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS_VRJ_RDY	0x00000002	/* VRJ reg acc ok */
1308c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS_IDLE           0x00000003
1318c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS_CAPDIS		0x00000004	/* cap/disp in prog */
1328c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS_COMPDEC	0x00000008	/* (de)comp in prog */
1338c2ecf20Sopenharmony_ci#define MCHIP_HIC_STATUS_BUSY		0x00000010	/* HIC busy */
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_ci#define MCHIP_HIC_S_RATE		0x60		/* MJPEG # frames */
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci#define MCHIP_HIC_PCI_VFMT		0x64		/* video format */
1388c2ecf20Sopenharmony_ci#define MCHIP_HIC_PCI_VFMT_YVYU		0x00000001	/* 0: V Y' U Y */
1398c2ecf20Sopenharmony_ci							/* 1: Y' V Y U */
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD			0x80		/* MCC commands */
1428c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_INITIAL		0x0		/* idle ? */
1438c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_IIC_START_SET	0x1
1448c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_IIC_END_SET	0x2
1458c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_FM_WRITE		0x3		/* frame memory */
1468c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_FM_READ		0x4
1478c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_FM_STOP		0x5
1488c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_CAPTURE		0x6
1498c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_DISPLAY		0x7
1508c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_END_DISP		0x8
1518c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_STILL_COMP	0x9
1528c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_STILL_DECOMP	0xa
1538c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_STILL_OUTPUT	0xb
1548c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_CONT_OUTPUT	0xc
1558c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_CONT_COMP		0xd
1568c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_CONT_DECOMP	0xe
1578c2ecf20Sopenharmony_ci#define MCHIP_MCC_CMD_RESET		0xf		/* MCC reset */
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci#define MCHIP_MCC_IIC_WR		0x84
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci#define MCHIP_MCC_MCC_WR		0x88
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci#define MCHIP_MCC_MCC_RD		0x8c
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS		0x90
1668c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_CAPT		0x00000001	/* capturing */
1678c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_DISP		0x00000002	/* displaying */
1688c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_COMP		0x00000004	/* compressing */
1698c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_DECOMP		0x00000008	/* decompressing */
1708c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_MCC_WR		0x00000010	/* register ready */
1718c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_MCC_RD		0x00000020	/* register ready */
1728c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_IIC_WR		0x00000040	/* register ready */
1738c2ecf20Sopenharmony_ci#define MCHIP_MCC_STATUS_OUTPUT		0x00000080	/* output in prog */
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci#define MCHIP_MCC_SIG_POLARITY		0x94
1768c2ecf20Sopenharmony_ci#define MCHIP_MCC_SIG_POL_VS_H		0x00000001	/* VS active-high */
1778c2ecf20Sopenharmony_ci#define MCHIP_MCC_SIG_POL_HS_H		0x00000002	/* HS active-high */
1788c2ecf20Sopenharmony_ci#define MCHIP_MCC_SIG_POL_DOE_H		0x00000004	/* DOE active-high */
1798c2ecf20Sopenharmony_ci
1808c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ			0x98
1818c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_CAPDIS_STRT	0x00000001	/* cap/disp started */
1828c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_CAPDIS_STRT_MASK	0x00000010
1838c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_CAPDIS_END	0x00000002	/* cap/disp ended */
1848c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_CAPDIS_END_MASK	0x00000020
1858c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_COMPDEC_STRT	0x00000004	/* (de)comp started */
1868c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_COMPDEC_STRT_MASK	0x00000040
1878c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_COMPDEC_END	0x00000008	/* (de)comp ended */
1888c2ecf20Sopenharmony_ci#define MCHIP_MCC_IRQ_COMPDEC_END_MASK	0x00000080
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci#define MCHIP_MCC_HSTART		0x9c		/* video in */
1918c2ecf20Sopenharmony_ci#define MCHIP_MCC_VSTART		0xa0
1928c2ecf20Sopenharmony_ci#define MCHIP_MCC_HCOUNT		0xa4
1938c2ecf20Sopenharmony_ci#define MCHIP_MCC_VCOUNT		0xa8
1948c2ecf20Sopenharmony_ci#define MCHIP_MCC_R_XBASE		0xac		/* capt/disp */
1958c2ecf20Sopenharmony_ci#define MCHIP_MCC_R_YBASE		0xb0
1968c2ecf20Sopenharmony_ci#define MCHIP_MCC_R_XRANGE		0xb4
1978c2ecf20Sopenharmony_ci#define MCHIP_MCC_R_YRANGE		0xb8
1988c2ecf20Sopenharmony_ci#define MCHIP_MCC_B_XBASE		0xbc		/* comp/decomp */
1998c2ecf20Sopenharmony_ci#define MCHIP_MCC_B_YBASE		0xc0
2008c2ecf20Sopenharmony_ci#define MCHIP_MCC_B_XRANGE		0xc4
2018c2ecf20Sopenharmony_ci#define MCHIP_MCC_B_YRANGE		0xc8
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci#define MCHIP_MCC_R_SAMPLING		0xcc		/* 1: 1:4 */
2048c2ecf20Sopenharmony_ci
2058c2ecf20Sopenharmony_ci#define MCHIP_VRJ_CMD			0x100		/* VRJ commands */
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci/* VRJ registers (see table 12.2.4) */
2088c2ecf20Sopenharmony_ci#define MCHIP_VRJ_COMPRESSED_DATA	0x1b0
2098c2ecf20Sopenharmony_ci#define MCHIP_VRJ_PIXEL_DATA		0x1b8
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci#define MCHIP_VRJ_BUS_MODE		0x100
2128c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SIGNAL_ACTIVE_LEVEL	0x108
2138c2ecf20Sopenharmony_ci#define MCHIP_VRJ_PDAT_USE		0x110
2148c2ecf20Sopenharmony_ci#define MCHIP_VRJ_MODE_SPECIFY		0x118
2158c2ecf20Sopenharmony_ci#define MCHIP_VRJ_LIMIT_COMPRESSED_LO	0x120
2168c2ecf20Sopenharmony_ci#define MCHIP_VRJ_LIMIT_COMPRESSED_HI	0x124
2178c2ecf20Sopenharmony_ci#define MCHIP_VRJ_COMP_DATA_FORMAT	0x128
2188c2ecf20Sopenharmony_ci#define MCHIP_VRJ_TABLE_DATA		0x140
2198c2ecf20Sopenharmony_ci#define MCHIP_VRJ_RESTART_INTERVAL	0x148
2208c2ecf20Sopenharmony_ci#define MCHIP_VRJ_NUM_LINES		0x150
2218c2ecf20Sopenharmony_ci#define MCHIP_VRJ_NUM_PIXELS		0x158
2228c2ecf20Sopenharmony_ci#define MCHIP_VRJ_NUM_COMPONENTS	0x160
2238c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SOF1			0x168
2248c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SOF2			0x170
2258c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SOF3			0x178
2268c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SOF4			0x180
2278c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SOS			0x188
2288c2ecf20Sopenharmony_ci#define MCHIP_VRJ_SOFT_RESET		0x190
2298c2ecf20Sopenharmony_ci
2308c2ecf20Sopenharmony_ci#define MCHIP_VRJ_STATUS		0x1c0
2318c2ecf20Sopenharmony_ci#define MCHIP_VRJ_STATUS_BUSY		0x00001
2328c2ecf20Sopenharmony_ci#define MCHIP_VRJ_STATUS_COMP_ACCESS	0x00002
2338c2ecf20Sopenharmony_ci#define MCHIP_VRJ_STATUS_PIXEL_ACCESS	0x00004
2348c2ecf20Sopenharmony_ci#define MCHIP_VRJ_STATUS_ERROR		0x00008
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci#define MCHIP_VRJ_IRQ_FLAG		0x1c8
2378c2ecf20Sopenharmony_ci#define MCHIP_VRJ_ERROR_REPORT		0x1d8
2388c2ecf20Sopenharmony_ci
2398c2ecf20Sopenharmony_ci#define MCHIP_VRJ_START_COMMAND		0x1a0
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci/****************************************************************************/
2428c2ecf20Sopenharmony_ci/* Driver definitions.                                                      */
2438c2ecf20Sopenharmony_ci/****************************************************************************/
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci/* Sony Programmable I/O Controller for accessing the camera commands */
2468c2ecf20Sopenharmony_ci#include <linux/sony-laptop.h>
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci/* private API definitions */
2498c2ecf20Sopenharmony_ci#include <linux/meye.h>
2508c2ecf20Sopenharmony_ci#include <linux/mutex.h>
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci/* Enable jpg software correction */
2548c2ecf20Sopenharmony_ci#define MEYE_JPEG_CORRECTION	1
2558c2ecf20Sopenharmony_ci
2568c2ecf20Sopenharmony_ci/* Maximum size of a buffer */
2578c2ecf20Sopenharmony_ci#define MEYE_MAX_BUFSIZE	614400	/* 640 * 480 * 2 */
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci/* Maximum number of buffers */
2608c2ecf20Sopenharmony_ci#define MEYE_MAX_BUFNBRS	32
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci/* State of a buffer */
2638c2ecf20Sopenharmony_ci#define MEYE_BUF_UNUSED	0	/* not used */
2648c2ecf20Sopenharmony_ci#define MEYE_BUF_USING	1	/* currently grabbing / playing */
2658c2ecf20Sopenharmony_ci#define MEYE_BUF_DONE	2	/* done */
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci/* grab buffer */
2688c2ecf20Sopenharmony_cistruct meye_grab_buffer {
2698c2ecf20Sopenharmony_ci	int state;			/* state of buffer */
2708c2ecf20Sopenharmony_ci	unsigned long size;		/* size of jpg frame */
2718c2ecf20Sopenharmony_ci	u64 ts;				/* timestamp */
2728c2ecf20Sopenharmony_ci	unsigned long sequence;		/* sequence number */
2738c2ecf20Sopenharmony_ci};
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci/* size of kfifos containing buffer indices */
2768c2ecf20Sopenharmony_ci#define MEYE_QUEUE_SIZE	MEYE_MAX_BUFNBRS
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci/* Motion Eye device structure */
2798c2ecf20Sopenharmony_cistruct meye {
2808c2ecf20Sopenharmony_ci	struct v4l2_device v4l2_dev;	/* Main v4l2_device struct */
2818c2ecf20Sopenharmony_ci	struct v4l2_ctrl_handler hdl;
2828c2ecf20Sopenharmony_ci	struct pci_dev *mchip_dev;	/* pci device */
2838c2ecf20Sopenharmony_ci	u8 mchip_irq;			/* irq */
2848c2ecf20Sopenharmony_ci	u8 mchip_mode;			/* actual mchip mode: HIC_MODE... */
2858c2ecf20Sopenharmony_ci	u8 mchip_fnum;			/* current mchip frame number */
2868c2ecf20Sopenharmony_ci	unsigned char __iomem *mchip_mmregs;/* mchip: memory mapped registers */
2878c2ecf20Sopenharmony_ci	u8 *mchip_ptable[MCHIP_NB_PAGES];/* mchip: ptable */
2888c2ecf20Sopenharmony_ci	void *mchip_ptable_toc;		/* mchip: ptable toc */
2898c2ecf20Sopenharmony_ci	dma_addr_t mchip_dmahandle;	/* mchip: dma handle to ptable toc */
2908c2ecf20Sopenharmony_ci	unsigned char *grab_fbuffer;	/* capture framebuffer */
2918c2ecf20Sopenharmony_ci	unsigned char *grab_temp;	/* temporary buffer */
2928c2ecf20Sopenharmony_ci					/* list of buffers */
2938c2ecf20Sopenharmony_ci	struct meye_grab_buffer grab_buffer[MEYE_MAX_BUFNBRS];
2948c2ecf20Sopenharmony_ci	int vma_use_count[MEYE_MAX_BUFNBRS]; /* mmap count */
2958c2ecf20Sopenharmony_ci	struct mutex lock;		/* mutex for open/mmap... */
2968c2ecf20Sopenharmony_ci	struct kfifo grabq;		/* queue for buffers to be grabbed */
2978c2ecf20Sopenharmony_ci	spinlock_t grabq_lock;		/* lock protecting the queue */
2988c2ecf20Sopenharmony_ci	struct kfifo doneq;		/* queue for grabbed buffers */
2998c2ecf20Sopenharmony_ci	spinlock_t doneq_lock;		/* lock protecting the queue */
3008c2ecf20Sopenharmony_ci	wait_queue_head_t proc_list;	/* wait queue */
3018c2ecf20Sopenharmony_ci	struct video_device vdev;	/* video device parameters */
3028c2ecf20Sopenharmony_ci	u16 brightness;
3038c2ecf20Sopenharmony_ci	u16 hue;
3048c2ecf20Sopenharmony_ci	u16 contrast;
3058c2ecf20Sopenharmony_ci	u16 colour;
3068c2ecf20Sopenharmony_ci	struct meye_params params;	/* additional parameters */
3078c2ecf20Sopenharmony_ci	unsigned long in_use;		/* set to 1 if the device is in use */
3088c2ecf20Sopenharmony_ci	u8 pm_mchip_mode;		/* old mchip mode */
3098c2ecf20Sopenharmony_ci};
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci#endif
312