18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci *  cx18 gpio functions
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci *  Derived from ivtv-gpio.c
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci *  Copyright (C) 2007  Hans Verkuil <hverkuil@xs4all.nl>
88c2ecf20Sopenharmony_ci *  Copyright (C) 2008  Andy Walls <awalls@md.metrocast.net>
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include "cx18-driver.h"
128c2ecf20Sopenharmony_ci#include "cx18-io.h"
138c2ecf20Sopenharmony_ci#include "cx18-cards.h"
148c2ecf20Sopenharmony_ci#include "cx18-gpio.h"
158c2ecf20Sopenharmony_ci#include "tuner-xc2028.h"
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci/********************* GPIO stuffs *********************/
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci/* GPIO registers */
208c2ecf20Sopenharmony_ci#define CX18_REG_GPIO_IN     0xc72010
218c2ecf20Sopenharmony_ci#define CX18_REG_GPIO_OUT1   0xc78100
228c2ecf20Sopenharmony_ci#define CX18_REG_GPIO_DIR1   0xc78108
238c2ecf20Sopenharmony_ci#define CX18_REG_GPIO_OUT2   0xc78104
248c2ecf20Sopenharmony_ci#define CX18_REG_GPIO_DIR2   0xc7810c
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_ci/*
278c2ecf20Sopenharmony_ci * HVR-1600 GPIO pins, courtesy of Hauppauge:
288c2ecf20Sopenharmony_ci *
298c2ecf20Sopenharmony_ci * gpio0: zilog ir process reset pin
308c2ecf20Sopenharmony_ci * gpio1: zilog programming pin (you should never use this)
318c2ecf20Sopenharmony_ci * gpio12: cx24227 reset pin
328c2ecf20Sopenharmony_ci * gpio13: cs5345 reset pin
338c2ecf20Sopenharmony_ci*/
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci/*
368c2ecf20Sopenharmony_ci * File scope utility functions
378c2ecf20Sopenharmony_ci */
388c2ecf20Sopenharmony_cistatic void gpio_write(struct cx18 *cx)
398c2ecf20Sopenharmony_ci{
408c2ecf20Sopenharmony_ci	u32 dir_lo = cx->gpio_dir & 0xffff;
418c2ecf20Sopenharmony_ci	u32 val_lo = cx->gpio_val & 0xffff;
428c2ecf20Sopenharmony_ci	u32 dir_hi = cx->gpio_dir >> 16;
438c2ecf20Sopenharmony_ci	u32 val_hi = cx->gpio_val >> 16;
448c2ecf20Sopenharmony_ci
458c2ecf20Sopenharmony_ci	cx18_write_reg_expect(cx, dir_lo << 16,
468c2ecf20Sopenharmony_ci					CX18_REG_GPIO_DIR1, ~dir_lo, dir_lo);
478c2ecf20Sopenharmony_ci	cx18_write_reg_expect(cx, (dir_lo << 16) | val_lo,
488c2ecf20Sopenharmony_ci					CX18_REG_GPIO_OUT1, val_lo, dir_lo);
498c2ecf20Sopenharmony_ci	cx18_write_reg_expect(cx, dir_hi << 16,
508c2ecf20Sopenharmony_ci					CX18_REG_GPIO_DIR2, ~dir_hi, dir_hi);
518c2ecf20Sopenharmony_ci	cx18_write_reg_expect(cx, (dir_hi << 16) | val_hi,
528c2ecf20Sopenharmony_ci					CX18_REG_GPIO_OUT2, val_hi, dir_hi);
538c2ecf20Sopenharmony_ci}
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistatic void gpio_update(struct cx18 *cx, u32 mask, u32 data)
568c2ecf20Sopenharmony_ci{
578c2ecf20Sopenharmony_ci	if (mask == 0)
588c2ecf20Sopenharmony_ci		return;
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_ci	mutex_lock(&cx->gpio_lock);
618c2ecf20Sopenharmony_ci	cx->gpio_val = (cx->gpio_val & ~mask) | (data & mask);
628c2ecf20Sopenharmony_ci	gpio_write(cx);
638c2ecf20Sopenharmony_ci	mutex_unlock(&cx->gpio_lock);
648c2ecf20Sopenharmony_ci}
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_cistatic void gpio_reset_seq(struct cx18 *cx, u32 active_lo, u32 active_hi,
678c2ecf20Sopenharmony_ci			   unsigned int assert_msecs,
688c2ecf20Sopenharmony_ci			   unsigned int recovery_msecs)
698c2ecf20Sopenharmony_ci{
708c2ecf20Sopenharmony_ci	u32 mask;
718c2ecf20Sopenharmony_ci
728c2ecf20Sopenharmony_ci	mask = active_lo | active_hi;
738c2ecf20Sopenharmony_ci	if (mask == 0)
748c2ecf20Sopenharmony_ci		return;
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci	/*
778c2ecf20Sopenharmony_ci	 * Assuming that active_hi and active_lo are a subsets of the bits in
788c2ecf20Sopenharmony_ci	 * gpio_dir.  Also assumes that active_lo and active_hi don't overlap
798c2ecf20Sopenharmony_ci	 * in any bit position
808c2ecf20Sopenharmony_ci	 */
818c2ecf20Sopenharmony_ci
828c2ecf20Sopenharmony_ci	/* Assert */
838c2ecf20Sopenharmony_ci	gpio_update(cx, mask, ~active_lo);
848c2ecf20Sopenharmony_ci	schedule_timeout_uninterruptible(msecs_to_jiffies(assert_msecs));
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	/* Deassert */
878c2ecf20Sopenharmony_ci	gpio_update(cx, mask, ~active_hi);
888c2ecf20Sopenharmony_ci	schedule_timeout_uninterruptible(msecs_to_jiffies(recovery_msecs));
898c2ecf20Sopenharmony_ci}
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ci/*
928c2ecf20Sopenharmony_ci * GPIO Multiplexer - logical device
938c2ecf20Sopenharmony_ci */
948c2ecf20Sopenharmony_cistatic int gpiomux_log_status(struct v4l2_subdev *sd)
958c2ecf20Sopenharmony_ci{
968c2ecf20Sopenharmony_ci	struct cx18 *cx = v4l2_get_subdevdata(sd);
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci	mutex_lock(&cx->gpio_lock);
998c2ecf20Sopenharmony_ci	CX18_INFO_DEV(sd, "GPIO:  direction 0x%08x, value 0x%08x\n",
1008c2ecf20Sopenharmony_ci		      cx->gpio_dir, cx->gpio_val);
1018c2ecf20Sopenharmony_ci	mutex_unlock(&cx->gpio_lock);
1028c2ecf20Sopenharmony_ci	return 0;
1038c2ecf20Sopenharmony_ci}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_cistatic int gpiomux_s_radio(struct v4l2_subdev *sd)
1068c2ecf20Sopenharmony_ci{
1078c2ecf20Sopenharmony_ci	struct cx18 *cx = v4l2_get_subdevdata(sd);
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	/*
1108c2ecf20Sopenharmony_ci	 * FIXME - work out the cx->active/audio_input mess - this is
1118c2ecf20Sopenharmony_ci	 * intended to handle the switch to radio mode and set the
1128c2ecf20Sopenharmony_ci	 * audio routing, but we need to update the state in cx
1138c2ecf20Sopenharmony_ci	 */
1148c2ecf20Sopenharmony_ci	gpio_update(cx, cx->card->gpio_audio_input.mask,
1158c2ecf20Sopenharmony_ci			cx->card->gpio_audio_input.radio);
1168c2ecf20Sopenharmony_ci	return 0;
1178c2ecf20Sopenharmony_ci}
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_cistatic int gpiomux_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
1208c2ecf20Sopenharmony_ci{
1218c2ecf20Sopenharmony_ci	struct cx18 *cx = v4l2_get_subdevdata(sd);
1228c2ecf20Sopenharmony_ci	u32 data;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	switch (cx->card->audio_inputs[cx->audio_input].muxer_input) {
1258c2ecf20Sopenharmony_ci	case 1:
1268c2ecf20Sopenharmony_ci		data = cx->card->gpio_audio_input.linein;
1278c2ecf20Sopenharmony_ci		break;
1288c2ecf20Sopenharmony_ci	case 0:
1298c2ecf20Sopenharmony_ci		data = cx->card->gpio_audio_input.tuner;
1308c2ecf20Sopenharmony_ci		break;
1318c2ecf20Sopenharmony_ci	default:
1328c2ecf20Sopenharmony_ci		/*
1338c2ecf20Sopenharmony_ci		 * FIXME - work out the cx->active/audio_input mess - this is
1348c2ecf20Sopenharmony_ci		 * intended to handle the switch from radio mode and set the
1358c2ecf20Sopenharmony_ci		 * audio routing, but we need to update the state in cx
1368c2ecf20Sopenharmony_ci		 */
1378c2ecf20Sopenharmony_ci		data = cx->card->gpio_audio_input.tuner;
1388c2ecf20Sopenharmony_ci		break;
1398c2ecf20Sopenharmony_ci	}
1408c2ecf20Sopenharmony_ci	gpio_update(cx, cx->card->gpio_audio_input.mask, data);
1418c2ecf20Sopenharmony_ci	return 0;
1428c2ecf20Sopenharmony_ci}
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_cistatic int gpiomux_s_audio_routing(struct v4l2_subdev *sd,
1458c2ecf20Sopenharmony_ci				   u32 input, u32 output, u32 config)
1468c2ecf20Sopenharmony_ci{
1478c2ecf20Sopenharmony_ci	struct cx18 *cx = v4l2_get_subdevdata(sd);
1488c2ecf20Sopenharmony_ci	u32 data;
1498c2ecf20Sopenharmony_ci
1508c2ecf20Sopenharmony_ci	switch (input) {
1518c2ecf20Sopenharmony_ci	case 0:
1528c2ecf20Sopenharmony_ci		data = cx->card->gpio_audio_input.tuner;
1538c2ecf20Sopenharmony_ci		break;
1548c2ecf20Sopenharmony_ci	case 1:
1558c2ecf20Sopenharmony_ci		data = cx->card->gpio_audio_input.linein;
1568c2ecf20Sopenharmony_ci		break;
1578c2ecf20Sopenharmony_ci	case 2:
1588c2ecf20Sopenharmony_ci		data = cx->card->gpio_audio_input.radio;
1598c2ecf20Sopenharmony_ci		break;
1608c2ecf20Sopenharmony_ci	default:
1618c2ecf20Sopenharmony_ci		return -EINVAL;
1628c2ecf20Sopenharmony_ci	}
1638c2ecf20Sopenharmony_ci	gpio_update(cx, cx->card->gpio_audio_input.mask, data);
1648c2ecf20Sopenharmony_ci	return 0;
1658c2ecf20Sopenharmony_ci}
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_core_ops gpiomux_core_ops = {
1688c2ecf20Sopenharmony_ci	.log_status = gpiomux_log_status,
1698c2ecf20Sopenharmony_ci};
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_tuner_ops gpiomux_tuner_ops = {
1728c2ecf20Sopenharmony_ci	.s_radio = gpiomux_s_radio,
1738c2ecf20Sopenharmony_ci};
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_audio_ops gpiomux_audio_ops = {
1768c2ecf20Sopenharmony_ci	.s_routing = gpiomux_s_audio_routing,
1778c2ecf20Sopenharmony_ci};
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_video_ops gpiomux_video_ops = {
1808c2ecf20Sopenharmony_ci	.s_std = gpiomux_s_std,
1818c2ecf20Sopenharmony_ci};
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_ops gpiomux_ops = {
1848c2ecf20Sopenharmony_ci	.core = &gpiomux_core_ops,
1858c2ecf20Sopenharmony_ci	.tuner = &gpiomux_tuner_ops,
1868c2ecf20Sopenharmony_ci	.audio = &gpiomux_audio_ops,
1878c2ecf20Sopenharmony_ci	.video = &gpiomux_video_ops,
1888c2ecf20Sopenharmony_ci};
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci/*
1918c2ecf20Sopenharmony_ci * GPIO Reset Controller - logical device
1928c2ecf20Sopenharmony_ci */
1938c2ecf20Sopenharmony_cistatic int resetctrl_log_status(struct v4l2_subdev *sd)
1948c2ecf20Sopenharmony_ci{
1958c2ecf20Sopenharmony_ci	struct cx18 *cx = v4l2_get_subdevdata(sd);
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci	mutex_lock(&cx->gpio_lock);
1988c2ecf20Sopenharmony_ci	CX18_INFO_DEV(sd, "GPIO:  direction 0x%08x, value 0x%08x\n",
1998c2ecf20Sopenharmony_ci		      cx->gpio_dir, cx->gpio_val);
2008c2ecf20Sopenharmony_ci	mutex_unlock(&cx->gpio_lock);
2018c2ecf20Sopenharmony_ci	return 0;
2028c2ecf20Sopenharmony_ci}
2038c2ecf20Sopenharmony_ci
2048c2ecf20Sopenharmony_cistatic int resetctrl_reset(struct v4l2_subdev *sd, u32 val)
2058c2ecf20Sopenharmony_ci{
2068c2ecf20Sopenharmony_ci	struct cx18 *cx = v4l2_get_subdevdata(sd);
2078c2ecf20Sopenharmony_ci	const struct cx18_gpio_i2c_slave_reset *p;
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	p = &cx->card->gpio_i2c_slave_reset;
2108c2ecf20Sopenharmony_ci	switch (val) {
2118c2ecf20Sopenharmony_ci	case CX18_GPIO_RESET_I2C:
2128c2ecf20Sopenharmony_ci		gpio_reset_seq(cx, p->active_lo_mask, p->active_hi_mask,
2138c2ecf20Sopenharmony_ci			       p->msecs_asserted, p->msecs_recovery);
2148c2ecf20Sopenharmony_ci		break;
2158c2ecf20Sopenharmony_ci	case CX18_GPIO_RESET_Z8F0811:
2168c2ecf20Sopenharmony_ci		/*
2178c2ecf20Sopenharmony_ci		 * Assert timing for the Z8F0811 on HVR-1600 boards:
2188c2ecf20Sopenharmony_ci		 * 1. Assert RESET for min of 4 clock cycles at 18.432 MHz to
2198c2ecf20Sopenharmony_ci		 *    initiate
2208c2ecf20Sopenharmony_ci		 * 2. Reset then takes 66 WDT cycles at 10 kHz + 16 xtal clock
2218c2ecf20Sopenharmony_ci		 *    cycles (6,601,085 nanoseconds ~= 7 milliseconds)
2228c2ecf20Sopenharmony_ci		 * 3. DBG pin must be high before chip exits reset for normal
2238c2ecf20Sopenharmony_ci		 *    operation.  DBG is open drain and hopefully pulled high
2248c2ecf20Sopenharmony_ci		 *    since we don't normally drive it (GPIO 1?) for the
2258c2ecf20Sopenharmony_ci		 *    HVR-1600
2268c2ecf20Sopenharmony_ci		 * 4. Z8F0811 won't exit reset until RESET is deasserted
2278c2ecf20Sopenharmony_ci		 * 5. Zilog comes out of reset, loads reset vector address and
2288c2ecf20Sopenharmony_ci		 *    executes from there. Required recovery delay unknown.
2298c2ecf20Sopenharmony_ci		 */
2308c2ecf20Sopenharmony_ci		gpio_reset_seq(cx, p->ir_reset_mask, 0,
2318c2ecf20Sopenharmony_ci			       p->msecs_asserted, p->msecs_recovery);
2328c2ecf20Sopenharmony_ci		break;
2338c2ecf20Sopenharmony_ci	case CX18_GPIO_RESET_XC2028:
2348c2ecf20Sopenharmony_ci		if (cx->card->tuners[0].tuner == TUNER_XC2028)
2358c2ecf20Sopenharmony_ci			gpio_reset_seq(cx, (1 << cx->card->xceive_pin), 0,
2368c2ecf20Sopenharmony_ci				       1, 1);
2378c2ecf20Sopenharmony_ci		break;
2388c2ecf20Sopenharmony_ci	}
2398c2ecf20Sopenharmony_ci	return 0;
2408c2ecf20Sopenharmony_ci}
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_core_ops resetctrl_core_ops = {
2438c2ecf20Sopenharmony_ci	.log_status = resetctrl_log_status,
2448c2ecf20Sopenharmony_ci	.reset = resetctrl_reset,
2458c2ecf20Sopenharmony_ci};
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_ops resetctrl_ops = {
2488c2ecf20Sopenharmony_ci	.core = &resetctrl_core_ops,
2498c2ecf20Sopenharmony_ci};
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci/*
2528c2ecf20Sopenharmony_ci * External entry points
2538c2ecf20Sopenharmony_ci */
2548c2ecf20Sopenharmony_civoid cx18_gpio_init(struct cx18 *cx)
2558c2ecf20Sopenharmony_ci{
2568c2ecf20Sopenharmony_ci	mutex_lock(&cx->gpio_lock);
2578c2ecf20Sopenharmony_ci	cx->gpio_dir = cx->card->gpio_init.direction;
2588c2ecf20Sopenharmony_ci	cx->gpio_val = cx->card->gpio_init.initial_value;
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	if (cx->card->tuners[0].tuner == TUNER_XC2028) {
2618c2ecf20Sopenharmony_ci		cx->gpio_dir |= 1 << cx->card->xceive_pin;
2628c2ecf20Sopenharmony_ci		cx->gpio_val |= 1 << cx->card->xceive_pin;
2638c2ecf20Sopenharmony_ci	}
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	if (cx->gpio_dir == 0) {
2668c2ecf20Sopenharmony_ci		mutex_unlock(&cx->gpio_lock);
2678c2ecf20Sopenharmony_ci		return;
2688c2ecf20Sopenharmony_ci	}
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci	CX18_DEBUG_INFO("GPIO initial dir: %08x/%08x out: %08x/%08x\n",
2718c2ecf20Sopenharmony_ci			cx18_read_reg(cx, CX18_REG_GPIO_DIR1),
2728c2ecf20Sopenharmony_ci			cx18_read_reg(cx, CX18_REG_GPIO_DIR2),
2738c2ecf20Sopenharmony_ci			cx18_read_reg(cx, CX18_REG_GPIO_OUT1),
2748c2ecf20Sopenharmony_ci			cx18_read_reg(cx, CX18_REG_GPIO_OUT2));
2758c2ecf20Sopenharmony_ci
2768c2ecf20Sopenharmony_ci	gpio_write(cx);
2778c2ecf20Sopenharmony_ci	mutex_unlock(&cx->gpio_lock);
2788c2ecf20Sopenharmony_ci}
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ciint cx18_gpio_register(struct cx18 *cx, u32 hw)
2818c2ecf20Sopenharmony_ci{
2828c2ecf20Sopenharmony_ci	struct v4l2_subdev *sd;
2838c2ecf20Sopenharmony_ci	const struct v4l2_subdev_ops *ops;
2848c2ecf20Sopenharmony_ci	char *str;
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	switch (hw) {
2878c2ecf20Sopenharmony_ci	case CX18_HW_GPIO_MUX:
2888c2ecf20Sopenharmony_ci		sd = &cx->sd_gpiomux;
2898c2ecf20Sopenharmony_ci		ops = &gpiomux_ops;
2908c2ecf20Sopenharmony_ci		str = "gpio-mux";
2918c2ecf20Sopenharmony_ci		break;
2928c2ecf20Sopenharmony_ci	case CX18_HW_GPIO_RESET_CTRL:
2938c2ecf20Sopenharmony_ci		sd = &cx->sd_resetctrl;
2948c2ecf20Sopenharmony_ci		ops = &resetctrl_ops;
2958c2ecf20Sopenharmony_ci		str = "gpio-reset-ctrl";
2968c2ecf20Sopenharmony_ci		break;
2978c2ecf20Sopenharmony_ci	default:
2988c2ecf20Sopenharmony_ci		return -EINVAL;
2998c2ecf20Sopenharmony_ci	}
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	v4l2_subdev_init(sd, ops);
3028c2ecf20Sopenharmony_ci	v4l2_set_subdevdata(sd, cx);
3038c2ecf20Sopenharmony_ci	snprintf(sd->name, sizeof(sd->name), "%s %s", cx->v4l2_dev.name, str);
3048c2ecf20Sopenharmony_ci	sd->grp_id = hw;
3058c2ecf20Sopenharmony_ci	return v4l2_device_register_subdev(&cx->v4l2_dev, sd);
3068c2ecf20Sopenharmony_ci}
3078c2ecf20Sopenharmony_ci
3088c2ecf20Sopenharmony_civoid cx18_reset_ir_gpio(void *data)
3098c2ecf20Sopenharmony_ci{
3108c2ecf20Sopenharmony_ci	struct cx18 *cx = to_cx18((struct v4l2_device *)data);
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_ci	if (cx->card->gpio_i2c_slave_reset.ir_reset_mask == 0)
3138c2ecf20Sopenharmony_ci		return;
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci	CX18_DEBUG_INFO("Resetting IR microcontroller\n");
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci	v4l2_subdev_call(&cx->sd_resetctrl,
3188c2ecf20Sopenharmony_ci			 core, reset, CX18_GPIO_RESET_Z8F0811);
3198c2ecf20Sopenharmony_ci}
3208c2ecf20Sopenharmony_ciEXPORT_SYMBOL(cx18_reset_ir_gpio);
3218c2ecf20Sopenharmony_ci/* This symbol is exported for use by lirc_pvr150 for the IR-blaster */
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci/* Xceive tuner reset function */
3248c2ecf20Sopenharmony_ciint cx18_reset_tuner_gpio(void *dev, int component, int cmd, int value)
3258c2ecf20Sopenharmony_ci{
3268c2ecf20Sopenharmony_ci	struct i2c_algo_bit_data *algo = dev;
3278c2ecf20Sopenharmony_ci	struct cx18_i2c_algo_callback_data *cb_data = algo->data;
3288c2ecf20Sopenharmony_ci	struct cx18 *cx = cb_data->cx;
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci	if (cmd != XC2028_TUNER_RESET ||
3318c2ecf20Sopenharmony_ci	    cx->card->tuners[0].tuner != TUNER_XC2028)
3328c2ecf20Sopenharmony_ci		return 0;
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	CX18_DEBUG_INFO("Resetting XCeive tuner\n");
3358c2ecf20Sopenharmony_ci	return v4l2_subdev_call(&cx->sd_resetctrl,
3368c2ecf20Sopenharmony_ci				core, reset, CX18_GPIO_RESET_XC2028);
3378c2ecf20Sopenharmony_ci}
338