18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Driver for ST MIPID02 CSI-2 to PARALLEL bridge 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (C) STMicroelectronics SA 2019 68c2ecf20Sopenharmony_ci * Authors: Mickael Guene <mickael.guene@st.com> 78c2ecf20Sopenharmony_ci * for STMicroelectronics. 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci * 108c2ecf20Sopenharmony_ci */ 118c2ecf20Sopenharmony_ci 128c2ecf20Sopenharmony_ci#include <linux/clk.h> 138c2ecf20Sopenharmony_ci#include <linux/delay.h> 148c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h> 158c2ecf20Sopenharmony_ci#include <linux/i2c.h> 168c2ecf20Sopenharmony_ci#include <linux/module.h> 178c2ecf20Sopenharmony_ci#include <linux/of_graph.h> 188c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h> 198c2ecf20Sopenharmony_ci#include <media/v4l2-async.h> 208c2ecf20Sopenharmony_ci#include <media/v4l2-ctrls.h> 218c2ecf20Sopenharmony_ci#include <media/v4l2-device.h> 228c2ecf20Sopenharmony_ci#include <media/v4l2-fwnode.h> 238c2ecf20Sopenharmony_ci#include <media/v4l2-subdev.h> 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#define MIPID02_CLK_LANE_WR_REG1 0x01 268c2ecf20Sopenharmony_ci#define MIPID02_CLK_LANE_REG1 0x02 278c2ecf20Sopenharmony_ci#define MIPID02_CLK_LANE_REG3 0x04 288c2ecf20Sopenharmony_ci#define MIPID02_DATA_LANE0_REG1 0x05 298c2ecf20Sopenharmony_ci#define MIPID02_DATA_LANE0_REG2 0x06 308c2ecf20Sopenharmony_ci#define MIPID02_DATA_LANE1_REG1 0x09 318c2ecf20Sopenharmony_ci#define MIPID02_DATA_LANE1_REG2 0x0a 328c2ecf20Sopenharmony_ci#define MIPID02_MODE_REG1 0x14 338c2ecf20Sopenharmony_ci#define MIPID02_MODE_REG2 0x15 348c2ecf20Sopenharmony_ci#define MIPID02_DATA_ID_RREG 0x17 358c2ecf20Sopenharmony_ci#define MIPID02_DATA_SELECTION_CTRL 0x19 368c2ecf20Sopenharmony_ci#define MIPID02_PIX_WIDTH_CTRL 0x1e 378c2ecf20Sopenharmony_ci#define MIPID02_PIX_WIDTH_CTRL_EMB 0x1f 388c2ecf20Sopenharmony_ci 398c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_CLK_LANE_REG1 */ 408c2ecf20Sopenharmony_ci#define CLK_ENABLE BIT(0) 418c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_CLK_LANE_REG3 */ 428c2ecf20Sopenharmony_ci#define CLK_MIPI_CSI BIT(1) 438c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_DATA_LANE0_REG1 */ 448c2ecf20Sopenharmony_ci#define DATA_ENABLE BIT(0) 458c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_DATA_LANEx_REG2 */ 468c2ecf20Sopenharmony_ci#define DATA_MIPI_CSI BIT(0) 478c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_MODE_REG1 */ 488c2ecf20Sopenharmony_ci#define MODE_DATA_SWAP BIT(2) 498c2ecf20Sopenharmony_ci#define MODE_NO_BYPASS BIT(6) 508c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_MODE_REG2 */ 518c2ecf20Sopenharmony_ci#define MODE_HSYNC_ACTIVE_HIGH BIT(1) 528c2ecf20Sopenharmony_ci#define MODE_VSYNC_ACTIVE_HIGH BIT(2) 538c2ecf20Sopenharmony_ci/* Bits definition for MIPID02_DATA_SELECTION_CTRL */ 548c2ecf20Sopenharmony_ci#define SELECTION_MANUAL_DATA BIT(2) 558c2ecf20Sopenharmony_ci#define SELECTION_MANUAL_WIDTH BIT(3) 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_cistatic const u32 mipid02_supported_fmt_codes[] = { 588c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_SBGGR8_1X8, MEDIA_BUS_FMT_SGBRG8_1X8, 598c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_SGRBG8_1X8, MEDIA_BUS_FMT_SRGGB8_1X8, 608c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_SBGGR10_1X10, MEDIA_BUS_FMT_SGBRG10_1X10, 618c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_SGRBG10_1X10, MEDIA_BUS_FMT_SRGGB10_1X10, 628c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_SBGGR12_1X12, MEDIA_BUS_FMT_SGBRG12_1X12, 638c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_SGRBG12_1X12, MEDIA_BUS_FMT_SRGGB12_1X12, 648c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_UYVY8_1X16, MEDIA_BUS_FMT_BGR888_1X24, 658c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_RGB565_2X8_LE, MEDIA_BUS_FMT_RGB565_2X8_BE, 668c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_YUYV8_2X8, MEDIA_BUS_FMT_UYVY8_2X8, 678c2ecf20Sopenharmony_ci MEDIA_BUS_FMT_JPEG_1X8 688c2ecf20Sopenharmony_ci}; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci/* regulator supplies */ 718c2ecf20Sopenharmony_cistatic const char * const mipid02_supply_name[] = { 728c2ecf20Sopenharmony_ci "VDDE", /* 1.8V digital I/O supply */ 738c2ecf20Sopenharmony_ci "VDDIN", /* 1V8 voltage regulator supply */ 748c2ecf20Sopenharmony_ci}; 758c2ecf20Sopenharmony_ci 768c2ecf20Sopenharmony_ci#define MIPID02_NUM_SUPPLIES ARRAY_SIZE(mipid02_supply_name) 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci#define MIPID02_SINK_0 0 798c2ecf20Sopenharmony_ci#define MIPID02_SINK_1 1 808c2ecf20Sopenharmony_ci#define MIPID02_SOURCE 2 818c2ecf20Sopenharmony_ci#define MIPID02_PAD_NB 3 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_cistruct mipid02_dev { 848c2ecf20Sopenharmony_ci struct i2c_client *i2c_client; 858c2ecf20Sopenharmony_ci struct regulator_bulk_data supplies[MIPID02_NUM_SUPPLIES]; 868c2ecf20Sopenharmony_ci struct v4l2_subdev sd; 878c2ecf20Sopenharmony_ci struct media_pad pad[MIPID02_PAD_NB]; 888c2ecf20Sopenharmony_ci struct clk *xclk; 898c2ecf20Sopenharmony_ci struct gpio_desc *reset_gpio; 908c2ecf20Sopenharmony_ci /* endpoints info */ 918c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint rx; 928c2ecf20Sopenharmony_ci u64 link_frequency; 938c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint tx; 948c2ecf20Sopenharmony_ci /* remote source */ 958c2ecf20Sopenharmony_ci struct v4l2_async_subdev asd; 968c2ecf20Sopenharmony_ci struct v4l2_async_notifier notifier; 978c2ecf20Sopenharmony_ci struct v4l2_subdev *s_subdev; 988c2ecf20Sopenharmony_ci /* registers */ 998c2ecf20Sopenharmony_ci struct { 1008c2ecf20Sopenharmony_ci u8 clk_lane_reg1; 1018c2ecf20Sopenharmony_ci u8 data_lane0_reg1; 1028c2ecf20Sopenharmony_ci u8 data_lane1_reg1; 1038c2ecf20Sopenharmony_ci u8 mode_reg1; 1048c2ecf20Sopenharmony_ci u8 mode_reg2; 1058c2ecf20Sopenharmony_ci u8 data_selection_ctrl; 1068c2ecf20Sopenharmony_ci u8 data_id_rreg; 1078c2ecf20Sopenharmony_ci u8 pix_width_ctrl; 1088c2ecf20Sopenharmony_ci u8 pix_width_ctrl_emb; 1098c2ecf20Sopenharmony_ci } r; 1108c2ecf20Sopenharmony_ci /* lock to protect all members below */ 1118c2ecf20Sopenharmony_ci struct mutex lock; 1128c2ecf20Sopenharmony_ci bool streaming; 1138c2ecf20Sopenharmony_ci struct v4l2_mbus_framefmt fmt; 1148c2ecf20Sopenharmony_ci}; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cistatic int bpp_from_code(__u32 code) 1178c2ecf20Sopenharmony_ci{ 1188c2ecf20Sopenharmony_ci switch (code) { 1198c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SBGGR8_1X8: 1208c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGBRG8_1X8: 1218c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGRBG8_1X8: 1228c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SRGGB8_1X8: 1238c2ecf20Sopenharmony_ci return 8; 1248c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SBGGR10_1X10: 1258c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGBRG10_1X10: 1268c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGRBG10_1X10: 1278c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SRGGB10_1X10: 1288c2ecf20Sopenharmony_ci return 10; 1298c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SBGGR12_1X12: 1308c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGBRG12_1X12: 1318c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGRBG12_1X12: 1328c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SRGGB12_1X12: 1338c2ecf20Sopenharmony_ci return 12; 1348c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_UYVY8_1X16: 1358c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_YUYV8_2X8: 1368c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_UYVY8_2X8: 1378c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_RGB565_2X8_LE: 1388c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_RGB565_2X8_BE: 1398c2ecf20Sopenharmony_ci return 16; 1408c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_BGR888_1X24: 1418c2ecf20Sopenharmony_ci return 24; 1428c2ecf20Sopenharmony_ci default: 1438c2ecf20Sopenharmony_ci return 0; 1448c2ecf20Sopenharmony_ci } 1458c2ecf20Sopenharmony_ci} 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_cistatic u8 data_type_from_code(__u32 code) 1488c2ecf20Sopenharmony_ci{ 1498c2ecf20Sopenharmony_ci switch (code) { 1508c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SBGGR8_1X8: 1518c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGBRG8_1X8: 1528c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGRBG8_1X8: 1538c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SRGGB8_1X8: 1548c2ecf20Sopenharmony_ci return 0x2a; 1558c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SBGGR10_1X10: 1568c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGBRG10_1X10: 1578c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGRBG10_1X10: 1588c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SRGGB10_1X10: 1598c2ecf20Sopenharmony_ci return 0x2b; 1608c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SBGGR12_1X12: 1618c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGBRG12_1X12: 1628c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SGRBG12_1X12: 1638c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_SRGGB12_1X12: 1648c2ecf20Sopenharmony_ci return 0x2c; 1658c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_UYVY8_1X16: 1668c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_YUYV8_2X8: 1678c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_UYVY8_2X8: 1688c2ecf20Sopenharmony_ci return 0x1e; 1698c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_BGR888_1X24: 1708c2ecf20Sopenharmony_ci return 0x24; 1718c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_RGB565_2X8_LE: 1728c2ecf20Sopenharmony_ci case MEDIA_BUS_FMT_RGB565_2X8_BE: 1738c2ecf20Sopenharmony_ci return 0x22; 1748c2ecf20Sopenharmony_ci default: 1758c2ecf20Sopenharmony_ci return 0; 1768c2ecf20Sopenharmony_ci } 1778c2ecf20Sopenharmony_ci} 1788c2ecf20Sopenharmony_ci 1798c2ecf20Sopenharmony_cistatic void init_format(struct v4l2_mbus_framefmt *fmt) 1808c2ecf20Sopenharmony_ci{ 1818c2ecf20Sopenharmony_ci fmt->code = MEDIA_BUS_FMT_SBGGR8_1X8; 1828c2ecf20Sopenharmony_ci fmt->field = V4L2_FIELD_NONE; 1838c2ecf20Sopenharmony_ci fmt->colorspace = V4L2_COLORSPACE_SRGB; 1848c2ecf20Sopenharmony_ci fmt->ycbcr_enc = V4L2_MAP_YCBCR_ENC_DEFAULT(V4L2_COLORSPACE_SRGB); 1858c2ecf20Sopenharmony_ci fmt->quantization = V4L2_QUANTIZATION_FULL_RANGE; 1868c2ecf20Sopenharmony_ci fmt->xfer_func = V4L2_MAP_XFER_FUNC_DEFAULT(V4L2_COLORSPACE_SRGB); 1878c2ecf20Sopenharmony_ci fmt->width = 640; 1888c2ecf20Sopenharmony_ci fmt->height = 480; 1898c2ecf20Sopenharmony_ci} 1908c2ecf20Sopenharmony_ci 1918c2ecf20Sopenharmony_cistatic __u32 get_fmt_code(__u32 code) 1928c2ecf20Sopenharmony_ci{ 1938c2ecf20Sopenharmony_ci unsigned int i; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci for (i = 0; i < ARRAY_SIZE(mipid02_supported_fmt_codes); i++) { 1968c2ecf20Sopenharmony_ci if (code == mipid02_supported_fmt_codes[i]) 1978c2ecf20Sopenharmony_ci return code; 1988c2ecf20Sopenharmony_ci } 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci return mipid02_supported_fmt_codes[0]; 2018c2ecf20Sopenharmony_ci} 2028c2ecf20Sopenharmony_ci 2038c2ecf20Sopenharmony_cistatic __u32 serial_to_parallel_code(__u32 serial) 2048c2ecf20Sopenharmony_ci{ 2058c2ecf20Sopenharmony_ci if (serial == MEDIA_BUS_FMT_UYVY8_1X16) 2068c2ecf20Sopenharmony_ci return MEDIA_BUS_FMT_UYVY8_2X8; 2078c2ecf20Sopenharmony_ci if (serial == MEDIA_BUS_FMT_BGR888_1X24) 2088c2ecf20Sopenharmony_ci return MEDIA_BUS_FMT_BGR888_3X8; 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_ci return serial; 2118c2ecf20Sopenharmony_ci} 2128c2ecf20Sopenharmony_ci 2138c2ecf20Sopenharmony_cistatic inline struct mipid02_dev *to_mipid02_dev(struct v4l2_subdev *sd) 2148c2ecf20Sopenharmony_ci{ 2158c2ecf20Sopenharmony_ci return container_of(sd, struct mipid02_dev, sd); 2168c2ecf20Sopenharmony_ci} 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_cistatic int mipid02_read_reg(struct mipid02_dev *bridge, u16 reg, u8 *val) 2198c2ecf20Sopenharmony_ci{ 2208c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 2218c2ecf20Sopenharmony_ci struct i2c_msg msg[2]; 2228c2ecf20Sopenharmony_ci u8 buf[2]; 2238c2ecf20Sopenharmony_ci int ret; 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci buf[0] = reg >> 8; 2268c2ecf20Sopenharmony_ci buf[1] = reg & 0xff; 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci msg[0].addr = client->addr; 2298c2ecf20Sopenharmony_ci msg[0].flags = client->flags; 2308c2ecf20Sopenharmony_ci msg[0].buf = buf; 2318c2ecf20Sopenharmony_ci msg[0].len = sizeof(buf); 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci msg[1].addr = client->addr; 2348c2ecf20Sopenharmony_ci msg[1].flags = client->flags | I2C_M_RD; 2358c2ecf20Sopenharmony_ci msg[1].buf = val; 2368c2ecf20Sopenharmony_ci msg[1].len = 1; 2378c2ecf20Sopenharmony_ci 2388c2ecf20Sopenharmony_ci ret = i2c_transfer(client->adapter, msg, 2); 2398c2ecf20Sopenharmony_ci if (ret < 0) { 2408c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "%s: %x i2c_transfer, reg: %x => %d\n", 2418c2ecf20Sopenharmony_ci __func__, client->addr, reg, ret); 2428c2ecf20Sopenharmony_ci return ret; 2438c2ecf20Sopenharmony_ci } 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci return 0; 2468c2ecf20Sopenharmony_ci} 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_cistatic int mipid02_write_reg(struct mipid02_dev *bridge, u16 reg, u8 val) 2498c2ecf20Sopenharmony_ci{ 2508c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 2518c2ecf20Sopenharmony_ci struct i2c_msg msg; 2528c2ecf20Sopenharmony_ci u8 buf[3]; 2538c2ecf20Sopenharmony_ci int ret; 2548c2ecf20Sopenharmony_ci 2558c2ecf20Sopenharmony_ci buf[0] = reg >> 8; 2568c2ecf20Sopenharmony_ci buf[1] = reg & 0xff; 2578c2ecf20Sopenharmony_ci buf[2] = val; 2588c2ecf20Sopenharmony_ci 2598c2ecf20Sopenharmony_ci msg.addr = client->addr; 2608c2ecf20Sopenharmony_ci msg.flags = client->flags; 2618c2ecf20Sopenharmony_ci msg.buf = buf; 2628c2ecf20Sopenharmony_ci msg.len = sizeof(buf); 2638c2ecf20Sopenharmony_ci 2648c2ecf20Sopenharmony_ci ret = i2c_transfer(client->adapter, &msg, 1); 2658c2ecf20Sopenharmony_ci if (ret < 0) { 2668c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "%s: i2c_transfer, reg: %x => %d\n", 2678c2ecf20Sopenharmony_ci __func__, reg, ret); 2688c2ecf20Sopenharmony_ci return ret; 2698c2ecf20Sopenharmony_ci } 2708c2ecf20Sopenharmony_ci 2718c2ecf20Sopenharmony_ci return 0; 2728c2ecf20Sopenharmony_ci} 2738c2ecf20Sopenharmony_ci 2748c2ecf20Sopenharmony_cistatic int mipid02_get_regulators(struct mipid02_dev *bridge) 2758c2ecf20Sopenharmony_ci{ 2768c2ecf20Sopenharmony_ci unsigned int i; 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci for (i = 0; i < MIPID02_NUM_SUPPLIES; i++) 2798c2ecf20Sopenharmony_ci bridge->supplies[i].supply = mipid02_supply_name[i]; 2808c2ecf20Sopenharmony_ci 2818c2ecf20Sopenharmony_ci return devm_regulator_bulk_get(&bridge->i2c_client->dev, 2828c2ecf20Sopenharmony_ci MIPID02_NUM_SUPPLIES, 2838c2ecf20Sopenharmony_ci bridge->supplies); 2848c2ecf20Sopenharmony_ci} 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_cistatic void mipid02_apply_reset(struct mipid02_dev *bridge) 2878c2ecf20Sopenharmony_ci{ 2888c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(bridge->reset_gpio, 0); 2898c2ecf20Sopenharmony_ci usleep_range(5000, 10000); 2908c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(bridge->reset_gpio, 1); 2918c2ecf20Sopenharmony_ci usleep_range(5000, 10000); 2928c2ecf20Sopenharmony_ci gpiod_set_value_cansleep(bridge->reset_gpio, 0); 2938c2ecf20Sopenharmony_ci usleep_range(5000, 10000); 2948c2ecf20Sopenharmony_ci} 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_cistatic int mipid02_set_power_on(struct mipid02_dev *bridge) 2978c2ecf20Sopenharmony_ci{ 2988c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 2998c2ecf20Sopenharmony_ci int ret; 3008c2ecf20Sopenharmony_ci 3018c2ecf20Sopenharmony_ci ret = clk_prepare_enable(bridge->xclk); 3028c2ecf20Sopenharmony_ci if (ret) { 3038c2ecf20Sopenharmony_ci dev_err(&client->dev, "%s: failed to enable clock\n", __func__); 3048c2ecf20Sopenharmony_ci return ret; 3058c2ecf20Sopenharmony_ci } 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci ret = regulator_bulk_enable(MIPID02_NUM_SUPPLIES, 3088c2ecf20Sopenharmony_ci bridge->supplies); 3098c2ecf20Sopenharmony_ci if (ret) { 3108c2ecf20Sopenharmony_ci dev_err(&client->dev, "%s: failed to enable regulators\n", 3118c2ecf20Sopenharmony_ci __func__); 3128c2ecf20Sopenharmony_ci goto xclk_off; 3138c2ecf20Sopenharmony_ci } 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_ci if (bridge->reset_gpio) { 3168c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "apply reset"); 3178c2ecf20Sopenharmony_ci mipid02_apply_reset(bridge); 3188c2ecf20Sopenharmony_ci } else { 3198c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "don't apply reset"); 3208c2ecf20Sopenharmony_ci usleep_range(5000, 10000); 3218c2ecf20Sopenharmony_ci } 3228c2ecf20Sopenharmony_ci 3238c2ecf20Sopenharmony_ci return 0; 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_cixclk_off: 3268c2ecf20Sopenharmony_ci clk_disable_unprepare(bridge->xclk); 3278c2ecf20Sopenharmony_ci return ret; 3288c2ecf20Sopenharmony_ci} 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_cistatic void mipid02_set_power_off(struct mipid02_dev *bridge) 3318c2ecf20Sopenharmony_ci{ 3328c2ecf20Sopenharmony_ci regulator_bulk_disable(MIPID02_NUM_SUPPLIES, bridge->supplies); 3338c2ecf20Sopenharmony_ci clk_disable_unprepare(bridge->xclk); 3348c2ecf20Sopenharmony_ci} 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_cistatic int mipid02_detect(struct mipid02_dev *bridge) 3378c2ecf20Sopenharmony_ci{ 3388c2ecf20Sopenharmony_ci u8 reg; 3398c2ecf20Sopenharmony_ci 3408c2ecf20Sopenharmony_ci /* 3418c2ecf20Sopenharmony_ci * There is no version registers. Just try to read register 3428c2ecf20Sopenharmony_ci * MIPID02_CLK_LANE_WR_REG1. 3438c2ecf20Sopenharmony_ci */ 3448c2ecf20Sopenharmony_ci return mipid02_read_reg(bridge, MIPID02_CLK_LANE_WR_REG1, ®); 3458c2ecf20Sopenharmony_ci} 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_cistatic u32 mipid02_get_link_freq_from_cid_link_freq(struct mipid02_dev *bridge, 3488c2ecf20Sopenharmony_ci struct v4l2_subdev *subdev) 3498c2ecf20Sopenharmony_ci{ 3508c2ecf20Sopenharmony_ci struct v4l2_querymenu qm = {.id = V4L2_CID_LINK_FREQ, }; 3518c2ecf20Sopenharmony_ci struct v4l2_ctrl *ctrl; 3528c2ecf20Sopenharmony_ci int ret; 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci ctrl = v4l2_ctrl_find(subdev->ctrl_handler, V4L2_CID_LINK_FREQ); 3558c2ecf20Sopenharmony_ci if (!ctrl) 3568c2ecf20Sopenharmony_ci return 0; 3578c2ecf20Sopenharmony_ci qm.index = v4l2_ctrl_g_ctrl(ctrl); 3588c2ecf20Sopenharmony_ci 3598c2ecf20Sopenharmony_ci ret = v4l2_querymenu(subdev->ctrl_handler, &qm); 3608c2ecf20Sopenharmony_ci if (ret) 3618c2ecf20Sopenharmony_ci return 0; 3628c2ecf20Sopenharmony_ci 3638c2ecf20Sopenharmony_ci return qm.value; 3648c2ecf20Sopenharmony_ci} 3658c2ecf20Sopenharmony_ci 3668c2ecf20Sopenharmony_cistatic u32 mipid02_get_link_freq_from_cid_pixel_rate(struct mipid02_dev *bridge, 3678c2ecf20Sopenharmony_ci struct v4l2_subdev *subdev) 3688c2ecf20Sopenharmony_ci{ 3698c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint *ep = &bridge->rx; 3708c2ecf20Sopenharmony_ci struct v4l2_ctrl *ctrl; 3718c2ecf20Sopenharmony_ci u32 pixel_clock; 3728c2ecf20Sopenharmony_ci u32 bpp = bpp_from_code(bridge->fmt.code); 3738c2ecf20Sopenharmony_ci 3748c2ecf20Sopenharmony_ci ctrl = v4l2_ctrl_find(subdev->ctrl_handler, V4L2_CID_PIXEL_RATE); 3758c2ecf20Sopenharmony_ci if (!ctrl) 3768c2ecf20Sopenharmony_ci return 0; 3778c2ecf20Sopenharmony_ci pixel_clock = v4l2_ctrl_g_ctrl_int64(ctrl); 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci return pixel_clock * bpp / (2 * ep->bus.mipi_csi2.num_data_lanes); 3808c2ecf20Sopenharmony_ci} 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_ci/* 3838c2ecf20Sopenharmony_ci * We need to know link frequency to setup clk_lane_reg1 timings. Link frequency 3848c2ecf20Sopenharmony_ci * will be computed using connected device V4L2_CID_PIXEL_RATE, bit per pixel 3858c2ecf20Sopenharmony_ci * and number of lanes. 3868c2ecf20Sopenharmony_ci */ 3878c2ecf20Sopenharmony_cistatic int mipid02_configure_from_rx_speed(struct mipid02_dev *bridge) 3888c2ecf20Sopenharmony_ci{ 3898c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 3908c2ecf20Sopenharmony_ci struct v4l2_subdev *subdev = bridge->s_subdev; 3918c2ecf20Sopenharmony_ci u32 link_freq; 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci link_freq = mipid02_get_link_freq_from_cid_link_freq(bridge, subdev); 3948c2ecf20Sopenharmony_ci if (!link_freq) { 3958c2ecf20Sopenharmony_ci link_freq = mipid02_get_link_freq_from_cid_pixel_rate(bridge, 3968c2ecf20Sopenharmony_ci subdev); 3978c2ecf20Sopenharmony_ci if (!link_freq) { 3988c2ecf20Sopenharmony_ci dev_err(&client->dev, "Failed to get link frequency"); 3998c2ecf20Sopenharmony_ci return -EINVAL; 4008c2ecf20Sopenharmony_ci } 4018c2ecf20Sopenharmony_ci } 4028c2ecf20Sopenharmony_ci 4038c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "detect link_freq = %d Hz", link_freq); 4048c2ecf20Sopenharmony_ci bridge->r.clk_lane_reg1 |= (2000000000 / link_freq) << 2; 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci return 0; 4078c2ecf20Sopenharmony_ci} 4088c2ecf20Sopenharmony_ci 4098c2ecf20Sopenharmony_cistatic int mipid02_configure_clk_lane(struct mipid02_dev *bridge) 4108c2ecf20Sopenharmony_ci{ 4118c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 4128c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint *ep = &bridge->rx; 4138c2ecf20Sopenharmony_ci bool *polarities = ep->bus.mipi_csi2.lane_polarities; 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci /* midid02 doesn't support clock lane remapping */ 4168c2ecf20Sopenharmony_ci if (ep->bus.mipi_csi2.clock_lane != 0) { 4178c2ecf20Sopenharmony_ci dev_err(&client->dev, "clk lane must be map to lane 0\n"); 4188c2ecf20Sopenharmony_ci return -EINVAL; 4198c2ecf20Sopenharmony_ci } 4208c2ecf20Sopenharmony_ci bridge->r.clk_lane_reg1 |= (polarities[0] << 1) | CLK_ENABLE; 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci return 0; 4238c2ecf20Sopenharmony_ci} 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_cistatic int mipid02_configure_data0_lane(struct mipid02_dev *bridge, int nb, 4268c2ecf20Sopenharmony_ci bool are_lanes_swap, bool *polarities) 4278c2ecf20Sopenharmony_ci{ 4288c2ecf20Sopenharmony_ci bool are_pin_swap = are_lanes_swap ? polarities[2] : polarities[1]; 4298c2ecf20Sopenharmony_ci 4308c2ecf20Sopenharmony_ci if (nb == 1 && are_lanes_swap) 4318c2ecf20Sopenharmony_ci return 0; 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci /* 4348c2ecf20Sopenharmony_ci * data lane 0 as pin swap polarity reversed compared to clock and 4358c2ecf20Sopenharmony_ci * data lane 1 4368c2ecf20Sopenharmony_ci */ 4378c2ecf20Sopenharmony_ci if (!are_pin_swap) 4388c2ecf20Sopenharmony_ci bridge->r.data_lane0_reg1 = 1 << 1; 4398c2ecf20Sopenharmony_ci bridge->r.data_lane0_reg1 |= DATA_ENABLE; 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci return 0; 4428c2ecf20Sopenharmony_ci} 4438c2ecf20Sopenharmony_ci 4448c2ecf20Sopenharmony_cistatic int mipid02_configure_data1_lane(struct mipid02_dev *bridge, int nb, 4458c2ecf20Sopenharmony_ci bool are_lanes_swap, bool *polarities) 4468c2ecf20Sopenharmony_ci{ 4478c2ecf20Sopenharmony_ci bool are_pin_swap = are_lanes_swap ? polarities[1] : polarities[2]; 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci if (nb == 1 && !are_lanes_swap) 4508c2ecf20Sopenharmony_ci return 0; 4518c2ecf20Sopenharmony_ci 4528c2ecf20Sopenharmony_ci if (are_pin_swap) 4538c2ecf20Sopenharmony_ci bridge->r.data_lane1_reg1 = 1 << 1; 4548c2ecf20Sopenharmony_ci bridge->r.data_lane1_reg1 |= DATA_ENABLE; 4558c2ecf20Sopenharmony_ci 4568c2ecf20Sopenharmony_ci return 0; 4578c2ecf20Sopenharmony_ci} 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_cistatic int mipid02_configure_from_rx(struct mipid02_dev *bridge) 4608c2ecf20Sopenharmony_ci{ 4618c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint *ep = &bridge->rx; 4628c2ecf20Sopenharmony_ci bool are_lanes_swap = ep->bus.mipi_csi2.data_lanes[0] == 2; 4638c2ecf20Sopenharmony_ci bool *polarities = ep->bus.mipi_csi2.lane_polarities; 4648c2ecf20Sopenharmony_ci int nb = ep->bus.mipi_csi2.num_data_lanes; 4658c2ecf20Sopenharmony_ci int ret; 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_ci ret = mipid02_configure_clk_lane(bridge); 4688c2ecf20Sopenharmony_ci if (ret) 4698c2ecf20Sopenharmony_ci return ret; 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci ret = mipid02_configure_data0_lane(bridge, nb, are_lanes_swap, 4728c2ecf20Sopenharmony_ci polarities); 4738c2ecf20Sopenharmony_ci if (ret) 4748c2ecf20Sopenharmony_ci return ret; 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci ret = mipid02_configure_data1_lane(bridge, nb, are_lanes_swap, 4778c2ecf20Sopenharmony_ci polarities); 4788c2ecf20Sopenharmony_ci if (ret) 4798c2ecf20Sopenharmony_ci return ret; 4808c2ecf20Sopenharmony_ci 4818c2ecf20Sopenharmony_ci bridge->r.mode_reg1 |= are_lanes_swap ? MODE_DATA_SWAP : 0; 4828c2ecf20Sopenharmony_ci bridge->r.mode_reg1 |= (nb - 1) << 1; 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ci return mipid02_configure_from_rx_speed(bridge); 4858c2ecf20Sopenharmony_ci} 4868c2ecf20Sopenharmony_ci 4878c2ecf20Sopenharmony_cistatic int mipid02_configure_from_tx(struct mipid02_dev *bridge) 4888c2ecf20Sopenharmony_ci{ 4898c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint *ep = &bridge->tx; 4908c2ecf20Sopenharmony_ci 4918c2ecf20Sopenharmony_ci bridge->r.data_selection_ctrl = SELECTION_MANUAL_WIDTH; 4928c2ecf20Sopenharmony_ci bridge->r.pix_width_ctrl = ep->bus.parallel.bus_width; 4938c2ecf20Sopenharmony_ci bridge->r.pix_width_ctrl_emb = ep->bus.parallel.bus_width; 4948c2ecf20Sopenharmony_ci if (ep->bus.parallel.flags & V4L2_MBUS_HSYNC_ACTIVE_HIGH) 4958c2ecf20Sopenharmony_ci bridge->r.mode_reg2 |= MODE_HSYNC_ACTIVE_HIGH; 4968c2ecf20Sopenharmony_ci if (ep->bus.parallel.flags & V4L2_MBUS_VSYNC_ACTIVE_HIGH) 4978c2ecf20Sopenharmony_ci bridge->r.mode_reg2 |= MODE_VSYNC_ACTIVE_HIGH; 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci return 0; 5008c2ecf20Sopenharmony_ci} 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_cistatic int mipid02_configure_from_code(struct mipid02_dev *bridge) 5038c2ecf20Sopenharmony_ci{ 5048c2ecf20Sopenharmony_ci u8 data_type; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci bridge->r.data_id_rreg = 0; 5078c2ecf20Sopenharmony_ci 5088c2ecf20Sopenharmony_ci if (bridge->fmt.code != MEDIA_BUS_FMT_JPEG_1X8) { 5098c2ecf20Sopenharmony_ci bridge->r.data_selection_ctrl |= SELECTION_MANUAL_DATA; 5108c2ecf20Sopenharmony_ci 5118c2ecf20Sopenharmony_ci data_type = data_type_from_code(bridge->fmt.code); 5128c2ecf20Sopenharmony_ci if (!data_type) 5138c2ecf20Sopenharmony_ci return -EINVAL; 5148c2ecf20Sopenharmony_ci bridge->r.data_id_rreg = data_type; 5158c2ecf20Sopenharmony_ci } 5168c2ecf20Sopenharmony_ci 5178c2ecf20Sopenharmony_ci return 0; 5188c2ecf20Sopenharmony_ci} 5198c2ecf20Sopenharmony_ci 5208c2ecf20Sopenharmony_cistatic int mipid02_stream_disable(struct mipid02_dev *bridge) 5218c2ecf20Sopenharmony_ci{ 5228c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 5238c2ecf20Sopenharmony_ci int ret; 5248c2ecf20Sopenharmony_ci 5258c2ecf20Sopenharmony_ci /* Disable all lanes */ 5268c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_CLK_LANE_REG1, 0); 5278c2ecf20Sopenharmony_ci if (ret) 5288c2ecf20Sopenharmony_ci goto error; 5298c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE0_REG1, 0); 5308c2ecf20Sopenharmony_ci if (ret) 5318c2ecf20Sopenharmony_ci goto error; 5328c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE1_REG1, 0); 5338c2ecf20Sopenharmony_ci if (ret) 5348c2ecf20Sopenharmony_ci goto error; 5358c2ecf20Sopenharmony_cierror: 5368c2ecf20Sopenharmony_ci if (ret) 5378c2ecf20Sopenharmony_ci dev_err(&client->dev, "failed to stream off %d", ret); 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci return ret; 5408c2ecf20Sopenharmony_ci} 5418c2ecf20Sopenharmony_ci 5428c2ecf20Sopenharmony_cistatic int mipid02_stream_enable(struct mipid02_dev *bridge) 5438c2ecf20Sopenharmony_ci{ 5448c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 5458c2ecf20Sopenharmony_ci int ret = -EINVAL; 5468c2ecf20Sopenharmony_ci 5478c2ecf20Sopenharmony_ci if (!bridge->s_subdev) 5488c2ecf20Sopenharmony_ci goto error; 5498c2ecf20Sopenharmony_ci 5508c2ecf20Sopenharmony_ci memset(&bridge->r, 0, sizeof(bridge->r)); 5518c2ecf20Sopenharmony_ci /* build registers content */ 5528c2ecf20Sopenharmony_ci ret = mipid02_configure_from_rx(bridge); 5538c2ecf20Sopenharmony_ci if (ret) 5548c2ecf20Sopenharmony_ci goto error; 5558c2ecf20Sopenharmony_ci ret = mipid02_configure_from_tx(bridge); 5568c2ecf20Sopenharmony_ci if (ret) 5578c2ecf20Sopenharmony_ci goto error; 5588c2ecf20Sopenharmony_ci ret = mipid02_configure_from_code(bridge); 5598c2ecf20Sopenharmony_ci if (ret) 5608c2ecf20Sopenharmony_ci goto error; 5618c2ecf20Sopenharmony_ci 5628c2ecf20Sopenharmony_ci /* write mipi registers */ 5638c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_CLK_LANE_REG1, 5648c2ecf20Sopenharmony_ci bridge->r.clk_lane_reg1); 5658c2ecf20Sopenharmony_ci if (ret) 5668c2ecf20Sopenharmony_ci goto error; 5678c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_CLK_LANE_REG3, CLK_MIPI_CSI); 5688c2ecf20Sopenharmony_ci if (ret) 5698c2ecf20Sopenharmony_ci goto error; 5708c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE0_REG1, 5718c2ecf20Sopenharmony_ci bridge->r.data_lane0_reg1); 5728c2ecf20Sopenharmony_ci if (ret) 5738c2ecf20Sopenharmony_ci goto error; 5748c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE0_REG2, 5758c2ecf20Sopenharmony_ci DATA_MIPI_CSI); 5768c2ecf20Sopenharmony_ci if (ret) 5778c2ecf20Sopenharmony_ci goto error; 5788c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE1_REG1, 5798c2ecf20Sopenharmony_ci bridge->r.data_lane1_reg1); 5808c2ecf20Sopenharmony_ci if (ret) 5818c2ecf20Sopenharmony_ci goto error; 5828c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_LANE1_REG2, 5838c2ecf20Sopenharmony_ci DATA_MIPI_CSI); 5848c2ecf20Sopenharmony_ci if (ret) 5858c2ecf20Sopenharmony_ci goto error; 5868c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_MODE_REG1, 5878c2ecf20Sopenharmony_ci MODE_NO_BYPASS | bridge->r.mode_reg1); 5888c2ecf20Sopenharmony_ci if (ret) 5898c2ecf20Sopenharmony_ci goto error; 5908c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_MODE_REG2, 5918c2ecf20Sopenharmony_ci bridge->r.mode_reg2); 5928c2ecf20Sopenharmony_ci if (ret) 5938c2ecf20Sopenharmony_ci goto error; 5948c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_ID_RREG, 5958c2ecf20Sopenharmony_ci bridge->r.data_id_rreg); 5968c2ecf20Sopenharmony_ci if (ret) 5978c2ecf20Sopenharmony_ci goto error; 5988c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_DATA_SELECTION_CTRL, 5998c2ecf20Sopenharmony_ci bridge->r.data_selection_ctrl); 6008c2ecf20Sopenharmony_ci if (ret) 6018c2ecf20Sopenharmony_ci goto error; 6028c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_PIX_WIDTH_CTRL, 6038c2ecf20Sopenharmony_ci bridge->r.pix_width_ctrl); 6048c2ecf20Sopenharmony_ci if (ret) 6058c2ecf20Sopenharmony_ci goto error; 6068c2ecf20Sopenharmony_ci ret = mipid02_write_reg(bridge, MIPID02_PIX_WIDTH_CTRL_EMB, 6078c2ecf20Sopenharmony_ci bridge->r.pix_width_ctrl_emb); 6088c2ecf20Sopenharmony_ci if (ret) 6098c2ecf20Sopenharmony_ci goto error; 6108c2ecf20Sopenharmony_ci 6118c2ecf20Sopenharmony_ci return 0; 6128c2ecf20Sopenharmony_ci 6138c2ecf20Sopenharmony_cierror: 6148c2ecf20Sopenharmony_ci dev_err(&client->dev, "failed to stream on %d", ret); 6158c2ecf20Sopenharmony_ci mipid02_stream_disable(bridge); 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_ci return ret; 6188c2ecf20Sopenharmony_ci} 6198c2ecf20Sopenharmony_ci 6208c2ecf20Sopenharmony_cistatic int mipid02_s_stream(struct v4l2_subdev *sd, int enable) 6218c2ecf20Sopenharmony_ci{ 6228c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 6238c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 6248c2ecf20Sopenharmony_ci int ret = 0; 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "%s : requested %d / current = %d", __func__, 6278c2ecf20Sopenharmony_ci enable, bridge->streaming); 6288c2ecf20Sopenharmony_ci mutex_lock(&bridge->lock); 6298c2ecf20Sopenharmony_ci 6308c2ecf20Sopenharmony_ci if (bridge->streaming == enable) 6318c2ecf20Sopenharmony_ci goto out; 6328c2ecf20Sopenharmony_ci 6338c2ecf20Sopenharmony_ci ret = enable ? mipid02_stream_enable(bridge) : 6348c2ecf20Sopenharmony_ci mipid02_stream_disable(bridge); 6358c2ecf20Sopenharmony_ci if (!ret) 6368c2ecf20Sopenharmony_ci bridge->streaming = enable; 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ciout: 6398c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "%s current now = %d / %d", __func__, 6408c2ecf20Sopenharmony_ci bridge->streaming, ret); 6418c2ecf20Sopenharmony_ci mutex_unlock(&bridge->lock); 6428c2ecf20Sopenharmony_ci 6438c2ecf20Sopenharmony_ci return ret; 6448c2ecf20Sopenharmony_ci} 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_cistatic int mipid02_enum_mbus_code(struct v4l2_subdev *sd, 6478c2ecf20Sopenharmony_ci struct v4l2_subdev_pad_config *cfg, 6488c2ecf20Sopenharmony_ci struct v4l2_subdev_mbus_code_enum *code) 6498c2ecf20Sopenharmony_ci{ 6508c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 6518c2ecf20Sopenharmony_ci int ret = 0; 6528c2ecf20Sopenharmony_ci 6538c2ecf20Sopenharmony_ci switch (code->pad) { 6548c2ecf20Sopenharmony_ci case MIPID02_SINK_0: 6558c2ecf20Sopenharmony_ci if (code->index >= ARRAY_SIZE(mipid02_supported_fmt_codes)) 6568c2ecf20Sopenharmony_ci ret = -EINVAL; 6578c2ecf20Sopenharmony_ci else 6588c2ecf20Sopenharmony_ci code->code = mipid02_supported_fmt_codes[code->index]; 6598c2ecf20Sopenharmony_ci break; 6608c2ecf20Sopenharmony_ci case MIPID02_SOURCE: 6618c2ecf20Sopenharmony_ci if (code->index == 0) 6628c2ecf20Sopenharmony_ci code->code = serial_to_parallel_code(bridge->fmt.code); 6638c2ecf20Sopenharmony_ci else 6648c2ecf20Sopenharmony_ci ret = -EINVAL; 6658c2ecf20Sopenharmony_ci break; 6668c2ecf20Sopenharmony_ci default: 6678c2ecf20Sopenharmony_ci ret = -EINVAL; 6688c2ecf20Sopenharmony_ci } 6698c2ecf20Sopenharmony_ci 6708c2ecf20Sopenharmony_ci return ret; 6718c2ecf20Sopenharmony_ci} 6728c2ecf20Sopenharmony_ci 6738c2ecf20Sopenharmony_cistatic int mipid02_get_fmt(struct v4l2_subdev *sd, 6748c2ecf20Sopenharmony_ci struct v4l2_subdev_pad_config *cfg, 6758c2ecf20Sopenharmony_ci struct v4l2_subdev_format *format) 6768c2ecf20Sopenharmony_ci{ 6778c2ecf20Sopenharmony_ci struct v4l2_mbus_framefmt *mbus_fmt = &format->format; 6788c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 6798c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 6808c2ecf20Sopenharmony_ci struct v4l2_mbus_framefmt *fmt; 6818c2ecf20Sopenharmony_ci 6828c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "%s probe %d", __func__, format->pad); 6838c2ecf20Sopenharmony_ci 6848c2ecf20Sopenharmony_ci if (format->pad >= MIPID02_PAD_NB) 6858c2ecf20Sopenharmony_ci return -EINVAL; 6868c2ecf20Sopenharmony_ci /* second CSI-2 pad not yet supported */ 6878c2ecf20Sopenharmony_ci if (format->pad == MIPID02_SINK_1) 6888c2ecf20Sopenharmony_ci return -EINVAL; 6898c2ecf20Sopenharmony_ci 6908c2ecf20Sopenharmony_ci if (format->which == V4L2_SUBDEV_FORMAT_TRY) 6918c2ecf20Sopenharmony_ci fmt = v4l2_subdev_get_try_format(&bridge->sd, cfg, format->pad); 6928c2ecf20Sopenharmony_ci else 6938c2ecf20Sopenharmony_ci fmt = &bridge->fmt; 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci mutex_lock(&bridge->lock); 6968c2ecf20Sopenharmony_ci 6978c2ecf20Sopenharmony_ci *mbus_fmt = *fmt; 6988c2ecf20Sopenharmony_ci /* code may need to be converted for source */ 6998c2ecf20Sopenharmony_ci if (format->pad == MIPID02_SOURCE) 7008c2ecf20Sopenharmony_ci mbus_fmt->code = serial_to_parallel_code(mbus_fmt->code); 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_ci mutex_unlock(&bridge->lock); 7038c2ecf20Sopenharmony_ci 7048c2ecf20Sopenharmony_ci return 0; 7058c2ecf20Sopenharmony_ci} 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_cistatic void mipid02_set_fmt_source(struct v4l2_subdev *sd, 7088c2ecf20Sopenharmony_ci struct v4l2_subdev_pad_config *cfg, 7098c2ecf20Sopenharmony_ci struct v4l2_subdev_format *format) 7108c2ecf20Sopenharmony_ci{ 7118c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci /* source pad mirror active sink pad */ 7148c2ecf20Sopenharmony_ci format->format = bridge->fmt; 7158c2ecf20Sopenharmony_ci /* but code may need to be converted */ 7168c2ecf20Sopenharmony_ci format->format.code = serial_to_parallel_code(format->format.code); 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci /* only apply format for V4L2_SUBDEV_FORMAT_TRY case */ 7198c2ecf20Sopenharmony_ci if (format->which != V4L2_SUBDEV_FORMAT_TRY) 7208c2ecf20Sopenharmony_ci return; 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_ci *v4l2_subdev_get_try_format(sd, cfg, format->pad) = format->format; 7238c2ecf20Sopenharmony_ci} 7248c2ecf20Sopenharmony_ci 7258c2ecf20Sopenharmony_cistatic void mipid02_set_fmt_sink(struct v4l2_subdev *sd, 7268c2ecf20Sopenharmony_ci struct v4l2_subdev_pad_config *cfg, 7278c2ecf20Sopenharmony_ci struct v4l2_subdev_format *format) 7288c2ecf20Sopenharmony_ci{ 7298c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 7308c2ecf20Sopenharmony_ci struct v4l2_mbus_framefmt *fmt; 7318c2ecf20Sopenharmony_ci 7328c2ecf20Sopenharmony_ci format->format.code = get_fmt_code(format->format.code); 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ci if (format->which == V4L2_SUBDEV_FORMAT_TRY) 7358c2ecf20Sopenharmony_ci fmt = v4l2_subdev_get_try_format(sd, cfg, format->pad); 7368c2ecf20Sopenharmony_ci else 7378c2ecf20Sopenharmony_ci fmt = &bridge->fmt; 7388c2ecf20Sopenharmony_ci 7398c2ecf20Sopenharmony_ci *fmt = format->format; 7408c2ecf20Sopenharmony_ci} 7418c2ecf20Sopenharmony_ci 7428c2ecf20Sopenharmony_cistatic int mipid02_set_fmt(struct v4l2_subdev *sd, 7438c2ecf20Sopenharmony_ci struct v4l2_subdev_pad_config *cfg, 7448c2ecf20Sopenharmony_ci struct v4l2_subdev_format *format) 7458c2ecf20Sopenharmony_ci{ 7468c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 7478c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 7488c2ecf20Sopenharmony_ci int ret = 0; 7498c2ecf20Sopenharmony_ci 7508c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "%s for %d", __func__, format->pad); 7518c2ecf20Sopenharmony_ci 7528c2ecf20Sopenharmony_ci if (format->pad >= MIPID02_PAD_NB) 7538c2ecf20Sopenharmony_ci return -EINVAL; 7548c2ecf20Sopenharmony_ci /* second CSI-2 pad not yet supported */ 7558c2ecf20Sopenharmony_ci if (format->pad == MIPID02_SINK_1) 7568c2ecf20Sopenharmony_ci return -EINVAL; 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci mutex_lock(&bridge->lock); 7598c2ecf20Sopenharmony_ci 7608c2ecf20Sopenharmony_ci if (bridge->streaming) { 7618c2ecf20Sopenharmony_ci ret = -EBUSY; 7628c2ecf20Sopenharmony_ci goto error; 7638c2ecf20Sopenharmony_ci } 7648c2ecf20Sopenharmony_ci 7658c2ecf20Sopenharmony_ci if (format->pad == MIPID02_SOURCE) 7668c2ecf20Sopenharmony_ci mipid02_set_fmt_source(sd, cfg, format); 7678c2ecf20Sopenharmony_ci else 7688c2ecf20Sopenharmony_ci mipid02_set_fmt_sink(sd, cfg, format); 7698c2ecf20Sopenharmony_ci 7708c2ecf20Sopenharmony_cierror: 7718c2ecf20Sopenharmony_ci mutex_unlock(&bridge->lock); 7728c2ecf20Sopenharmony_ci 7738c2ecf20Sopenharmony_ci return ret; 7748c2ecf20Sopenharmony_ci} 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_video_ops mipid02_video_ops = { 7778c2ecf20Sopenharmony_ci .s_stream = mipid02_s_stream, 7788c2ecf20Sopenharmony_ci}; 7798c2ecf20Sopenharmony_ci 7808c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_pad_ops mipid02_pad_ops = { 7818c2ecf20Sopenharmony_ci .enum_mbus_code = mipid02_enum_mbus_code, 7828c2ecf20Sopenharmony_ci .get_fmt = mipid02_get_fmt, 7838c2ecf20Sopenharmony_ci .set_fmt = mipid02_set_fmt, 7848c2ecf20Sopenharmony_ci}; 7858c2ecf20Sopenharmony_ci 7868c2ecf20Sopenharmony_cistatic const struct v4l2_subdev_ops mipid02_subdev_ops = { 7878c2ecf20Sopenharmony_ci .video = &mipid02_video_ops, 7888c2ecf20Sopenharmony_ci .pad = &mipid02_pad_ops, 7898c2ecf20Sopenharmony_ci}; 7908c2ecf20Sopenharmony_ci 7918c2ecf20Sopenharmony_cistatic const struct media_entity_operations mipid02_subdev_entity_ops = { 7928c2ecf20Sopenharmony_ci .link_validate = v4l2_subdev_link_validate, 7938c2ecf20Sopenharmony_ci}; 7948c2ecf20Sopenharmony_ci 7958c2ecf20Sopenharmony_cistatic int mipid02_async_bound(struct v4l2_async_notifier *notifier, 7968c2ecf20Sopenharmony_ci struct v4l2_subdev *s_subdev, 7978c2ecf20Sopenharmony_ci struct v4l2_async_subdev *asd) 7988c2ecf20Sopenharmony_ci{ 7998c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(notifier->sd); 8008c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 8018c2ecf20Sopenharmony_ci int source_pad; 8028c2ecf20Sopenharmony_ci int ret; 8038c2ecf20Sopenharmony_ci 8048c2ecf20Sopenharmony_ci dev_dbg(&client->dev, "sensor_async_bound call %p", s_subdev); 8058c2ecf20Sopenharmony_ci 8068c2ecf20Sopenharmony_ci source_pad = media_entity_get_fwnode_pad(&s_subdev->entity, 8078c2ecf20Sopenharmony_ci s_subdev->fwnode, 8088c2ecf20Sopenharmony_ci MEDIA_PAD_FL_SOURCE); 8098c2ecf20Sopenharmony_ci if (source_pad < 0) { 8108c2ecf20Sopenharmony_ci dev_err(&client->dev, "Couldn't find output pad for subdev %s\n", 8118c2ecf20Sopenharmony_ci s_subdev->name); 8128c2ecf20Sopenharmony_ci return source_pad; 8138c2ecf20Sopenharmony_ci } 8148c2ecf20Sopenharmony_ci 8158c2ecf20Sopenharmony_ci ret = media_create_pad_link(&s_subdev->entity, source_pad, 8168c2ecf20Sopenharmony_ci &bridge->sd.entity, 0, 8178c2ecf20Sopenharmony_ci MEDIA_LNK_FL_ENABLED | 8188c2ecf20Sopenharmony_ci MEDIA_LNK_FL_IMMUTABLE); 8198c2ecf20Sopenharmony_ci if (ret) { 8208c2ecf20Sopenharmony_ci dev_err(&client->dev, "Couldn't create media link %d", ret); 8218c2ecf20Sopenharmony_ci return ret; 8228c2ecf20Sopenharmony_ci } 8238c2ecf20Sopenharmony_ci 8248c2ecf20Sopenharmony_ci bridge->s_subdev = s_subdev; 8258c2ecf20Sopenharmony_ci 8268c2ecf20Sopenharmony_ci return 0; 8278c2ecf20Sopenharmony_ci} 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_cistatic void mipid02_async_unbind(struct v4l2_async_notifier *notifier, 8308c2ecf20Sopenharmony_ci struct v4l2_subdev *s_subdev, 8318c2ecf20Sopenharmony_ci struct v4l2_async_subdev *asd) 8328c2ecf20Sopenharmony_ci{ 8338c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(notifier->sd); 8348c2ecf20Sopenharmony_ci 8358c2ecf20Sopenharmony_ci bridge->s_subdev = NULL; 8368c2ecf20Sopenharmony_ci} 8378c2ecf20Sopenharmony_ci 8388c2ecf20Sopenharmony_cistatic const struct v4l2_async_notifier_operations mipid02_notifier_ops = { 8398c2ecf20Sopenharmony_ci .bound = mipid02_async_bound, 8408c2ecf20Sopenharmony_ci .unbind = mipid02_async_unbind, 8418c2ecf20Sopenharmony_ci}; 8428c2ecf20Sopenharmony_ci 8438c2ecf20Sopenharmony_cistatic int mipid02_parse_rx_ep(struct mipid02_dev *bridge) 8448c2ecf20Sopenharmony_ci{ 8458c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint ep = { .bus_type = V4L2_MBUS_CSI2_DPHY }; 8468c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 8478c2ecf20Sopenharmony_ci struct device_node *ep_node; 8488c2ecf20Sopenharmony_ci int ret; 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci /* parse rx (endpoint 0) */ 8518c2ecf20Sopenharmony_ci ep_node = of_graph_get_endpoint_by_regs(bridge->i2c_client->dev.of_node, 8528c2ecf20Sopenharmony_ci 0, 0); 8538c2ecf20Sopenharmony_ci if (!ep_node) { 8548c2ecf20Sopenharmony_ci dev_err(&client->dev, "unable to find port0 ep"); 8558c2ecf20Sopenharmony_ci ret = -EINVAL; 8568c2ecf20Sopenharmony_ci goto error; 8578c2ecf20Sopenharmony_ci } 8588c2ecf20Sopenharmony_ci 8598c2ecf20Sopenharmony_ci ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep_node), &ep); 8608c2ecf20Sopenharmony_ci if (ret) { 8618c2ecf20Sopenharmony_ci dev_err(&client->dev, "Could not parse v4l2 endpoint %d\n", 8628c2ecf20Sopenharmony_ci ret); 8638c2ecf20Sopenharmony_ci goto error_of_node_put; 8648c2ecf20Sopenharmony_ci } 8658c2ecf20Sopenharmony_ci 8668c2ecf20Sopenharmony_ci /* do some sanity checks */ 8678c2ecf20Sopenharmony_ci if (ep.bus.mipi_csi2.num_data_lanes > 2) { 8688c2ecf20Sopenharmony_ci dev_err(&client->dev, "max supported data lanes is 2 / got %d", 8698c2ecf20Sopenharmony_ci ep.bus.mipi_csi2.num_data_lanes); 8708c2ecf20Sopenharmony_ci ret = -EINVAL; 8718c2ecf20Sopenharmony_ci goto error_of_node_put; 8728c2ecf20Sopenharmony_ci } 8738c2ecf20Sopenharmony_ci 8748c2ecf20Sopenharmony_ci /* register it for later use */ 8758c2ecf20Sopenharmony_ci bridge->rx = ep; 8768c2ecf20Sopenharmony_ci 8778c2ecf20Sopenharmony_ci /* register async notifier so we get noticed when sensor is connected */ 8788c2ecf20Sopenharmony_ci bridge->asd.match.fwnode = 8798c2ecf20Sopenharmony_ci fwnode_graph_get_remote_port_parent(of_fwnode_handle(ep_node)); 8808c2ecf20Sopenharmony_ci bridge->asd.match_type = V4L2_ASYNC_MATCH_FWNODE; 8818c2ecf20Sopenharmony_ci of_node_put(ep_node); 8828c2ecf20Sopenharmony_ci 8838c2ecf20Sopenharmony_ci v4l2_async_notifier_init(&bridge->notifier); 8848c2ecf20Sopenharmony_ci ret = v4l2_async_notifier_add_subdev(&bridge->notifier, &bridge->asd); 8858c2ecf20Sopenharmony_ci if (ret) { 8868c2ecf20Sopenharmony_ci dev_err(&client->dev, "fail to register asd to notifier %d", 8878c2ecf20Sopenharmony_ci ret); 8888c2ecf20Sopenharmony_ci fwnode_handle_put(bridge->asd.match.fwnode); 8898c2ecf20Sopenharmony_ci return ret; 8908c2ecf20Sopenharmony_ci } 8918c2ecf20Sopenharmony_ci bridge->notifier.ops = &mipid02_notifier_ops; 8928c2ecf20Sopenharmony_ci 8938c2ecf20Sopenharmony_ci ret = v4l2_async_subdev_notifier_register(&bridge->sd, 8948c2ecf20Sopenharmony_ci &bridge->notifier); 8958c2ecf20Sopenharmony_ci if (ret) 8968c2ecf20Sopenharmony_ci v4l2_async_notifier_cleanup(&bridge->notifier); 8978c2ecf20Sopenharmony_ci 8988c2ecf20Sopenharmony_ci return ret; 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_cierror_of_node_put: 9018c2ecf20Sopenharmony_ci of_node_put(ep_node); 9028c2ecf20Sopenharmony_cierror: 9038c2ecf20Sopenharmony_ci 9048c2ecf20Sopenharmony_ci return ret; 9058c2ecf20Sopenharmony_ci} 9068c2ecf20Sopenharmony_ci 9078c2ecf20Sopenharmony_cistatic int mipid02_parse_tx_ep(struct mipid02_dev *bridge) 9088c2ecf20Sopenharmony_ci{ 9098c2ecf20Sopenharmony_ci struct v4l2_fwnode_endpoint ep = { .bus_type = V4L2_MBUS_PARALLEL }; 9108c2ecf20Sopenharmony_ci struct i2c_client *client = bridge->i2c_client; 9118c2ecf20Sopenharmony_ci struct device_node *ep_node; 9128c2ecf20Sopenharmony_ci int ret; 9138c2ecf20Sopenharmony_ci 9148c2ecf20Sopenharmony_ci /* parse tx (endpoint 2) */ 9158c2ecf20Sopenharmony_ci ep_node = of_graph_get_endpoint_by_regs(bridge->i2c_client->dev.of_node, 9168c2ecf20Sopenharmony_ci 2, 0); 9178c2ecf20Sopenharmony_ci if (!ep_node) { 9188c2ecf20Sopenharmony_ci dev_err(&client->dev, "unable to find port1 ep"); 9198c2ecf20Sopenharmony_ci ret = -EINVAL; 9208c2ecf20Sopenharmony_ci goto error; 9218c2ecf20Sopenharmony_ci } 9228c2ecf20Sopenharmony_ci 9238c2ecf20Sopenharmony_ci ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(ep_node), &ep); 9248c2ecf20Sopenharmony_ci if (ret) { 9258c2ecf20Sopenharmony_ci dev_err(&client->dev, "Could not parse v4l2 endpoint\n"); 9268c2ecf20Sopenharmony_ci goto error_of_node_put; 9278c2ecf20Sopenharmony_ci } 9288c2ecf20Sopenharmony_ci 9298c2ecf20Sopenharmony_ci of_node_put(ep_node); 9308c2ecf20Sopenharmony_ci bridge->tx = ep; 9318c2ecf20Sopenharmony_ci 9328c2ecf20Sopenharmony_ci return 0; 9338c2ecf20Sopenharmony_ci 9348c2ecf20Sopenharmony_cierror_of_node_put: 9358c2ecf20Sopenharmony_ci of_node_put(ep_node); 9368c2ecf20Sopenharmony_cierror: 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_ci return -EINVAL; 9398c2ecf20Sopenharmony_ci} 9408c2ecf20Sopenharmony_ci 9418c2ecf20Sopenharmony_cistatic int mipid02_probe(struct i2c_client *client) 9428c2ecf20Sopenharmony_ci{ 9438c2ecf20Sopenharmony_ci struct device *dev = &client->dev; 9448c2ecf20Sopenharmony_ci struct mipid02_dev *bridge; 9458c2ecf20Sopenharmony_ci u32 clk_freq; 9468c2ecf20Sopenharmony_ci int ret; 9478c2ecf20Sopenharmony_ci 9488c2ecf20Sopenharmony_ci bridge = devm_kzalloc(dev, sizeof(*bridge), GFP_KERNEL); 9498c2ecf20Sopenharmony_ci if (!bridge) 9508c2ecf20Sopenharmony_ci return -ENOMEM; 9518c2ecf20Sopenharmony_ci 9528c2ecf20Sopenharmony_ci init_format(&bridge->fmt); 9538c2ecf20Sopenharmony_ci 9548c2ecf20Sopenharmony_ci bridge->i2c_client = client; 9558c2ecf20Sopenharmony_ci v4l2_i2c_subdev_init(&bridge->sd, client, &mipid02_subdev_ops); 9568c2ecf20Sopenharmony_ci 9578c2ecf20Sopenharmony_ci /* got and check clock */ 9588c2ecf20Sopenharmony_ci bridge->xclk = devm_clk_get(dev, "xclk"); 9598c2ecf20Sopenharmony_ci if (IS_ERR(bridge->xclk)) { 9608c2ecf20Sopenharmony_ci dev_err(dev, "failed to get xclk\n"); 9618c2ecf20Sopenharmony_ci return PTR_ERR(bridge->xclk); 9628c2ecf20Sopenharmony_ci } 9638c2ecf20Sopenharmony_ci 9648c2ecf20Sopenharmony_ci clk_freq = clk_get_rate(bridge->xclk); 9658c2ecf20Sopenharmony_ci if (clk_freq < 6000000 || clk_freq > 27000000) { 9668c2ecf20Sopenharmony_ci dev_err(dev, "xclk freq must be in 6-27 Mhz range. got %d Hz\n", 9678c2ecf20Sopenharmony_ci clk_freq); 9688c2ecf20Sopenharmony_ci return -EINVAL; 9698c2ecf20Sopenharmony_ci } 9708c2ecf20Sopenharmony_ci 9718c2ecf20Sopenharmony_ci bridge->reset_gpio = devm_gpiod_get_optional(dev, "reset", 9728c2ecf20Sopenharmony_ci GPIOD_OUT_HIGH); 9738c2ecf20Sopenharmony_ci 9748c2ecf20Sopenharmony_ci if (IS_ERR(bridge->reset_gpio)) { 9758c2ecf20Sopenharmony_ci dev_err(dev, "failed to get reset GPIO\n"); 9768c2ecf20Sopenharmony_ci return PTR_ERR(bridge->reset_gpio); 9778c2ecf20Sopenharmony_ci } 9788c2ecf20Sopenharmony_ci 9798c2ecf20Sopenharmony_ci ret = mipid02_get_regulators(bridge); 9808c2ecf20Sopenharmony_ci if (ret) { 9818c2ecf20Sopenharmony_ci dev_err(dev, "failed to get regulators %d", ret); 9828c2ecf20Sopenharmony_ci return ret; 9838c2ecf20Sopenharmony_ci } 9848c2ecf20Sopenharmony_ci 9858c2ecf20Sopenharmony_ci mutex_init(&bridge->lock); 9868c2ecf20Sopenharmony_ci bridge->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE; 9878c2ecf20Sopenharmony_ci bridge->sd.entity.function = MEDIA_ENT_F_VID_IF_BRIDGE; 9888c2ecf20Sopenharmony_ci bridge->sd.entity.ops = &mipid02_subdev_entity_ops; 9898c2ecf20Sopenharmony_ci bridge->pad[0].flags = MEDIA_PAD_FL_SINK; 9908c2ecf20Sopenharmony_ci bridge->pad[1].flags = MEDIA_PAD_FL_SINK; 9918c2ecf20Sopenharmony_ci bridge->pad[2].flags = MEDIA_PAD_FL_SOURCE; 9928c2ecf20Sopenharmony_ci ret = media_entity_pads_init(&bridge->sd.entity, MIPID02_PAD_NB, 9938c2ecf20Sopenharmony_ci bridge->pad); 9948c2ecf20Sopenharmony_ci if (ret) { 9958c2ecf20Sopenharmony_ci dev_err(&client->dev, "pads init failed %d", ret); 9968c2ecf20Sopenharmony_ci goto mutex_cleanup; 9978c2ecf20Sopenharmony_ci } 9988c2ecf20Sopenharmony_ci 9998c2ecf20Sopenharmony_ci /* enable clock, power and reset device if available */ 10008c2ecf20Sopenharmony_ci ret = mipid02_set_power_on(bridge); 10018c2ecf20Sopenharmony_ci if (ret) 10028c2ecf20Sopenharmony_ci goto entity_cleanup; 10038c2ecf20Sopenharmony_ci 10048c2ecf20Sopenharmony_ci ret = mipid02_detect(bridge); 10058c2ecf20Sopenharmony_ci if (ret) { 10068c2ecf20Sopenharmony_ci dev_err(&client->dev, "failed to detect mipid02 %d", ret); 10078c2ecf20Sopenharmony_ci goto power_off; 10088c2ecf20Sopenharmony_ci } 10098c2ecf20Sopenharmony_ci 10108c2ecf20Sopenharmony_ci ret = mipid02_parse_tx_ep(bridge); 10118c2ecf20Sopenharmony_ci if (ret) { 10128c2ecf20Sopenharmony_ci dev_err(&client->dev, "failed to parse tx %d", ret); 10138c2ecf20Sopenharmony_ci goto power_off; 10148c2ecf20Sopenharmony_ci } 10158c2ecf20Sopenharmony_ci 10168c2ecf20Sopenharmony_ci ret = mipid02_parse_rx_ep(bridge); 10178c2ecf20Sopenharmony_ci if (ret) { 10188c2ecf20Sopenharmony_ci dev_err(&client->dev, "failed to parse rx %d", ret); 10198c2ecf20Sopenharmony_ci goto power_off; 10208c2ecf20Sopenharmony_ci } 10218c2ecf20Sopenharmony_ci 10228c2ecf20Sopenharmony_ci ret = v4l2_async_register_subdev(&bridge->sd); 10238c2ecf20Sopenharmony_ci if (ret < 0) { 10248c2ecf20Sopenharmony_ci dev_err(&client->dev, "v4l2_async_register_subdev failed %d", 10258c2ecf20Sopenharmony_ci ret); 10268c2ecf20Sopenharmony_ci goto unregister_notifier; 10278c2ecf20Sopenharmony_ci } 10288c2ecf20Sopenharmony_ci 10298c2ecf20Sopenharmony_ci dev_info(&client->dev, "mipid02 device probe successfully"); 10308c2ecf20Sopenharmony_ci 10318c2ecf20Sopenharmony_ci return 0; 10328c2ecf20Sopenharmony_ci 10338c2ecf20Sopenharmony_ciunregister_notifier: 10348c2ecf20Sopenharmony_ci v4l2_async_notifier_unregister(&bridge->notifier); 10358c2ecf20Sopenharmony_ci v4l2_async_notifier_cleanup(&bridge->notifier); 10368c2ecf20Sopenharmony_cipower_off: 10378c2ecf20Sopenharmony_ci mipid02_set_power_off(bridge); 10388c2ecf20Sopenharmony_cientity_cleanup: 10398c2ecf20Sopenharmony_ci media_entity_cleanup(&bridge->sd.entity); 10408c2ecf20Sopenharmony_cimutex_cleanup: 10418c2ecf20Sopenharmony_ci mutex_destroy(&bridge->lock); 10428c2ecf20Sopenharmony_ci 10438c2ecf20Sopenharmony_ci return ret; 10448c2ecf20Sopenharmony_ci} 10458c2ecf20Sopenharmony_ci 10468c2ecf20Sopenharmony_cistatic int mipid02_remove(struct i2c_client *client) 10478c2ecf20Sopenharmony_ci{ 10488c2ecf20Sopenharmony_ci struct v4l2_subdev *sd = i2c_get_clientdata(client); 10498c2ecf20Sopenharmony_ci struct mipid02_dev *bridge = to_mipid02_dev(sd); 10508c2ecf20Sopenharmony_ci 10518c2ecf20Sopenharmony_ci v4l2_async_notifier_unregister(&bridge->notifier); 10528c2ecf20Sopenharmony_ci v4l2_async_notifier_cleanup(&bridge->notifier); 10538c2ecf20Sopenharmony_ci v4l2_async_unregister_subdev(&bridge->sd); 10548c2ecf20Sopenharmony_ci mipid02_set_power_off(bridge); 10558c2ecf20Sopenharmony_ci media_entity_cleanup(&bridge->sd.entity); 10568c2ecf20Sopenharmony_ci mutex_destroy(&bridge->lock); 10578c2ecf20Sopenharmony_ci 10588c2ecf20Sopenharmony_ci return 0; 10598c2ecf20Sopenharmony_ci} 10608c2ecf20Sopenharmony_ci 10618c2ecf20Sopenharmony_cistatic const struct of_device_id mipid02_dt_ids[] = { 10628c2ecf20Sopenharmony_ci { .compatible = "st,st-mipid02" }, 10638c2ecf20Sopenharmony_ci { /* sentinel */ } 10648c2ecf20Sopenharmony_ci}; 10658c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, mipid02_dt_ids); 10668c2ecf20Sopenharmony_ci 10678c2ecf20Sopenharmony_cistatic struct i2c_driver mipid02_i2c_driver = { 10688c2ecf20Sopenharmony_ci .driver = { 10698c2ecf20Sopenharmony_ci .name = "st-mipid02", 10708c2ecf20Sopenharmony_ci .of_match_table = mipid02_dt_ids, 10718c2ecf20Sopenharmony_ci }, 10728c2ecf20Sopenharmony_ci .probe_new = mipid02_probe, 10738c2ecf20Sopenharmony_ci .remove = mipid02_remove, 10748c2ecf20Sopenharmony_ci}; 10758c2ecf20Sopenharmony_ci 10768c2ecf20Sopenharmony_cimodule_i2c_driver(mipid02_i2c_driver); 10778c2ecf20Sopenharmony_ci 10788c2ecf20Sopenharmony_ciMODULE_AUTHOR("Mickael Guene <mickael.guene@st.com>"); 10798c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("STMicroelectronics MIPID02 CSI-2 bridge driver"); 10808c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1081