18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (C) 2013-2015 Fujitsu Semiconductor Ltd. 48c2ecf20Sopenharmony_ci * Copyright (C) 2015 Linaro Ltd. 58c2ecf20Sopenharmony_ci * Author: Jassi Brar <jaswinder.singh@linaro.org> 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/amba/bus.h> 98c2ecf20Sopenharmony_ci#include <linux/device.h> 108c2ecf20Sopenharmony_ci#include <linux/err.h> 118c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 128c2ecf20Sopenharmony_ci#include <linux/io.h> 138c2ecf20Sopenharmony_ci#include <linux/mailbox_controller.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci 168c2ecf20Sopenharmony_ci#define INTR_STAT_OFS 0x0 178c2ecf20Sopenharmony_ci#define INTR_SET_OFS 0x8 188c2ecf20Sopenharmony_ci#define INTR_CLR_OFS 0x10 198c2ecf20Sopenharmony_ci 208c2ecf20Sopenharmony_ci#define MHU_LP_OFFSET 0x0 218c2ecf20Sopenharmony_ci#define MHU_HP_OFFSET 0x20 228c2ecf20Sopenharmony_ci#define MHU_SEC_OFFSET 0x200 238c2ecf20Sopenharmony_ci#define TX_REG_OFFSET 0x100 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci#define MHU_CHANS 3 268c2ecf20Sopenharmony_ci 278c2ecf20Sopenharmony_cistruct mhu_link { 288c2ecf20Sopenharmony_ci unsigned irq; 298c2ecf20Sopenharmony_ci void __iomem *tx_reg; 308c2ecf20Sopenharmony_ci void __iomem *rx_reg; 318c2ecf20Sopenharmony_ci}; 328c2ecf20Sopenharmony_ci 338c2ecf20Sopenharmony_cistruct arm_mhu { 348c2ecf20Sopenharmony_ci void __iomem *base; 358c2ecf20Sopenharmony_ci struct mhu_link mlink[MHU_CHANS]; 368c2ecf20Sopenharmony_ci struct mbox_chan chan[MHU_CHANS]; 378c2ecf20Sopenharmony_ci struct mbox_controller mbox; 388c2ecf20Sopenharmony_ci}; 398c2ecf20Sopenharmony_ci 408c2ecf20Sopenharmony_cistatic irqreturn_t mhu_rx_interrupt(int irq, void *p) 418c2ecf20Sopenharmony_ci{ 428c2ecf20Sopenharmony_ci struct mbox_chan *chan = p; 438c2ecf20Sopenharmony_ci struct mhu_link *mlink = chan->con_priv; 448c2ecf20Sopenharmony_ci u32 val; 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci val = readl_relaxed(mlink->rx_reg + INTR_STAT_OFS); 478c2ecf20Sopenharmony_ci if (!val) 488c2ecf20Sopenharmony_ci return IRQ_NONE; 498c2ecf20Sopenharmony_ci 508c2ecf20Sopenharmony_ci mbox_chan_received_data(chan, (void *)&val); 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci writel_relaxed(val, mlink->rx_reg + INTR_CLR_OFS); 538c2ecf20Sopenharmony_ci 548c2ecf20Sopenharmony_ci return IRQ_HANDLED; 558c2ecf20Sopenharmony_ci} 568c2ecf20Sopenharmony_ci 578c2ecf20Sopenharmony_cistatic bool mhu_last_tx_done(struct mbox_chan *chan) 588c2ecf20Sopenharmony_ci{ 598c2ecf20Sopenharmony_ci struct mhu_link *mlink = chan->con_priv; 608c2ecf20Sopenharmony_ci u32 val = readl_relaxed(mlink->tx_reg + INTR_STAT_OFS); 618c2ecf20Sopenharmony_ci 628c2ecf20Sopenharmony_ci return (val == 0); 638c2ecf20Sopenharmony_ci} 648c2ecf20Sopenharmony_ci 658c2ecf20Sopenharmony_cistatic int mhu_send_data(struct mbox_chan *chan, void *data) 668c2ecf20Sopenharmony_ci{ 678c2ecf20Sopenharmony_ci struct mhu_link *mlink = chan->con_priv; 688c2ecf20Sopenharmony_ci u32 *arg = data; 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci writel_relaxed(*arg, mlink->tx_reg + INTR_SET_OFS); 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci return 0; 738c2ecf20Sopenharmony_ci} 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_cistatic int mhu_startup(struct mbox_chan *chan) 768c2ecf20Sopenharmony_ci{ 778c2ecf20Sopenharmony_ci struct mhu_link *mlink = chan->con_priv; 788c2ecf20Sopenharmony_ci u32 val; 798c2ecf20Sopenharmony_ci int ret; 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci val = readl_relaxed(mlink->tx_reg + INTR_STAT_OFS); 828c2ecf20Sopenharmony_ci writel_relaxed(val, mlink->tx_reg + INTR_CLR_OFS); 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci ret = request_irq(mlink->irq, mhu_rx_interrupt, 858c2ecf20Sopenharmony_ci IRQF_SHARED, "mhu_link", chan); 868c2ecf20Sopenharmony_ci if (ret) { 878c2ecf20Sopenharmony_ci dev_err(chan->mbox->dev, 888c2ecf20Sopenharmony_ci "Unable to acquire IRQ %d\n", mlink->irq); 898c2ecf20Sopenharmony_ci return ret; 908c2ecf20Sopenharmony_ci } 918c2ecf20Sopenharmony_ci 928c2ecf20Sopenharmony_ci return 0; 938c2ecf20Sopenharmony_ci} 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic void mhu_shutdown(struct mbox_chan *chan) 968c2ecf20Sopenharmony_ci{ 978c2ecf20Sopenharmony_ci struct mhu_link *mlink = chan->con_priv; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci free_irq(mlink->irq, chan); 1008c2ecf20Sopenharmony_ci} 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_cistatic const struct mbox_chan_ops mhu_ops = { 1038c2ecf20Sopenharmony_ci .send_data = mhu_send_data, 1048c2ecf20Sopenharmony_ci .startup = mhu_startup, 1058c2ecf20Sopenharmony_ci .shutdown = mhu_shutdown, 1068c2ecf20Sopenharmony_ci .last_tx_done = mhu_last_tx_done, 1078c2ecf20Sopenharmony_ci}; 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_cistatic int mhu_probe(struct amba_device *adev, const struct amba_id *id) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci int i, err; 1128c2ecf20Sopenharmony_ci struct arm_mhu *mhu; 1138c2ecf20Sopenharmony_ci struct device *dev = &adev->dev; 1148c2ecf20Sopenharmony_ci int mhu_reg[MHU_CHANS] = {MHU_LP_OFFSET, MHU_HP_OFFSET, MHU_SEC_OFFSET}; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci if (!of_device_is_compatible(dev->of_node, "arm,mhu")) 1178c2ecf20Sopenharmony_ci return -ENODEV; 1188c2ecf20Sopenharmony_ci 1198c2ecf20Sopenharmony_ci /* Allocate memory for device */ 1208c2ecf20Sopenharmony_ci mhu = devm_kzalloc(dev, sizeof(*mhu), GFP_KERNEL); 1218c2ecf20Sopenharmony_ci if (!mhu) 1228c2ecf20Sopenharmony_ci return -ENOMEM; 1238c2ecf20Sopenharmony_ci 1248c2ecf20Sopenharmony_ci mhu->base = devm_ioremap_resource(dev, &adev->res); 1258c2ecf20Sopenharmony_ci if (IS_ERR(mhu->base)) { 1268c2ecf20Sopenharmony_ci dev_err(dev, "ioremap failed\n"); 1278c2ecf20Sopenharmony_ci return PTR_ERR(mhu->base); 1288c2ecf20Sopenharmony_ci } 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci for (i = 0; i < MHU_CHANS; i++) { 1318c2ecf20Sopenharmony_ci mhu->chan[i].con_priv = &mhu->mlink[i]; 1328c2ecf20Sopenharmony_ci mhu->mlink[i].irq = adev->irq[i]; 1338c2ecf20Sopenharmony_ci mhu->mlink[i].rx_reg = mhu->base + mhu_reg[i]; 1348c2ecf20Sopenharmony_ci mhu->mlink[i].tx_reg = mhu->mlink[i].rx_reg + TX_REG_OFFSET; 1358c2ecf20Sopenharmony_ci } 1368c2ecf20Sopenharmony_ci 1378c2ecf20Sopenharmony_ci mhu->mbox.dev = dev; 1388c2ecf20Sopenharmony_ci mhu->mbox.chans = &mhu->chan[0]; 1398c2ecf20Sopenharmony_ci mhu->mbox.num_chans = MHU_CHANS; 1408c2ecf20Sopenharmony_ci mhu->mbox.ops = &mhu_ops; 1418c2ecf20Sopenharmony_ci mhu->mbox.txdone_irq = false; 1428c2ecf20Sopenharmony_ci mhu->mbox.txdone_poll = true; 1438c2ecf20Sopenharmony_ci mhu->mbox.txpoll_period = 1; 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci amba_set_drvdata(adev, mhu); 1468c2ecf20Sopenharmony_ci 1478c2ecf20Sopenharmony_ci err = devm_mbox_controller_register(dev, &mhu->mbox); 1488c2ecf20Sopenharmony_ci if (err) { 1498c2ecf20Sopenharmony_ci dev_err(dev, "Failed to register mailboxes %d\n", err); 1508c2ecf20Sopenharmony_ci return err; 1518c2ecf20Sopenharmony_ci } 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci dev_info(dev, "ARM MHU Mailbox registered\n"); 1548c2ecf20Sopenharmony_ci return 0; 1558c2ecf20Sopenharmony_ci} 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_cistatic struct amba_id mhu_ids[] = { 1588c2ecf20Sopenharmony_ci { 1598c2ecf20Sopenharmony_ci .id = 0x1bb098, 1608c2ecf20Sopenharmony_ci .mask = 0xffffff, 1618c2ecf20Sopenharmony_ci }, 1628c2ecf20Sopenharmony_ci { 0, 0 }, 1638c2ecf20Sopenharmony_ci}; 1648c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(amba, mhu_ids); 1658c2ecf20Sopenharmony_ci 1668c2ecf20Sopenharmony_cistatic struct amba_driver arm_mhu_driver = { 1678c2ecf20Sopenharmony_ci .drv = { 1688c2ecf20Sopenharmony_ci .name = "mhu", 1698c2ecf20Sopenharmony_ci }, 1708c2ecf20Sopenharmony_ci .id_table = mhu_ids, 1718c2ecf20Sopenharmony_ci .probe = mhu_probe, 1728c2ecf20Sopenharmony_ci}; 1738c2ecf20Sopenharmony_cimodule_amba_driver(arm_mhu_driver); 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 1768c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("ARM MHU Driver"); 1778c2ecf20Sopenharmony_ciMODULE_AUTHOR("Jassi Brar <jassisinghbrar@gmail.com>"); 178