18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Xtensa MX interrupt distributor
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Copyright (C) 2002 - 2013 Tensilica, Inc.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * This file is subject to the terms and conditions of the GNU General Public
78c2ecf20Sopenharmony_ci * License.  See the file "COPYING" in the main directory of this archive
88c2ecf20Sopenharmony_ci * for more details.
98c2ecf20Sopenharmony_ci */
108c2ecf20Sopenharmony_ci
118c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
128c2ecf20Sopenharmony_ci#include <linux/irqdomain.h>
138c2ecf20Sopenharmony_ci#include <linux/irq.h>
148c2ecf20Sopenharmony_ci#include <linux/irqchip.h>
158c2ecf20Sopenharmony_ci#include <linux/of.h>
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci#include <asm/mxregs.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#define HW_IRQ_IPI_COUNT 2
208c2ecf20Sopenharmony_ci#define HW_IRQ_MX_BASE 2
218c2ecf20Sopenharmony_ci#define HW_IRQ_EXTERN_BASE 3
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_cistatic DEFINE_PER_CPU(unsigned int, cached_irq_mask);
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_cistatic int xtensa_mx_irq_map(struct irq_domain *d, unsigned int irq,
268c2ecf20Sopenharmony_ci		irq_hw_number_t hw)
278c2ecf20Sopenharmony_ci{
288c2ecf20Sopenharmony_ci	if (hw < HW_IRQ_IPI_COUNT) {
298c2ecf20Sopenharmony_ci		struct irq_chip *irq_chip = d->host_data;
308c2ecf20Sopenharmony_ci		irq_set_chip_and_handler_name(irq, irq_chip,
318c2ecf20Sopenharmony_ci				handle_percpu_irq, "ipi");
328c2ecf20Sopenharmony_ci		irq_set_status_flags(irq, IRQ_LEVEL);
338c2ecf20Sopenharmony_ci		return 0;
348c2ecf20Sopenharmony_ci	}
358c2ecf20Sopenharmony_ci	irqd_set_single_target(irq_desc_get_irq_data(irq_to_desc(irq)));
368c2ecf20Sopenharmony_ci	return xtensa_irq_map(d, irq, hw);
378c2ecf20Sopenharmony_ci}
388c2ecf20Sopenharmony_ci
398c2ecf20Sopenharmony_ci/*
408c2ecf20Sopenharmony_ci * Device Tree IRQ specifier translation function which works with one or
418c2ecf20Sopenharmony_ci * two cell bindings. First cell value maps directly to the hwirq number.
428c2ecf20Sopenharmony_ci * Second cell if present specifies whether hwirq number is external (1) or
438c2ecf20Sopenharmony_ci * internal (0).
448c2ecf20Sopenharmony_ci */
458c2ecf20Sopenharmony_cistatic int xtensa_mx_irq_domain_xlate(struct irq_domain *d,
468c2ecf20Sopenharmony_ci		struct device_node *ctrlr,
478c2ecf20Sopenharmony_ci		const u32 *intspec, unsigned int intsize,
488c2ecf20Sopenharmony_ci		unsigned long *out_hwirq, unsigned int *out_type)
498c2ecf20Sopenharmony_ci{
508c2ecf20Sopenharmony_ci	return xtensa_irq_domain_xlate(intspec, intsize,
518c2ecf20Sopenharmony_ci			intspec[0], intspec[0] + HW_IRQ_EXTERN_BASE,
528c2ecf20Sopenharmony_ci			out_hwirq, out_type);
538c2ecf20Sopenharmony_ci}
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistatic const struct irq_domain_ops xtensa_mx_irq_domain_ops = {
568c2ecf20Sopenharmony_ci	.xlate = xtensa_mx_irq_domain_xlate,
578c2ecf20Sopenharmony_ci	.map = xtensa_mx_irq_map,
588c2ecf20Sopenharmony_ci};
598c2ecf20Sopenharmony_ci
608c2ecf20Sopenharmony_civoid secondary_init_irq(void)
618c2ecf20Sopenharmony_ci{
628c2ecf20Sopenharmony_ci	__this_cpu_write(cached_irq_mask,
638c2ecf20Sopenharmony_ci			XCHAL_INTTYPE_MASK_EXTERN_EDGE |
648c2ecf20Sopenharmony_ci			XCHAL_INTTYPE_MASK_EXTERN_LEVEL);
658c2ecf20Sopenharmony_ci	xtensa_set_sr(XCHAL_INTTYPE_MASK_EXTERN_EDGE |
668c2ecf20Sopenharmony_ci			XCHAL_INTTYPE_MASK_EXTERN_LEVEL, intenable);
678c2ecf20Sopenharmony_ci}
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_cistatic void xtensa_mx_irq_mask(struct irq_data *d)
708c2ecf20Sopenharmony_ci{
718c2ecf20Sopenharmony_ci	unsigned int mask = 1u << d->hwirq;
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_ci	if (mask & (XCHAL_INTTYPE_MASK_EXTERN_EDGE |
748c2ecf20Sopenharmony_ci		    XCHAL_INTTYPE_MASK_EXTERN_LEVEL)) {
758c2ecf20Sopenharmony_ci		unsigned int ext_irq = xtensa_get_ext_irq_no(d->hwirq);
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci		if (ext_irq >= HW_IRQ_MX_BASE) {
788c2ecf20Sopenharmony_ci			set_er(1u << (ext_irq - HW_IRQ_MX_BASE), MIENG);
798c2ecf20Sopenharmony_ci			return;
808c2ecf20Sopenharmony_ci		}
818c2ecf20Sopenharmony_ci	}
828c2ecf20Sopenharmony_ci	mask = __this_cpu_read(cached_irq_mask) & ~mask;
838c2ecf20Sopenharmony_ci	__this_cpu_write(cached_irq_mask, mask);
848c2ecf20Sopenharmony_ci	xtensa_set_sr(mask, intenable);
858c2ecf20Sopenharmony_ci}
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_cistatic void xtensa_mx_irq_unmask(struct irq_data *d)
888c2ecf20Sopenharmony_ci{
898c2ecf20Sopenharmony_ci	unsigned int mask = 1u << d->hwirq;
908c2ecf20Sopenharmony_ci
918c2ecf20Sopenharmony_ci	if (mask & (XCHAL_INTTYPE_MASK_EXTERN_EDGE |
928c2ecf20Sopenharmony_ci		    XCHAL_INTTYPE_MASK_EXTERN_LEVEL)) {
938c2ecf20Sopenharmony_ci		unsigned int ext_irq = xtensa_get_ext_irq_no(d->hwirq);
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci		if (ext_irq >= HW_IRQ_MX_BASE) {
968c2ecf20Sopenharmony_ci			set_er(1u << (ext_irq - HW_IRQ_MX_BASE), MIENGSET);
978c2ecf20Sopenharmony_ci			return;
988c2ecf20Sopenharmony_ci		}
998c2ecf20Sopenharmony_ci	}
1008c2ecf20Sopenharmony_ci	mask |= __this_cpu_read(cached_irq_mask);
1018c2ecf20Sopenharmony_ci	__this_cpu_write(cached_irq_mask, mask);
1028c2ecf20Sopenharmony_ci	xtensa_set_sr(mask, intenable);
1038c2ecf20Sopenharmony_ci}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_cistatic void xtensa_mx_irq_enable(struct irq_data *d)
1068c2ecf20Sopenharmony_ci{
1078c2ecf20Sopenharmony_ci	xtensa_mx_irq_unmask(d);
1088c2ecf20Sopenharmony_ci}
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_cistatic void xtensa_mx_irq_disable(struct irq_data *d)
1118c2ecf20Sopenharmony_ci{
1128c2ecf20Sopenharmony_ci	xtensa_mx_irq_mask(d);
1138c2ecf20Sopenharmony_ci}
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_cistatic void xtensa_mx_irq_ack(struct irq_data *d)
1168c2ecf20Sopenharmony_ci{
1178c2ecf20Sopenharmony_ci	xtensa_set_sr(1 << d->hwirq, intclear);
1188c2ecf20Sopenharmony_ci}
1198c2ecf20Sopenharmony_ci
1208c2ecf20Sopenharmony_cistatic int xtensa_mx_irq_retrigger(struct irq_data *d)
1218c2ecf20Sopenharmony_ci{
1228c2ecf20Sopenharmony_ci	unsigned int mask = 1u << d->hwirq;
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_ci	if (WARN_ON(mask & ~XCHAL_INTTYPE_MASK_SOFTWARE))
1258c2ecf20Sopenharmony_ci		return 0;
1268c2ecf20Sopenharmony_ci	xtensa_set_sr(mask, intset);
1278c2ecf20Sopenharmony_ci	return 1;
1288c2ecf20Sopenharmony_ci}
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_cistatic int xtensa_mx_irq_set_affinity(struct irq_data *d,
1318c2ecf20Sopenharmony_ci		const struct cpumask *dest, bool force)
1328c2ecf20Sopenharmony_ci{
1338c2ecf20Sopenharmony_ci	int cpu = cpumask_any_and(dest, cpu_online_mask);
1348c2ecf20Sopenharmony_ci	unsigned mask = 1u << cpu;
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci	set_er(mask, MIROUT(d->hwirq - HW_IRQ_MX_BASE));
1378c2ecf20Sopenharmony_ci	irq_data_update_effective_affinity(d, cpumask_of(cpu));
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	return 0;
1408c2ecf20Sopenharmony_ci
1418c2ecf20Sopenharmony_ci}
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_cistatic struct irq_chip xtensa_mx_irq_chip = {
1448c2ecf20Sopenharmony_ci	.name		= "xtensa-mx",
1458c2ecf20Sopenharmony_ci	.irq_enable	= xtensa_mx_irq_enable,
1468c2ecf20Sopenharmony_ci	.irq_disable	= xtensa_mx_irq_disable,
1478c2ecf20Sopenharmony_ci	.irq_mask	= xtensa_mx_irq_mask,
1488c2ecf20Sopenharmony_ci	.irq_unmask	= xtensa_mx_irq_unmask,
1498c2ecf20Sopenharmony_ci	.irq_ack	= xtensa_mx_irq_ack,
1508c2ecf20Sopenharmony_ci	.irq_retrigger	= xtensa_mx_irq_retrigger,
1518c2ecf20Sopenharmony_ci	.irq_set_affinity = xtensa_mx_irq_set_affinity,
1528c2ecf20Sopenharmony_ci};
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_cistatic void __init xtensa_mx_init_common(struct irq_domain *root_domain)
1558c2ecf20Sopenharmony_ci{
1568c2ecf20Sopenharmony_ci	unsigned int i;
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_ci	irq_set_default_host(root_domain);
1598c2ecf20Sopenharmony_ci	secondary_init_irq();
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	/* Initialize default IRQ routing to CPU 0 */
1628c2ecf20Sopenharmony_ci	for (i = 0; i < XCHAL_NUM_EXTINTERRUPTS; ++i)
1638c2ecf20Sopenharmony_ci		set_er(1, MIROUT(i));
1648c2ecf20Sopenharmony_ci}
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ciint __init xtensa_mx_init_legacy(struct device_node *interrupt_parent)
1678c2ecf20Sopenharmony_ci{
1688c2ecf20Sopenharmony_ci	struct irq_domain *root_domain =
1698c2ecf20Sopenharmony_ci		irq_domain_add_legacy(NULL, NR_IRQS - 1, 1, 0,
1708c2ecf20Sopenharmony_ci				&xtensa_mx_irq_domain_ops,
1718c2ecf20Sopenharmony_ci				&xtensa_mx_irq_chip);
1728c2ecf20Sopenharmony_ci	xtensa_mx_init_common(root_domain);
1738c2ecf20Sopenharmony_ci	return 0;
1748c2ecf20Sopenharmony_ci}
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_cistatic int __init xtensa_mx_init(struct device_node *np,
1778c2ecf20Sopenharmony_ci		struct device_node *interrupt_parent)
1788c2ecf20Sopenharmony_ci{
1798c2ecf20Sopenharmony_ci	struct irq_domain *root_domain =
1808c2ecf20Sopenharmony_ci		irq_domain_add_linear(np, NR_IRQS, &xtensa_mx_irq_domain_ops,
1818c2ecf20Sopenharmony_ci				&xtensa_mx_irq_chip);
1828c2ecf20Sopenharmony_ci	xtensa_mx_init_common(root_domain);
1838c2ecf20Sopenharmony_ci	return 0;
1848c2ecf20Sopenharmony_ci}
1858c2ecf20Sopenharmony_ciIRQCHIP_DECLARE(xtensa_mx_irq_chip, "cdns,xtensa-mx", xtensa_mx_init);
186