18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Allwinner A1X SoCs IRQ chip driver. 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * Copyright (C) 2012 Maxime Ripard 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Maxime Ripard <maxime.ripard@free-electrons.com> 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci * Based on code from 98c2ecf20Sopenharmony_ci * Allwinner Technology Co., Ltd. <www.allwinnertech.com> 108c2ecf20Sopenharmony_ci * Benn Huang <benn@allwinnertech.com> 118c2ecf20Sopenharmony_ci * 128c2ecf20Sopenharmony_ci * This file is licensed under the terms of the GNU General Public 138c2ecf20Sopenharmony_ci * License version 2. This program is licensed "as is" without any 148c2ecf20Sopenharmony_ci * warranty of any kind, whether express or implied. 158c2ecf20Sopenharmony_ci */ 168c2ecf20Sopenharmony_ci 178c2ecf20Sopenharmony_ci#include <linux/io.h> 188c2ecf20Sopenharmony_ci#include <linux/irq.h> 198c2ecf20Sopenharmony_ci#include <linux/irqchip.h> 208c2ecf20Sopenharmony_ci#include <linux/of.h> 218c2ecf20Sopenharmony_ci#include <linux/of_address.h> 228c2ecf20Sopenharmony_ci#include <linux/of_irq.h> 238c2ecf20Sopenharmony_ci 248c2ecf20Sopenharmony_ci#include <asm/exception.h> 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define SUN4I_IRQ_VECTOR_REG 0x00 278c2ecf20Sopenharmony_ci#define SUN4I_IRQ_PROTECTION_REG 0x08 288c2ecf20Sopenharmony_ci#define SUN4I_IRQ_NMI_CTRL_REG 0x0c 298c2ecf20Sopenharmony_ci#define SUN4I_IRQ_PENDING_REG(x) (0x10 + 0x4 * x) 308c2ecf20Sopenharmony_ci#define SUN4I_IRQ_FIQ_PENDING_REG(x) (0x20 + 0x4 * x) 318c2ecf20Sopenharmony_ci#define SUN4I_IRQ_ENABLE_REG(data, x) ((data)->enable_reg_offset + 0x4 * x) 328c2ecf20Sopenharmony_ci#define SUN4I_IRQ_MASK_REG(data, x) ((data)->mask_reg_offset + 0x4 * x) 338c2ecf20Sopenharmony_ci#define SUN4I_IRQ_ENABLE_REG_OFFSET 0x40 348c2ecf20Sopenharmony_ci#define SUN4I_IRQ_MASK_REG_OFFSET 0x50 358c2ecf20Sopenharmony_ci#define SUNIV_IRQ_ENABLE_REG_OFFSET 0x20 368c2ecf20Sopenharmony_ci#define SUNIV_IRQ_MASK_REG_OFFSET 0x30 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_cistruct sun4i_irq_chip_data { 398c2ecf20Sopenharmony_ci void __iomem *irq_base; 408c2ecf20Sopenharmony_ci struct irq_domain *irq_domain; 418c2ecf20Sopenharmony_ci u32 enable_reg_offset; 428c2ecf20Sopenharmony_ci u32 mask_reg_offset; 438c2ecf20Sopenharmony_ci}; 448c2ecf20Sopenharmony_ci 458c2ecf20Sopenharmony_cistatic struct sun4i_irq_chip_data *irq_ic_data; 468c2ecf20Sopenharmony_ci 478c2ecf20Sopenharmony_cistatic void __exception_irq_entry sun4i_handle_irq(struct pt_regs *regs); 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_cistatic void sun4i_irq_ack(struct irq_data *irqd) 508c2ecf20Sopenharmony_ci{ 518c2ecf20Sopenharmony_ci unsigned int irq = irqd_to_hwirq(irqd); 528c2ecf20Sopenharmony_ci 538c2ecf20Sopenharmony_ci if (irq != 0) 548c2ecf20Sopenharmony_ci return; /* Only IRQ 0 / the ENMI needs to be acked */ 558c2ecf20Sopenharmony_ci 568c2ecf20Sopenharmony_ci writel(BIT(0), irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(0)); 578c2ecf20Sopenharmony_ci} 588c2ecf20Sopenharmony_ci 598c2ecf20Sopenharmony_cistatic void sun4i_irq_mask(struct irq_data *irqd) 608c2ecf20Sopenharmony_ci{ 618c2ecf20Sopenharmony_ci unsigned int irq = irqd_to_hwirq(irqd); 628c2ecf20Sopenharmony_ci unsigned int irq_off = irq % 32; 638c2ecf20Sopenharmony_ci int reg = irq / 32; 648c2ecf20Sopenharmony_ci u32 val; 658c2ecf20Sopenharmony_ci 668c2ecf20Sopenharmony_ci val = readl(irq_ic_data->irq_base + 678c2ecf20Sopenharmony_ci SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg)); 688c2ecf20Sopenharmony_ci writel(val & ~(1 << irq_off), 698c2ecf20Sopenharmony_ci irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg)); 708c2ecf20Sopenharmony_ci} 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_cistatic void sun4i_irq_unmask(struct irq_data *irqd) 738c2ecf20Sopenharmony_ci{ 748c2ecf20Sopenharmony_ci unsigned int irq = irqd_to_hwirq(irqd); 758c2ecf20Sopenharmony_ci unsigned int irq_off = irq % 32; 768c2ecf20Sopenharmony_ci int reg = irq / 32; 778c2ecf20Sopenharmony_ci u32 val; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_ci val = readl(irq_ic_data->irq_base + 808c2ecf20Sopenharmony_ci SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg)); 818c2ecf20Sopenharmony_ci writel(val | (1 << irq_off), 828c2ecf20Sopenharmony_ci irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, reg)); 838c2ecf20Sopenharmony_ci} 848c2ecf20Sopenharmony_ci 858c2ecf20Sopenharmony_cistatic struct irq_chip sun4i_irq_chip = { 868c2ecf20Sopenharmony_ci .name = "sun4i_irq", 878c2ecf20Sopenharmony_ci .irq_eoi = sun4i_irq_ack, 888c2ecf20Sopenharmony_ci .irq_mask = sun4i_irq_mask, 898c2ecf20Sopenharmony_ci .irq_unmask = sun4i_irq_unmask, 908c2ecf20Sopenharmony_ci .flags = IRQCHIP_EOI_THREADED | IRQCHIP_EOI_IF_HANDLED, 918c2ecf20Sopenharmony_ci}; 928c2ecf20Sopenharmony_ci 938c2ecf20Sopenharmony_cistatic int sun4i_irq_map(struct irq_domain *d, unsigned int virq, 948c2ecf20Sopenharmony_ci irq_hw_number_t hw) 958c2ecf20Sopenharmony_ci{ 968c2ecf20Sopenharmony_ci irq_set_chip_and_handler(virq, &sun4i_irq_chip, handle_fasteoi_irq); 978c2ecf20Sopenharmony_ci irq_set_probe(virq); 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci return 0; 1008c2ecf20Sopenharmony_ci} 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_cistatic const struct irq_domain_ops sun4i_irq_ops = { 1038c2ecf20Sopenharmony_ci .map = sun4i_irq_map, 1048c2ecf20Sopenharmony_ci .xlate = irq_domain_xlate_onecell, 1058c2ecf20Sopenharmony_ci}; 1068c2ecf20Sopenharmony_ci 1078c2ecf20Sopenharmony_cistatic int __init sun4i_of_init(struct device_node *node, 1088c2ecf20Sopenharmony_ci struct device_node *parent) 1098c2ecf20Sopenharmony_ci{ 1108c2ecf20Sopenharmony_ci irq_ic_data->irq_base = of_iomap(node, 0); 1118c2ecf20Sopenharmony_ci if (!irq_ic_data->irq_base) 1128c2ecf20Sopenharmony_ci panic("%pOF: unable to map IC registers\n", 1138c2ecf20Sopenharmony_ci node); 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci /* Disable all interrupts */ 1168c2ecf20Sopenharmony_ci writel(0, irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, 0)); 1178c2ecf20Sopenharmony_ci writel(0, irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, 1)); 1188c2ecf20Sopenharmony_ci writel(0, irq_ic_data->irq_base + SUN4I_IRQ_ENABLE_REG(irq_ic_data, 2)); 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci /* Unmask all the interrupts, ENABLE_REG(x) is used for masking */ 1218c2ecf20Sopenharmony_ci writel(0, irq_ic_data->irq_base + SUN4I_IRQ_MASK_REG(irq_ic_data, 0)); 1228c2ecf20Sopenharmony_ci writel(0, irq_ic_data->irq_base + SUN4I_IRQ_MASK_REG(irq_ic_data, 1)); 1238c2ecf20Sopenharmony_ci writel(0, irq_ic_data->irq_base + SUN4I_IRQ_MASK_REG(irq_ic_data, 2)); 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci /* Clear all the pending interrupts */ 1268c2ecf20Sopenharmony_ci writel(0xffffffff, irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(0)); 1278c2ecf20Sopenharmony_ci writel(0xffffffff, irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(1)); 1288c2ecf20Sopenharmony_ci writel(0xffffffff, irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(2)); 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci /* Enable protection mode */ 1318c2ecf20Sopenharmony_ci writel(0x01, irq_ic_data->irq_base + SUN4I_IRQ_PROTECTION_REG); 1328c2ecf20Sopenharmony_ci 1338c2ecf20Sopenharmony_ci /* Configure the external interrupt source type */ 1348c2ecf20Sopenharmony_ci writel(0x00, irq_ic_data->irq_base + SUN4I_IRQ_NMI_CTRL_REG); 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci irq_ic_data->irq_domain = irq_domain_add_linear(node, 3 * 32, 1378c2ecf20Sopenharmony_ci &sun4i_irq_ops, NULL); 1388c2ecf20Sopenharmony_ci if (!irq_ic_data->irq_domain) 1398c2ecf20Sopenharmony_ci panic("%pOF: unable to create IRQ domain\n", node); 1408c2ecf20Sopenharmony_ci 1418c2ecf20Sopenharmony_ci set_handle_irq(sun4i_handle_irq); 1428c2ecf20Sopenharmony_ci 1438c2ecf20Sopenharmony_ci return 0; 1448c2ecf20Sopenharmony_ci} 1458c2ecf20Sopenharmony_ci 1468c2ecf20Sopenharmony_cistatic int __init sun4i_ic_of_init(struct device_node *node, 1478c2ecf20Sopenharmony_ci struct device_node *parent) 1488c2ecf20Sopenharmony_ci{ 1498c2ecf20Sopenharmony_ci irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL); 1508c2ecf20Sopenharmony_ci if (!irq_ic_data) { 1518c2ecf20Sopenharmony_ci pr_err("kzalloc failed!\n"); 1528c2ecf20Sopenharmony_ci return -ENOMEM; 1538c2ecf20Sopenharmony_ci } 1548c2ecf20Sopenharmony_ci 1558c2ecf20Sopenharmony_ci irq_ic_data->enable_reg_offset = SUN4I_IRQ_ENABLE_REG_OFFSET; 1568c2ecf20Sopenharmony_ci irq_ic_data->mask_reg_offset = SUN4I_IRQ_MASK_REG_OFFSET; 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_ci return sun4i_of_init(node, parent); 1598c2ecf20Sopenharmony_ci} 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ciIRQCHIP_DECLARE(allwinner_sun4i_ic, "allwinner,sun4i-a10-ic", sun4i_ic_of_init); 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_cistatic int __init suniv_ic_of_init(struct device_node *node, 1648c2ecf20Sopenharmony_ci struct device_node *parent) 1658c2ecf20Sopenharmony_ci{ 1668c2ecf20Sopenharmony_ci irq_ic_data = kzalloc(sizeof(struct sun4i_irq_chip_data), GFP_KERNEL); 1678c2ecf20Sopenharmony_ci if (!irq_ic_data) { 1688c2ecf20Sopenharmony_ci pr_err("kzalloc failed!\n"); 1698c2ecf20Sopenharmony_ci return -ENOMEM; 1708c2ecf20Sopenharmony_ci } 1718c2ecf20Sopenharmony_ci 1728c2ecf20Sopenharmony_ci irq_ic_data->enable_reg_offset = SUNIV_IRQ_ENABLE_REG_OFFSET; 1738c2ecf20Sopenharmony_ci irq_ic_data->mask_reg_offset = SUNIV_IRQ_MASK_REG_OFFSET; 1748c2ecf20Sopenharmony_ci 1758c2ecf20Sopenharmony_ci return sun4i_of_init(node, parent); 1768c2ecf20Sopenharmony_ci} 1778c2ecf20Sopenharmony_ci 1788c2ecf20Sopenharmony_ciIRQCHIP_DECLARE(allwinner_sunvi_ic, "allwinner,suniv-f1c100s-ic", 1798c2ecf20Sopenharmony_ci suniv_ic_of_init); 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_cistatic void __exception_irq_entry sun4i_handle_irq(struct pt_regs *regs) 1828c2ecf20Sopenharmony_ci{ 1838c2ecf20Sopenharmony_ci u32 hwirq; 1848c2ecf20Sopenharmony_ci 1858c2ecf20Sopenharmony_ci /* 1868c2ecf20Sopenharmony_ci * hwirq == 0 can mean one of 3 things: 1878c2ecf20Sopenharmony_ci * 1) no more irqs pending 1888c2ecf20Sopenharmony_ci * 2) irq 0 pending 1898c2ecf20Sopenharmony_ci * 3) spurious irq 1908c2ecf20Sopenharmony_ci * So if we immediately get a reading of 0, check the irq-pending reg 1918c2ecf20Sopenharmony_ci * to differentiate between 2 and 3. We only do this once to avoid 1928c2ecf20Sopenharmony_ci * the extra check in the common case of 1 happening after having 1938c2ecf20Sopenharmony_ci * read the vector-reg once. 1948c2ecf20Sopenharmony_ci */ 1958c2ecf20Sopenharmony_ci hwirq = readl(irq_ic_data->irq_base + SUN4I_IRQ_VECTOR_REG) >> 2; 1968c2ecf20Sopenharmony_ci if (hwirq == 0 && 1978c2ecf20Sopenharmony_ci !(readl(irq_ic_data->irq_base + SUN4I_IRQ_PENDING_REG(0)) & 1988c2ecf20Sopenharmony_ci BIT(0))) 1998c2ecf20Sopenharmony_ci return; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci do { 2028c2ecf20Sopenharmony_ci handle_domain_irq(irq_ic_data->irq_domain, hwirq, regs); 2038c2ecf20Sopenharmony_ci hwirq = readl(irq_ic_data->irq_base + 2048c2ecf20Sopenharmony_ci SUN4I_IRQ_VECTOR_REG) >> 2; 2058c2ecf20Sopenharmony_ci } while (hwirq != 0); 2068c2ecf20Sopenharmony_ci} 207