18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * interrupt controller support for CSR SiRFprimaII 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright (c) 2011 Cambridge Silicon Radio Limited, a CSR plc group company. 68c2ecf20Sopenharmony_ci */ 78c2ecf20Sopenharmony_ci 88c2ecf20Sopenharmony_ci#include <linux/init.h> 98c2ecf20Sopenharmony_ci#include <linux/io.h> 108c2ecf20Sopenharmony_ci#include <linux/irq.h> 118c2ecf20Sopenharmony_ci#include <linux/of.h> 128c2ecf20Sopenharmony_ci#include <linux/of_address.h> 138c2ecf20Sopenharmony_ci#include <linux/irqchip.h> 148c2ecf20Sopenharmony_ci#include <linux/irqdomain.h> 158c2ecf20Sopenharmony_ci#include <linux/syscore_ops.h> 168c2ecf20Sopenharmony_ci#include <asm/mach/irq.h> 178c2ecf20Sopenharmony_ci#include <asm/exception.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci#define SIRFSOC_INT_RISC_MASK0 0x0018 208c2ecf20Sopenharmony_ci#define SIRFSOC_INT_RISC_MASK1 0x001C 218c2ecf20Sopenharmony_ci#define SIRFSOC_INT_RISC_LEVEL0 0x0020 228c2ecf20Sopenharmony_ci#define SIRFSOC_INT_RISC_LEVEL1 0x0024 238c2ecf20Sopenharmony_ci#define SIRFSOC_INIT_IRQ_ID 0x0038 248c2ecf20Sopenharmony_ci#define SIRFSOC_INT_BASE_OFFSET 0x0004 258c2ecf20Sopenharmony_ci 268c2ecf20Sopenharmony_ci#define SIRFSOC_NUM_IRQS 64 278c2ecf20Sopenharmony_ci#define SIRFSOC_NUM_BANKS (SIRFSOC_NUM_IRQS / 32) 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_cistatic struct irq_domain *sirfsoc_irqdomain; 308c2ecf20Sopenharmony_ci 318c2ecf20Sopenharmony_cistatic void __iomem *sirfsoc_irq_get_regbase(void) 328c2ecf20Sopenharmony_ci{ 338c2ecf20Sopenharmony_ci return (void __iomem __force *)sirfsoc_irqdomain->host_data; 348c2ecf20Sopenharmony_ci} 358c2ecf20Sopenharmony_ci 368c2ecf20Sopenharmony_cistatic __init void sirfsoc_alloc_gc(void __iomem *base) 378c2ecf20Sopenharmony_ci{ 388c2ecf20Sopenharmony_ci unsigned int clr = IRQ_NOREQUEST | IRQ_NOPROBE | IRQ_NOAUTOEN; 398c2ecf20Sopenharmony_ci unsigned int set = IRQ_LEVEL; 408c2ecf20Sopenharmony_ci struct irq_chip_generic *gc; 418c2ecf20Sopenharmony_ci struct irq_chip_type *ct; 428c2ecf20Sopenharmony_ci int i; 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci irq_alloc_domain_generic_chips(sirfsoc_irqdomain, 32, 1, "irq_sirfsoc", 458c2ecf20Sopenharmony_ci handle_level_irq, clr, set, 468c2ecf20Sopenharmony_ci IRQ_GC_INIT_MASK_CACHE); 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci for (i = 0; i < SIRFSOC_NUM_BANKS; i++) { 498c2ecf20Sopenharmony_ci gc = irq_get_domain_generic_chip(sirfsoc_irqdomain, i * 32); 508c2ecf20Sopenharmony_ci gc->reg_base = base + i * SIRFSOC_INT_BASE_OFFSET; 518c2ecf20Sopenharmony_ci ct = gc->chip_types; 528c2ecf20Sopenharmony_ci ct->chip.irq_mask = irq_gc_mask_clr_bit; 538c2ecf20Sopenharmony_ci ct->chip.irq_unmask = irq_gc_mask_set_bit; 548c2ecf20Sopenharmony_ci ct->regs.mask = SIRFSOC_INT_RISC_MASK0; 558c2ecf20Sopenharmony_ci } 568c2ecf20Sopenharmony_ci} 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_cistatic void __exception_irq_entry sirfsoc_handle_irq(struct pt_regs *regs) 598c2ecf20Sopenharmony_ci{ 608c2ecf20Sopenharmony_ci void __iomem *base = sirfsoc_irq_get_regbase(); 618c2ecf20Sopenharmony_ci u32 irqstat; 628c2ecf20Sopenharmony_ci 638c2ecf20Sopenharmony_ci irqstat = readl_relaxed(base + SIRFSOC_INIT_IRQ_ID); 648c2ecf20Sopenharmony_ci handle_domain_irq(sirfsoc_irqdomain, irqstat & 0xff, regs); 658c2ecf20Sopenharmony_ci} 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_cistatic int __init sirfsoc_irq_init(struct device_node *np, 688c2ecf20Sopenharmony_ci struct device_node *parent) 698c2ecf20Sopenharmony_ci{ 708c2ecf20Sopenharmony_ci void __iomem *base = of_iomap(np, 0); 718c2ecf20Sopenharmony_ci if (!base) 728c2ecf20Sopenharmony_ci panic("unable to map intc cpu registers\n"); 738c2ecf20Sopenharmony_ci 748c2ecf20Sopenharmony_ci sirfsoc_irqdomain = irq_domain_add_linear(np, SIRFSOC_NUM_IRQS, 758c2ecf20Sopenharmony_ci &irq_generic_chip_ops, base); 768c2ecf20Sopenharmony_ci sirfsoc_alloc_gc(base); 778c2ecf20Sopenharmony_ci 788c2ecf20Sopenharmony_ci writel_relaxed(0, base + SIRFSOC_INT_RISC_LEVEL0); 798c2ecf20Sopenharmony_ci writel_relaxed(0, base + SIRFSOC_INT_RISC_LEVEL1); 808c2ecf20Sopenharmony_ci 818c2ecf20Sopenharmony_ci writel_relaxed(0, base + SIRFSOC_INT_RISC_MASK0); 828c2ecf20Sopenharmony_ci writel_relaxed(0, base + SIRFSOC_INT_RISC_MASK1); 838c2ecf20Sopenharmony_ci 848c2ecf20Sopenharmony_ci set_handle_irq(sirfsoc_handle_irq); 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci return 0; 878c2ecf20Sopenharmony_ci} 888c2ecf20Sopenharmony_ciIRQCHIP_DECLARE(sirfsoc_intc, "sirf,prima2-intc", sirfsoc_irq_init); 898c2ecf20Sopenharmony_ci 908c2ecf20Sopenharmony_cistruct sirfsoc_irq_status { 918c2ecf20Sopenharmony_ci u32 mask0; 928c2ecf20Sopenharmony_ci u32 mask1; 938c2ecf20Sopenharmony_ci u32 level0; 948c2ecf20Sopenharmony_ci u32 level1; 958c2ecf20Sopenharmony_ci}; 968c2ecf20Sopenharmony_ci 978c2ecf20Sopenharmony_cistatic struct sirfsoc_irq_status sirfsoc_irq_st; 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_cistatic int sirfsoc_irq_suspend(void) 1008c2ecf20Sopenharmony_ci{ 1018c2ecf20Sopenharmony_ci void __iomem *base = sirfsoc_irq_get_regbase(); 1028c2ecf20Sopenharmony_ci 1038c2ecf20Sopenharmony_ci sirfsoc_irq_st.mask0 = readl_relaxed(base + SIRFSOC_INT_RISC_MASK0); 1048c2ecf20Sopenharmony_ci sirfsoc_irq_st.mask1 = readl_relaxed(base + SIRFSOC_INT_RISC_MASK1); 1058c2ecf20Sopenharmony_ci sirfsoc_irq_st.level0 = readl_relaxed(base + SIRFSOC_INT_RISC_LEVEL0); 1068c2ecf20Sopenharmony_ci sirfsoc_irq_st.level1 = readl_relaxed(base + SIRFSOC_INT_RISC_LEVEL1); 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci return 0; 1098c2ecf20Sopenharmony_ci} 1108c2ecf20Sopenharmony_ci 1118c2ecf20Sopenharmony_cistatic void sirfsoc_irq_resume(void) 1128c2ecf20Sopenharmony_ci{ 1138c2ecf20Sopenharmony_ci void __iomem *base = sirfsoc_irq_get_regbase(); 1148c2ecf20Sopenharmony_ci 1158c2ecf20Sopenharmony_ci writel_relaxed(sirfsoc_irq_st.mask0, base + SIRFSOC_INT_RISC_MASK0); 1168c2ecf20Sopenharmony_ci writel_relaxed(sirfsoc_irq_st.mask1, base + SIRFSOC_INT_RISC_MASK1); 1178c2ecf20Sopenharmony_ci writel_relaxed(sirfsoc_irq_st.level0, base + SIRFSOC_INT_RISC_LEVEL0); 1188c2ecf20Sopenharmony_ci writel_relaxed(sirfsoc_irq_st.level1, base + SIRFSOC_INT_RISC_LEVEL1); 1198c2ecf20Sopenharmony_ci} 1208c2ecf20Sopenharmony_ci 1218c2ecf20Sopenharmony_cistatic struct syscore_ops sirfsoc_irq_syscore_ops = { 1228c2ecf20Sopenharmony_ci .suspend = sirfsoc_irq_suspend, 1238c2ecf20Sopenharmony_ci .resume = sirfsoc_irq_resume, 1248c2ecf20Sopenharmony_ci}; 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_cistatic int __init sirfsoc_irq_pm_init(void) 1278c2ecf20Sopenharmony_ci{ 1288c2ecf20Sopenharmony_ci if (!sirfsoc_irqdomain) 1298c2ecf20Sopenharmony_ci return 0; 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci register_syscore_ops(&sirfsoc_irq_syscore_ops); 1328c2ecf20Sopenharmony_ci return 0; 1338c2ecf20Sopenharmony_ci} 1348c2ecf20Sopenharmony_cidevice_initcall(sirfsoc_irq_pm_init); 135