1/******************************************************************************* 2* 3* Copyright (c) 2015-2016 Intel Corporation. All rights reserved. 4* 5* This software is available to you under a choice of one of two 6* licenses. You may choose to be licensed under the terms of the GNU 7* General Public License (GPL) Version 2, available from the file 8* COPYING in the main directory of this source tree, or the 9* OpenFabrics.org BSD license below: 10* 11* Redistribution and use in source and binary forms, with or 12* without modification, are permitted provided that the following 13* conditions are met: 14* 15* - Redistributions of source code must retain the above 16* copyright notice, this list of conditions and the following 17* disclaimer. 18* 19* - Redistributions in binary form must reproduce the above 20* copyright notice, this list of conditions and the following 21* disclaimer in the documentation and/or other materials 22* provided with the distribution. 23* 24* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, 25* EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 26* MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND 27* NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS 28* BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN 29* ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN 30* CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE 31* SOFTWARE. 32* 33*******************************************************************************/ 34 35#ifndef I40IW_D_H 36#define I40IW_D_H 37 38#define I40IW_FIRST_USER_QP_ID 2 39 40#define I40IW_DB_ADDR_OFFSET (4 * 1024 * 1024 - 64 * 1024) 41#define I40IW_VF_DB_ADDR_OFFSET (64 * 1024) 42 43#define I40IW_PUSH_OFFSET (4 * 1024 * 1024) 44#define I40IW_PF_FIRST_PUSH_PAGE_INDEX 16 45#define I40IW_VF_PUSH_OFFSET ((8 + 64) * 1024) 46#define I40IW_VF_FIRST_PUSH_PAGE_INDEX 2 47 48#define I40IW_PE_DB_SIZE_4M 1 49#define I40IW_PE_DB_SIZE_8M 2 50 51#define I40IW_DDP_VER 1 52#define I40IW_RDMAP_VER 1 53 54#define I40IW_RDMA_MODE_RDMAC 0 55#define I40IW_RDMA_MODE_IETF 1 56 57#define I40IW_QP_STATE_INVALID 0 58#define I40IW_QP_STATE_IDLE 1 59#define I40IW_QP_STATE_RTS 2 60#define I40IW_QP_STATE_CLOSING 3 61#define I40IW_QP_STATE_RESERVED 4 62#define I40IW_QP_STATE_TERMINATE 5 63#define I40IW_QP_STATE_ERROR 6 64 65#define I40IW_STAG_STATE_INVALID 0 66#define I40IW_STAG_STATE_VALID 1 67 68#define I40IW_STAG_TYPE_SHARED 0 69#define I40IW_STAG_TYPE_NONSHARED 1 70 71#define I40IW_MAX_USER_PRIORITY 8 72#define I40IW_MAX_STATS_COUNT 16 73#define I40IW_FIRST_NON_PF_STAT 4 74 75 76#define I40IW_MTU_TO_MSS_IPV4 40 77#define I40IW_MTU_TO_MSS_IPV6 60 78#define I40IW_DEFAULT_MTU 1500 79 80#define LS_64_1(val, bits) ((u64)(uintptr_t)val << bits) 81#define RS_64_1(val, bits) ((u64)(uintptr_t)val >> bits) 82#define LS_32_1(val, bits) (u32)(val << bits) 83#define RS_32_1(val, bits) (u32)(val >> bits) 84#define I40E_HI_DWORD(x) ((u32)((((x) >> 16) >> 16) & 0xFFFFFFFF)) 85 86#define QS_HANDLE_UNKNOWN 0xffff 87 88#define LS_64(val, field) (((u64)val << field ## _SHIFT) & (field ## _MASK)) 89 90#define RS_64(val, field) ((u64)(val & field ## _MASK) >> field ## _SHIFT) 91#define LS_32(val, field) ((val << field ## _SHIFT) & (field ## _MASK)) 92#define RS_32(val, field) ((val & field ## _MASK) >> field ## _SHIFT) 93 94#define TERM_DDP_LEN_TAGGED 14 95#define TERM_DDP_LEN_UNTAGGED 18 96#define TERM_RDMA_LEN 28 97#define RDMA_OPCODE_MASK 0x0f 98#define RDMA_READ_REQ_OPCODE 1 99#define Q2_BAD_FRAME_OFFSET 72 100#define Q2_FPSN_OFFSET 64 101#define CQE_MAJOR_DRV 0x8000 102 103#define I40IW_TERM_SENT 0x01 104#define I40IW_TERM_RCVD 0x02 105#define I40IW_TERM_DONE 0x04 106#define I40IW_MAC_HLEN 14 107 108#define I40IW_INVALID_WQE_INDEX 0xffffffff 109 110#define I40IW_CQP_WAIT_POLL_REGS 1 111#define I40IW_CQP_WAIT_POLL_CQ 2 112#define I40IW_CQP_WAIT_EVENT 3 113 114#define I40IW_CQP_INIT_WQE(wqe) memset(wqe, 0, 64) 115 116#define I40IW_GET_CURRENT_CQ_ELEMENT(_cq) \ 117 ( \ 118 &((_cq)->cq_base[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \ 119 ) 120#define I40IW_GET_CURRENT_EXTENDED_CQ_ELEMENT(_cq) \ 121 ( \ 122 &(((struct i40iw_extended_cqe *) \ 123 ((_cq)->cq_base))[I40IW_RING_GETCURRENT_HEAD((_cq)->cq_ring)]) \ 124 ) 125 126#define I40IW_GET_CURRENT_AEQ_ELEMENT(_aeq) \ 127 ( \ 128 &_aeq->aeqe_base[I40IW_RING_GETCURRENT_TAIL(_aeq->aeq_ring)] \ 129 ) 130 131#define I40IW_GET_CURRENT_CEQ_ELEMENT(_ceq) \ 132 ( \ 133 &_ceq->ceqe_base[I40IW_RING_GETCURRENT_TAIL(_ceq->ceq_ring)] \ 134 ) 135 136#define I40IW_AE_SOURCE_RSVD 0x0 137#define I40IW_AE_SOURCE_RQ 0x1 138#define I40IW_AE_SOURCE_RQ_0011 0x3 139 140#define I40IW_AE_SOURCE_CQ 0x2 141#define I40IW_AE_SOURCE_CQ_0110 0x6 142#define I40IW_AE_SOURCE_CQ_1010 0xA 143#define I40IW_AE_SOURCE_CQ_1110 0xE 144 145#define I40IW_AE_SOURCE_SQ 0x5 146#define I40IW_AE_SOURCE_SQ_0111 0x7 147 148#define I40IW_AE_SOURCE_IN_RR_WR 0x9 149#define I40IW_AE_SOURCE_IN_RR_WR_1011 0xB 150#define I40IW_AE_SOURCE_OUT_RR 0xD 151#define I40IW_AE_SOURCE_OUT_RR_1111 0xF 152 153#define I40IW_TCP_STATE_NON_EXISTENT 0 154#define I40IW_TCP_STATE_CLOSED 1 155#define I40IW_TCP_STATE_LISTEN 2 156#define I40IW_STATE_SYN_SEND 3 157#define I40IW_TCP_STATE_SYN_RECEIVED 4 158#define I40IW_TCP_STATE_ESTABLISHED 5 159#define I40IW_TCP_STATE_CLOSE_WAIT 6 160#define I40IW_TCP_STATE_FIN_WAIT_1 7 161#define I40IW_TCP_STATE_CLOSING 8 162#define I40IW_TCP_STATE_LAST_ACK 9 163#define I40IW_TCP_STATE_FIN_WAIT_2 10 164#define I40IW_TCP_STATE_TIME_WAIT 11 165#define I40IW_TCP_STATE_RESERVED_1 12 166#define I40IW_TCP_STATE_RESERVED_2 13 167#define I40IW_TCP_STATE_RESERVED_3 14 168#define I40IW_TCP_STATE_RESERVED_4 15 169 170/* ILQ CQP hash table fields */ 171#define I40IW_CQPSQ_QHASH_VLANID_SHIFT 32 172#define I40IW_CQPSQ_QHASH_VLANID_MASK \ 173 ((u64)0xfff << I40IW_CQPSQ_QHASH_VLANID_SHIFT) 174 175#define I40IW_CQPSQ_QHASH_QPN_SHIFT 32 176#define I40IW_CQPSQ_QHASH_QPN_MASK \ 177 ((u64)0x3ffff << I40IW_CQPSQ_QHASH_QPN_SHIFT) 178 179#define I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT 0 180#define I40IW_CQPSQ_QHASH_QS_HANDLE_MASK ((u64)0x3ff << I40IW_CQPSQ_QHASH_QS_HANDLE_SHIFT) 181 182#define I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT 16 183#define I40IW_CQPSQ_QHASH_SRC_PORT_MASK \ 184 ((u64)0xffff << I40IW_CQPSQ_QHASH_SRC_PORT_SHIFT) 185 186#define I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT 0 187#define I40IW_CQPSQ_QHASH_DEST_PORT_MASK \ 188 ((u64)0xffff << I40IW_CQPSQ_QHASH_DEST_PORT_SHIFT) 189 190#define I40IW_CQPSQ_QHASH_ADDR0_SHIFT 32 191#define I40IW_CQPSQ_QHASH_ADDR0_MASK \ 192 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR0_SHIFT) 193 194#define I40IW_CQPSQ_QHASH_ADDR1_SHIFT 0 195#define I40IW_CQPSQ_QHASH_ADDR1_MASK \ 196 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR1_SHIFT) 197 198#define I40IW_CQPSQ_QHASH_ADDR2_SHIFT 32 199#define I40IW_CQPSQ_QHASH_ADDR2_MASK \ 200 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR2_SHIFT) 201 202#define I40IW_CQPSQ_QHASH_ADDR3_SHIFT 0 203#define I40IW_CQPSQ_QHASH_ADDR3_MASK \ 204 ((u64)0xffffffff << I40IW_CQPSQ_QHASH_ADDR3_SHIFT) 205 206#define I40IW_CQPSQ_QHASH_WQEVALID_SHIFT 63 207#define I40IW_CQPSQ_QHASH_WQEVALID_MASK \ 208 ((u64)0x1 << I40IW_CQPSQ_QHASH_WQEVALID_SHIFT) 209#define I40IW_CQPSQ_QHASH_OPCODE_SHIFT 32 210#define I40IW_CQPSQ_QHASH_OPCODE_MASK \ 211 ((u64)0x3f << I40IW_CQPSQ_QHASH_OPCODE_SHIFT) 212 213#define I40IW_CQPSQ_QHASH_MANAGE_SHIFT 61 214#define I40IW_CQPSQ_QHASH_MANAGE_MASK \ 215 ((u64)0x3 << I40IW_CQPSQ_QHASH_MANAGE_SHIFT) 216 217#define I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT 60 218#define I40IW_CQPSQ_QHASH_IPV4VALID_MASK \ 219 ((u64)0x1 << I40IW_CQPSQ_QHASH_IPV4VALID_SHIFT) 220 221#define I40IW_CQPSQ_QHASH_VLANVALID_SHIFT 59 222#define I40IW_CQPSQ_QHASH_VLANVALID_MASK \ 223 ((u64)0x1 << I40IW_CQPSQ_QHASH_VLANVALID_SHIFT) 224 225#define I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT 42 226#define I40IW_CQPSQ_QHASH_ENTRYTYPE_MASK \ 227 ((u64)0x7 << I40IW_CQPSQ_QHASH_ENTRYTYPE_SHIFT) 228/* CQP Host Context */ 229#define I40IW_CQPHC_EN_DC_TCP_SHIFT 0 230#define I40IW_CQPHC_EN_DC_TCP_MASK (1UL << I40IW_CQPHC_EN_DC_TCP_SHIFT) 231 232#define I40IW_CQPHC_SQSIZE_SHIFT 8 233#define I40IW_CQPHC_SQSIZE_MASK (0xfUL << I40IW_CQPHC_SQSIZE_SHIFT) 234 235#define I40IW_CQPHC_DISABLE_PFPDUS_SHIFT 1 236#define I40IW_CQPHC_DISABLE_PFPDUS_MASK (0x1UL << I40IW_CQPHC_DISABLE_PFPDUS_SHIFT) 237 238#define I40IW_CQPHC_ENABLED_VFS_SHIFT 32 239#define I40IW_CQPHC_ENABLED_VFS_MASK (0x3fULL << I40IW_CQPHC_ENABLED_VFS_SHIFT) 240 241#define I40IW_CQPHC_HMC_PROFILE_SHIFT 0 242#define I40IW_CQPHC_HMC_PROFILE_MASK (0x7ULL << I40IW_CQPHC_HMC_PROFILE_SHIFT) 243 244#define I40IW_CQPHC_SVER_SHIFT 24 245#define I40IW_CQPHC_SVER_MASK (0xffUL << I40IW_CQPHC_SVER_SHIFT) 246 247#define I40IW_CQPHC_SQBASE_SHIFT 9 248#define I40IW_CQPHC_SQBASE_MASK \ 249 (0xfffffffffffffeULL << I40IW_CQPHC_SQBASE_SHIFT) 250 251#define I40IW_CQPHC_QPCTX_SHIFT 0 252#define I40IW_CQPHC_QPCTX_MASK \ 253 (0xffffffffffffffffULL << I40IW_CQPHC_QPCTX_SHIFT) 254#define I40IW_CQPHC_SVER 1 255 256#define I40IW_CQP_SW_SQSIZE_4 4 257#define I40IW_CQP_SW_SQSIZE_2048 2048 258 259/* iWARP QP Doorbell shadow area */ 260#define I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT 0 261#define I40IW_QP_DBSA_HW_SQ_TAIL_MASK \ 262 (0x3fffUL << I40IW_QP_DBSA_HW_SQ_TAIL_SHIFT) 263 264/* Completion Queue Doorbell shadow area */ 265#define I40IW_CQ_DBSA_CQEIDX_SHIFT 0 266#define I40IW_CQ_DBSA_CQEIDX_MASK (0xfffffUL << I40IW_CQ_DBSA_CQEIDX_SHIFT) 267 268#define I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT 0 269#define I40IW_CQ_DBSA_SW_CQ_SELECT_MASK \ 270 (0x3fffUL << I40IW_CQ_DBSA_SW_CQ_SELECT_SHIFT) 271 272#define I40IW_CQ_DBSA_ARM_NEXT_SHIFT 14 273#define I40IW_CQ_DBSA_ARM_NEXT_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SHIFT) 274 275#define I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT 15 276#define I40IW_CQ_DBSA_ARM_NEXT_SE_MASK (1UL << I40IW_CQ_DBSA_ARM_NEXT_SE_SHIFT) 277 278#define I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT 16 279#define I40IW_CQ_DBSA_ARM_SEQ_NUM_MASK \ 280 (0x3UL << I40IW_CQ_DBSA_ARM_SEQ_NUM_SHIFT) 281 282/* CQP and iWARP Completion Queue */ 283#define I40IW_CQ_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 284#define I40IW_CQ_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK 285 286#define I40IW_CCQ_OPRETVAL_SHIFT 0 287#define I40IW_CCQ_OPRETVAL_MASK (0xffffffffUL << I40IW_CCQ_OPRETVAL_SHIFT) 288 289#define I40IW_CQ_MINERR_SHIFT 0 290#define I40IW_CQ_MINERR_MASK (0xffffUL << I40IW_CQ_MINERR_SHIFT) 291 292#define I40IW_CQ_MAJERR_SHIFT 16 293#define I40IW_CQ_MAJERR_MASK (0xffffUL << I40IW_CQ_MAJERR_SHIFT) 294 295#define I40IW_CQ_WQEIDX_SHIFT 32 296#define I40IW_CQ_WQEIDX_MASK (0x3fffULL << I40IW_CQ_WQEIDX_SHIFT) 297 298#define I40IW_CQ_ERROR_SHIFT 55 299#define I40IW_CQ_ERROR_MASK (1ULL << I40IW_CQ_ERROR_SHIFT) 300 301#define I40IW_CQ_SQ_SHIFT 62 302#define I40IW_CQ_SQ_MASK (1ULL << I40IW_CQ_SQ_SHIFT) 303 304#define I40IW_CQ_VALID_SHIFT 63 305#define I40IW_CQ_VALID_MASK (1ULL << I40IW_CQ_VALID_SHIFT) 306 307#define I40IWCQ_PAYLDLEN_SHIFT 0 308#define I40IWCQ_PAYLDLEN_MASK (0xffffffffUL << I40IWCQ_PAYLDLEN_SHIFT) 309 310#define I40IWCQ_TCPSEQNUM_SHIFT 32 311#define I40IWCQ_TCPSEQNUM_MASK (0xffffffffULL << I40IWCQ_TCPSEQNUM_SHIFT) 312 313#define I40IWCQ_INVSTAG_SHIFT 0 314#define I40IWCQ_INVSTAG_MASK (0xffffffffUL << I40IWCQ_INVSTAG_SHIFT) 315 316#define I40IWCQ_QPID_SHIFT 32 317#define I40IWCQ_QPID_MASK (0x3ffffULL << I40IWCQ_QPID_SHIFT) 318 319#define I40IWCQ_PSHDROP_SHIFT 51 320#define I40IWCQ_PSHDROP_MASK (1ULL << I40IWCQ_PSHDROP_SHIFT) 321 322#define I40IWCQ_SRQ_SHIFT 52 323#define I40IWCQ_SRQ_MASK (1ULL << I40IWCQ_SRQ_SHIFT) 324 325#define I40IWCQ_STAG_SHIFT 53 326#define I40IWCQ_STAG_MASK (1ULL << I40IWCQ_STAG_SHIFT) 327 328#define I40IWCQ_SOEVENT_SHIFT 54 329#define I40IWCQ_SOEVENT_MASK (1ULL << I40IWCQ_SOEVENT_SHIFT) 330 331#define I40IWCQ_OP_SHIFT 56 332#define I40IWCQ_OP_MASK (0x3fULL << I40IWCQ_OP_SHIFT) 333 334/* CEQE format */ 335#define I40IW_CEQE_CQCTX_SHIFT 0 336#define I40IW_CEQE_CQCTX_MASK \ 337 (0x7fffffffffffffffULL << I40IW_CEQE_CQCTX_SHIFT) 338 339#define I40IW_CEQE_VALID_SHIFT 63 340#define I40IW_CEQE_VALID_MASK (1ULL << I40IW_CEQE_VALID_SHIFT) 341 342/* AEQE format */ 343#define I40IW_AEQE_COMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 344#define I40IW_AEQE_COMPCTX_MASK I40IW_CQPHC_QPCTX_MASK 345 346#define I40IW_AEQE_QPCQID_SHIFT 0 347#define I40IW_AEQE_QPCQID_MASK (0x3ffffUL << I40IW_AEQE_QPCQID_SHIFT) 348 349#define I40IW_AEQE_WQDESCIDX_SHIFT 18 350#define I40IW_AEQE_WQDESCIDX_MASK (0x3fffULL << I40IW_AEQE_WQDESCIDX_SHIFT) 351 352#define I40IW_AEQE_OVERFLOW_SHIFT 33 353#define I40IW_AEQE_OVERFLOW_MASK (1ULL << I40IW_AEQE_OVERFLOW_SHIFT) 354 355#define I40IW_AEQE_AECODE_SHIFT 34 356#define I40IW_AEQE_AECODE_MASK (0xffffULL << I40IW_AEQE_AECODE_SHIFT) 357 358#define I40IW_AEQE_AESRC_SHIFT 50 359#define I40IW_AEQE_AESRC_MASK (0xfULL << I40IW_AEQE_AESRC_SHIFT) 360 361#define I40IW_AEQE_IWSTATE_SHIFT 54 362#define I40IW_AEQE_IWSTATE_MASK (0x7ULL << I40IW_AEQE_IWSTATE_SHIFT) 363 364#define I40IW_AEQE_TCPSTATE_SHIFT 57 365#define I40IW_AEQE_TCPSTATE_MASK (0xfULL << I40IW_AEQE_TCPSTATE_SHIFT) 366 367#define I40IW_AEQE_Q2DATA_SHIFT 61 368#define I40IW_AEQE_Q2DATA_MASK (0x3ULL << I40IW_AEQE_Q2DATA_SHIFT) 369 370#define I40IW_AEQE_VALID_SHIFT 63 371#define I40IW_AEQE_VALID_MASK (1ULL << I40IW_AEQE_VALID_SHIFT) 372 373/* CQP SQ WQES */ 374#define I40IW_QP_TYPE_IWARP 1 375#define I40IW_QP_TYPE_UDA 2 376#define I40IW_QP_TYPE_CQP 4 377 378#define I40IW_CQ_TYPE_IWARP 1 379#define I40IW_CQ_TYPE_ILQ 2 380#define I40IW_CQ_TYPE_IEQ 3 381#define I40IW_CQ_TYPE_CQP 4 382 383#define I40IWQP_TERM_SEND_TERM_AND_FIN 0 384#define I40IWQP_TERM_SEND_TERM_ONLY 1 385#define I40IWQP_TERM_SEND_FIN_ONLY 2 386#define I40IWQP_TERM_DONOT_SEND_TERM_OR_FIN 3 387 388#define I40IW_CQP_OP_CREATE_QP 0 389#define I40IW_CQP_OP_MODIFY_QP 0x1 390#define I40IW_CQP_OP_DESTROY_QP 0x02 391#define I40IW_CQP_OP_CREATE_CQ 0x03 392#define I40IW_CQP_OP_MODIFY_CQ 0x04 393#define I40IW_CQP_OP_DESTROY_CQ 0x05 394#define I40IW_CQP_OP_CREATE_SRQ 0x06 395#define I40IW_CQP_OP_MODIFY_SRQ 0x07 396#define I40IW_CQP_OP_DESTROY_SRQ 0x08 397#define I40IW_CQP_OP_ALLOC_STAG 0x09 398#define I40IW_CQP_OP_REG_MR 0x0a 399#define I40IW_CQP_OP_QUERY_STAG 0x0b 400#define I40IW_CQP_OP_REG_SMR 0x0c 401#define I40IW_CQP_OP_DEALLOC_STAG 0x0d 402#define I40IW_CQP_OP_MANAGE_LOC_MAC_IP_TABLE 0x0e 403#define I40IW_CQP_OP_MANAGE_ARP 0x0f 404#define I40IW_CQP_OP_MANAGE_VF_PBLE_BP 0x10 405#define I40IW_CQP_OP_MANAGE_PUSH_PAGES 0x11 406#define I40IW_CQP_OP_QUERY_RDMA_FEATURES 0x12 407#define I40IW_CQP_OP_UPLOAD_CONTEXT 0x13 408#define I40IW_CQP_OP_ALLOCATE_LOC_MAC_IP_TABLE_ENTRY 0x14 409#define I40IW_CQP_OP_MANAGE_HMC_PM_FUNC_TABLE 0x15 410#define I40IW_CQP_OP_CREATE_CEQ 0x16 411#define I40IW_CQP_OP_DESTROY_CEQ 0x18 412#define I40IW_CQP_OP_CREATE_AEQ 0x19 413#define I40IW_CQP_OP_DESTROY_AEQ 0x1b 414#define I40IW_CQP_OP_CREATE_ADDR_VECT 0x1c 415#define I40IW_CQP_OP_MODIFY_ADDR_VECT 0x1d 416#define I40IW_CQP_OP_DESTROY_ADDR_VECT 0x1e 417#define I40IW_CQP_OP_UPDATE_PE_SDS 0x1f 418#define I40IW_CQP_OP_QUERY_FPM_VALUES 0x20 419#define I40IW_CQP_OP_COMMIT_FPM_VALUES 0x21 420#define I40IW_CQP_OP_FLUSH_WQES 0x22 421/* I40IW_CQP_OP_GEN_AE is the same value as I40IW_CQP_OP_FLUSH_WQES */ 422#define I40IW_CQP_OP_GEN_AE 0x22 423#define I40IW_CQP_OP_MANAGE_APBVT 0x23 424#define I40IW_CQP_OP_NOP 0x24 425#define I40IW_CQP_OP_MANAGE_QUAD_HASH_TABLE_ENTRY 0x25 426#define I40IW_CQP_OP_CREATE_UDA_MCAST_GROUP 0x26 427#define I40IW_CQP_OP_MODIFY_UDA_MCAST_GROUP 0x27 428#define I40IW_CQP_OP_DESTROY_UDA_MCAST_GROUP 0x28 429#define I40IW_CQP_OP_SUSPEND_QP 0x29 430#define I40IW_CQP_OP_RESUME_QP 0x2a 431#define I40IW_CQP_OP_SHMC_PAGES_ALLOCATED 0x2b 432#define I40IW_CQP_OP_SET_HMC_RESOURCE_PROFILE 0x2d 433 434#define I40IW_FEATURE_BUF_SIZE (8 * I40IW_MAX_FEATURES) 435 436#define I40IW_FW_VER_MINOR_SHIFT 0 437#define I40IW_FW_VER_MINOR_MASK \ 438 (0xffffULL << I40IW_FW_VER_MINOR_SHIFT) 439 440#define I40IW_FW_VER_MAJOR_SHIFT 16 441#define I40IW_FW_VER_MAJOR_MASK \ 442 (0xffffULL << I40IW_FW_VER_MAJOR_SHIFT) 443 444#define I40IW_FEATURE_INFO_SHIFT 0 445#define I40IW_FEATURE_INFO_MASK \ 446 (0xffffULL << I40IW_FEATURE_INFO_SHIFT) 447 448#define I40IW_FEATURE_CNT_SHIFT 32 449#define I40IW_FEATURE_CNT_MASK \ 450 (0xffffULL << I40IW_FEATURE_CNT_SHIFT) 451 452#define I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT 16 453#define I40IW_UDA_QPSQ_NEXT_HEADER_MASK ((u64)0xff << I40IW_UDA_QPSQ_NEXT_HEADER_SHIFT) 454 455#define I40IW_UDA_QPSQ_OPCODE_SHIFT 32 456#define I40IW_UDA_QPSQ_OPCODE_MASK ((u64)0x3f << I40IW_UDA_QPSQ_OPCODE_SHIFT) 457 458#define I40IW_UDA_QPSQ_MACLEN_SHIFT 56 459#define I40IW_UDA_QPSQ_MACLEN_MASK \ 460 ((u64)0x7f << I40IW_UDA_QPSQ_MACLEN_SHIFT) 461 462#define I40IW_UDA_QPSQ_IPLEN_SHIFT 48 463#define I40IW_UDA_QPSQ_IPLEN_MASK \ 464 ((u64)0x7f << I40IW_UDA_QPSQ_IPLEN_SHIFT) 465 466#define I40IW_UDA_QPSQ_L4T_SHIFT 30 467#define I40IW_UDA_QPSQ_L4T_MASK \ 468 ((u64)0x3 << I40IW_UDA_QPSQ_L4T_SHIFT) 469 470#define I40IW_UDA_QPSQ_IIPT_SHIFT 28 471#define I40IW_UDA_QPSQ_IIPT_MASK \ 472 ((u64)0x3 << I40IW_UDA_QPSQ_IIPT_SHIFT) 473 474#define I40IW_UDA_QPSQ_L4LEN_SHIFT 24 475#define I40IW_UDA_QPSQ_L4LEN_MASK ((u64)0xf << I40IW_UDA_QPSQ_L4LEN_SHIFT) 476 477#define I40IW_UDA_QPSQ_AVIDX_SHIFT 0 478#define I40IW_UDA_QPSQ_AVIDX_MASK ((u64)0xffff << I40IW_UDA_QPSQ_AVIDX_SHIFT) 479 480#define I40IW_UDA_QPSQ_VALID_SHIFT 63 481#define I40IW_UDA_QPSQ_VALID_MASK \ 482 ((u64)0x1 << I40IW_UDA_QPSQ_VALID_SHIFT) 483 484#define I40IW_UDA_QPSQ_SIGCOMPL_SHIFT 62 485#define I40IW_UDA_QPSQ_SIGCOMPL_MASK ((u64)0x1 << I40IW_UDA_QPSQ_SIGCOMPL_SHIFT) 486 487#define I40IW_UDA_PAYLOADLEN_SHIFT 0 488#define I40IW_UDA_PAYLOADLEN_MASK ((u64)0x3fff << I40IW_UDA_PAYLOADLEN_SHIFT) 489 490#define I40IW_UDA_HDRLEN_SHIFT 16 491#define I40IW_UDA_HDRLEN_MASK ((u64)0x1ff << I40IW_UDA_HDRLEN_SHIFT) 492 493#define I40IW_VLAN_TAG_VALID_SHIFT 50 494#define I40IW_VLAN_TAG_VALID_MASK ((u64)0x1 << I40IW_VLAN_TAG_VALID_SHIFT) 495 496#define I40IW_UDA_L3PROTO_SHIFT 0 497#define I40IW_UDA_L3PROTO_MASK ((u64)0x3 << I40IW_UDA_L3PROTO_SHIFT) 498 499#define I40IW_UDA_L4PROTO_SHIFT 16 500#define I40IW_UDA_L4PROTO_MASK ((u64)0x3 << I40IW_UDA_L4PROTO_SHIFT) 501 502#define I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT 44 503#define I40IW_UDA_QPSQ_DOLOOPBACK_MASK \ 504 ((u64)0x1 << I40IW_UDA_QPSQ_DOLOOPBACK_SHIFT) 505 506/* CQP SQ WQE common fields */ 507#define I40IW_CQPSQ_OPCODE_SHIFT 32 508#define I40IW_CQPSQ_OPCODE_MASK (0x3fULL << I40IW_CQPSQ_OPCODE_SHIFT) 509 510#define I40IW_CQPSQ_WQEVALID_SHIFT 63 511#define I40IW_CQPSQ_WQEVALID_MASK (1ULL << I40IW_CQPSQ_WQEVALID_SHIFT) 512 513#define I40IW_CQPSQ_TPHVAL_SHIFT 0 514#define I40IW_CQPSQ_TPHVAL_MASK (0xffUL << I40IW_CQPSQ_TPHVAL_SHIFT) 515 516#define I40IW_CQPSQ_TPHEN_SHIFT 60 517#define I40IW_CQPSQ_TPHEN_MASK (1ULL << I40IW_CQPSQ_TPHEN_SHIFT) 518 519#define I40IW_CQPSQ_PBUFADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 520#define I40IW_CQPSQ_PBUFADDR_MASK I40IW_CQPHC_QPCTX_MASK 521 522/* Create/Modify/Destroy QP */ 523 524#define I40IW_CQPSQ_QP_NEWMSS_SHIFT 32 525#define I40IW_CQPSQ_QP_NEWMSS_MASK (0x3fffULL << I40IW_CQPSQ_QP_NEWMSS_SHIFT) 526 527#define I40IW_CQPSQ_QP_TERMLEN_SHIFT 48 528#define I40IW_CQPSQ_QP_TERMLEN_MASK (0xfULL << I40IW_CQPSQ_QP_TERMLEN_SHIFT) 529 530#define I40IW_CQPSQ_QP_QPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 531#define I40IW_CQPSQ_QP_QPCTX_MASK I40IW_CQPHC_QPCTX_MASK 532 533#define I40IW_CQPSQ_QP_QPID_SHIFT 0 534#define I40IW_CQPSQ_QP_QPID_MASK (0x3FFFFUL) 535/* I40IWCQ_QPID_MASK */ 536 537#define I40IW_CQPSQ_QP_OP_SHIFT 32 538#define I40IW_CQPSQ_QP_OP_MASK I40IWCQ_OP_MASK 539 540#define I40IW_CQPSQ_QP_ORDVALID_SHIFT 42 541#define I40IW_CQPSQ_QP_ORDVALID_MASK (1ULL << I40IW_CQPSQ_QP_ORDVALID_SHIFT) 542 543#define I40IW_CQPSQ_QP_TOECTXVALID_SHIFT 43 544#define I40IW_CQPSQ_QP_TOECTXVALID_MASK \ 545 (1ULL << I40IW_CQPSQ_QP_TOECTXVALID_SHIFT) 546 547#define I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT 44 548#define I40IW_CQPSQ_QP_CACHEDVARVALID_MASK \ 549 (1ULL << I40IW_CQPSQ_QP_CACHEDVARVALID_SHIFT) 550 551#define I40IW_CQPSQ_QP_VQ_SHIFT 45 552#define I40IW_CQPSQ_QP_VQ_MASK (1ULL << I40IW_CQPSQ_QP_VQ_SHIFT) 553 554#define I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT 46 555#define I40IW_CQPSQ_QP_FORCELOOPBACK_MASK \ 556 (1ULL << I40IW_CQPSQ_QP_FORCELOOPBACK_SHIFT) 557 558#define I40IW_CQPSQ_QP_CQNUMVALID_SHIFT 47 559#define I40IW_CQPSQ_QP_CQNUMVALID_MASK \ 560 (1ULL << I40IW_CQPSQ_QP_CQNUMVALID_SHIFT) 561 562#define I40IW_CQPSQ_QP_QPTYPE_SHIFT 48 563#define I40IW_CQPSQ_QP_QPTYPE_MASK (0x3ULL << I40IW_CQPSQ_QP_QPTYPE_SHIFT) 564 565#define I40IW_CQPSQ_QP_MSSCHANGE_SHIFT 52 566#define I40IW_CQPSQ_QP_MSSCHANGE_MASK (1ULL << I40IW_CQPSQ_QP_MSSCHANGE_SHIFT) 567 568#define I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT 54 569#define I40IW_CQPSQ_QP_IGNOREMWBOUND_MASK \ 570 (1ULL << I40IW_CQPSQ_QP_IGNOREMWBOUND_SHIFT) 571 572#define I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT 55 573#define I40IW_CQPSQ_QP_REMOVEHASHENTRY_MASK \ 574 (1ULL << I40IW_CQPSQ_QP_REMOVEHASHENTRY_SHIFT) 575 576#define I40IW_CQPSQ_QP_TERMACT_SHIFT 56 577#define I40IW_CQPSQ_QP_TERMACT_MASK (0x3ULL << I40IW_CQPSQ_QP_TERMACT_SHIFT) 578 579#define I40IW_CQPSQ_QP_RESETCON_SHIFT 58 580#define I40IW_CQPSQ_QP_RESETCON_MASK (1ULL << I40IW_CQPSQ_QP_RESETCON_SHIFT) 581 582#define I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT 59 583#define I40IW_CQPSQ_QP_ARPTABIDXVALID_MASK \ 584 (1ULL << I40IW_CQPSQ_QP_ARPTABIDXVALID_SHIFT) 585 586#define I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT 60 587#define I40IW_CQPSQ_QP_NEXTIWSTATE_MASK \ 588 (0x7ULL << I40IW_CQPSQ_QP_NEXTIWSTATE_SHIFT) 589 590#define I40IW_CQPSQ_QP_DBSHADOWADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 591#define I40IW_CQPSQ_QP_DBSHADOWADDR_MASK I40IW_CQPHC_QPCTX_MASK 592 593/* Create/Modify/Destroy CQ */ 594#define I40IW_CQPSQ_CQ_CQSIZE_SHIFT 0 595#define I40IW_CQPSQ_CQ_CQSIZE_MASK (0x3ffffUL << I40IW_CQPSQ_CQ_CQSIZE_SHIFT) 596 597#define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0 598#define I40IW_CQPSQ_CQ_CQCTX_MASK \ 599 (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT) 600 601#define I40IW_CQPSQ_CQ_CQCTX_SHIFT 0 602#define I40IW_CQPSQ_CQ_CQCTX_MASK \ 603 (0x7fffffffffffffffULL << I40IW_CQPSQ_CQ_CQCTX_SHIFT) 604 605#define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT 0 606#define I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_MASK \ 607 (0x3ffff << I40IW_CQPSQ_CQ_SHADOW_READ_THRESHOLD_SHIFT) 608 609#define I40IW_CQPSQ_CQ_CEQID_SHIFT 24 610#define I40IW_CQPSQ_CQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CQ_CEQID_SHIFT) 611 612#define I40IW_CQPSQ_CQ_OP_SHIFT 32 613#define I40IW_CQPSQ_CQ_OP_MASK (0x3fULL << I40IW_CQPSQ_CQ_OP_SHIFT) 614 615#define I40IW_CQPSQ_CQ_CQRESIZE_SHIFT 43 616#define I40IW_CQPSQ_CQ_CQRESIZE_MASK (1ULL << I40IW_CQPSQ_CQ_CQRESIZE_SHIFT) 617 618#define I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 44 619#define I40IW_CQPSQ_CQ_LPBLSIZE_MASK (3ULL << I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT) 620 621#define I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT 46 622#define I40IW_CQPSQ_CQ_CHKOVERFLOW_MASK \ 623 (1ULL << I40IW_CQPSQ_CQ_CHKOVERFLOW_SHIFT) 624 625#define I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 47 626#define I40IW_CQPSQ_CQ_VIRTMAP_MASK (1ULL << I40IW_CQPSQ_CQ_VIRTMAP_SHIFT) 627 628#define I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT 48 629#define I40IW_CQPSQ_CQ_ENCEQEMASK_MASK \ 630 (1ULL << I40IW_CQPSQ_CQ_ENCEQEMASK_SHIFT) 631 632#define I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT 49 633#define I40IW_CQPSQ_CQ_CEQIDVALID_MASK \ 634 (1ULL << I40IW_CQPSQ_CQ_CEQIDVALID_SHIFT) 635 636#define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT 61 637#define I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_MASK \ 638 (1ULL << I40IW_CQPSQ_CQ_AVOIDMEMCNFLCT_SHIFT) 639 640/* Create/Modify/Destroy Shared Receive Queue */ 641 642#define I40IW_CQPSQ_SRQ_RQSIZE_SHIFT 0 643#define I40IW_CQPSQ_SRQ_RQSIZE_MASK (0xfUL << I40IW_CQPSQ_SRQ_RQSIZE_SHIFT) 644 645#define I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT 4 646#define I40IW_CQPSQ_SRQ_RQWQESIZE_MASK \ 647 (0x7UL << I40IW_CQPSQ_SRQ_RQWQESIZE_SHIFT) 648 649#define I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT 32 650#define I40IW_CQPSQ_SRQ_SRQLIMIT_MASK \ 651 (0xfffULL << I40IW_CQPSQ_SRQ_SRQLIMIT_SHIFT) 652 653#define I40IW_CQPSQ_SRQ_SRQCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 654#define I40IW_CQPSQ_SRQ_SRQCTX_MASK I40IW_CQPHC_QPCTX_MASK 655 656#define I40IW_CQPSQ_SRQ_PDID_SHIFT 16 657#define I40IW_CQPSQ_SRQ_PDID_MASK \ 658 (0x7fffULL << I40IW_CQPSQ_SRQ_PDID_SHIFT) 659 660#define I40IW_CQPSQ_SRQ_SRQID_SHIFT 0 661#define I40IW_CQPSQ_SRQ_SRQID_MASK (0x7fffUL << I40IW_CQPSQ_SRQ_SRQID_SHIFT) 662 663#define I40IW_CQPSQ_SRQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 664#define I40IW_CQPSQ_SRQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 665 666#define I40IW_CQPSQ_SRQ_VIRTMAP_SHIFT I40IW_CQPSQ_CQ_VIRTMAP_SHIFT 667#define I40IW_CQPSQ_SRQ_VIRTMAP_MASK I40IW_CQPSQ_CQ_VIRTMAP_MASK 668 669#define I40IW_CQPSQ_SRQ_TPHEN_SHIFT I40IW_CQPSQ_TPHEN_SHIFT 670#define I40IW_CQPSQ_SRQ_TPHEN_MASK I40IW_CQPSQ_TPHEN_MASK 671 672#define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT 61 673#define I40IW_CQPSQ_SRQ_ARMLIMITEVENT_MASK \ 674 (1ULL << I40IW_CQPSQ_SRQ_ARMLIMITEVENT_SHIFT) 675 676#define I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT 6 677#define I40IW_CQPSQ_SRQ_DBSHADOWAREA_MASK \ 678 (0x3ffffffffffffffULL << I40IW_CQPSQ_SRQ_DBSHADOWAREA_SHIFT) 679 680#define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT 0 681#define I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_MASK \ 682 (0xfffffffUL << I40IW_CQPSQ_SRQ_FIRSTPMPBLIDX_SHIFT) 683 684/* Allocate/Register/Register Shared/Deallocate Stag */ 685#define I40IW_CQPSQ_STAG_VA_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 686#define I40IW_CQPSQ_STAG_VA_FBO_MASK I40IW_CQPHC_QPCTX_MASK 687 688#define I40IW_CQPSQ_STAG_STAGLEN_SHIFT 0 689#define I40IW_CQPSQ_STAG_STAGLEN_MASK \ 690 (0x3fffffffffffULL << I40IW_CQPSQ_STAG_STAGLEN_SHIFT) 691 692#define I40IW_CQPSQ_STAG_PDID_SHIFT 48 693#define I40IW_CQPSQ_STAG_PDID_MASK (0x7fffULL << I40IW_CQPSQ_STAG_PDID_SHIFT) 694 695#define I40IW_CQPSQ_STAG_KEY_SHIFT 0 696#define I40IW_CQPSQ_STAG_KEY_MASK (0xffUL << I40IW_CQPSQ_STAG_KEY_SHIFT) 697 698#define I40IW_CQPSQ_STAG_IDX_SHIFT 8 699#define I40IW_CQPSQ_STAG_IDX_MASK (0xffffffUL << I40IW_CQPSQ_STAG_IDX_SHIFT) 700 701#define I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT 32 702#define I40IW_CQPSQ_STAG_PARENTSTAGIDX_MASK \ 703 (0xffffffULL << I40IW_CQPSQ_STAG_PARENTSTAGIDX_SHIFT) 704 705#define I40IW_CQPSQ_STAG_MR_SHIFT 43 706#define I40IW_CQPSQ_STAG_MR_MASK (1ULL << I40IW_CQPSQ_STAG_MR_SHIFT) 707 708#define I40IW_CQPSQ_STAG_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 709#define I40IW_CQPSQ_STAG_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 710 711#define I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT 46 712#define I40IW_CQPSQ_STAG_HPAGESIZE_MASK \ 713 (1ULL << I40IW_CQPSQ_STAG_HPAGESIZE_SHIFT) 714 715#define I40IW_CQPSQ_STAG_ARIGHTS_SHIFT 48 716#define I40IW_CQPSQ_STAG_ARIGHTS_MASK \ 717 (0x1fULL << I40IW_CQPSQ_STAG_ARIGHTS_SHIFT) 718 719#define I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT 53 720#define I40IW_CQPSQ_STAG_REMACCENABLED_MASK \ 721 (1ULL << I40IW_CQPSQ_STAG_REMACCENABLED_SHIFT) 722 723#define I40IW_CQPSQ_STAG_VABASEDTO_SHIFT 59 724#define I40IW_CQPSQ_STAG_VABASEDTO_MASK \ 725 (1ULL << I40IW_CQPSQ_STAG_VABASEDTO_SHIFT) 726 727#define I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT 60 728#define I40IW_CQPSQ_STAG_USEHMCFNIDX_MASK \ 729 (1ULL << I40IW_CQPSQ_STAG_USEHMCFNIDX_SHIFT) 730 731#define I40IW_CQPSQ_STAG_USEPFRID_SHIFT 61 732#define I40IW_CQPSQ_STAG_USEPFRID_MASK \ 733 (1ULL << I40IW_CQPSQ_STAG_USEPFRID_SHIFT) 734 735#define I40IW_CQPSQ_STAG_PBA_SHIFT I40IW_CQPHC_QPCTX_SHIFT 736#define I40IW_CQPSQ_STAG_PBA_MASK I40IW_CQPHC_QPCTX_MASK 737 738#define I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT 0 739#define I40IW_CQPSQ_STAG_HMCFNIDX_MASK \ 740 (0x3fUL << I40IW_CQPSQ_STAG_HMCFNIDX_SHIFT) 741 742#define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT 0 743#define I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_MASK \ 744 (0xfffffffUL << I40IW_CQPSQ_STAG_FIRSTPMPBLIDX_SHIFT) 745 746/* Query stag */ 747#define I40IW_CQPSQ_QUERYSTAG_IDX_SHIFT I40IW_CQPSQ_STAG_IDX_SHIFT 748#define I40IW_CQPSQ_QUERYSTAG_IDX_MASK I40IW_CQPSQ_STAG_IDX_MASK 749 750/* Allocate Local IP Address Entry */ 751 752/* Manage Local IP Address Table - MLIPA */ 753#define I40IW_CQPSQ_MLIPA_IPV6LO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 754#define I40IW_CQPSQ_MLIPA_IPV6LO_MASK I40IW_CQPHC_QPCTX_MASK 755 756#define I40IW_CQPSQ_MLIPA_IPV6HI_SHIFT I40IW_CQPHC_QPCTX_SHIFT 757#define I40IW_CQPSQ_MLIPA_IPV6HI_MASK I40IW_CQPHC_QPCTX_MASK 758 759#define I40IW_CQPSQ_MLIPA_IPV4_SHIFT 0 760#define I40IW_CQPSQ_MLIPA_IPV4_MASK \ 761 (0xffffffffUL << I40IW_CQPSQ_MLIPA_IPV4_SHIFT) 762 763#define I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT 0 764#define I40IW_CQPSQ_MLIPA_IPTABLEIDX_MASK \ 765 (0x3fUL << I40IW_CQPSQ_MLIPA_IPTABLEIDX_SHIFT) 766 767#define I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT 42 768#define I40IW_CQPSQ_MLIPA_IPV4VALID_MASK \ 769 (1ULL << I40IW_CQPSQ_MLIPA_IPV4VALID_SHIFT) 770 771#define I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT 43 772#define I40IW_CQPSQ_MLIPA_IPV6VALID_MASK \ 773 (1ULL << I40IW_CQPSQ_MLIPA_IPV6VALID_SHIFT) 774 775#define I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT 62 776#define I40IW_CQPSQ_MLIPA_FREEENTRY_MASK \ 777 (1ULL << I40IW_CQPSQ_MLIPA_FREEENTRY_SHIFT) 778 779#define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT 61 780#define I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_MASK \ 781 (1ULL << I40IW_CQPSQ_MLIPA_IGNORE_REF_CNT_SHIFT) 782 783#define I40IW_CQPSQ_MLIPA_MAC0_SHIFT 0 784#define I40IW_CQPSQ_MLIPA_MAC0_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC0_SHIFT) 785 786#define I40IW_CQPSQ_MLIPA_MAC1_SHIFT 8 787#define I40IW_CQPSQ_MLIPA_MAC1_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC1_SHIFT) 788 789#define I40IW_CQPSQ_MLIPA_MAC2_SHIFT 16 790#define I40IW_CQPSQ_MLIPA_MAC2_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC2_SHIFT) 791 792#define I40IW_CQPSQ_MLIPA_MAC3_SHIFT 24 793#define I40IW_CQPSQ_MLIPA_MAC3_MASK (0xffUL << I40IW_CQPSQ_MLIPA_MAC3_SHIFT) 794 795#define I40IW_CQPSQ_MLIPA_MAC4_SHIFT 32 796#define I40IW_CQPSQ_MLIPA_MAC4_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC4_SHIFT) 797 798#define I40IW_CQPSQ_MLIPA_MAC5_SHIFT 40 799#define I40IW_CQPSQ_MLIPA_MAC5_MASK (0xffULL << I40IW_CQPSQ_MLIPA_MAC5_SHIFT) 800 801/* Manage ARP Table - MAT */ 802#define I40IW_CQPSQ_MAT_REACHMAX_SHIFT 0 803#define I40IW_CQPSQ_MAT_REACHMAX_MASK \ 804 (0xffffffffUL << I40IW_CQPSQ_MAT_REACHMAX_SHIFT) 805 806#define I40IW_CQPSQ_MAT_MACADDR_SHIFT 0 807#define I40IW_CQPSQ_MAT_MACADDR_MASK \ 808 (0xffffffffffffULL << I40IW_CQPSQ_MAT_MACADDR_SHIFT) 809 810#define I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT 0 811#define I40IW_CQPSQ_MAT_ARPENTRYIDX_MASK \ 812 (0xfffUL << I40IW_CQPSQ_MAT_ARPENTRYIDX_SHIFT) 813 814#define I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT 42 815#define I40IW_CQPSQ_MAT_ENTRYVALID_MASK \ 816 (1ULL << I40IW_CQPSQ_MAT_ENTRYVALID_SHIFT) 817 818#define I40IW_CQPSQ_MAT_PERMANENT_SHIFT 43 819#define I40IW_CQPSQ_MAT_PERMANENT_MASK \ 820 (1ULL << I40IW_CQPSQ_MAT_PERMANENT_SHIFT) 821 822#define I40IW_CQPSQ_MAT_QUERY_SHIFT 44 823#define I40IW_CQPSQ_MAT_QUERY_MASK (1ULL << I40IW_CQPSQ_MAT_QUERY_SHIFT) 824 825/* Manage VF PBLE Backing Pages - MVPBP*/ 826#define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT 0 827#define I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_MASK \ 828 (0x3ffULL << I40IW_CQPSQ_MVPBP_PD_ENTRY_CNT_SHIFT) 829 830#define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT 16 831#define I40IW_CQPSQ_MVPBP_FIRST_PD_INX_MASK \ 832 (0x1ffULL << I40IW_CQPSQ_MVPBP_FIRST_PD_INX_SHIFT) 833 834#define I40IW_CQPSQ_MVPBP_SD_INX_SHIFT 32 835#define I40IW_CQPSQ_MVPBP_SD_INX_MASK \ 836 (0xfffULL << I40IW_CQPSQ_MVPBP_SD_INX_SHIFT) 837 838#define I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT 62 839#define I40IW_CQPSQ_MVPBP_INV_PD_ENT_MASK \ 840 (0x1ULL << I40IW_CQPSQ_MVPBP_INV_PD_ENT_SHIFT) 841 842#define I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT 3 843#define I40IW_CQPSQ_MVPBP_PD_PLPBA_MASK \ 844 (0x1fffffffffffffffULL << I40IW_CQPSQ_MVPBP_PD_PLPBA_SHIFT) 845 846/* Manage Push Page - MPP */ 847#define I40IW_INVALID_PUSH_PAGE_INDEX 0xffff 848 849#define I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT 0 850#define I40IW_CQPSQ_MPP_QS_HANDLE_MASK (0xffffUL << \ 851 I40IW_CQPSQ_MPP_QS_HANDLE_SHIFT) 852 853#define I40IW_CQPSQ_MPP_PPIDX_SHIFT 0 854#define I40IW_CQPSQ_MPP_PPIDX_MASK (0x3ffUL << I40IW_CQPSQ_MPP_PPIDX_SHIFT) 855 856#define I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT 62 857#define I40IW_CQPSQ_MPP_FREE_PAGE_MASK (1ULL << I40IW_CQPSQ_MPP_FREE_PAGE_SHIFT) 858 859/* Upload Context - UCTX */ 860#define I40IW_CQPSQ_UCTX_QPCTXADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 861#define I40IW_CQPSQ_UCTX_QPCTXADDR_MASK I40IW_CQPHC_QPCTX_MASK 862 863#define I40IW_CQPSQ_UCTX_QPID_SHIFT 0 864#define I40IW_CQPSQ_UCTX_QPID_MASK (0x3ffffUL << I40IW_CQPSQ_UCTX_QPID_SHIFT) 865 866#define I40IW_CQPSQ_UCTX_QPTYPE_SHIFT 48 867#define I40IW_CQPSQ_UCTX_QPTYPE_MASK (0xfULL << I40IW_CQPSQ_UCTX_QPTYPE_SHIFT) 868 869#define I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT 61 870#define I40IW_CQPSQ_UCTX_RAWFORMAT_MASK \ 871 (1ULL << I40IW_CQPSQ_UCTX_RAWFORMAT_SHIFT) 872 873#define I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT 62 874#define I40IW_CQPSQ_UCTX_FREEZEQP_MASK \ 875 (1ULL << I40IW_CQPSQ_UCTX_FREEZEQP_SHIFT) 876 877/* Manage HMC PM Function Table - MHMC */ 878#define I40IW_CQPSQ_MHMC_VFIDX_SHIFT 0 879#define I40IW_CQPSQ_MHMC_VFIDX_MASK (0x7fUL << I40IW_CQPSQ_MHMC_VFIDX_SHIFT) 880 881#define I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT 62 882#define I40IW_CQPSQ_MHMC_FREEPMFN_MASK \ 883 (1ULL << I40IW_CQPSQ_MHMC_FREEPMFN_SHIFT) 884 885/* Set HMC Resource Profile - SHMCRP */ 886#define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT 0 887#define I40IW_CQPSQ_SHMCRP_HMC_PROFILE_MASK \ 888 (0x7ULL << I40IW_CQPSQ_SHMCRP_HMC_PROFILE_SHIFT) 889#define I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT 32 890#define I40IW_CQPSQ_SHMCRP_VFNUM_MASK (0x3fULL << I40IW_CQPSQ_SHMCRP_VFNUM_SHIFT) 891 892/* Create/Destroy CEQ */ 893#define I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT 0 894#define I40IW_CQPSQ_CEQ_CEQSIZE_MASK \ 895 (0x1ffffUL << I40IW_CQPSQ_CEQ_CEQSIZE_SHIFT) 896 897#define I40IW_CQPSQ_CEQ_CEQID_SHIFT 0 898#define I40IW_CQPSQ_CEQ_CEQID_MASK (0x7fUL << I40IW_CQPSQ_CEQ_CEQID_SHIFT) 899 900#define I40IW_CQPSQ_CEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 901#define I40IW_CQPSQ_CEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 902 903#define I40IW_CQPSQ_CEQ_VMAP_SHIFT 47 904#define I40IW_CQPSQ_CEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_CEQ_VMAP_SHIFT) 905 906#define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT 0 907#define I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_MASK \ 908 (0xfffffffUL << I40IW_CQPSQ_CEQ_FIRSTPMPBLIDX_SHIFT) 909 910/* Create/Destroy AEQ */ 911#define I40IW_CQPSQ_AEQ_AEQECNT_SHIFT 0 912#define I40IW_CQPSQ_AEQ_AEQECNT_MASK \ 913 (0x7ffffUL << I40IW_CQPSQ_AEQ_AEQECNT_SHIFT) 914 915#define I40IW_CQPSQ_AEQ_LPBLSIZE_SHIFT I40IW_CQPSQ_CQ_LPBLSIZE_SHIFT 916#define I40IW_CQPSQ_AEQ_LPBLSIZE_MASK I40IW_CQPSQ_CQ_LPBLSIZE_MASK 917 918#define I40IW_CQPSQ_AEQ_VMAP_SHIFT 47 919#define I40IW_CQPSQ_AEQ_VMAP_MASK (1ULL << I40IW_CQPSQ_AEQ_VMAP_SHIFT) 920 921#define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT 0 922#define I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_MASK \ 923 (0xfffffffUL << I40IW_CQPSQ_AEQ_FIRSTPMPBLIDX_SHIFT) 924 925/* Commit FPM Values - CFPM */ 926#define I40IW_CQPSQ_CFPM_HMCFNID_SHIFT 0 927#define I40IW_CQPSQ_CFPM_HMCFNID_MASK (0x3fUL << I40IW_CQPSQ_CFPM_HMCFNID_SHIFT) 928 929/* Flush WQEs - FWQE */ 930#define I40IW_CQPSQ_FWQE_AECODE_SHIFT 0 931#define I40IW_CQPSQ_FWQE_AECODE_MASK (0xffffUL << I40IW_CQPSQ_FWQE_AECODE_SHIFT) 932 933#define I40IW_CQPSQ_FWQE_AESOURCE_SHIFT 16 934#define I40IW_CQPSQ_FWQE_AESOURCE_MASK \ 935 (0xfUL << I40IW_CQPSQ_FWQE_AESOURCE_SHIFT) 936 937#define I40IW_CQPSQ_FWQE_RQMNERR_SHIFT 0 938#define I40IW_CQPSQ_FWQE_RQMNERR_MASK \ 939 (0xffffUL << I40IW_CQPSQ_FWQE_RQMNERR_SHIFT) 940 941#define I40IW_CQPSQ_FWQE_RQMJERR_SHIFT 16 942#define I40IW_CQPSQ_FWQE_RQMJERR_MASK \ 943 (0xffffUL << I40IW_CQPSQ_FWQE_RQMJERR_SHIFT) 944 945#define I40IW_CQPSQ_FWQE_SQMNERR_SHIFT 32 946#define I40IW_CQPSQ_FWQE_SQMNERR_MASK \ 947 (0xffffULL << I40IW_CQPSQ_FWQE_SQMNERR_SHIFT) 948 949#define I40IW_CQPSQ_FWQE_SQMJERR_SHIFT 48 950#define I40IW_CQPSQ_FWQE_SQMJERR_MASK \ 951 (0xffffULL << I40IW_CQPSQ_FWQE_SQMJERR_SHIFT) 952 953#define I40IW_CQPSQ_FWQE_QPID_SHIFT 0 954#define I40IW_CQPSQ_FWQE_QPID_MASK (0x3ffffULL << I40IW_CQPSQ_FWQE_QPID_SHIFT) 955 956#define I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT 59 957#define I40IW_CQPSQ_FWQE_GENERATE_AE_MASK (1ULL << \ 958 I40IW_CQPSQ_FWQE_GENERATE_AE_SHIFT) 959 960#define I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT 60 961#define I40IW_CQPSQ_FWQE_USERFLCODE_MASK \ 962 (1ULL << I40IW_CQPSQ_FWQE_USERFLCODE_SHIFT) 963 964#define I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT 61 965#define I40IW_CQPSQ_FWQE_FLUSHSQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHSQ_SHIFT) 966 967#define I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT 62 968#define I40IW_CQPSQ_FWQE_FLUSHRQ_MASK (1ULL << I40IW_CQPSQ_FWQE_FLUSHRQ_SHIFT) 969 970/* Manage Accelerated Port Table - MAPT */ 971#define I40IW_CQPSQ_MAPT_PORT_SHIFT 0 972#define I40IW_CQPSQ_MAPT_PORT_MASK (0xffffUL << I40IW_CQPSQ_MAPT_PORT_SHIFT) 973 974#define I40IW_CQPSQ_MAPT_ADDPORT_SHIFT 62 975#define I40IW_CQPSQ_MAPT_ADDPORT_MASK (1ULL << I40IW_CQPSQ_MAPT_ADDPORT_SHIFT) 976 977/* Update Protocol Engine SDs */ 978#define I40IW_CQPSQ_UPESD_SDCMD_SHIFT 0 979#define I40IW_CQPSQ_UPESD_SDCMD_MASK (0xffffffffUL << I40IW_CQPSQ_UPESD_SDCMD_SHIFT) 980 981#define I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT 0 982#define I40IW_CQPSQ_UPESD_SDDATALOW_MASK \ 983 (0xffffffffUL << I40IW_CQPSQ_UPESD_SDDATALOW_SHIFT) 984 985#define I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT 32 986#define I40IW_CQPSQ_UPESD_SDDATAHI_MASK \ 987 (0xffffffffULL << I40IW_CQPSQ_UPESD_SDDATAHI_SHIFT) 988#define I40IW_CQPSQ_UPESD_HMCFNID_SHIFT 0 989#define I40IW_CQPSQ_UPESD_HMCFNID_MASK \ 990 (0x3fUL << I40IW_CQPSQ_UPESD_HMCFNID_SHIFT) 991 992#define I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT 63 993#define I40IW_CQPSQ_UPESD_ENTRY_VALID_MASK \ 994 ((u64)1 << I40IW_CQPSQ_UPESD_ENTRY_VALID_SHIFT) 995 996#define I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT 0 997#define I40IW_CQPSQ_UPESD_ENTRY_COUNT_MASK \ 998 (0xfUL << I40IW_CQPSQ_UPESD_ENTRY_COUNT_SHIFT) 999 1000#define I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT 7 1001#define I40IW_CQPSQ_UPESD_SKIP_ENTRY_MASK \ 1002 (0x1UL << I40IW_CQPSQ_UPESD_SKIP_ENTRY_SHIFT) 1003 1004/* Suspend QP */ 1005#define I40IW_CQPSQ_SUSPENDQP_QPID_SHIFT 0 1006#define I40IW_CQPSQ_SUSPENDQP_QPID_MASK (0x3FFFFUL) 1007/* I40IWCQ_QPID_MASK */ 1008 1009/* Resume QP */ 1010#define I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT 0 1011#define I40IW_CQPSQ_RESUMEQP_QSHANDLE_MASK \ 1012 (0xffffffffUL << I40IW_CQPSQ_RESUMEQP_QSHANDLE_SHIFT) 1013 1014#define I40IW_CQPSQ_RESUMEQP_QPID_SHIFT 0 1015#define I40IW_CQPSQ_RESUMEQP_QPID_MASK (0x3FFFFUL) 1016/* I40IWCQ_QPID_MASK */ 1017 1018/* IW QP Context */ 1019#define I40IWQPC_DDP_VER_SHIFT 0 1020#define I40IWQPC_DDP_VER_MASK (3UL << I40IWQPC_DDP_VER_SHIFT) 1021 1022#define I40IWQPC_SNAP_SHIFT 2 1023#define I40IWQPC_SNAP_MASK (1UL << I40IWQPC_SNAP_SHIFT) 1024 1025#define I40IWQPC_IPV4_SHIFT 3 1026#define I40IWQPC_IPV4_MASK (1UL << I40IWQPC_IPV4_SHIFT) 1027 1028#define I40IWQPC_NONAGLE_SHIFT 4 1029#define I40IWQPC_NONAGLE_MASK (1UL << I40IWQPC_NONAGLE_SHIFT) 1030 1031#define I40IWQPC_INSERTVLANTAG_SHIFT 5 1032#define I40IWQPC_INSERTVLANTAG_MASK (1 << I40IWQPC_INSERTVLANTAG_SHIFT) 1033 1034#define I40IWQPC_USESRQ_SHIFT 6 1035#define I40IWQPC_USESRQ_MASK (1UL << I40IWQPC_USESRQ_SHIFT) 1036 1037#define I40IWQPC_TIMESTAMP_SHIFT 7 1038#define I40IWQPC_TIMESTAMP_MASK (1UL << I40IWQPC_TIMESTAMP_SHIFT) 1039 1040#define I40IWQPC_RQWQESIZE_SHIFT 8 1041#define I40IWQPC_RQWQESIZE_MASK (3UL << I40IWQPC_RQWQESIZE_SHIFT) 1042 1043#define I40IWQPC_INSERTL2TAG2_SHIFT 11 1044#define I40IWQPC_INSERTL2TAG2_MASK (1UL << I40IWQPC_INSERTL2TAG2_SHIFT) 1045 1046#define I40IWQPC_LIMIT_SHIFT 12 1047#define I40IWQPC_LIMIT_MASK (3UL << I40IWQPC_LIMIT_SHIFT) 1048 1049#define I40IWQPC_DROPOOOSEG_SHIFT 15 1050#define I40IWQPC_DROPOOOSEG_MASK (1UL << I40IWQPC_DROPOOOSEG_SHIFT) 1051 1052#define I40IWQPC_DUPACK_THRESH_SHIFT 16 1053#define I40IWQPC_DUPACK_THRESH_MASK (7UL << I40IWQPC_DUPACK_THRESH_SHIFT) 1054 1055#define I40IWQPC_ERR_RQ_IDX_VALID_SHIFT 19 1056#define I40IWQPC_ERR_RQ_IDX_VALID_MASK (1UL << I40IWQPC_ERR_RQ_IDX_VALID_SHIFT) 1057 1058#define I40IWQPC_DIS_VLAN_CHECKS_SHIFT 19 1059#define I40IWQPC_DIS_VLAN_CHECKS_MASK (7UL << I40IWQPC_DIS_VLAN_CHECKS_SHIFT) 1060 1061#define I40IWQPC_RCVTPHEN_SHIFT 28 1062#define I40IWQPC_RCVTPHEN_MASK (1UL << I40IWQPC_RCVTPHEN_SHIFT) 1063 1064#define I40IWQPC_XMITTPHEN_SHIFT 29 1065#define I40IWQPC_XMITTPHEN_MASK (1ULL << I40IWQPC_XMITTPHEN_SHIFT) 1066 1067#define I40IWQPC_RQTPHEN_SHIFT 30 1068#define I40IWQPC_RQTPHEN_MASK (1UL << I40IWQPC_RQTPHEN_SHIFT) 1069 1070#define I40IWQPC_SQTPHEN_SHIFT 31 1071#define I40IWQPC_SQTPHEN_MASK (1ULL << I40IWQPC_SQTPHEN_SHIFT) 1072 1073#define I40IWQPC_PPIDX_SHIFT 32 1074#define I40IWQPC_PPIDX_MASK (0x3ffULL << I40IWQPC_PPIDX_SHIFT) 1075 1076#define I40IWQPC_PMENA_SHIFT 47 1077#define I40IWQPC_PMENA_MASK (1ULL << I40IWQPC_PMENA_SHIFT) 1078 1079#define I40IWQPC_RDMAP_VER_SHIFT 62 1080#define I40IWQPC_RDMAP_VER_MASK (3ULL << I40IWQPC_RDMAP_VER_SHIFT) 1081 1082#define I40IWQPC_SQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1083#define I40IWQPC_SQADDR_MASK I40IW_CQPHC_QPCTX_MASK 1084 1085#define I40IWQPC_RQADDR_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1086#define I40IWQPC_RQADDR_MASK I40IW_CQPHC_QPCTX_MASK 1087 1088#define I40IWQPC_TTL_SHIFT 0 1089#define I40IWQPC_TTL_MASK (0xffUL << I40IWQPC_TTL_SHIFT) 1090 1091#define I40IWQPC_RQSIZE_SHIFT 8 1092#define I40IWQPC_RQSIZE_MASK (0xfUL << I40IWQPC_RQSIZE_SHIFT) 1093 1094#define I40IWQPC_SQSIZE_SHIFT 12 1095#define I40IWQPC_SQSIZE_MASK (0xfUL << I40IWQPC_SQSIZE_SHIFT) 1096 1097#define I40IWQPC_SRCMACADDRIDX_SHIFT 16 1098#define I40IWQPC_SRCMACADDRIDX_MASK (0x3fUL << I40IWQPC_SRCMACADDRIDX_SHIFT) 1099 1100#define I40IWQPC_AVOIDSTRETCHACK_SHIFT 23 1101#define I40IWQPC_AVOIDSTRETCHACK_MASK (1UL << I40IWQPC_AVOIDSTRETCHACK_SHIFT) 1102 1103#define I40IWQPC_TOS_SHIFT 24 1104#define I40IWQPC_TOS_MASK (0xffUL << I40IWQPC_TOS_SHIFT) 1105 1106#define I40IWQPC_SRCPORTNUM_SHIFT 32 1107#define I40IWQPC_SRCPORTNUM_MASK (0xffffULL << I40IWQPC_SRCPORTNUM_SHIFT) 1108 1109#define I40IWQPC_DESTPORTNUM_SHIFT 48 1110#define I40IWQPC_DESTPORTNUM_MASK (0xffffULL << I40IWQPC_DESTPORTNUM_SHIFT) 1111 1112#define I40IWQPC_DESTIPADDR0_SHIFT 32 1113#define I40IWQPC_DESTIPADDR0_MASK \ 1114 (0xffffffffULL << I40IWQPC_DESTIPADDR0_SHIFT) 1115 1116#define I40IWQPC_DESTIPADDR1_SHIFT 0 1117#define I40IWQPC_DESTIPADDR1_MASK \ 1118 (0xffffffffULL << I40IWQPC_DESTIPADDR1_SHIFT) 1119 1120#define I40IWQPC_DESTIPADDR2_SHIFT 32 1121#define I40IWQPC_DESTIPADDR2_MASK \ 1122 (0xffffffffULL << I40IWQPC_DESTIPADDR2_SHIFT) 1123 1124#define I40IWQPC_DESTIPADDR3_SHIFT 0 1125#define I40IWQPC_DESTIPADDR3_MASK \ 1126 (0xffffffffULL << I40IWQPC_DESTIPADDR3_SHIFT) 1127 1128#define I40IWQPC_SNDMSS_SHIFT 16 1129#define I40IWQPC_SNDMSS_MASK (0x3fffUL << I40IWQPC_SNDMSS_SHIFT) 1130 1131#define I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT 16 1132#define I40IW_UDA_QPC_MAXFRAMESIZE_MASK (0x3fffUL << I40IW_UDA_QPC_MAXFRAMESIZE_SHIFT) 1133 1134#define I40IWQPC_VLANTAG_SHIFT 32 1135#define I40IWQPC_VLANTAG_MASK (0xffffULL << I40IWQPC_VLANTAG_SHIFT) 1136 1137#define I40IWQPC_ARPIDX_SHIFT 48 1138#define I40IWQPC_ARPIDX_MASK (0xffffULL << I40IWQPC_ARPIDX_SHIFT) 1139 1140#define I40IWQPC_FLOWLABEL_SHIFT 0 1141#define I40IWQPC_FLOWLABEL_MASK (0xfffffUL << I40IWQPC_FLOWLABEL_SHIFT) 1142 1143#define I40IWQPC_WSCALE_SHIFT 20 1144#define I40IWQPC_WSCALE_MASK (1UL << I40IWQPC_WSCALE_SHIFT) 1145 1146#define I40IWQPC_KEEPALIVE_SHIFT 21 1147#define I40IWQPC_KEEPALIVE_MASK (1UL << I40IWQPC_KEEPALIVE_SHIFT) 1148 1149#define I40IWQPC_IGNORE_TCP_OPT_SHIFT 22 1150#define I40IWQPC_IGNORE_TCP_OPT_MASK (1UL << I40IWQPC_IGNORE_TCP_OPT_SHIFT) 1151 1152#define I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT 23 1153#define I40IWQPC_IGNORE_TCP_UNS_OPT_MASK \ 1154 (1UL << I40IWQPC_IGNORE_TCP_UNS_OPT_SHIFT) 1155 1156#define I40IWQPC_TCPSTATE_SHIFT 28 1157#define I40IWQPC_TCPSTATE_MASK (0xfUL << I40IWQPC_TCPSTATE_SHIFT) 1158 1159#define I40IWQPC_RCVSCALE_SHIFT 32 1160#define I40IWQPC_RCVSCALE_MASK (0xfULL << I40IWQPC_RCVSCALE_SHIFT) 1161 1162#define I40IWQPC_SNDSCALE_SHIFT 40 1163#define I40IWQPC_SNDSCALE_MASK (0xfULL << I40IWQPC_SNDSCALE_SHIFT) 1164 1165#define I40IWQPC_PDIDX_SHIFT 48 1166#define I40IWQPC_PDIDX_MASK (0x7fffULL << I40IWQPC_PDIDX_SHIFT) 1167 1168#define I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT 16 1169#define I40IWQPC_KALIVE_TIMER_MAX_PROBES_MASK \ 1170 (0xffUL << I40IWQPC_KALIVE_TIMER_MAX_PROBES_SHIFT) 1171 1172#define I40IWQPC_KEEPALIVE_INTERVAL_SHIFT 24 1173#define I40IWQPC_KEEPALIVE_INTERVAL_MASK \ 1174 (0xffUL << I40IWQPC_KEEPALIVE_INTERVAL_SHIFT) 1175 1176#define I40IWQPC_TIMESTAMP_RECENT_SHIFT 0 1177#define I40IWQPC_TIMESTAMP_RECENT_MASK \ 1178 (0xffffffffUL << I40IWQPC_TIMESTAMP_RECENT_SHIFT) 1179 1180#define I40IWQPC_TIMESTAMP_AGE_SHIFT 32 1181#define I40IWQPC_TIMESTAMP_AGE_MASK \ 1182 (0xffffffffULL << I40IWQPC_TIMESTAMP_AGE_SHIFT) 1183 1184#define I40IWQPC_SNDNXT_SHIFT 0 1185#define I40IWQPC_SNDNXT_MASK (0xffffffffUL << I40IWQPC_SNDNXT_SHIFT) 1186 1187#define I40IWQPC_SNDWND_SHIFT 32 1188#define I40IWQPC_SNDWND_MASK (0xffffffffULL << I40IWQPC_SNDWND_SHIFT) 1189 1190#define I40IWQPC_RCVNXT_SHIFT 0 1191#define I40IWQPC_RCVNXT_MASK (0xffffffffUL << I40IWQPC_RCVNXT_SHIFT) 1192 1193#define I40IWQPC_RCVWND_SHIFT 32 1194#define I40IWQPC_RCVWND_MASK (0xffffffffULL << I40IWQPC_RCVWND_SHIFT) 1195 1196#define I40IWQPC_SNDMAX_SHIFT 0 1197#define I40IWQPC_SNDMAX_MASK (0xffffffffUL << I40IWQPC_SNDMAX_SHIFT) 1198 1199#define I40IWQPC_SNDUNA_SHIFT 32 1200#define I40IWQPC_SNDUNA_MASK (0xffffffffULL << I40IWQPC_SNDUNA_SHIFT) 1201 1202#define I40IWQPC_SRTT_SHIFT 0 1203#define I40IWQPC_SRTT_MASK (0xffffffffUL << I40IWQPC_SRTT_SHIFT) 1204 1205#define I40IWQPC_RTTVAR_SHIFT 32 1206#define I40IWQPC_RTTVAR_MASK (0xffffffffULL << I40IWQPC_RTTVAR_SHIFT) 1207 1208#define I40IWQPC_SSTHRESH_SHIFT 0 1209#define I40IWQPC_SSTHRESH_MASK (0xffffffffUL << I40IWQPC_SSTHRESH_SHIFT) 1210 1211#define I40IWQPC_CWND_SHIFT 32 1212#define I40IWQPC_CWND_MASK (0xffffffffULL << I40IWQPC_CWND_SHIFT) 1213 1214#define I40IWQPC_SNDWL1_SHIFT 0 1215#define I40IWQPC_SNDWL1_MASK (0xffffffffUL << I40IWQPC_SNDWL1_SHIFT) 1216 1217#define I40IWQPC_SNDWL2_SHIFT 32 1218#define I40IWQPC_SNDWL2_MASK (0xffffffffULL << I40IWQPC_SNDWL2_SHIFT) 1219 1220#define I40IWQPC_ERR_RQ_IDX_SHIFT 32 1221#define I40IWQPC_ERR_RQ_IDX_MASK (0x3fffULL << I40IWQPC_ERR_RQ_IDX_SHIFT) 1222 1223#define I40IWQPC_MAXSNDWND_SHIFT 0 1224#define I40IWQPC_MAXSNDWND_MASK (0xffffffffUL << I40IWQPC_MAXSNDWND_SHIFT) 1225 1226#define I40IWQPC_REXMIT_THRESH_SHIFT 48 1227#define I40IWQPC_REXMIT_THRESH_MASK (0x3fULL << I40IWQPC_REXMIT_THRESH_SHIFT) 1228 1229#define I40IWQPC_TXCQNUM_SHIFT 0 1230#define I40IWQPC_TXCQNUM_MASK (0x1ffffUL << I40IWQPC_TXCQNUM_SHIFT) 1231 1232#define I40IWQPC_RXCQNUM_SHIFT 32 1233#define I40IWQPC_RXCQNUM_MASK (0x1ffffULL << I40IWQPC_RXCQNUM_SHIFT) 1234 1235#define I40IWQPC_STAT_INDEX_SHIFT 0 1236#define I40IWQPC_STAT_INDEX_MASK (0x1fULL << I40IWQPC_STAT_INDEX_SHIFT) 1237 1238#define I40IWQPC_Q2ADDR_SHIFT 0 1239#define I40IWQPC_Q2ADDR_MASK (0xffffffffffffff00ULL << I40IWQPC_Q2ADDR_SHIFT) 1240 1241#define I40IWQPC_LASTBYTESENT_SHIFT 0 1242#define I40IWQPC_LASTBYTESENT_MASK (0xffUL << I40IWQPC_LASTBYTESENT_SHIFT) 1243 1244#define I40IWQPC_SRQID_SHIFT 32 1245#define I40IWQPC_SRQID_MASK (0xffULL << I40IWQPC_SRQID_SHIFT) 1246 1247#define I40IWQPC_ORDSIZE_SHIFT 0 1248#define I40IWQPC_ORDSIZE_MASK (0x7fUL << I40IWQPC_ORDSIZE_SHIFT) 1249 1250#define I40IWQPC_IRDSIZE_SHIFT 16 1251#define I40IWQPC_IRDSIZE_MASK (0x3UL << I40IWQPC_IRDSIZE_SHIFT) 1252 1253#define I40IWQPC_WRRDRSPOK_SHIFT 20 1254#define I40IWQPC_WRRDRSPOK_MASK (1UL << I40IWQPC_WRRDRSPOK_SHIFT) 1255 1256#define I40IWQPC_RDOK_SHIFT 21 1257#define I40IWQPC_RDOK_MASK (1UL << I40IWQPC_RDOK_SHIFT) 1258 1259#define I40IWQPC_SNDMARKERS_SHIFT 22 1260#define I40IWQPC_SNDMARKERS_MASK (1UL << I40IWQPC_SNDMARKERS_SHIFT) 1261 1262#define I40IWQPC_BINDEN_SHIFT 23 1263#define I40IWQPC_BINDEN_MASK (1UL << I40IWQPC_BINDEN_SHIFT) 1264 1265#define I40IWQPC_FASTREGEN_SHIFT 24 1266#define I40IWQPC_FASTREGEN_MASK (1UL << I40IWQPC_FASTREGEN_SHIFT) 1267 1268#define I40IWQPC_PRIVEN_SHIFT 25 1269#define I40IWQPC_PRIVEN_MASK (1UL << I40IWQPC_PRIVEN_SHIFT) 1270 1271#define I40IWQPC_USESTATSINSTANCE_SHIFT 26 1272#define I40IWQPC_USESTATSINSTANCE_MASK (1UL << I40IWQPC_USESTATSINSTANCE_SHIFT) 1273 1274#define I40IWQPC_IWARPMODE_SHIFT 28 1275#define I40IWQPC_IWARPMODE_MASK (1UL << I40IWQPC_IWARPMODE_SHIFT) 1276 1277#define I40IWQPC_RCVMARKERS_SHIFT 29 1278#define I40IWQPC_RCVMARKERS_MASK (1UL << I40IWQPC_RCVMARKERS_SHIFT) 1279 1280#define I40IWQPC_ALIGNHDRS_SHIFT 30 1281#define I40IWQPC_ALIGNHDRS_MASK (1UL << I40IWQPC_ALIGNHDRS_SHIFT) 1282 1283#define I40IWQPC_RCVNOMPACRC_SHIFT 31 1284#define I40IWQPC_RCVNOMPACRC_MASK (1UL << I40IWQPC_RCVNOMPACRC_SHIFT) 1285 1286#define I40IWQPC_RCVMARKOFFSET_SHIFT 33 1287#define I40IWQPC_RCVMARKOFFSET_MASK (0x1ffULL << I40IWQPC_RCVMARKOFFSET_SHIFT) 1288 1289#define I40IWQPC_SNDMARKOFFSET_SHIFT 48 1290#define I40IWQPC_SNDMARKOFFSET_MASK (0x1ffULL << I40IWQPC_SNDMARKOFFSET_SHIFT) 1291 1292#define I40IWQPC_QPCOMPCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1293#define I40IWQPC_QPCOMPCTX_MASK I40IW_CQPHC_QPCTX_MASK 1294 1295#define I40IWQPC_SQTPHVAL_SHIFT 0 1296#define I40IWQPC_SQTPHVAL_MASK (0xffUL << I40IWQPC_SQTPHVAL_SHIFT) 1297 1298#define I40IWQPC_RQTPHVAL_SHIFT 8 1299#define I40IWQPC_RQTPHVAL_MASK (0xffUL << I40IWQPC_RQTPHVAL_SHIFT) 1300 1301#define I40IWQPC_QSHANDLE_SHIFT 16 1302#define I40IWQPC_QSHANDLE_MASK (0x3ffUL << I40IWQPC_QSHANDLE_SHIFT) 1303 1304#define I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT 32 1305#define I40IWQPC_EXCEPTION_LAN_QUEUE_MASK (0xfffULL << \ 1306 I40IWQPC_EXCEPTION_LAN_QUEUE_SHIFT) 1307 1308#define I40IWQPC_LOCAL_IPADDR3_SHIFT 0 1309#define I40IWQPC_LOCAL_IPADDR3_MASK \ 1310 (0xffffffffUL << I40IWQPC_LOCAL_IPADDR3_SHIFT) 1311 1312#define I40IWQPC_LOCAL_IPADDR2_SHIFT 32 1313#define I40IWQPC_LOCAL_IPADDR2_MASK \ 1314 (0xffffffffULL << I40IWQPC_LOCAL_IPADDR2_SHIFT) 1315 1316#define I40IWQPC_LOCAL_IPADDR1_SHIFT 0 1317#define I40IWQPC_LOCAL_IPADDR1_MASK \ 1318 (0xffffffffUL << I40IWQPC_LOCAL_IPADDR1_SHIFT) 1319 1320#define I40IWQPC_LOCAL_IPADDR0_SHIFT 32 1321#define I40IWQPC_LOCAL_IPADDR0_MASK \ 1322 (0xffffffffULL << I40IWQPC_LOCAL_IPADDR0_SHIFT) 1323 1324/* wqe size considering 32 bytes per wqe*/ 1325#define I40IW_QP_SW_MIN_WQSIZE 4 /*in WRs*/ 1326#define I40IW_SQ_RSVD 2 1327#define I40IW_RQ_RSVD 1 1328#define I40IW_MAX_QUANTAS_PER_WR 2 1329#define I40IW_QP_SW_MAX_SQ_QUANTAS 2048 1330#define I40IW_QP_SW_MAX_RQ_QUANTAS 16384 1331#define I40IW_MAX_QP_WRS ((I40IW_QP_SW_MAX_SQ_QUANTAS / I40IW_MAX_QUANTAS_PER_WR) - 1) 1332 1333#define I40IWQP_OP_RDMA_WRITE 0 1334#define I40IWQP_OP_RDMA_READ 1 1335#define I40IWQP_OP_RDMA_SEND 3 1336#define I40IWQP_OP_RDMA_SEND_INV 4 1337#define I40IWQP_OP_RDMA_SEND_SOL_EVENT 5 1338#define I40IWQP_OP_RDMA_SEND_SOL_EVENT_INV 6 1339#define I40IWQP_OP_BIND_MW 8 1340#define I40IWQP_OP_FAST_REGISTER 9 1341#define I40IWQP_OP_LOCAL_INVALIDATE 10 1342#define I40IWQP_OP_RDMA_READ_LOC_INV 11 1343#define I40IWQP_OP_NOP 12 1344 1345#define I40IW_RSVD_SHIFT 41 1346#define I40IW_RSVD_MASK (0x7fffULL << I40IW_RSVD_SHIFT) 1347 1348/* iwarp QP SQ WQE common fields */ 1349#define I40IWQPSQ_OPCODE_SHIFT 32 1350#define I40IWQPSQ_OPCODE_MASK (0x3fULL << I40IWQPSQ_OPCODE_SHIFT) 1351 1352#define I40IWQPSQ_ADDFRAGCNT_SHIFT 38 1353#define I40IWQPSQ_ADDFRAGCNT_MASK (0x7ULL << I40IWQPSQ_ADDFRAGCNT_SHIFT) 1354 1355#define I40IWQPSQ_PUSHWQE_SHIFT 56 1356#define I40IWQPSQ_PUSHWQE_MASK (1ULL << I40IWQPSQ_PUSHWQE_SHIFT) 1357 1358#define I40IWQPSQ_STREAMMODE_SHIFT 58 1359#define I40IWQPSQ_STREAMMODE_MASK (1ULL << I40IWQPSQ_STREAMMODE_SHIFT) 1360 1361#define I40IWQPSQ_WAITFORRCVPDU_SHIFT 59 1362#define I40IWQPSQ_WAITFORRCVPDU_MASK (1ULL << I40IWQPSQ_WAITFORRCVPDU_SHIFT) 1363 1364#define I40IWQPSQ_READFENCE_SHIFT 60 1365#define I40IWQPSQ_READFENCE_MASK (1ULL << I40IWQPSQ_READFENCE_SHIFT) 1366 1367#define I40IWQPSQ_LOCALFENCE_SHIFT 61 1368#define I40IWQPSQ_LOCALFENCE_MASK (1ULL << I40IWQPSQ_LOCALFENCE_SHIFT) 1369 1370#define I40IWQPSQ_SIGCOMPL_SHIFT 62 1371#define I40IWQPSQ_SIGCOMPL_MASK (1ULL << I40IWQPSQ_SIGCOMPL_SHIFT) 1372 1373#define I40IWQPSQ_VALID_SHIFT 63 1374#define I40IWQPSQ_VALID_MASK (1ULL << I40IWQPSQ_VALID_SHIFT) 1375 1376#define I40IWQPSQ_FRAG_TO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1377#define I40IWQPSQ_FRAG_TO_MASK I40IW_CQPHC_QPCTX_MASK 1378 1379#define I40IWQPSQ_FRAG_LEN_SHIFT 0 1380#define I40IWQPSQ_FRAG_LEN_MASK (0xffffffffUL << I40IWQPSQ_FRAG_LEN_SHIFT) 1381 1382#define I40IWQPSQ_FRAG_STAG_SHIFT 32 1383#define I40IWQPSQ_FRAG_STAG_MASK (0xffffffffULL << I40IWQPSQ_FRAG_STAG_SHIFT) 1384 1385#define I40IWQPSQ_REMSTAGINV_SHIFT 0 1386#define I40IWQPSQ_REMSTAGINV_MASK (0xffffffffUL << I40IWQPSQ_REMSTAGINV_SHIFT) 1387 1388#define I40IWQPSQ_INLINEDATAFLAG_SHIFT 57 1389#define I40IWQPSQ_INLINEDATAFLAG_MASK (1ULL << I40IWQPSQ_INLINEDATAFLAG_SHIFT) 1390 1391#define I40IWQPSQ_INLINEDATALEN_SHIFT 48 1392#define I40IWQPSQ_INLINEDATALEN_MASK \ 1393 (0x7fULL << I40IWQPSQ_INLINEDATALEN_SHIFT) 1394 1395/* iwarp send with push mode */ 1396#define I40IWQPSQ_WQDESCIDX_SHIFT 0 1397#define I40IWQPSQ_WQDESCIDX_MASK (0x3fffUL << I40IWQPSQ_WQDESCIDX_SHIFT) 1398 1399/* rdma write */ 1400#define I40IWQPSQ_REMSTAG_SHIFT 0 1401#define I40IWQPSQ_REMSTAG_MASK (0xffffffffUL << I40IWQPSQ_REMSTAG_SHIFT) 1402 1403#define I40IWQPSQ_REMTO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1404#define I40IWQPSQ_REMTO_MASK I40IW_CQPHC_QPCTX_MASK 1405 1406/* memory window */ 1407#define I40IWQPSQ_STAGRIGHTS_SHIFT 48 1408#define I40IWQPSQ_STAGRIGHTS_MASK (0x1fULL << I40IWQPSQ_STAGRIGHTS_SHIFT) 1409 1410#define I40IWQPSQ_VABASEDTO_SHIFT 53 1411#define I40IWQPSQ_VABASEDTO_MASK (1ULL << I40IWQPSQ_VABASEDTO_SHIFT) 1412 1413#define I40IWQPSQ_MWLEN_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1414#define I40IWQPSQ_MWLEN_MASK I40IW_CQPHC_QPCTX_MASK 1415 1416#define I40IWQPSQ_PARENTMRSTAG_SHIFT 0 1417#define I40IWQPSQ_PARENTMRSTAG_MASK \ 1418 (0xffffffffUL << I40IWQPSQ_PARENTMRSTAG_SHIFT) 1419 1420#define I40IWQPSQ_MWSTAG_SHIFT 32 1421#define I40IWQPSQ_MWSTAG_MASK (0xffffffffULL << I40IWQPSQ_MWSTAG_SHIFT) 1422 1423#define I40IWQPSQ_BASEVA_TO_FBO_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1424#define I40IWQPSQ_BASEVA_TO_FBO_MASK I40IW_CQPHC_QPCTX_MASK 1425 1426/* Local Invalidate */ 1427#define I40IWQPSQ_LOCSTAG_SHIFT 32 1428#define I40IWQPSQ_LOCSTAG_MASK (0xffffffffULL << I40IWQPSQ_LOCSTAG_SHIFT) 1429 1430/* Fast Register */ 1431#define I40IWQPSQ_STAGKEY_SHIFT 0 1432#define I40IWQPSQ_STAGKEY_MASK (0xffUL << I40IWQPSQ_STAGKEY_SHIFT) 1433 1434#define I40IWQPSQ_STAGINDEX_SHIFT 8 1435#define I40IWQPSQ_STAGINDEX_MASK (0xffffffUL << I40IWQPSQ_STAGINDEX_SHIFT) 1436 1437#define I40IWQPSQ_COPYHOSTPBLS_SHIFT 43 1438#define I40IWQPSQ_COPYHOSTPBLS_MASK (1ULL << I40IWQPSQ_COPYHOSTPBLS_SHIFT) 1439 1440#define I40IWQPSQ_LPBLSIZE_SHIFT 44 1441#define I40IWQPSQ_LPBLSIZE_MASK (3ULL << I40IWQPSQ_LPBLSIZE_SHIFT) 1442 1443#define I40IWQPSQ_HPAGESIZE_SHIFT 46 1444#define I40IWQPSQ_HPAGESIZE_MASK (3ULL << I40IWQPSQ_HPAGESIZE_SHIFT) 1445 1446#define I40IWQPSQ_STAGLEN_SHIFT 0 1447#define I40IWQPSQ_STAGLEN_MASK (0x1ffffffffffULL << I40IWQPSQ_STAGLEN_SHIFT) 1448 1449#define I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT 48 1450#define I40IWQPSQ_FIRSTPMPBLIDXLO_MASK \ 1451 (0xffffULL << I40IWQPSQ_FIRSTPMPBLIDXLO_SHIFT) 1452 1453#define I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT 0 1454#define I40IWQPSQ_FIRSTPMPBLIDXHI_MASK \ 1455 (0xfffUL << I40IWQPSQ_FIRSTPMPBLIDXHI_SHIFT) 1456 1457#define I40IWQPSQ_PBLADDR_SHIFT 12 1458#define I40IWQPSQ_PBLADDR_MASK (0xfffffffffffffULL << I40IWQPSQ_PBLADDR_SHIFT) 1459 1460/* iwarp QP RQ WQE common fields */ 1461#define I40IWQPRQ_ADDFRAGCNT_SHIFT I40IWQPSQ_ADDFRAGCNT_SHIFT 1462#define I40IWQPRQ_ADDFRAGCNT_MASK I40IWQPSQ_ADDFRAGCNT_MASK 1463 1464#define I40IWQPRQ_VALID_SHIFT I40IWQPSQ_VALID_SHIFT 1465#define I40IWQPRQ_VALID_MASK I40IWQPSQ_VALID_MASK 1466 1467#define I40IWQPRQ_COMPLCTX_SHIFT I40IW_CQPHC_QPCTX_SHIFT 1468#define I40IWQPRQ_COMPLCTX_MASK I40IW_CQPHC_QPCTX_MASK 1469 1470#define I40IWQPRQ_FRAG_LEN_SHIFT I40IWQPSQ_FRAG_LEN_SHIFT 1471#define I40IWQPRQ_FRAG_LEN_MASK I40IWQPSQ_FRAG_LEN_MASK 1472 1473#define I40IWQPRQ_STAG_SHIFT I40IWQPSQ_FRAG_STAG_SHIFT 1474#define I40IWQPRQ_STAG_MASK I40IWQPSQ_FRAG_STAG_MASK 1475 1476#define I40IWQPRQ_TO_SHIFT I40IWQPSQ_FRAG_TO_SHIFT 1477#define I40IWQPRQ_TO_MASK I40IWQPSQ_FRAG_TO_MASK 1478 1479/* Query FPM CQP buf */ 1480#define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0 1481#define I40IW_QUERY_FPM_MAX_QPS_MASK \ 1482 (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT) 1483 1484#define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0 1485#define I40IW_QUERY_FPM_MAX_CQS_MASK \ 1486 (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT) 1487 1488#define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT 0 1489#define I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_MASK \ 1490 (0x3fffUL << I40IW_QUERY_FPM_FIRST_PE_SD_INDEX_SHIFT) 1491 1492#define I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT 32 1493#define I40IW_QUERY_FPM_MAX_PE_SDS_MASK \ 1494 (0x3fffULL << I40IW_QUERY_FPM_MAX_PE_SDS_SHIFT) 1495 1496#define I40IW_QUERY_FPM_MAX_QPS_SHIFT 0 1497#define I40IW_QUERY_FPM_MAX_QPS_MASK \ 1498 (0x7ffffUL << I40IW_QUERY_FPM_MAX_QPS_SHIFT) 1499 1500#define I40IW_QUERY_FPM_MAX_CQS_SHIFT 0 1501#define I40IW_QUERY_FPM_MAX_CQS_MASK \ 1502 (0x3ffffUL << I40IW_QUERY_FPM_MAX_CQS_SHIFT) 1503 1504#define I40IW_QUERY_FPM_MAX_CEQS_SHIFT 0 1505#define I40IW_QUERY_FPM_MAX_CEQS_MASK \ 1506 (0xffUL << I40IW_QUERY_FPM_MAX_CEQS_SHIFT) 1507 1508#define I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT 32 1509#define I40IW_QUERY_FPM_XFBLOCKSIZE_MASK \ 1510 (0xffffffffULL << I40IW_QUERY_FPM_XFBLOCKSIZE_SHIFT) 1511 1512#define I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT 32 1513#define I40IW_QUERY_FPM_Q1BLOCKSIZE_MASK \ 1514 (0xffffffffULL << I40IW_QUERY_FPM_Q1BLOCKSIZE_SHIFT) 1515 1516#define I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT 16 1517#define I40IW_QUERY_FPM_HTMULTIPLIER_MASK \ 1518 (0xfUL << I40IW_QUERY_FPM_HTMULTIPLIER_SHIFT) 1519 1520#define I40IW_QUERY_FPM_TIMERBUCKET_SHIFT 32 1521#define I40IW_QUERY_FPM_TIMERBUCKET_MASK \ 1522 (0xffFFULL << I40IW_QUERY_FPM_TIMERBUCKET_SHIFT) 1523 1524/* Static HMC pages allocated buf */ 1525#define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT 0 1526#define I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_MASK \ 1527 (0x3fUL << I40IW_SHMC_PAGE_ALLOCATED_HMC_FN_ID_SHIFT) 1528 1529#define I40IW_HW_PAGE_SIZE 4096 1530#define I40IW_DONE_COUNT 1000 1531#define I40IW_SLEEP_COUNT 10 1532 1533enum { 1534 I40IW_QUEUES_ALIGNMENT_MASK = (128 - 1), 1535 I40IW_AEQ_ALIGNMENT_MASK = (256 - 1), 1536 I40IW_Q2_ALIGNMENT_MASK = (256 - 1), 1537 I40IW_CEQ_ALIGNMENT_MASK = (256 - 1), 1538 I40IW_CQ0_ALIGNMENT_MASK = (256 - 1), 1539 I40IW_HOST_CTX_ALIGNMENT_MASK = (4 - 1), 1540 I40IW_SHADOWAREA_MASK = (128 - 1), 1541 I40IW_FPM_QUERY_BUF_ALIGNMENT_MASK = (4 - 1), 1542 I40IW_FPM_COMMIT_BUF_ALIGNMENT_MASK = (4 - 1) 1543}; 1544 1545enum i40iw_alignment { 1546 I40IW_CQP_ALIGNMENT = 0x200, 1547 I40IW_AEQ_ALIGNMENT = 0x100, 1548 I40IW_CEQ_ALIGNMENT = 0x100, 1549 I40IW_CQ0_ALIGNMENT = 0x100, 1550 I40IW_SD_BUF_ALIGNMENT = 0x80, 1551 I40IW_FEATURE_BUF_ALIGNMENT = 0x8 1552}; 1553 1554#define I40IW_WQE_SIZE_64 64 1555 1556#define I40IW_QP_WQE_MIN_SIZE 32 1557#define I40IW_QP_WQE_MAX_SIZE 128 1558 1559#define I40IW_UPDATE_SD_BUF_SIZE 128 1560 1561#define I40IW_CQE_QTYPE_RQ 0 1562#define I40IW_CQE_QTYPE_SQ 1 1563 1564#define I40IW_RING_INIT(_ring, _size) \ 1565 { \ 1566 (_ring).head = 0; \ 1567 (_ring).tail = 0; \ 1568 (_ring).size = (_size); \ 1569 } 1570#define I40IW_RING_GETSIZE(_ring) ((_ring).size) 1571#define I40IW_RING_GETCURRENT_HEAD(_ring) ((_ring).head) 1572#define I40IW_RING_GETCURRENT_TAIL(_ring) ((_ring).tail) 1573 1574#define I40IW_RING_MOVE_HEAD(_ring, _retcode) \ 1575 { \ 1576 register u32 size; \ 1577 size = (_ring).size; \ 1578 if (!I40IW_RING_FULL_ERR(_ring)) { \ 1579 (_ring).head = ((_ring).head + 1) % size; \ 1580 (_retcode) = 0; \ 1581 } else { \ 1582 (_retcode) = I40IW_ERR_RING_FULL; \ 1583 } \ 1584 } 1585 1586#define I40IW_RING_MOVE_HEAD_BY_COUNT(_ring, _count, _retcode) \ 1587 { \ 1588 register u32 size; \ 1589 size = (_ring).size; \ 1590 if ((I40IW_RING_WORK_AVAILABLE(_ring) + (_count)) < size) { \ 1591 (_ring).head = ((_ring).head + (_count)) % size; \ 1592 (_retcode) = 0; \ 1593 } else { \ 1594 (_retcode) = I40IW_ERR_RING_FULL; \ 1595 } \ 1596 } 1597 1598#define I40IW_RING_MOVE_TAIL(_ring) \ 1599 (_ring).tail = ((_ring).tail + 1) % (_ring).size 1600 1601#define I40IW_RING_MOVE_HEAD_NOCHECK(_ring) \ 1602 (_ring).head = ((_ring).head + 1) % (_ring).size 1603 1604#define I40IW_RING_MOVE_TAIL_BY_COUNT(_ring, _count) \ 1605 (_ring).tail = ((_ring).tail + (_count)) % (_ring).size 1606 1607#define I40IW_RING_SET_TAIL(_ring, _pos) \ 1608 (_ring).tail = (_pos) % (_ring).size 1609 1610#define I40IW_RING_FULL_ERR(_ring) \ 1611 ( \ 1612 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 1)) \ 1613 ) 1614 1615#define I40IW_ERR_RING_FULL2(_ring) \ 1616 ( \ 1617 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 2)) \ 1618 ) 1619 1620#define I40IW_ERR_RING_FULL3(_ring) \ 1621 ( \ 1622 (I40IW_RING_WORK_AVAILABLE(_ring) == ((_ring).size - 3)) \ 1623 ) 1624 1625#define I40IW_RING_MORE_WORK(_ring) \ 1626 ( \ 1627 (I40IW_RING_WORK_AVAILABLE(_ring) != 0) \ 1628 ) 1629 1630#define I40IW_RING_WORK_AVAILABLE(_ring) \ 1631 ( \ 1632 (((_ring).head + (_ring).size - (_ring).tail) % (_ring).size) \ 1633 ) 1634 1635#define I40IW_RING_GET_WQES_AVAILABLE(_ring) \ 1636 ( \ 1637 ((_ring).size - I40IW_RING_WORK_AVAILABLE(_ring) - 1) \ 1638 ) 1639 1640#define I40IW_ATOMIC_RING_MOVE_HEAD(_ring, index, _retcode) \ 1641 { \ 1642 index = I40IW_RING_GETCURRENT_HEAD(_ring); \ 1643 I40IW_RING_MOVE_HEAD(_ring, _retcode); \ 1644 } 1645 1646/* Async Events codes */ 1647#define I40IW_AE_AMP_UNALLOCATED_STAG 0x0102 1648#define I40IW_AE_AMP_INVALID_STAG 0x0103 1649#define I40IW_AE_AMP_BAD_QP 0x0104 1650#define I40IW_AE_AMP_BAD_PD 0x0105 1651#define I40IW_AE_AMP_BAD_STAG_KEY 0x0106 1652#define I40IW_AE_AMP_BAD_STAG_INDEX 0x0107 1653#define I40IW_AE_AMP_BOUNDS_VIOLATION 0x0108 1654#define I40IW_AE_AMP_RIGHTS_VIOLATION 0x0109 1655#define I40IW_AE_AMP_TO_WRAP 0x010a 1656#define I40IW_AE_AMP_FASTREG_SHARED 0x010b 1657#define I40IW_AE_AMP_FASTREG_VALID_STAG 0x010c 1658#define I40IW_AE_AMP_FASTREG_MW_STAG 0x010d 1659#define I40IW_AE_AMP_FASTREG_INVALID_RIGHTS 0x010e 1660#define I40IW_AE_AMP_FASTREG_PBL_TABLE_OVERFLOW 0x010f 1661#define I40IW_AE_AMP_FASTREG_INVALID_LENGTH 0x0110 1662#define I40IW_AE_AMP_INVALIDATE_SHARED 0x0111 1663#define I40IW_AE_AMP_INVALIDATE_NO_REMOTE_ACCESS_RIGHTS 0x0112 1664#define I40IW_AE_AMP_INVALIDATE_MR_WITH_BOUND_WINDOWS 0x0113 1665#define I40IW_AE_AMP_MWBIND_VALID_STAG 0x0114 1666#define I40IW_AE_AMP_MWBIND_OF_MR_STAG 0x0115 1667#define I40IW_AE_AMP_MWBIND_TO_ZERO_BASED_STAG 0x0116 1668#define I40IW_AE_AMP_MWBIND_TO_MW_STAG 0x0117 1669#define I40IW_AE_AMP_MWBIND_INVALID_RIGHTS 0x0118 1670#define I40IW_AE_AMP_MWBIND_INVALID_BOUNDS 0x0119 1671#define I40IW_AE_AMP_MWBIND_TO_INVALID_PARENT 0x011a 1672#define I40IW_AE_AMP_MWBIND_BIND_DISABLED 0x011b 1673#define I40IW_AE_UDA_XMIT_DGRAM_TOO_LONG 0x0132 1674#define I40IW_AE_UDA_XMIT_DGRAM_TOO_SHORT 0x0134 1675#define I40IW_AE_BAD_CLOSE 0x0201 1676#define I40IW_AE_RDMAP_ROE_BAD_LLP_CLOSE 0x0202 1677#define I40IW_AE_CQ_OPERATION_ERROR 0x0203 1678#define I40IW_AE_PRIV_OPERATION_DENIED 0x011c 1679#define I40IW_AE_RDMA_READ_WHILE_ORD_ZERO 0x0205 1680#define I40IW_AE_STAG_ZERO_INVALID 0x0206 1681#define I40IW_AE_IB_RREQ_AND_Q1_FULL 0x0207 1682#define I40IW_AE_WQE_UNEXPECTED_OPCODE 0x020a 1683#define I40IW_AE_WQE_INVALID_PARAMETER 0x020b 1684#define I40IW_AE_WQE_LSMM_TOO_LONG 0x0220 1685#define I40IW_AE_DDP_INVALID_MSN_GAP_IN_MSN 0x0301 1686#define I40IW_AE_DDP_UBE_DDP_MESSAGE_TOO_LONG_FOR_AVAILABLE_BUFFER 0x0303 1687#define I40IW_AE_DDP_UBE_INVALID_DDP_VERSION 0x0304 1688#define I40IW_AE_DDP_UBE_INVALID_MO 0x0305 1689#define I40IW_AE_DDP_UBE_INVALID_MSN_NO_BUFFER_AVAILABLE 0x0306 1690#define I40IW_AE_DDP_UBE_INVALID_QN 0x0307 1691#define I40IW_AE_DDP_NO_L_BIT 0x0308 1692#define I40IW_AE_RDMAP_ROE_INVALID_RDMAP_VERSION 0x0311 1693#define I40IW_AE_RDMAP_ROE_UNEXPECTED_OPCODE 0x0312 1694#define I40IW_AE_ROE_INVALID_RDMA_READ_REQUEST 0x0313 1695#define I40IW_AE_ROE_INVALID_RDMA_WRITE_OR_READ_RESP 0x0314 1696#define I40IW_AE_INVALID_ARP_ENTRY 0x0401 1697#define I40IW_AE_INVALID_TCP_OPTION_RCVD 0x0402 1698#define I40IW_AE_STALE_ARP_ENTRY 0x0403 1699#define I40IW_AE_INVALID_MAC_ENTRY 0x0405 1700#define I40IW_AE_LLP_CLOSE_COMPLETE 0x0501 1701#define I40IW_AE_LLP_CONNECTION_RESET 0x0502 1702#define I40IW_AE_LLP_FIN_RECEIVED 0x0503 1703#define I40IW_AE_LLP_RECEIVED_MPA_CRC_ERROR 0x0505 1704#define I40IW_AE_LLP_SEGMENT_TOO_LARGE 0x0506 1705#define I40IW_AE_LLP_SEGMENT_TOO_SMALL 0x0507 1706#define I40IW_AE_LLP_SYN_RECEIVED 0x0508 1707#define I40IW_AE_LLP_TERMINATE_RECEIVED 0x0509 1708#define I40IW_AE_LLP_TOO_MANY_RETRIES 0x050a 1709#define I40IW_AE_LLP_TOO_MANY_KEEPALIVE_RETRIES 0x050b 1710#define I40IW_AE_LLP_DOUBT_REACHABILITY 0x050c 1711#define I40IW_AE_LLP_RX_VLAN_MISMATCH 0x050d 1712#define I40IW_AE_RESOURCE_EXHAUSTION 0x0520 1713#define I40IW_AE_RESET_SENT 0x0601 1714#define I40IW_AE_TERMINATE_SENT 0x0602 1715#define I40IW_AE_RESET_NOT_SENT 0x0603 1716#define I40IW_AE_LCE_QP_CATASTROPHIC 0x0700 1717#define I40IW_AE_LCE_FUNCTION_CATASTROPHIC 0x0701 1718#define I40IW_AE_LCE_CQ_CATASTROPHIC 0x0702 1719#define I40IW_AE_QP_SUSPEND_COMPLETE 0x0900 1720 1721#define OP_DELETE_LOCAL_MAC_IPADDR_ENTRY 1 1722#define OP_CEQ_DESTROY 2 1723#define OP_AEQ_DESTROY 3 1724#define OP_DELETE_ARP_CACHE_ENTRY 4 1725#define OP_MANAGE_APBVT_ENTRY 5 1726#define OP_CEQ_CREATE 6 1727#define OP_AEQ_CREATE 7 1728#define OP_ALLOC_LOCAL_MAC_IPADDR_ENTRY 8 1729#define OP_ADD_LOCAL_MAC_IPADDR_ENTRY 9 1730#define OP_MANAGE_QHASH_TABLE_ENTRY 10 1731#define OP_QP_MODIFY 11 1732#define OP_QP_UPLOAD_CONTEXT 12 1733#define OP_CQ_CREATE 13 1734#define OP_CQ_DESTROY 14 1735#define OP_QP_CREATE 15 1736#define OP_QP_DESTROY 16 1737#define OP_ALLOC_STAG 17 1738#define OP_MR_REG_NON_SHARED 18 1739#define OP_DEALLOC_STAG 19 1740#define OP_MW_ALLOC 20 1741#define OP_QP_FLUSH_WQES 21 1742#define OP_ADD_ARP_CACHE_ENTRY 22 1743#define OP_MANAGE_PUSH_PAGE 23 1744#define OP_UPDATE_PE_SDS 24 1745#define OP_MANAGE_HMC_PM_FUNC_TABLE 25 1746#define OP_SUSPEND 26 1747#define OP_RESUME 27 1748#define OP_MANAGE_VF_PBLE_BP 28 1749#define OP_QUERY_FPM_VALUES 29 1750#define OP_COMMIT_FPM_VALUES 30 1751#define OP_REQUESTED_COMMANDS 31 1752#define OP_COMPLETED_COMMANDS 32 1753#define OP_GEN_AE 33 1754#define OP_QUERY_RDMA_FEATURES 34 1755#define OP_SIZE_CQP_STAT_ARRAY 35 1756 1757#endif 1758