18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * ADF4350/ADF4351 SPI Wideband Synthesizer driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright 2012-2013 Analog Devices Inc.
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/device.h>
98c2ecf20Sopenharmony_ci#include <linux/kernel.h>
108c2ecf20Sopenharmony_ci#include <linux/slab.h>
118c2ecf20Sopenharmony_ci#include <linux/sysfs.h>
128c2ecf20Sopenharmony_ci#include <linux/spi/spi.h>
138c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h>
148c2ecf20Sopenharmony_ci#include <linux/err.h>
158c2ecf20Sopenharmony_ci#include <linux/module.h>
168c2ecf20Sopenharmony_ci#include <linux/gcd.h>
178c2ecf20Sopenharmony_ci#include <linux/gpio/consumer.h>
188c2ecf20Sopenharmony_ci#include <asm/div64.h>
198c2ecf20Sopenharmony_ci#include <linux/clk.h>
208c2ecf20Sopenharmony_ci#include <linux/of.h>
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#include <linux/iio/iio.h>
238c2ecf20Sopenharmony_ci#include <linux/iio/sysfs.h>
248c2ecf20Sopenharmony_ci#include <linux/iio/frequency/adf4350.h>
258c2ecf20Sopenharmony_ci
268c2ecf20Sopenharmony_cienum {
278c2ecf20Sopenharmony_ci	ADF4350_FREQ,
288c2ecf20Sopenharmony_ci	ADF4350_FREQ_REFIN,
298c2ecf20Sopenharmony_ci	ADF4350_FREQ_RESOLUTION,
308c2ecf20Sopenharmony_ci	ADF4350_PWRDOWN,
318c2ecf20Sopenharmony_ci};
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_cistruct adf4350_state {
348c2ecf20Sopenharmony_ci	struct spi_device		*spi;
358c2ecf20Sopenharmony_ci	struct regulator		*reg;
368c2ecf20Sopenharmony_ci	struct gpio_desc		*lock_detect_gpiod;
378c2ecf20Sopenharmony_ci	struct adf4350_platform_data	*pdata;
388c2ecf20Sopenharmony_ci	struct clk			*clk;
398c2ecf20Sopenharmony_ci	unsigned long			clkin;
408c2ecf20Sopenharmony_ci	unsigned long			chspc; /* Channel Spacing */
418c2ecf20Sopenharmony_ci	unsigned long			fpfd; /* Phase Frequency Detector */
428c2ecf20Sopenharmony_ci	unsigned long			min_out_freq;
438c2ecf20Sopenharmony_ci	unsigned			r0_fract;
448c2ecf20Sopenharmony_ci	unsigned			r0_int;
458c2ecf20Sopenharmony_ci	unsigned			r1_mod;
468c2ecf20Sopenharmony_ci	unsigned			r4_rf_div_sel;
478c2ecf20Sopenharmony_ci	unsigned long			regs[6];
488c2ecf20Sopenharmony_ci	unsigned long			regs_hw[6];
498c2ecf20Sopenharmony_ci	unsigned long long		freq_req;
508c2ecf20Sopenharmony_ci	/*
518c2ecf20Sopenharmony_ci	 * Lock to protect the state of the device from potential concurrent
528c2ecf20Sopenharmony_ci	 * writes. The device is configured via a sequence of SPI writes,
538c2ecf20Sopenharmony_ci	 * and this lock is meant to prevent the start of another sequence
548c2ecf20Sopenharmony_ci	 * before another one has finished.
558c2ecf20Sopenharmony_ci	 */
568c2ecf20Sopenharmony_ci	struct mutex			lock;
578c2ecf20Sopenharmony_ci	/*
588c2ecf20Sopenharmony_ci	 * DMA (thus cache coherency maintenance) requires the
598c2ecf20Sopenharmony_ci	 * transfer buffers to live in their own cache lines.
608c2ecf20Sopenharmony_ci	 */
618c2ecf20Sopenharmony_ci	__be32				val ____cacheline_aligned;
628c2ecf20Sopenharmony_ci};
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistatic struct adf4350_platform_data default_pdata = {
658c2ecf20Sopenharmony_ci	.channel_spacing = 10000,
668c2ecf20Sopenharmony_ci	.r2_user_settings = ADF4350_REG2_PD_POLARITY_POS |
678c2ecf20Sopenharmony_ci			    ADF4350_REG2_CHARGE_PUMP_CURR_uA(2500),
688c2ecf20Sopenharmony_ci	.r3_user_settings = ADF4350_REG3_12BIT_CLKDIV_MODE(0),
698c2ecf20Sopenharmony_ci	.r4_user_settings = ADF4350_REG4_OUTPUT_PWR(3) |
708c2ecf20Sopenharmony_ci			    ADF4350_REG4_MUTE_TILL_LOCK_EN,
718c2ecf20Sopenharmony_ci};
728c2ecf20Sopenharmony_ci
738c2ecf20Sopenharmony_cistatic int adf4350_sync_config(struct adf4350_state *st)
748c2ecf20Sopenharmony_ci{
758c2ecf20Sopenharmony_ci	int ret, i, doublebuf = 0;
768c2ecf20Sopenharmony_ci
778c2ecf20Sopenharmony_ci	for (i = ADF4350_REG5; i >= ADF4350_REG0; i--) {
788c2ecf20Sopenharmony_ci		if ((st->regs_hw[i] != st->regs[i]) ||
798c2ecf20Sopenharmony_ci			((i == ADF4350_REG0) && doublebuf)) {
808c2ecf20Sopenharmony_ci			switch (i) {
818c2ecf20Sopenharmony_ci			case ADF4350_REG1:
828c2ecf20Sopenharmony_ci			case ADF4350_REG4:
838c2ecf20Sopenharmony_ci				doublebuf = 1;
848c2ecf20Sopenharmony_ci				break;
858c2ecf20Sopenharmony_ci			}
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci			st->val  = cpu_to_be32(st->regs[i] | i);
888c2ecf20Sopenharmony_ci			ret = spi_write(st->spi, &st->val, 4);
898c2ecf20Sopenharmony_ci			if (ret < 0)
908c2ecf20Sopenharmony_ci				return ret;
918c2ecf20Sopenharmony_ci			st->regs_hw[i] = st->regs[i];
928c2ecf20Sopenharmony_ci			dev_dbg(&st->spi->dev, "[%d] 0x%X\n",
938c2ecf20Sopenharmony_ci				i, (u32)st->regs[i] | i);
948c2ecf20Sopenharmony_ci		}
958c2ecf20Sopenharmony_ci	}
968c2ecf20Sopenharmony_ci	return 0;
978c2ecf20Sopenharmony_ci}
988c2ecf20Sopenharmony_ci
998c2ecf20Sopenharmony_cistatic int adf4350_reg_access(struct iio_dev *indio_dev,
1008c2ecf20Sopenharmony_ci			      unsigned reg, unsigned writeval,
1018c2ecf20Sopenharmony_ci			      unsigned *readval)
1028c2ecf20Sopenharmony_ci{
1038c2ecf20Sopenharmony_ci	struct adf4350_state *st = iio_priv(indio_dev);
1048c2ecf20Sopenharmony_ci	int ret;
1058c2ecf20Sopenharmony_ci
1068c2ecf20Sopenharmony_ci	if (reg > ADF4350_REG5)
1078c2ecf20Sopenharmony_ci		return -EINVAL;
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
1108c2ecf20Sopenharmony_ci	if (readval == NULL) {
1118c2ecf20Sopenharmony_ci		st->regs[reg] = writeval & ~(BIT(0) | BIT(1) | BIT(2));
1128c2ecf20Sopenharmony_ci		ret = adf4350_sync_config(st);
1138c2ecf20Sopenharmony_ci	} else {
1148c2ecf20Sopenharmony_ci		*readval =  st->regs_hw[reg];
1158c2ecf20Sopenharmony_ci		ret = 0;
1168c2ecf20Sopenharmony_ci	}
1178c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci	return ret;
1208c2ecf20Sopenharmony_ci}
1218c2ecf20Sopenharmony_ci
1228c2ecf20Sopenharmony_cistatic int adf4350_tune_r_cnt(struct adf4350_state *st, unsigned short r_cnt)
1238c2ecf20Sopenharmony_ci{
1248c2ecf20Sopenharmony_ci	struct adf4350_platform_data *pdata = st->pdata;
1258c2ecf20Sopenharmony_ci
1268c2ecf20Sopenharmony_ci	do {
1278c2ecf20Sopenharmony_ci		r_cnt++;
1288c2ecf20Sopenharmony_ci		st->fpfd = (st->clkin * (pdata->ref_doubler_en ? 2 : 1)) /
1298c2ecf20Sopenharmony_ci			   (r_cnt * (pdata->ref_div2_en ? 2 : 1));
1308c2ecf20Sopenharmony_ci	} while (st->fpfd > ADF4350_MAX_FREQ_PFD);
1318c2ecf20Sopenharmony_ci
1328c2ecf20Sopenharmony_ci	return r_cnt;
1338c2ecf20Sopenharmony_ci}
1348c2ecf20Sopenharmony_ci
1358c2ecf20Sopenharmony_cistatic int adf4350_set_freq(struct adf4350_state *st, unsigned long long freq)
1368c2ecf20Sopenharmony_ci{
1378c2ecf20Sopenharmony_ci	struct adf4350_platform_data *pdata = st->pdata;
1388c2ecf20Sopenharmony_ci	u64 tmp;
1398c2ecf20Sopenharmony_ci	u32 div_gcd, prescaler, chspc;
1408c2ecf20Sopenharmony_ci	u16 mdiv, r_cnt = 0;
1418c2ecf20Sopenharmony_ci	u8 band_sel_div;
1428c2ecf20Sopenharmony_ci
1438c2ecf20Sopenharmony_ci	if (freq > ADF4350_MAX_OUT_FREQ || freq < st->min_out_freq)
1448c2ecf20Sopenharmony_ci		return -EINVAL;
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	if (freq > ADF4350_MAX_FREQ_45_PRESC) {
1478c2ecf20Sopenharmony_ci		prescaler = ADF4350_REG1_PRESCALER;
1488c2ecf20Sopenharmony_ci		mdiv = 75;
1498c2ecf20Sopenharmony_ci	} else {
1508c2ecf20Sopenharmony_ci		prescaler = 0;
1518c2ecf20Sopenharmony_ci		mdiv = 23;
1528c2ecf20Sopenharmony_ci	}
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	st->r4_rf_div_sel = 0;
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci	while (freq < ADF4350_MIN_VCO_FREQ) {
1578c2ecf20Sopenharmony_ci		freq <<= 1;
1588c2ecf20Sopenharmony_ci		st->r4_rf_div_sel++;
1598c2ecf20Sopenharmony_ci	}
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	/*
1628c2ecf20Sopenharmony_ci	 * Allow a predefined reference division factor
1638c2ecf20Sopenharmony_ci	 * if not set, compute our own
1648c2ecf20Sopenharmony_ci	 */
1658c2ecf20Sopenharmony_ci	if (pdata->ref_div_factor)
1668c2ecf20Sopenharmony_ci		r_cnt = pdata->ref_div_factor - 1;
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_ci	chspc = st->chspc;
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	do  {
1718c2ecf20Sopenharmony_ci		do {
1728c2ecf20Sopenharmony_ci			do {
1738c2ecf20Sopenharmony_ci				r_cnt = adf4350_tune_r_cnt(st, r_cnt);
1748c2ecf20Sopenharmony_ci				st->r1_mod = st->fpfd / chspc;
1758c2ecf20Sopenharmony_ci				if (r_cnt > ADF4350_MAX_R_CNT) {
1768c2ecf20Sopenharmony_ci					/* try higher spacing values */
1778c2ecf20Sopenharmony_ci					chspc++;
1788c2ecf20Sopenharmony_ci					r_cnt = 0;
1798c2ecf20Sopenharmony_ci				}
1808c2ecf20Sopenharmony_ci			} while ((st->r1_mod > ADF4350_MAX_MODULUS) && r_cnt);
1818c2ecf20Sopenharmony_ci		} while (r_cnt == 0);
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci		tmp = freq * (u64)st->r1_mod + (st->fpfd >> 1);
1848c2ecf20Sopenharmony_ci		do_div(tmp, st->fpfd); /* Div round closest (n + d/2)/d */
1858c2ecf20Sopenharmony_ci		st->r0_fract = do_div(tmp, st->r1_mod);
1868c2ecf20Sopenharmony_ci		st->r0_int = tmp;
1878c2ecf20Sopenharmony_ci	} while (mdiv > st->r0_int);
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	band_sel_div = DIV_ROUND_UP(st->fpfd, ADF4350_MAX_BANDSEL_CLK);
1908c2ecf20Sopenharmony_ci
1918c2ecf20Sopenharmony_ci	if (st->r0_fract && st->r1_mod) {
1928c2ecf20Sopenharmony_ci		div_gcd = gcd(st->r1_mod, st->r0_fract);
1938c2ecf20Sopenharmony_ci		st->r1_mod /= div_gcd;
1948c2ecf20Sopenharmony_ci		st->r0_fract /= div_gcd;
1958c2ecf20Sopenharmony_ci	} else {
1968c2ecf20Sopenharmony_ci		st->r0_fract = 0;
1978c2ecf20Sopenharmony_ci		st->r1_mod = 1;
1988c2ecf20Sopenharmony_ci	}
1998c2ecf20Sopenharmony_ci
2008c2ecf20Sopenharmony_ci	dev_dbg(&st->spi->dev, "VCO: %llu Hz, PFD %lu Hz\n"
2018c2ecf20Sopenharmony_ci		"REF_DIV %d, R0_INT %d, R0_FRACT %d\n"
2028c2ecf20Sopenharmony_ci		"R1_MOD %d, RF_DIV %d\nPRESCALER %s, BAND_SEL_DIV %d\n",
2038c2ecf20Sopenharmony_ci		freq, st->fpfd, r_cnt, st->r0_int, st->r0_fract, st->r1_mod,
2048c2ecf20Sopenharmony_ci		1 << st->r4_rf_div_sel, prescaler ? "8/9" : "4/5",
2058c2ecf20Sopenharmony_ci		band_sel_div);
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG0] = ADF4350_REG0_INT(st->r0_int) |
2088c2ecf20Sopenharmony_ci				 ADF4350_REG0_FRACT(st->r0_fract);
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG1] = ADF4350_REG1_PHASE(1) |
2118c2ecf20Sopenharmony_ci				 ADF4350_REG1_MOD(st->r1_mod) |
2128c2ecf20Sopenharmony_ci				 prescaler;
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG2] =
2158c2ecf20Sopenharmony_ci		ADF4350_REG2_10BIT_R_CNT(r_cnt) |
2168c2ecf20Sopenharmony_ci		ADF4350_REG2_DOUBLE_BUFF_EN |
2178c2ecf20Sopenharmony_ci		(pdata->ref_doubler_en ? ADF4350_REG2_RMULT2_EN : 0) |
2188c2ecf20Sopenharmony_ci		(pdata->ref_div2_en ? ADF4350_REG2_RDIV2_EN : 0) |
2198c2ecf20Sopenharmony_ci		(pdata->r2_user_settings & (ADF4350_REG2_PD_POLARITY_POS |
2208c2ecf20Sopenharmony_ci		ADF4350_REG2_LDP_6ns | ADF4350_REG2_LDF_INT_N |
2218c2ecf20Sopenharmony_ci		ADF4350_REG2_CHARGE_PUMP_CURR_uA(5000) |
2228c2ecf20Sopenharmony_ci		ADF4350_REG2_MUXOUT(0x7) | ADF4350_REG2_NOISE_MODE(0x3)));
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG3] = pdata->r3_user_settings &
2258c2ecf20Sopenharmony_ci				 (ADF4350_REG3_12BIT_CLKDIV(0xFFF) |
2268c2ecf20Sopenharmony_ci				 ADF4350_REG3_12BIT_CLKDIV_MODE(0x3) |
2278c2ecf20Sopenharmony_ci				 ADF4350_REG3_12BIT_CSR_EN |
2288c2ecf20Sopenharmony_ci				 ADF4351_REG3_CHARGE_CANCELLATION_EN |
2298c2ecf20Sopenharmony_ci				 ADF4351_REG3_ANTI_BACKLASH_3ns_EN |
2308c2ecf20Sopenharmony_ci				 ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH);
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG4] =
2338c2ecf20Sopenharmony_ci		ADF4350_REG4_FEEDBACK_FUND |
2348c2ecf20Sopenharmony_ci		ADF4350_REG4_RF_DIV_SEL(st->r4_rf_div_sel) |
2358c2ecf20Sopenharmony_ci		ADF4350_REG4_8BIT_BAND_SEL_CLKDIV(band_sel_div) |
2368c2ecf20Sopenharmony_ci		ADF4350_REG4_RF_OUT_EN |
2378c2ecf20Sopenharmony_ci		(pdata->r4_user_settings &
2388c2ecf20Sopenharmony_ci		(ADF4350_REG4_OUTPUT_PWR(0x3) |
2398c2ecf20Sopenharmony_ci		ADF4350_REG4_AUX_OUTPUT_PWR(0x3) |
2408c2ecf20Sopenharmony_ci		ADF4350_REG4_AUX_OUTPUT_EN |
2418c2ecf20Sopenharmony_ci		ADF4350_REG4_AUX_OUTPUT_FUND |
2428c2ecf20Sopenharmony_ci		ADF4350_REG4_MUTE_TILL_LOCK_EN));
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG5] = ADF4350_REG5_LD_PIN_MODE_DIGITAL;
2458c2ecf20Sopenharmony_ci	st->freq_req = freq;
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	return adf4350_sync_config(st);
2488c2ecf20Sopenharmony_ci}
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_cistatic ssize_t adf4350_write(struct iio_dev *indio_dev,
2518c2ecf20Sopenharmony_ci				    uintptr_t private,
2528c2ecf20Sopenharmony_ci				    const struct iio_chan_spec *chan,
2538c2ecf20Sopenharmony_ci				    const char *buf, size_t len)
2548c2ecf20Sopenharmony_ci{
2558c2ecf20Sopenharmony_ci	struct adf4350_state *st = iio_priv(indio_dev);
2568c2ecf20Sopenharmony_ci	unsigned long long readin;
2578c2ecf20Sopenharmony_ci	unsigned long tmp;
2588c2ecf20Sopenharmony_ci	int ret;
2598c2ecf20Sopenharmony_ci
2608c2ecf20Sopenharmony_ci	ret = kstrtoull(buf, 10, &readin);
2618c2ecf20Sopenharmony_ci	if (ret)
2628c2ecf20Sopenharmony_ci		return ret;
2638c2ecf20Sopenharmony_ci
2648c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
2658c2ecf20Sopenharmony_ci	switch ((u32)private) {
2668c2ecf20Sopenharmony_ci	case ADF4350_FREQ:
2678c2ecf20Sopenharmony_ci		ret = adf4350_set_freq(st, readin);
2688c2ecf20Sopenharmony_ci		break;
2698c2ecf20Sopenharmony_ci	case ADF4350_FREQ_REFIN:
2708c2ecf20Sopenharmony_ci		if (readin > ADF4350_MAX_FREQ_REFIN) {
2718c2ecf20Sopenharmony_ci			ret = -EINVAL;
2728c2ecf20Sopenharmony_ci			break;
2738c2ecf20Sopenharmony_ci		}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci		if (st->clk) {
2768c2ecf20Sopenharmony_ci			tmp = clk_round_rate(st->clk, readin);
2778c2ecf20Sopenharmony_ci			if (tmp != readin) {
2788c2ecf20Sopenharmony_ci				ret = -EINVAL;
2798c2ecf20Sopenharmony_ci				break;
2808c2ecf20Sopenharmony_ci			}
2818c2ecf20Sopenharmony_ci			ret = clk_set_rate(st->clk, tmp);
2828c2ecf20Sopenharmony_ci			if (ret < 0)
2838c2ecf20Sopenharmony_ci				break;
2848c2ecf20Sopenharmony_ci		}
2858c2ecf20Sopenharmony_ci		st->clkin = readin;
2868c2ecf20Sopenharmony_ci		ret = adf4350_set_freq(st, st->freq_req);
2878c2ecf20Sopenharmony_ci		break;
2888c2ecf20Sopenharmony_ci	case ADF4350_FREQ_RESOLUTION:
2898c2ecf20Sopenharmony_ci		if (readin == 0)
2908c2ecf20Sopenharmony_ci			ret = -EINVAL;
2918c2ecf20Sopenharmony_ci		else
2928c2ecf20Sopenharmony_ci			st->chspc = readin;
2938c2ecf20Sopenharmony_ci		break;
2948c2ecf20Sopenharmony_ci	case ADF4350_PWRDOWN:
2958c2ecf20Sopenharmony_ci		if (readin)
2968c2ecf20Sopenharmony_ci			st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
2978c2ecf20Sopenharmony_ci		else
2988c2ecf20Sopenharmony_ci			st->regs[ADF4350_REG2] &= ~ADF4350_REG2_POWER_DOWN_EN;
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci		adf4350_sync_config(st);
3018c2ecf20Sopenharmony_ci		break;
3028c2ecf20Sopenharmony_ci	default:
3038c2ecf20Sopenharmony_ci		ret = -EINVAL;
3048c2ecf20Sopenharmony_ci	}
3058c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci	return ret ? ret : len;
3088c2ecf20Sopenharmony_ci}
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_cistatic ssize_t adf4350_read(struct iio_dev *indio_dev,
3118c2ecf20Sopenharmony_ci				   uintptr_t private,
3128c2ecf20Sopenharmony_ci				   const struct iio_chan_spec *chan,
3138c2ecf20Sopenharmony_ci				   char *buf)
3148c2ecf20Sopenharmony_ci{
3158c2ecf20Sopenharmony_ci	struct adf4350_state *st = iio_priv(indio_dev);
3168c2ecf20Sopenharmony_ci	unsigned long long val;
3178c2ecf20Sopenharmony_ci	int ret = 0;
3188c2ecf20Sopenharmony_ci
3198c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
3208c2ecf20Sopenharmony_ci	switch ((u32)private) {
3218c2ecf20Sopenharmony_ci	case ADF4350_FREQ:
3228c2ecf20Sopenharmony_ci		val = (u64)((st->r0_int * st->r1_mod) + st->r0_fract) *
3238c2ecf20Sopenharmony_ci			(u64)st->fpfd;
3248c2ecf20Sopenharmony_ci		do_div(val, st->r1_mod * (1 << st->r4_rf_div_sel));
3258c2ecf20Sopenharmony_ci		/* PLL unlocked? return error */
3268c2ecf20Sopenharmony_ci		if (st->lock_detect_gpiod)
3278c2ecf20Sopenharmony_ci			if (!gpiod_get_value(st->lock_detect_gpiod)) {
3288c2ecf20Sopenharmony_ci				dev_dbg(&st->spi->dev, "PLL un-locked\n");
3298c2ecf20Sopenharmony_ci				ret = -EBUSY;
3308c2ecf20Sopenharmony_ci			}
3318c2ecf20Sopenharmony_ci		break;
3328c2ecf20Sopenharmony_ci	case ADF4350_FREQ_REFIN:
3338c2ecf20Sopenharmony_ci		if (st->clk)
3348c2ecf20Sopenharmony_ci			st->clkin = clk_get_rate(st->clk);
3358c2ecf20Sopenharmony_ci
3368c2ecf20Sopenharmony_ci		val = st->clkin;
3378c2ecf20Sopenharmony_ci		break;
3388c2ecf20Sopenharmony_ci	case ADF4350_FREQ_RESOLUTION:
3398c2ecf20Sopenharmony_ci		val = st->chspc;
3408c2ecf20Sopenharmony_ci		break;
3418c2ecf20Sopenharmony_ci	case ADF4350_PWRDOWN:
3428c2ecf20Sopenharmony_ci		val = !!(st->regs[ADF4350_REG2] & ADF4350_REG2_POWER_DOWN_EN);
3438c2ecf20Sopenharmony_ci		break;
3448c2ecf20Sopenharmony_ci	default:
3458c2ecf20Sopenharmony_ci		ret = -EINVAL;
3468c2ecf20Sopenharmony_ci		val = 0;
3478c2ecf20Sopenharmony_ci	}
3488c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci	return ret < 0 ? ret : sprintf(buf, "%llu\n", val);
3518c2ecf20Sopenharmony_ci}
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci#define _ADF4350_EXT_INFO(_name, _ident) { \
3548c2ecf20Sopenharmony_ci	.name = _name, \
3558c2ecf20Sopenharmony_ci	.read = adf4350_read, \
3568c2ecf20Sopenharmony_ci	.write = adf4350_write, \
3578c2ecf20Sopenharmony_ci	.private = _ident, \
3588c2ecf20Sopenharmony_ci	.shared = IIO_SEPARATE, \
3598c2ecf20Sopenharmony_ci}
3608c2ecf20Sopenharmony_ci
3618c2ecf20Sopenharmony_cistatic const struct iio_chan_spec_ext_info adf4350_ext_info[] = {
3628c2ecf20Sopenharmony_ci	/* Ideally we use IIO_CHAN_INFO_FREQUENCY, but there are
3638c2ecf20Sopenharmony_ci	 * values > 2^32 in order to support the entire frequency range
3648c2ecf20Sopenharmony_ci	 * in Hz. Using scale is a bit ugly.
3658c2ecf20Sopenharmony_ci	 */
3668c2ecf20Sopenharmony_ci	_ADF4350_EXT_INFO("frequency", ADF4350_FREQ),
3678c2ecf20Sopenharmony_ci	_ADF4350_EXT_INFO("frequency_resolution", ADF4350_FREQ_RESOLUTION),
3688c2ecf20Sopenharmony_ci	_ADF4350_EXT_INFO("refin_frequency", ADF4350_FREQ_REFIN),
3698c2ecf20Sopenharmony_ci	_ADF4350_EXT_INFO("powerdown", ADF4350_PWRDOWN),
3708c2ecf20Sopenharmony_ci	{ },
3718c2ecf20Sopenharmony_ci};
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_cistatic const struct iio_chan_spec adf4350_chan = {
3748c2ecf20Sopenharmony_ci	.type = IIO_ALTVOLTAGE,
3758c2ecf20Sopenharmony_ci	.indexed = 1,
3768c2ecf20Sopenharmony_ci	.output = 1,
3778c2ecf20Sopenharmony_ci	.ext_info = adf4350_ext_info,
3788c2ecf20Sopenharmony_ci};
3798c2ecf20Sopenharmony_ci
3808c2ecf20Sopenharmony_cistatic const struct iio_info adf4350_info = {
3818c2ecf20Sopenharmony_ci	.debugfs_reg_access = &adf4350_reg_access,
3828c2ecf20Sopenharmony_ci};
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci#ifdef CONFIG_OF
3858c2ecf20Sopenharmony_cistatic struct adf4350_platform_data *adf4350_parse_dt(struct device *dev)
3868c2ecf20Sopenharmony_ci{
3878c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
3888c2ecf20Sopenharmony_ci	struct adf4350_platform_data *pdata;
3898c2ecf20Sopenharmony_ci	unsigned int tmp;
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_ci	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3928c2ecf20Sopenharmony_ci	if (!pdata)
3938c2ecf20Sopenharmony_ci		return NULL;
3948c2ecf20Sopenharmony_ci
3958c2ecf20Sopenharmony_ci	snprintf(&pdata->name[0], SPI_NAME_SIZE - 1, "%pOFn", np);
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_ci	tmp = 10000;
3988c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,channel-spacing", &tmp);
3998c2ecf20Sopenharmony_ci	pdata->channel_spacing = tmp;
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	tmp = 0;
4028c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,power-up-frequency", &tmp);
4038c2ecf20Sopenharmony_ci	pdata->power_up_frequency = tmp;
4048c2ecf20Sopenharmony_ci
4058c2ecf20Sopenharmony_ci	tmp = 0;
4068c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,reference-div-factor", &tmp);
4078c2ecf20Sopenharmony_ci	pdata->ref_div_factor = tmp;
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_ci	pdata->ref_doubler_en = of_property_read_bool(np,
4108c2ecf20Sopenharmony_ci			"adi,reference-doubler-enable");
4118c2ecf20Sopenharmony_ci	pdata->ref_div2_en = of_property_read_bool(np,
4128c2ecf20Sopenharmony_ci			"adi,reference-div2-enable");
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	/* r2_user_settings */
4158c2ecf20Sopenharmony_ci	pdata->r2_user_settings = of_property_read_bool(np,
4168c2ecf20Sopenharmony_ci			"adi,phase-detector-polarity-positive-enable") ?
4178c2ecf20Sopenharmony_ci			ADF4350_REG2_PD_POLARITY_POS : 0;
4188c2ecf20Sopenharmony_ci	pdata->r2_user_settings |= of_property_read_bool(np,
4198c2ecf20Sopenharmony_ci			"adi,lock-detect-precision-6ns-enable") ?
4208c2ecf20Sopenharmony_ci			ADF4350_REG2_LDP_6ns : 0;
4218c2ecf20Sopenharmony_ci	pdata->r2_user_settings |= of_property_read_bool(np,
4228c2ecf20Sopenharmony_ci			"adi,lock-detect-function-integer-n-enable") ?
4238c2ecf20Sopenharmony_ci			ADF4350_REG2_LDF_INT_N : 0;
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	tmp = 2500;
4268c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,charge-pump-current", &tmp);
4278c2ecf20Sopenharmony_ci	pdata->r2_user_settings |= ADF4350_REG2_CHARGE_PUMP_CURR_uA(tmp);
4288c2ecf20Sopenharmony_ci
4298c2ecf20Sopenharmony_ci	tmp = 0;
4308c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,muxout-select", &tmp);
4318c2ecf20Sopenharmony_ci	pdata->r2_user_settings |= ADF4350_REG2_MUXOUT(tmp);
4328c2ecf20Sopenharmony_ci
4338c2ecf20Sopenharmony_ci	pdata->r2_user_settings |= of_property_read_bool(np,
4348c2ecf20Sopenharmony_ci			"adi,low-spur-mode-enable") ?
4358c2ecf20Sopenharmony_ci			ADF4350_REG2_NOISE_MODE(0x3) : 0;
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_ci	/* r3_user_settings */
4388c2ecf20Sopenharmony_ci
4398c2ecf20Sopenharmony_ci	pdata->r3_user_settings = of_property_read_bool(np,
4408c2ecf20Sopenharmony_ci			"adi,cycle-slip-reduction-enable") ?
4418c2ecf20Sopenharmony_ci			ADF4350_REG3_12BIT_CSR_EN : 0;
4428c2ecf20Sopenharmony_ci	pdata->r3_user_settings |= of_property_read_bool(np,
4438c2ecf20Sopenharmony_ci			"adi,charge-cancellation-enable") ?
4448c2ecf20Sopenharmony_ci			ADF4351_REG3_CHARGE_CANCELLATION_EN : 0;
4458c2ecf20Sopenharmony_ci
4468c2ecf20Sopenharmony_ci	pdata->r3_user_settings |= of_property_read_bool(np,
4478c2ecf20Sopenharmony_ci			"adi,anti-backlash-3ns-enable") ?
4488c2ecf20Sopenharmony_ci			ADF4351_REG3_ANTI_BACKLASH_3ns_EN : 0;
4498c2ecf20Sopenharmony_ci	pdata->r3_user_settings |= of_property_read_bool(np,
4508c2ecf20Sopenharmony_ci			"adi,band-select-clock-mode-high-enable") ?
4518c2ecf20Sopenharmony_ci			ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH : 0;
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_ci	tmp = 0;
4548c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,12bit-clk-divider", &tmp);
4558c2ecf20Sopenharmony_ci	pdata->r3_user_settings |= ADF4350_REG3_12BIT_CLKDIV(tmp);
4568c2ecf20Sopenharmony_ci
4578c2ecf20Sopenharmony_ci	tmp = 0;
4588c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,clk-divider-mode", &tmp);
4598c2ecf20Sopenharmony_ci	pdata->r3_user_settings |= ADF4350_REG3_12BIT_CLKDIV_MODE(tmp);
4608c2ecf20Sopenharmony_ci
4618c2ecf20Sopenharmony_ci	/* r4_user_settings */
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_ci	pdata->r4_user_settings = of_property_read_bool(np,
4648c2ecf20Sopenharmony_ci			"adi,aux-output-enable") ?
4658c2ecf20Sopenharmony_ci			ADF4350_REG4_AUX_OUTPUT_EN : 0;
4668c2ecf20Sopenharmony_ci	pdata->r4_user_settings |= of_property_read_bool(np,
4678c2ecf20Sopenharmony_ci			"adi,aux-output-fundamental-enable") ?
4688c2ecf20Sopenharmony_ci			ADF4350_REG4_AUX_OUTPUT_FUND : 0;
4698c2ecf20Sopenharmony_ci	pdata->r4_user_settings |= of_property_read_bool(np,
4708c2ecf20Sopenharmony_ci			"adi,mute-till-lock-enable") ?
4718c2ecf20Sopenharmony_ci			ADF4350_REG4_MUTE_TILL_LOCK_EN : 0;
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_ci	tmp = 0;
4748c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,output-power", &tmp);
4758c2ecf20Sopenharmony_ci	pdata->r4_user_settings |= ADF4350_REG4_OUTPUT_PWR(tmp);
4768c2ecf20Sopenharmony_ci
4778c2ecf20Sopenharmony_ci	tmp = 0;
4788c2ecf20Sopenharmony_ci	of_property_read_u32(np, "adi,aux-output-power", &tmp);
4798c2ecf20Sopenharmony_ci	pdata->r4_user_settings |= ADF4350_REG4_AUX_OUTPUT_PWR(tmp);
4808c2ecf20Sopenharmony_ci
4818c2ecf20Sopenharmony_ci	return pdata;
4828c2ecf20Sopenharmony_ci}
4838c2ecf20Sopenharmony_ci#else
4848c2ecf20Sopenharmony_cistatic
4858c2ecf20Sopenharmony_cistruct adf4350_platform_data *adf4350_parse_dt(struct device *dev)
4868c2ecf20Sopenharmony_ci{
4878c2ecf20Sopenharmony_ci	return NULL;
4888c2ecf20Sopenharmony_ci}
4898c2ecf20Sopenharmony_ci#endif
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_cistatic int adf4350_probe(struct spi_device *spi)
4928c2ecf20Sopenharmony_ci{
4938c2ecf20Sopenharmony_ci	struct adf4350_platform_data *pdata;
4948c2ecf20Sopenharmony_ci	struct iio_dev *indio_dev;
4958c2ecf20Sopenharmony_ci	struct adf4350_state *st;
4968c2ecf20Sopenharmony_ci	struct clk *clk = NULL;
4978c2ecf20Sopenharmony_ci	int ret;
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_ci	if (spi->dev.of_node) {
5008c2ecf20Sopenharmony_ci		pdata = adf4350_parse_dt(&spi->dev);
5018c2ecf20Sopenharmony_ci		if (pdata == NULL)
5028c2ecf20Sopenharmony_ci			return -EINVAL;
5038c2ecf20Sopenharmony_ci	} else {
5048c2ecf20Sopenharmony_ci		pdata = spi->dev.platform_data;
5058c2ecf20Sopenharmony_ci	}
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_ci	if (!pdata) {
5088c2ecf20Sopenharmony_ci		dev_warn(&spi->dev, "no platform data? using default\n");
5098c2ecf20Sopenharmony_ci		pdata = &default_pdata;
5108c2ecf20Sopenharmony_ci	}
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci	if (!pdata->clkin) {
5138c2ecf20Sopenharmony_ci		clk = devm_clk_get(&spi->dev, "clkin");
5148c2ecf20Sopenharmony_ci		if (IS_ERR(clk))
5158c2ecf20Sopenharmony_ci			return -EPROBE_DEFER;
5168c2ecf20Sopenharmony_ci
5178c2ecf20Sopenharmony_ci		ret = clk_prepare_enable(clk);
5188c2ecf20Sopenharmony_ci		if (ret < 0)
5198c2ecf20Sopenharmony_ci			return ret;
5208c2ecf20Sopenharmony_ci	}
5218c2ecf20Sopenharmony_ci
5228c2ecf20Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
5238c2ecf20Sopenharmony_ci	if (indio_dev == NULL) {
5248c2ecf20Sopenharmony_ci		ret =  -ENOMEM;
5258c2ecf20Sopenharmony_ci		goto error_disable_clk;
5268c2ecf20Sopenharmony_ci	}
5278c2ecf20Sopenharmony_ci
5288c2ecf20Sopenharmony_ci	st = iio_priv(indio_dev);
5298c2ecf20Sopenharmony_ci
5308c2ecf20Sopenharmony_ci	st->reg = devm_regulator_get(&spi->dev, "vcc");
5318c2ecf20Sopenharmony_ci	if (!IS_ERR(st->reg)) {
5328c2ecf20Sopenharmony_ci		ret = regulator_enable(st->reg);
5338c2ecf20Sopenharmony_ci		if (ret)
5348c2ecf20Sopenharmony_ci			goto error_disable_clk;
5358c2ecf20Sopenharmony_ci	}
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	spi_set_drvdata(spi, indio_dev);
5388c2ecf20Sopenharmony_ci	st->spi = spi;
5398c2ecf20Sopenharmony_ci	st->pdata = pdata;
5408c2ecf20Sopenharmony_ci
5418c2ecf20Sopenharmony_ci	indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
5428c2ecf20Sopenharmony_ci		spi_get_device_id(spi)->name;
5438c2ecf20Sopenharmony_ci
5448c2ecf20Sopenharmony_ci	indio_dev->info = &adf4350_info;
5458c2ecf20Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
5468c2ecf20Sopenharmony_ci	indio_dev->channels = &adf4350_chan;
5478c2ecf20Sopenharmony_ci	indio_dev->num_channels = 1;
5488c2ecf20Sopenharmony_ci
5498c2ecf20Sopenharmony_ci	mutex_init(&st->lock);
5508c2ecf20Sopenharmony_ci
5518c2ecf20Sopenharmony_ci	st->chspc = pdata->channel_spacing;
5528c2ecf20Sopenharmony_ci	if (clk) {
5538c2ecf20Sopenharmony_ci		st->clk = clk;
5548c2ecf20Sopenharmony_ci		st->clkin = clk_get_rate(clk);
5558c2ecf20Sopenharmony_ci	} else {
5568c2ecf20Sopenharmony_ci		st->clkin = pdata->clkin;
5578c2ecf20Sopenharmony_ci	}
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	st->min_out_freq = spi_get_device_id(spi)->driver_data == 4351 ?
5608c2ecf20Sopenharmony_ci		ADF4351_MIN_OUT_FREQ : ADF4350_MIN_OUT_FREQ;
5618c2ecf20Sopenharmony_ci
5628c2ecf20Sopenharmony_ci	memset(st->regs_hw, 0xFF, sizeof(st->regs_hw));
5638c2ecf20Sopenharmony_ci
5648c2ecf20Sopenharmony_ci	st->lock_detect_gpiod = devm_gpiod_get_optional(&spi->dev, NULL,
5658c2ecf20Sopenharmony_ci							GPIOD_IN);
5668c2ecf20Sopenharmony_ci	if (IS_ERR(st->lock_detect_gpiod)) {
5678c2ecf20Sopenharmony_ci		ret = PTR_ERR(st->lock_detect_gpiod);
5688c2ecf20Sopenharmony_ci		goto error_disable_reg;
5698c2ecf20Sopenharmony_ci	}
5708c2ecf20Sopenharmony_ci
5718c2ecf20Sopenharmony_ci	if (pdata->power_up_frequency) {
5728c2ecf20Sopenharmony_ci		ret = adf4350_set_freq(st, pdata->power_up_frequency);
5738c2ecf20Sopenharmony_ci		if (ret)
5748c2ecf20Sopenharmony_ci			goto error_disable_reg;
5758c2ecf20Sopenharmony_ci	}
5768c2ecf20Sopenharmony_ci
5778c2ecf20Sopenharmony_ci	ret = iio_device_register(indio_dev);
5788c2ecf20Sopenharmony_ci	if (ret)
5798c2ecf20Sopenharmony_ci		goto error_disable_reg;
5808c2ecf20Sopenharmony_ci
5818c2ecf20Sopenharmony_ci	return 0;
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_cierror_disable_reg:
5848c2ecf20Sopenharmony_ci	if (!IS_ERR(st->reg))
5858c2ecf20Sopenharmony_ci		regulator_disable(st->reg);
5868c2ecf20Sopenharmony_cierror_disable_clk:
5878c2ecf20Sopenharmony_ci	if (clk)
5888c2ecf20Sopenharmony_ci		clk_disable_unprepare(clk);
5898c2ecf20Sopenharmony_ci
5908c2ecf20Sopenharmony_ci	return ret;
5918c2ecf20Sopenharmony_ci}
5928c2ecf20Sopenharmony_ci
5938c2ecf20Sopenharmony_cistatic int adf4350_remove(struct spi_device *spi)
5948c2ecf20Sopenharmony_ci{
5958c2ecf20Sopenharmony_ci	struct iio_dev *indio_dev = spi_get_drvdata(spi);
5968c2ecf20Sopenharmony_ci	struct adf4350_state *st = iio_priv(indio_dev);
5978c2ecf20Sopenharmony_ci	struct regulator *reg = st->reg;
5988c2ecf20Sopenharmony_ci
5998c2ecf20Sopenharmony_ci	st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
6008c2ecf20Sopenharmony_ci	adf4350_sync_config(st);
6018c2ecf20Sopenharmony_ci
6028c2ecf20Sopenharmony_ci	iio_device_unregister(indio_dev);
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_ci	if (st->clk)
6058c2ecf20Sopenharmony_ci		clk_disable_unprepare(st->clk);
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_ci	if (!IS_ERR(reg))
6088c2ecf20Sopenharmony_ci		regulator_disable(reg);
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_ci	return 0;
6118c2ecf20Sopenharmony_ci}
6128c2ecf20Sopenharmony_ci
6138c2ecf20Sopenharmony_cistatic const struct of_device_id adf4350_of_match[] = {
6148c2ecf20Sopenharmony_ci	{ .compatible = "adi,adf4350", },
6158c2ecf20Sopenharmony_ci	{ .compatible = "adi,adf4351", },
6168c2ecf20Sopenharmony_ci	{ /* sentinel */ },
6178c2ecf20Sopenharmony_ci};
6188c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, adf4350_of_match);
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_cistatic const struct spi_device_id adf4350_id[] = {
6218c2ecf20Sopenharmony_ci	{"adf4350", 4350},
6228c2ecf20Sopenharmony_ci	{"adf4351", 4351},
6238c2ecf20Sopenharmony_ci	{}
6248c2ecf20Sopenharmony_ci};
6258c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(spi, adf4350_id);
6268c2ecf20Sopenharmony_ci
6278c2ecf20Sopenharmony_cistatic struct spi_driver adf4350_driver = {
6288c2ecf20Sopenharmony_ci	.driver = {
6298c2ecf20Sopenharmony_ci		.name	= "adf4350",
6308c2ecf20Sopenharmony_ci		.of_match_table = of_match_ptr(adf4350_of_match),
6318c2ecf20Sopenharmony_ci	},
6328c2ecf20Sopenharmony_ci	.probe		= adf4350_probe,
6338c2ecf20Sopenharmony_ci	.remove		= adf4350_remove,
6348c2ecf20Sopenharmony_ci	.id_table	= adf4350_id,
6358c2ecf20Sopenharmony_ci};
6368c2ecf20Sopenharmony_cimodule_spi_driver(adf4350_driver);
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_ciMODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
6398c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices ADF4350/ADF4351 PLL");
6408c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
641