xref: /kernel/linux/linux-5.10/drivers/iio/dac/ad5764.c (revision 8c2ecf20)
18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Analog devices AD5764, AD5764R, AD5744, AD5744R quad-channel
48c2ecf20Sopenharmony_ci * Digital to Analog Converters driver
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci * Copyright 2011 Analog Devices Inc.
78c2ecf20Sopenharmony_ci */
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/device.h>
108c2ecf20Sopenharmony_ci#include <linux/err.h>
118c2ecf20Sopenharmony_ci#include <linux/module.h>
128c2ecf20Sopenharmony_ci#include <linux/kernel.h>
138c2ecf20Sopenharmony_ci#include <linux/spi/spi.h>
148c2ecf20Sopenharmony_ci#include <linux/slab.h>
158c2ecf20Sopenharmony_ci#include <linux/sysfs.h>
168c2ecf20Sopenharmony_ci#include <linux/regulator/consumer.h>
178c2ecf20Sopenharmony_ci
188c2ecf20Sopenharmony_ci#include <linux/iio/iio.h>
198c2ecf20Sopenharmony_ci#include <linux/iio/sysfs.h>
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#define AD5764_REG_SF_NOP			0x0
228c2ecf20Sopenharmony_ci#define AD5764_REG_SF_CONFIG			0x1
238c2ecf20Sopenharmony_ci#define AD5764_REG_SF_CLEAR			0x4
248c2ecf20Sopenharmony_ci#define AD5764_REG_SF_LOAD			0x5
258c2ecf20Sopenharmony_ci#define AD5764_REG_DATA(x)			((2 << 3) | (x))
268c2ecf20Sopenharmony_ci#define AD5764_REG_COARSE_GAIN(x)		((3 << 3) | (x))
278c2ecf20Sopenharmony_ci#define AD5764_REG_FINE_GAIN(x)			((4 << 3) | (x))
288c2ecf20Sopenharmony_ci#define AD5764_REG_OFFSET(x)			((5 << 3) | (x))
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#define AD5764_NUM_CHANNELS 4
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci/**
338c2ecf20Sopenharmony_ci * struct ad5764_chip_info - chip specific information
348c2ecf20Sopenharmony_ci * @int_vref:	Value of the internal reference voltage in uV - 0 if external
358c2ecf20Sopenharmony_ci *		reference voltage is used
368c2ecf20Sopenharmony_ci * @channels:	channel specification
378c2ecf20Sopenharmony_ci*/
388c2ecf20Sopenharmony_cistruct ad5764_chip_info {
398c2ecf20Sopenharmony_ci	unsigned long int_vref;
408c2ecf20Sopenharmony_ci	const struct iio_chan_spec *channels;
418c2ecf20Sopenharmony_ci};
428c2ecf20Sopenharmony_ci
438c2ecf20Sopenharmony_ci/**
448c2ecf20Sopenharmony_ci * struct ad5764_state - driver instance specific data
458c2ecf20Sopenharmony_ci * @spi:		spi_device
468c2ecf20Sopenharmony_ci * @chip_info:		chip info
478c2ecf20Sopenharmony_ci * @vref_reg:		vref supply regulators
488c2ecf20Sopenharmony_ci * @lock:		lock to protect the data buffer during SPI ops
498c2ecf20Sopenharmony_ci * @data:		spi transfer buffers
508c2ecf20Sopenharmony_ci */
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_cistruct ad5764_state {
538c2ecf20Sopenharmony_ci	struct spi_device		*spi;
548c2ecf20Sopenharmony_ci	const struct ad5764_chip_info	*chip_info;
558c2ecf20Sopenharmony_ci	struct regulator_bulk_data	vref_reg[2];
568c2ecf20Sopenharmony_ci	struct mutex			lock;
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	/*
598c2ecf20Sopenharmony_ci	 * DMA (thus cache coherency maintenance) requires the
608c2ecf20Sopenharmony_ci	 * transfer buffers to live in their own cache lines.
618c2ecf20Sopenharmony_ci	 */
628c2ecf20Sopenharmony_ci	union {
638c2ecf20Sopenharmony_ci		__be32 d32;
648c2ecf20Sopenharmony_ci		u8 d8[4];
658c2ecf20Sopenharmony_ci	} data[2] ____cacheline_aligned;
668c2ecf20Sopenharmony_ci};
678c2ecf20Sopenharmony_ci
688c2ecf20Sopenharmony_cienum ad5764_type {
698c2ecf20Sopenharmony_ci	ID_AD5744,
708c2ecf20Sopenharmony_ci	ID_AD5744R,
718c2ecf20Sopenharmony_ci	ID_AD5764,
728c2ecf20Sopenharmony_ci	ID_AD5764R,
738c2ecf20Sopenharmony_ci};
748c2ecf20Sopenharmony_ci
758c2ecf20Sopenharmony_ci#define AD5764_CHANNEL(_chan, _bits) {				\
768c2ecf20Sopenharmony_ci	.type = IIO_VOLTAGE,					\
778c2ecf20Sopenharmony_ci	.indexed = 1,						\
788c2ecf20Sopenharmony_ci	.output = 1,						\
798c2ecf20Sopenharmony_ci	.channel = (_chan),					\
808c2ecf20Sopenharmony_ci	.address = (_chan),					\
818c2ecf20Sopenharmony_ci	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
828c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_SCALE) |			\
838c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_CALIBSCALE) |			\
848c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_CALIBBIAS),			\
858c2ecf20Sopenharmony_ci	.info_mask_shared_by_type = BIT(IIO_CHAN_INFO_OFFSET),	\
868c2ecf20Sopenharmony_ci	.scan_type = {						\
878c2ecf20Sopenharmony_ci		.sign = 'u',					\
888c2ecf20Sopenharmony_ci		.realbits = (_bits),				\
898c2ecf20Sopenharmony_ci		.storagebits = 16,				\
908c2ecf20Sopenharmony_ci		.shift = 16 - (_bits),				\
918c2ecf20Sopenharmony_ci	},							\
928c2ecf20Sopenharmony_ci}
938c2ecf20Sopenharmony_ci
948c2ecf20Sopenharmony_ci#define DECLARE_AD5764_CHANNELS(_name, _bits) \
958c2ecf20Sopenharmony_ciconst struct iio_chan_spec _name##_channels[] = { \
968c2ecf20Sopenharmony_ci	AD5764_CHANNEL(0, (_bits)), \
978c2ecf20Sopenharmony_ci	AD5764_CHANNEL(1, (_bits)), \
988c2ecf20Sopenharmony_ci	AD5764_CHANNEL(2, (_bits)), \
998c2ecf20Sopenharmony_ci	AD5764_CHANNEL(3, (_bits)), \
1008c2ecf20Sopenharmony_ci};
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_cistatic DECLARE_AD5764_CHANNELS(ad5764, 16);
1038c2ecf20Sopenharmony_cistatic DECLARE_AD5764_CHANNELS(ad5744, 14);
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_cistatic const struct ad5764_chip_info ad5764_chip_infos[] = {
1068c2ecf20Sopenharmony_ci	[ID_AD5744] = {
1078c2ecf20Sopenharmony_ci		.int_vref = 0,
1088c2ecf20Sopenharmony_ci		.channels = ad5744_channels,
1098c2ecf20Sopenharmony_ci	},
1108c2ecf20Sopenharmony_ci	[ID_AD5744R] = {
1118c2ecf20Sopenharmony_ci		.int_vref = 5000000,
1128c2ecf20Sopenharmony_ci		.channels = ad5744_channels,
1138c2ecf20Sopenharmony_ci	},
1148c2ecf20Sopenharmony_ci	[ID_AD5764] = {
1158c2ecf20Sopenharmony_ci		.int_vref = 0,
1168c2ecf20Sopenharmony_ci		.channels = ad5764_channels,
1178c2ecf20Sopenharmony_ci	},
1188c2ecf20Sopenharmony_ci	[ID_AD5764R] = {
1198c2ecf20Sopenharmony_ci		.int_vref = 5000000,
1208c2ecf20Sopenharmony_ci		.channels = ad5764_channels,
1218c2ecf20Sopenharmony_ci	},
1228c2ecf20Sopenharmony_ci};
1238c2ecf20Sopenharmony_ci
1248c2ecf20Sopenharmony_cistatic int ad5764_write(struct iio_dev *indio_dev, unsigned int reg,
1258c2ecf20Sopenharmony_ci	unsigned int val)
1268c2ecf20Sopenharmony_ci{
1278c2ecf20Sopenharmony_ci	struct ad5764_state *st = iio_priv(indio_dev);
1288c2ecf20Sopenharmony_ci	int ret;
1298c2ecf20Sopenharmony_ci
1308c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
1318c2ecf20Sopenharmony_ci	st->data[0].d32 = cpu_to_be32((reg << 16) | val);
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci	ret = spi_write(st->spi, &st->data[0].d8[1], 3);
1348c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci	return ret;
1378c2ecf20Sopenharmony_ci}
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_cistatic int ad5764_read(struct iio_dev *indio_dev, unsigned int reg,
1408c2ecf20Sopenharmony_ci	unsigned int *val)
1418c2ecf20Sopenharmony_ci{
1428c2ecf20Sopenharmony_ci	struct ad5764_state *st = iio_priv(indio_dev);
1438c2ecf20Sopenharmony_ci	int ret;
1448c2ecf20Sopenharmony_ci	struct spi_transfer t[] = {
1458c2ecf20Sopenharmony_ci		{
1468c2ecf20Sopenharmony_ci			.tx_buf = &st->data[0].d8[1],
1478c2ecf20Sopenharmony_ci			.len = 3,
1488c2ecf20Sopenharmony_ci			.cs_change = 1,
1498c2ecf20Sopenharmony_ci		}, {
1508c2ecf20Sopenharmony_ci			.rx_buf = &st->data[1].d8[1],
1518c2ecf20Sopenharmony_ci			.len = 3,
1528c2ecf20Sopenharmony_ci		},
1538c2ecf20Sopenharmony_ci	};
1548c2ecf20Sopenharmony_ci
1558c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	st->data[0].d32 = cpu_to_be32((1 << 23) | (reg << 16));
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_ci	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
1608c2ecf20Sopenharmony_ci	if (ret >= 0)
1618c2ecf20Sopenharmony_ci		*val = be32_to_cpu(st->data[1].d32) & 0xffff;
1628c2ecf20Sopenharmony_ci
1638c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
1648c2ecf20Sopenharmony_ci
1658c2ecf20Sopenharmony_ci	return ret;
1668c2ecf20Sopenharmony_ci}
1678c2ecf20Sopenharmony_ci
1688c2ecf20Sopenharmony_cistatic int ad5764_chan_info_to_reg(struct iio_chan_spec const *chan, long info)
1698c2ecf20Sopenharmony_ci{
1708c2ecf20Sopenharmony_ci	switch (info) {
1718c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
1728c2ecf20Sopenharmony_ci		return AD5764_REG_DATA(chan->address);
1738c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBBIAS:
1748c2ecf20Sopenharmony_ci		return AD5764_REG_OFFSET(chan->address);
1758c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBSCALE:
1768c2ecf20Sopenharmony_ci		return AD5764_REG_FINE_GAIN(chan->address);
1778c2ecf20Sopenharmony_ci	default:
1788c2ecf20Sopenharmony_ci		break;
1798c2ecf20Sopenharmony_ci	}
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci	return 0;
1828c2ecf20Sopenharmony_ci}
1838c2ecf20Sopenharmony_ci
1848c2ecf20Sopenharmony_cistatic int ad5764_write_raw(struct iio_dev *indio_dev,
1858c2ecf20Sopenharmony_ci	struct iio_chan_spec const *chan, int val, int val2, long info)
1868c2ecf20Sopenharmony_ci{
1878c2ecf20Sopenharmony_ci	const int max_val = (1 << chan->scan_type.realbits);
1888c2ecf20Sopenharmony_ci	unsigned int reg;
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci	switch (info) {
1918c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
1928c2ecf20Sopenharmony_ci		if (val >= max_val || val < 0)
1938c2ecf20Sopenharmony_ci			return -EINVAL;
1948c2ecf20Sopenharmony_ci		val <<= chan->scan_type.shift;
1958c2ecf20Sopenharmony_ci		break;
1968c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBBIAS:
1978c2ecf20Sopenharmony_ci		if (val >= 128 || val < -128)
1988c2ecf20Sopenharmony_ci			return -EINVAL;
1998c2ecf20Sopenharmony_ci		break;
2008c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBSCALE:
2018c2ecf20Sopenharmony_ci		if (val >= 32 || val < -32)
2028c2ecf20Sopenharmony_ci			return -EINVAL;
2038c2ecf20Sopenharmony_ci		break;
2048c2ecf20Sopenharmony_ci	default:
2058c2ecf20Sopenharmony_ci		return -EINVAL;
2068c2ecf20Sopenharmony_ci	}
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci	reg = ad5764_chan_info_to_reg(chan, info);
2098c2ecf20Sopenharmony_ci	return ad5764_write(indio_dev, reg, (u16)val);
2108c2ecf20Sopenharmony_ci}
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_cistatic int ad5764_get_channel_vref(struct ad5764_state *st,
2138c2ecf20Sopenharmony_ci	unsigned int channel)
2148c2ecf20Sopenharmony_ci{
2158c2ecf20Sopenharmony_ci	if (st->chip_info->int_vref)
2168c2ecf20Sopenharmony_ci		return st->chip_info->int_vref;
2178c2ecf20Sopenharmony_ci	else
2188c2ecf20Sopenharmony_ci		return regulator_get_voltage(st->vref_reg[channel / 2].consumer);
2198c2ecf20Sopenharmony_ci}
2208c2ecf20Sopenharmony_ci
2218c2ecf20Sopenharmony_cistatic int ad5764_read_raw(struct iio_dev *indio_dev,
2228c2ecf20Sopenharmony_ci	struct iio_chan_spec const *chan, int *val, int *val2, long info)
2238c2ecf20Sopenharmony_ci{
2248c2ecf20Sopenharmony_ci	struct ad5764_state *st = iio_priv(indio_dev);
2258c2ecf20Sopenharmony_ci	unsigned int reg;
2268c2ecf20Sopenharmony_ci	int vref;
2278c2ecf20Sopenharmony_ci	int ret;
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	switch (info) {
2308c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
2318c2ecf20Sopenharmony_ci		reg = AD5764_REG_DATA(chan->address);
2328c2ecf20Sopenharmony_ci		ret = ad5764_read(indio_dev, reg, val);
2338c2ecf20Sopenharmony_ci		if (ret < 0)
2348c2ecf20Sopenharmony_ci			return ret;
2358c2ecf20Sopenharmony_ci		*val >>= chan->scan_type.shift;
2368c2ecf20Sopenharmony_ci		return IIO_VAL_INT;
2378c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBBIAS:
2388c2ecf20Sopenharmony_ci		reg = AD5764_REG_OFFSET(chan->address);
2398c2ecf20Sopenharmony_ci		ret = ad5764_read(indio_dev, reg, val);
2408c2ecf20Sopenharmony_ci		if (ret < 0)
2418c2ecf20Sopenharmony_ci			return ret;
2428c2ecf20Sopenharmony_ci		*val = sign_extend32(*val, 7);
2438c2ecf20Sopenharmony_ci		return IIO_VAL_INT;
2448c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBSCALE:
2458c2ecf20Sopenharmony_ci		reg = AD5764_REG_FINE_GAIN(chan->address);
2468c2ecf20Sopenharmony_ci		ret = ad5764_read(indio_dev, reg, val);
2478c2ecf20Sopenharmony_ci		if (ret < 0)
2488c2ecf20Sopenharmony_ci			return ret;
2498c2ecf20Sopenharmony_ci		*val = sign_extend32(*val, 5);
2508c2ecf20Sopenharmony_ci		return IIO_VAL_INT;
2518c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
2528c2ecf20Sopenharmony_ci		/* vout = 4 * vref + ((dac_code / 65536) - 0.5) */
2538c2ecf20Sopenharmony_ci		vref = ad5764_get_channel_vref(st, chan->channel);
2548c2ecf20Sopenharmony_ci		if (vref < 0)
2558c2ecf20Sopenharmony_ci			return vref;
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci		*val = vref * 4 / 1000;
2588c2ecf20Sopenharmony_ci		*val2 = chan->scan_type.realbits;
2598c2ecf20Sopenharmony_ci		return IIO_VAL_FRACTIONAL_LOG2;
2608c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
2618c2ecf20Sopenharmony_ci		*val = -(1 << chan->scan_type.realbits) / 2;
2628c2ecf20Sopenharmony_ci		return IIO_VAL_INT;
2638c2ecf20Sopenharmony_ci	}
2648c2ecf20Sopenharmony_ci
2658c2ecf20Sopenharmony_ci	return -EINVAL;
2668c2ecf20Sopenharmony_ci}
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_cistatic const struct iio_info ad5764_info = {
2698c2ecf20Sopenharmony_ci	.read_raw = ad5764_read_raw,
2708c2ecf20Sopenharmony_ci	.write_raw = ad5764_write_raw,
2718c2ecf20Sopenharmony_ci};
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_cistatic int ad5764_probe(struct spi_device *spi)
2748c2ecf20Sopenharmony_ci{
2758c2ecf20Sopenharmony_ci	enum ad5764_type type = spi_get_device_id(spi)->driver_data;
2768c2ecf20Sopenharmony_ci	struct iio_dev *indio_dev;
2778c2ecf20Sopenharmony_ci	struct ad5764_state *st;
2788c2ecf20Sopenharmony_ci	int ret;
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
2818c2ecf20Sopenharmony_ci	if (indio_dev == NULL) {
2828c2ecf20Sopenharmony_ci		dev_err(&spi->dev, "Failed to allocate iio device\n");
2838c2ecf20Sopenharmony_ci		return -ENOMEM;
2848c2ecf20Sopenharmony_ci	}
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	st = iio_priv(indio_dev);
2878c2ecf20Sopenharmony_ci	spi_set_drvdata(spi, indio_dev);
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	st->spi = spi;
2908c2ecf20Sopenharmony_ci	st->chip_info = &ad5764_chip_infos[type];
2918c2ecf20Sopenharmony_ci
2928c2ecf20Sopenharmony_ci	indio_dev->name = spi_get_device_id(spi)->name;
2938c2ecf20Sopenharmony_ci	indio_dev->info = &ad5764_info;
2948c2ecf20Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
2958c2ecf20Sopenharmony_ci	indio_dev->num_channels = AD5764_NUM_CHANNELS;
2968c2ecf20Sopenharmony_ci	indio_dev->channels = st->chip_info->channels;
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_ci	mutex_init(&st->lock);
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	if (st->chip_info->int_vref == 0) {
3018c2ecf20Sopenharmony_ci		st->vref_reg[0].supply = "vrefAB";
3028c2ecf20Sopenharmony_ci		st->vref_reg[1].supply = "vrefCD";
3038c2ecf20Sopenharmony_ci
3048c2ecf20Sopenharmony_ci		ret = devm_regulator_bulk_get(&st->spi->dev,
3058c2ecf20Sopenharmony_ci			ARRAY_SIZE(st->vref_reg), st->vref_reg);
3068c2ecf20Sopenharmony_ci		if (ret) {
3078c2ecf20Sopenharmony_ci			dev_err(&spi->dev, "Failed to request vref regulators: %d\n",
3088c2ecf20Sopenharmony_ci				ret);
3098c2ecf20Sopenharmony_ci			return ret;
3108c2ecf20Sopenharmony_ci		}
3118c2ecf20Sopenharmony_ci
3128c2ecf20Sopenharmony_ci		ret = regulator_bulk_enable(ARRAY_SIZE(st->vref_reg),
3138c2ecf20Sopenharmony_ci			st->vref_reg);
3148c2ecf20Sopenharmony_ci		if (ret) {
3158c2ecf20Sopenharmony_ci			dev_err(&spi->dev, "Failed to enable vref regulators: %d\n",
3168c2ecf20Sopenharmony_ci				ret);
3178c2ecf20Sopenharmony_ci			return ret;
3188c2ecf20Sopenharmony_ci		}
3198c2ecf20Sopenharmony_ci	}
3208c2ecf20Sopenharmony_ci
3218c2ecf20Sopenharmony_ci	ret = iio_device_register(indio_dev);
3228c2ecf20Sopenharmony_ci	if (ret) {
3238c2ecf20Sopenharmony_ci		dev_err(&spi->dev, "Failed to register iio device: %d\n", ret);
3248c2ecf20Sopenharmony_ci		goto error_disable_reg;
3258c2ecf20Sopenharmony_ci	}
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	return 0;
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_cierror_disable_reg:
3308c2ecf20Sopenharmony_ci	if (st->chip_info->int_vref == 0)
3318c2ecf20Sopenharmony_ci		regulator_bulk_disable(ARRAY_SIZE(st->vref_reg), st->vref_reg);
3328c2ecf20Sopenharmony_ci	return ret;
3338c2ecf20Sopenharmony_ci}
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_cistatic int ad5764_remove(struct spi_device *spi)
3368c2ecf20Sopenharmony_ci{
3378c2ecf20Sopenharmony_ci	struct iio_dev *indio_dev = spi_get_drvdata(spi);
3388c2ecf20Sopenharmony_ci	struct ad5764_state *st = iio_priv(indio_dev);
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_ci	iio_device_unregister(indio_dev);
3418c2ecf20Sopenharmony_ci
3428c2ecf20Sopenharmony_ci	if (st->chip_info->int_vref == 0)
3438c2ecf20Sopenharmony_ci		regulator_bulk_disable(ARRAY_SIZE(st->vref_reg), st->vref_reg);
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_ci	return 0;
3468c2ecf20Sopenharmony_ci}
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_cistatic const struct spi_device_id ad5764_ids[] = {
3498c2ecf20Sopenharmony_ci	{ "ad5744", ID_AD5744 },
3508c2ecf20Sopenharmony_ci	{ "ad5744r", ID_AD5744R },
3518c2ecf20Sopenharmony_ci	{ "ad5764", ID_AD5764 },
3528c2ecf20Sopenharmony_ci	{ "ad5764r", ID_AD5764R },
3538c2ecf20Sopenharmony_ci	{ }
3548c2ecf20Sopenharmony_ci};
3558c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(spi, ad5764_ids);
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_cistatic struct spi_driver ad5764_driver = {
3588c2ecf20Sopenharmony_ci	.driver = {
3598c2ecf20Sopenharmony_ci		.name = "ad5764",
3608c2ecf20Sopenharmony_ci	},
3618c2ecf20Sopenharmony_ci	.probe = ad5764_probe,
3628c2ecf20Sopenharmony_ci	.remove = ad5764_remove,
3638c2ecf20Sopenharmony_ci	.id_table = ad5764_ids,
3648c2ecf20Sopenharmony_ci};
3658c2ecf20Sopenharmony_cimodule_spi_driver(ad5764_driver);
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_ciMODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
3688c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices AD5744/AD5744R/AD5764/AD5764R DAC");
3698c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
370