18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * AD5755, AD5755-1, AD5757, AD5735, AD5737 Digital to analog converters driver
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Copyright 2012 Analog Devices Inc.
68c2ecf20Sopenharmony_ci */
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci#include <linux/device.h>
98c2ecf20Sopenharmony_ci#include <linux/err.h>
108c2ecf20Sopenharmony_ci#include <linux/module.h>
118c2ecf20Sopenharmony_ci#include <linux/kernel.h>
128c2ecf20Sopenharmony_ci#include <linux/spi/spi.h>
138c2ecf20Sopenharmony_ci#include <linux/slab.h>
148c2ecf20Sopenharmony_ci#include <linux/sysfs.h>
158c2ecf20Sopenharmony_ci#include <linux/delay.h>
168c2ecf20Sopenharmony_ci#include <linux/of.h>
178c2ecf20Sopenharmony_ci#include <linux/iio/iio.h>
188c2ecf20Sopenharmony_ci#include <linux/iio/sysfs.h>
198c2ecf20Sopenharmony_ci#include <linux/platform_data/ad5755.h>
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_ci#define AD5755_NUM_CHANNELS 4
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#define AD5755_ADDR(x)			((x) << 16)
248c2ecf20Sopenharmony_ci
258c2ecf20Sopenharmony_ci#define AD5755_WRITE_REG_DATA(chan)	(chan)
268c2ecf20Sopenharmony_ci#define AD5755_WRITE_REG_GAIN(chan)	(0x08 | (chan))
278c2ecf20Sopenharmony_ci#define AD5755_WRITE_REG_OFFSET(chan)	(0x10 | (chan))
288c2ecf20Sopenharmony_ci#define AD5755_WRITE_REG_CTRL(chan)	(0x1c | (chan))
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#define AD5755_READ_REG_DATA(chan)	(chan)
318c2ecf20Sopenharmony_ci#define AD5755_READ_REG_CTRL(chan)	(0x4 | (chan))
328c2ecf20Sopenharmony_ci#define AD5755_READ_REG_GAIN(chan)	(0x8 | (chan))
338c2ecf20Sopenharmony_ci#define AD5755_READ_REG_OFFSET(chan)	(0xc | (chan))
348c2ecf20Sopenharmony_ci#define AD5755_READ_REG_CLEAR(chan)	(0x10 | (chan))
358c2ecf20Sopenharmony_ci#define AD5755_READ_REG_SLEW(chan)	(0x14 | (chan))
368c2ecf20Sopenharmony_ci#define AD5755_READ_REG_STATUS		0x18
378c2ecf20Sopenharmony_ci#define AD5755_READ_REG_MAIN		0x19
388c2ecf20Sopenharmony_ci#define AD5755_READ_REG_DC_DC		0x1a
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_ci#define AD5755_CTRL_REG_SLEW	0x0
418c2ecf20Sopenharmony_ci#define AD5755_CTRL_REG_MAIN	0x1
428c2ecf20Sopenharmony_ci#define AD5755_CTRL_REG_DAC	0x2
438c2ecf20Sopenharmony_ci#define AD5755_CTRL_REG_DC_DC	0x3
448c2ecf20Sopenharmony_ci#define AD5755_CTRL_REG_SW	0x4
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci#define AD5755_READ_FLAG 0x800000
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci#define AD5755_NOOP 0x1CE000
498c2ecf20Sopenharmony_ci
508c2ecf20Sopenharmony_ci#define AD5755_DAC_INT_EN			BIT(8)
518c2ecf20Sopenharmony_ci#define AD5755_DAC_CLR_EN			BIT(7)
528c2ecf20Sopenharmony_ci#define AD5755_DAC_OUT_EN			BIT(6)
538c2ecf20Sopenharmony_ci#define AD5755_DAC_INT_CURRENT_SENSE_RESISTOR	BIT(5)
548c2ecf20Sopenharmony_ci#define AD5755_DAC_DC_DC_EN			BIT(4)
558c2ecf20Sopenharmony_ci#define AD5755_DAC_VOLTAGE_OVERRANGE_EN		BIT(3)
568c2ecf20Sopenharmony_ci
578c2ecf20Sopenharmony_ci#define AD5755_DC_DC_MAXV			0
588c2ecf20Sopenharmony_ci#define AD5755_DC_DC_FREQ_SHIFT			2
598c2ecf20Sopenharmony_ci#define AD5755_DC_DC_PHASE_SHIFT		4
608c2ecf20Sopenharmony_ci#define AD5755_EXT_DC_DC_COMP_RES		BIT(6)
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci#define AD5755_SLEW_STEP_SIZE_SHIFT		0
638c2ecf20Sopenharmony_ci#define AD5755_SLEW_RATE_SHIFT			3
648c2ecf20Sopenharmony_ci#define AD5755_SLEW_ENABLE			BIT(12)
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_ci/**
678c2ecf20Sopenharmony_ci * struct ad5755_chip_info - chip specific information
688c2ecf20Sopenharmony_ci * @channel_template:	channel specification
698c2ecf20Sopenharmony_ci * @calib_shift:	shift for the calibration data registers
708c2ecf20Sopenharmony_ci * @has_voltage_out:	whether the chip has voltage outputs
718c2ecf20Sopenharmony_ci */
728c2ecf20Sopenharmony_cistruct ad5755_chip_info {
738c2ecf20Sopenharmony_ci	const struct iio_chan_spec channel_template;
748c2ecf20Sopenharmony_ci	unsigned int calib_shift;
758c2ecf20Sopenharmony_ci	bool has_voltage_out;
768c2ecf20Sopenharmony_ci};
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci/**
798c2ecf20Sopenharmony_ci * struct ad5755_state - driver instance specific data
808c2ecf20Sopenharmony_ci * @spi:	spi device the driver is attached to
818c2ecf20Sopenharmony_ci * @chip_info:	chip model specific constants, available modes etc
828c2ecf20Sopenharmony_ci * @pwr_down:	bitmask which contains  hether a channel is powered down or not
838c2ecf20Sopenharmony_ci * @ctrl:	software shadow of the channel ctrl registers
848c2ecf20Sopenharmony_ci * @channels:	iio channel spec for the device
858c2ecf20Sopenharmony_ci * @lock:	lock to protect the data buffer during SPI ops
868c2ecf20Sopenharmony_ci * @data:	spi transfer buffers
878c2ecf20Sopenharmony_ci */
888c2ecf20Sopenharmony_cistruct ad5755_state {
898c2ecf20Sopenharmony_ci	struct spi_device		*spi;
908c2ecf20Sopenharmony_ci	const struct ad5755_chip_info	*chip_info;
918c2ecf20Sopenharmony_ci	unsigned int			pwr_down;
928c2ecf20Sopenharmony_ci	unsigned int			ctrl[AD5755_NUM_CHANNELS];
938c2ecf20Sopenharmony_ci	struct iio_chan_spec		channels[AD5755_NUM_CHANNELS];
948c2ecf20Sopenharmony_ci	struct mutex			lock;
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	/*
978c2ecf20Sopenharmony_ci	 * DMA (thus cache coherency maintenance) requires the
988c2ecf20Sopenharmony_ci	 * transfer buffers to live in their own cache lines.
998c2ecf20Sopenharmony_ci	 */
1008c2ecf20Sopenharmony_ci
1018c2ecf20Sopenharmony_ci	union {
1028c2ecf20Sopenharmony_ci		__be32 d32;
1038c2ecf20Sopenharmony_ci		u8 d8[4];
1048c2ecf20Sopenharmony_ci	} data[2] ____cacheline_aligned;
1058c2ecf20Sopenharmony_ci};
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_cienum ad5755_type {
1088c2ecf20Sopenharmony_ci	ID_AD5755,
1098c2ecf20Sopenharmony_ci	ID_AD5757,
1108c2ecf20Sopenharmony_ci	ID_AD5735,
1118c2ecf20Sopenharmony_ci	ID_AD5737,
1128c2ecf20Sopenharmony_ci};
1138c2ecf20Sopenharmony_ci
1148c2ecf20Sopenharmony_ci#ifdef CONFIG_OF
1158c2ecf20Sopenharmony_cistatic const int ad5755_dcdc_freq_table[][2] = {
1168c2ecf20Sopenharmony_ci	{ 250000, AD5755_DC_DC_FREQ_250kHZ },
1178c2ecf20Sopenharmony_ci	{ 410000, AD5755_DC_DC_FREQ_410kHZ },
1188c2ecf20Sopenharmony_ci	{ 650000, AD5755_DC_DC_FREQ_650kHZ }
1198c2ecf20Sopenharmony_ci};
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_cistatic const int ad5755_dcdc_maxv_table[][2] = {
1228c2ecf20Sopenharmony_ci	{ 23000000, AD5755_DC_DC_MAXV_23V },
1238c2ecf20Sopenharmony_ci	{ 24500000, AD5755_DC_DC_MAXV_24V5 },
1248c2ecf20Sopenharmony_ci	{ 27000000, AD5755_DC_DC_MAXV_27V },
1258c2ecf20Sopenharmony_ci	{ 29500000, AD5755_DC_DC_MAXV_29V5 },
1268c2ecf20Sopenharmony_ci};
1278c2ecf20Sopenharmony_ci
1288c2ecf20Sopenharmony_cistatic const int ad5755_slew_rate_table[][2] = {
1298c2ecf20Sopenharmony_ci	{ 64000, AD5755_SLEW_RATE_64k },
1308c2ecf20Sopenharmony_ci	{ 32000, AD5755_SLEW_RATE_32k },
1318c2ecf20Sopenharmony_ci	{ 16000, AD5755_SLEW_RATE_16k },
1328c2ecf20Sopenharmony_ci	{ 8000, AD5755_SLEW_RATE_8k },
1338c2ecf20Sopenharmony_ci	{ 4000, AD5755_SLEW_RATE_4k },
1348c2ecf20Sopenharmony_ci	{ 2000, AD5755_SLEW_RATE_2k },
1358c2ecf20Sopenharmony_ci	{ 1000, AD5755_SLEW_RATE_1k },
1368c2ecf20Sopenharmony_ci	{ 500, AD5755_SLEW_RATE_500 },
1378c2ecf20Sopenharmony_ci	{ 250, AD5755_SLEW_RATE_250 },
1388c2ecf20Sopenharmony_ci	{ 125, AD5755_SLEW_RATE_125 },
1398c2ecf20Sopenharmony_ci	{ 64, AD5755_SLEW_RATE_64 },
1408c2ecf20Sopenharmony_ci	{ 32, AD5755_SLEW_RATE_32 },
1418c2ecf20Sopenharmony_ci	{ 16, AD5755_SLEW_RATE_16 },
1428c2ecf20Sopenharmony_ci	{ 8, AD5755_SLEW_RATE_8 },
1438c2ecf20Sopenharmony_ci	{ 4, AD5755_SLEW_RATE_4 },
1448c2ecf20Sopenharmony_ci	{ 0, AD5755_SLEW_RATE_0_5 },
1458c2ecf20Sopenharmony_ci};
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_cistatic const int ad5755_slew_step_table[][2] = {
1488c2ecf20Sopenharmony_ci	{ 256, AD5755_SLEW_STEP_SIZE_256 },
1498c2ecf20Sopenharmony_ci	{ 128, AD5755_SLEW_STEP_SIZE_128 },
1508c2ecf20Sopenharmony_ci	{ 64, AD5755_SLEW_STEP_SIZE_64 },
1518c2ecf20Sopenharmony_ci	{ 32, AD5755_SLEW_STEP_SIZE_32 },
1528c2ecf20Sopenharmony_ci	{ 16, AD5755_SLEW_STEP_SIZE_16 },
1538c2ecf20Sopenharmony_ci	{ 4, AD5755_SLEW_STEP_SIZE_4 },
1548c2ecf20Sopenharmony_ci	{ 2, AD5755_SLEW_STEP_SIZE_2 },
1558c2ecf20Sopenharmony_ci	{ 1, AD5755_SLEW_STEP_SIZE_1 },
1568c2ecf20Sopenharmony_ci};
1578c2ecf20Sopenharmony_ci#endif
1588c2ecf20Sopenharmony_ci
1598c2ecf20Sopenharmony_cistatic int ad5755_write_unlocked(struct iio_dev *indio_dev,
1608c2ecf20Sopenharmony_ci	unsigned int reg, unsigned int val)
1618c2ecf20Sopenharmony_ci{
1628c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	st->data[0].d32 = cpu_to_be32((reg << 16) | val);
1658c2ecf20Sopenharmony_ci
1668c2ecf20Sopenharmony_ci	return spi_write(st->spi, &st->data[0].d8[1], 3);
1678c2ecf20Sopenharmony_ci}
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_cistatic int ad5755_write_ctrl_unlocked(struct iio_dev *indio_dev,
1708c2ecf20Sopenharmony_ci	unsigned int channel, unsigned int reg, unsigned int val)
1718c2ecf20Sopenharmony_ci{
1728c2ecf20Sopenharmony_ci	return ad5755_write_unlocked(indio_dev,
1738c2ecf20Sopenharmony_ci		AD5755_WRITE_REG_CTRL(channel), (reg << 13) | val);
1748c2ecf20Sopenharmony_ci}
1758c2ecf20Sopenharmony_ci
1768c2ecf20Sopenharmony_cistatic int ad5755_write(struct iio_dev *indio_dev, unsigned int reg,
1778c2ecf20Sopenharmony_ci	unsigned int val)
1788c2ecf20Sopenharmony_ci{
1798c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
1808c2ecf20Sopenharmony_ci	int ret;
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
1838c2ecf20Sopenharmony_ci	ret = ad5755_write_unlocked(indio_dev, reg, val);
1848c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci	return ret;
1878c2ecf20Sopenharmony_ci}
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_cistatic int ad5755_write_ctrl(struct iio_dev *indio_dev, unsigned int channel,
1908c2ecf20Sopenharmony_ci	unsigned int reg, unsigned int val)
1918c2ecf20Sopenharmony_ci{
1928c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
1938c2ecf20Sopenharmony_ci	int ret;
1948c2ecf20Sopenharmony_ci
1958c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
1968c2ecf20Sopenharmony_ci	ret = ad5755_write_ctrl_unlocked(indio_dev, channel, reg, val);
1978c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
1988c2ecf20Sopenharmony_ci
1998c2ecf20Sopenharmony_ci	return ret;
2008c2ecf20Sopenharmony_ci}
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_cistatic int ad5755_read(struct iio_dev *indio_dev, unsigned int addr)
2038c2ecf20Sopenharmony_ci{
2048c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
2058c2ecf20Sopenharmony_ci	int ret;
2068c2ecf20Sopenharmony_ci	struct spi_transfer t[] = {
2078c2ecf20Sopenharmony_ci		{
2088c2ecf20Sopenharmony_ci			.tx_buf = &st->data[0].d8[1],
2098c2ecf20Sopenharmony_ci			.len = 3,
2108c2ecf20Sopenharmony_ci			.cs_change = 1,
2118c2ecf20Sopenharmony_ci		}, {
2128c2ecf20Sopenharmony_ci			.tx_buf = &st->data[1].d8[1],
2138c2ecf20Sopenharmony_ci			.rx_buf = &st->data[1].d8[1],
2148c2ecf20Sopenharmony_ci			.len = 3,
2158c2ecf20Sopenharmony_ci		},
2168c2ecf20Sopenharmony_ci	};
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci	st->data[0].d32 = cpu_to_be32(AD5755_READ_FLAG | (addr << 16));
2218c2ecf20Sopenharmony_ci	st->data[1].d32 = cpu_to_be32(AD5755_NOOP);
2228c2ecf20Sopenharmony_ci
2238c2ecf20Sopenharmony_ci	ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
2248c2ecf20Sopenharmony_ci	if (ret >= 0)
2258c2ecf20Sopenharmony_ci		ret = be32_to_cpu(st->data[1].d32) & 0xffff;
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_ci	return ret;
2308c2ecf20Sopenharmony_ci}
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_cistatic int ad5755_update_dac_ctrl(struct iio_dev *indio_dev,
2338c2ecf20Sopenharmony_ci	unsigned int channel, unsigned int set, unsigned int clr)
2348c2ecf20Sopenharmony_ci{
2358c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
2368c2ecf20Sopenharmony_ci	int ret;
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_ci	st->ctrl[channel] |= set;
2398c2ecf20Sopenharmony_ci	st->ctrl[channel] &= ~clr;
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci	ret = ad5755_write_ctrl_unlocked(indio_dev, channel,
2428c2ecf20Sopenharmony_ci		AD5755_CTRL_REG_DAC, st->ctrl[channel]);
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	return ret;
2458c2ecf20Sopenharmony_ci}
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_cistatic int ad5755_set_channel_pwr_down(struct iio_dev *indio_dev,
2488c2ecf20Sopenharmony_ci	unsigned int channel, bool pwr_down)
2498c2ecf20Sopenharmony_ci{
2508c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
2518c2ecf20Sopenharmony_ci	unsigned int mask = BIT(channel);
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	mutex_lock(&st->lock);
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	if ((bool)(st->pwr_down & mask) == pwr_down)
2568c2ecf20Sopenharmony_ci		goto out_unlock;
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci	if (!pwr_down) {
2598c2ecf20Sopenharmony_ci		st->pwr_down &= ~mask;
2608c2ecf20Sopenharmony_ci		ad5755_update_dac_ctrl(indio_dev, channel,
2618c2ecf20Sopenharmony_ci			AD5755_DAC_INT_EN | AD5755_DAC_DC_DC_EN, 0);
2628c2ecf20Sopenharmony_ci		udelay(200);
2638c2ecf20Sopenharmony_ci		ad5755_update_dac_ctrl(indio_dev, channel,
2648c2ecf20Sopenharmony_ci			AD5755_DAC_OUT_EN, 0);
2658c2ecf20Sopenharmony_ci	} else {
2668c2ecf20Sopenharmony_ci		st->pwr_down |= mask;
2678c2ecf20Sopenharmony_ci		ad5755_update_dac_ctrl(indio_dev, channel,
2688c2ecf20Sopenharmony_ci			0, AD5755_DAC_INT_EN | AD5755_DAC_OUT_EN |
2698c2ecf20Sopenharmony_ci				AD5755_DAC_DC_DC_EN);
2708c2ecf20Sopenharmony_ci	}
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ciout_unlock:
2738c2ecf20Sopenharmony_ci	mutex_unlock(&st->lock);
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_ci	return 0;
2768c2ecf20Sopenharmony_ci}
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_cistatic const int ad5755_min_max_table[][2] = {
2798c2ecf20Sopenharmony_ci	[AD5755_MODE_VOLTAGE_0V_5V] = { 0, 5000 },
2808c2ecf20Sopenharmony_ci	[AD5755_MODE_VOLTAGE_0V_10V] = { 0, 10000 },
2818c2ecf20Sopenharmony_ci	[AD5755_MODE_VOLTAGE_PLUSMINUS_5V] = { -5000, 5000 },
2828c2ecf20Sopenharmony_ci	[AD5755_MODE_VOLTAGE_PLUSMINUS_10V] = { -10000, 10000 },
2838c2ecf20Sopenharmony_ci	[AD5755_MODE_CURRENT_4mA_20mA] = { 4, 20 },
2848c2ecf20Sopenharmony_ci	[AD5755_MODE_CURRENT_0mA_20mA] = { 0, 20 },
2858c2ecf20Sopenharmony_ci	[AD5755_MODE_CURRENT_0mA_24mA] = { 0, 24 },
2868c2ecf20Sopenharmony_ci};
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_cistatic void ad5755_get_min_max(struct ad5755_state *st,
2898c2ecf20Sopenharmony_ci	struct iio_chan_spec const *chan, int *min, int *max)
2908c2ecf20Sopenharmony_ci{
2918c2ecf20Sopenharmony_ci	enum ad5755_mode mode = st->ctrl[chan->channel] & 7;
2928c2ecf20Sopenharmony_ci	*min = ad5755_min_max_table[mode][0];
2938c2ecf20Sopenharmony_ci	*max = ad5755_min_max_table[mode][1];
2948c2ecf20Sopenharmony_ci}
2958c2ecf20Sopenharmony_ci
2968c2ecf20Sopenharmony_cistatic inline int ad5755_get_offset(struct ad5755_state *st,
2978c2ecf20Sopenharmony_ci	struct iio_chan_spec const *chan)
2988c2ecf20Sopenharmony_ci{
2998c2ecf20Sopenharmony_ci	int min, max;
3008c2ecf20Sopenharmony_ci
3018c2ecf20Sopenharmony_ci	ad5755_get_min_max(st, chan, &min, &max);
3028c2ecf20Sopenharmony_ci	return (min * (1 << chan->scan_type.realbits)) / (max - min);
3038c2ecf20Sopenharmony_ci}
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_cistatic int ad5755_chan_reg_info(struct ad5755_state *st,
3068c2ecf20Sopenharmony_ci	struct iio_chan_spec const *chan, long info, bool write,
3078c2ecf20Sopenharmony_ci	unsigned int *reg, unsigned int *shift, unsigned int *offset)
3088c2ecf20Sopenharmony_ci{
3098c2ecf20Sopenharmony_ci	switch (info) {
3108c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_RAW:
3118c2ecf20Sopenharmony_ci		if (write)
3128c2ecf20Sopenharmony_ci			*reg = AD5755_WRITE_REG_DATA(chan->address);
3138c2ecf20Sopenharmony_ci		else
3148c2ecf20Sopenharmony_ci			*reg = AD5755_READ_REG_DATA(chan->address);
3158c2ecf20Sopenharmony_ci		*shift = chan->scan_type.shift;
3168c2ecf20Sopenharmony_ci		*offset = 0;
3178c2ecf20Sopenharmony_ci		break;
3188c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBBIAS:
3198c2ecf20Sopenharmony_ci		if (write)
3208c2ecf20Sopenharmony_ci			*reg = AD5755_WRITE_REG_OFFSET(chan->address);
3218c2ecf20Sopenharmony_ci		else
3228c2ecf20Sopenharmony_ci			*reg = AD5755_READ_REG_OFFSET(chan->address);
3238c2ecf20Sopenharmony_ci		*shift = st->chip_info->calib_shift;
3248c2ecf20Sopenharmony_ci		*offset = 32768;
3258c2ecf20Sopenharmony_ci		break;
3268c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_CALIBSCALE:
3278c2ecf20Sopenharmony_ci		if (write)
3288c2ecf20Sopenharmony_ci			*reg =  AD5755_WRITE_REG_GAIN(chan->address);
3298c2ecf20Sopenharmony_ci		else
3308c2ecf20Sopenharmony_ci			*reg =  AD5755_READ_REG_GAIN(chan->address);
3318c2ecf20Sopenharmony_ci		*shift = st->chip_info->calib_shift;
3328c2ecf20Sopenharmony_ci		*offset = 0;
3338c2ecf20Sopenharmony_ci		break;
3348c2ecf20Sopenharmony_ci	default:
3358c2ecf20Sopenharmony_ci		return -EINVAL;
3368c2ecf20Sopenharmony_ci	}
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_ci	return 0;
3398c2ecf20Sopenharmony_ci}
3408c2ecf20Sopenharmony_ci
3418c2ecf20Sopenharmony_cistatic int ad5755_read_raw(struct iio_dev *indio_dev,
3428c2ecf20Sopenharmony_ci	const struct iio_chan_spec *chan, int *val, int *val2, long info)
3438c2ecf20Sopenharmony_ci{
3448c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
3458c2ecf20Sopenharmony_ci	unsigned int reg, shift, offset;
3468c2ecf20Sopenharmony_ci	int min, max;
3478c2ecf20Sopenharmony_ci	int ret;
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ci	switch (info) {
3508c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_SCALE:
3518c2ecf20Sopenharmony_ci		ad5755_get_min_max(st, chan, &min, &max);
3528c2ecf20Sopenharmony_ci		*val = max - min;
3538c2ecf20Sopenharmony_ci		*val2 = chan->scan_type.realbits;
3548c2ecf20Sopenharmony_ci		return IIO_VAL_FRACTIONAL_LOG2;
3558c2ecf20Sopenharmony_ci	case IIO_CHAN_INFO_OFFSET:
3568c2ecf20Sopenharmony_ci		*val = ad5755_get_offset(st, chan);
3578c2ecf20Sopenharmony_ci		return IIO_VAL_INT;
3588c2ecf20Sopenharmony_ci	default:
3598c2ecf20Sopenharmony_ci		ret = ad5755_chan_reg_info(st, chan, info, false,
3608c2ecf20Sopenharmony_ci						&reg, &shift, &offset);
3618c2ecf20Sopenharmony_ci		if (ret)
3628c2ecf20Sopenharmony_ci			return ret;
3638c2ecf20Sopenharmony_ci
3648c2ecf20Sopenharmony_ci		ret = ad5755_read(indio_dev, reg);
3658c2ecf20Sopenharmony_ci		if (ret < 0)
3668c2ecf20Sopenharmony_ci			return ret;
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci		*val = (ret - offset) >> shift;
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci		return IIO_VAL_INT;
3718c2ecf20Sopenharmony_ci	}
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	return -EINVAL;
3748c2ecf20Sopenharmony_ci}
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_cistatic int ad5755_write_raw(struct iio_dev *indio_dev,
3778c2ecf20Sopenharmony_ci	const struct iio_chan_spec *chan, int val, int val2, long info)
3788c2ecf20Sopenharmony_ci{
3798c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
3808c2ecf20Sopenharmony_ci	unsigned int shift, reg, offset;
3818c2ecf20Sopenharmony_ci	int ret;
3828c2ecf20Sopenharmony_ci
3838c2ecf20Sopenharmony_ci	ret = ad5755_chan_reg_info(st, chan, info, true,
3848c2ecf20Sopenharmony_ci					&reg, &shift, &offset);
3858c2ecf20Sopenharmony_ci	if (ret)
3868c2ecf20Sopenharmony_ci		return ret;
3878c2ecf20Sopenharmony_ci
3888c2ecf20Sopenharmony_ci	val <<= shift;
3898c2ecf20Sopenharmony_ci	val += offset;
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_ci	if (val < 0 || val > 0xffff)
3928c2ecf20Sopenharmony_ci		return -EINVAL;
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci	return ad5755_write(indio_dev, reg, val);
3958c2ecf20Sopenharmony_ci}
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_cistatic ssize_t ad5755_read_powerdown(struct iio_dev *indio_dev, uintptr_t priv,
3988c2ecf20Sopenharmony_ci	const struct iio_chan_spec *chan, char *buf)
3998c2ecf20Sopenharmony_ci{
4008c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci	return sprintf(buf, "%d\n",
4038c2ecf20Sopenharmony_ci		       (bool)(st->pwr_down & (1 << chan->channel)));
4048c2ecf20Sopenharmony_ci}
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_cistatic ssize_t ad5755_write_powerdown(struct iio_dev *indio_dev, uintptr_t priv,
4078c2ecf20Sopenharmony_ci	struct iio_chan_spec const *chan, const char *buf, size_t len)
4088c2ecf20Sopenharmony_ci{
4098c2ecf20Sopenharmony_ci	bool pwr_down;
4108c2ecf20Sopenharmony_ci	int ret;
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	ret = strtobool(buf, &pwr_down);
4138c2ecf20Sopenharmony_ci	if (ret)
4148c2ecf20Sopenharmony_ci		return ret;
4158c2ecf20Sopenharmony_ci
4168c2ecf20Sopenharmony_ci	ret = ad5755_set_channel_pwr_down(indio_dev, chan->channel, pwr_down);
4178c2ecf20Sopenharmony_ci	return ret ? ret : len;
4188c2ecf20Sopenharmony_ci}
4198c2ecf20Sopenharmony_ci
4208c2ecf20Sopenharmony_cistatic const struct iio_info ad5755_info = {
4218c2ecf20Sopenharmony_ci	.read_raw = ad5755_read_raw,
4228c2ecf20Sopenharmony_ci	.write_raw = ad5755_write_raw,
4238c2ecf20Sopenharmony_ci};
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_cistatic const struct iio_chan_spec_ext_info ad5755_ext_info[] = {
4268c2ecf20Sopenharmony_ci	{
4278c2ecf20Sopenharmony_ci		.name = "powerdown",
4288c2ecf20Sopenharmony_ci		.read = ad5755_read_powerdown,
4298c2ecf20Sopenharmony_ci		.write = ad5755_write_powerdown,
4308c2ecf20Sopenharmony_ci		.shared = IIO_SEPARATE,
4318c2ecf20Sopenharmony_ci	},
4328c2ecf20Sopenharmony_ci	{ },
4338c2ecf20Sopenharmony_ci};
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci#define AD5755_CHANNEL(_bits) {					\
4368c2ecf20Sopenharmony_ci	.indexed = 1,						\
4378c2ecf20Sopenharmony_ci	.output = 1,						\
4388c2ecf20Sopenharmony_ci	.info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |		\
4398c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_SCALE) |			\
4408c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_OFFSET) |			\
4418c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_CALIBSCALE) |			\
4428c2ecf20Sopenharmony_ci		BIT(IIO_CHAN_INFO_CALIBBIAS),			\
4438c2ecf20Sopenharmony_ci	.scan_type = {						\
4448c2ecf20Sopenharmony_ci		.sign = 'u',					\
4458c2ecf20Sopenharmony_ci		.realbits = (_bits),				\
4468c2ecf20Sopenharmony_ci		.storagebits = 16,				\
4478c2ecf20Sopenharmony_ci		.shift = 16 - (_bits),				\
4488c2ecf20Sopenharmony_ci	},							\
4498c2ecf20Sopenharmony_ci	.ext_info = ad5755_ext_info,				\
4508c2ecf20Sopenharmony_ci}
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_cistatic const struct ad5755_chip_info ad5755_chip_info_tbl[] = {
4538c2ecf20Sopenharmony_ci	[ID_AD5735] = {
4548c2ecf20Sopenharmony_ci		.channel_template = AD5755_CHANNEL(14),
4558c2ecf20Sopenharmony_ci		.has_voltage_out = true,
4568c2ecf20Sopenharmony_ci		.calib_shift = 4,
4578c2ecf20Sopenharmony_ci	},
4588c2ecf20Sopenharmony_ci	[ID_AD5737] = {
4598c2ecf20Sopenharmony_ci		.channel_template = AD5755_CHANNEL(14),
4608c2ecf20Sopenharmony_ci		.has_voltage_out = false,
4618c2ecf20Sopenharmony_ci		.calib_shift = 4,
4628c2ecf20Sopenharmony_ci	},
4638c2ecf20Sopenharmony_ci	[ID_AD5755] = {
4648c2ecf20Sopenharmony_ci		.channel_template = AD5755_CHANNEL(16),
4658c2ecf20Sopenharmony_ci		.has_voltage_out = true,
4668c2ecf20Sopenharmony_ci		.calib_shift = 0,
4678c2ecf20Sopenharmony_ci	},
4688c2ecf20Sopenharmony_ci	[ID_AD5757] = {
4698c2ecf20Sopenharmony_ci		.channel_template = AD5755_CHANNEL(16),
4708c2ecf20Sopenharmony_ci		.has_voltage_out = false,
4718c2ecf20Sopenharmony_ci		.calib_shift = 0,
4728c2ecf20Sopenharmony_ci	},
4738c2ecf20Sopenharmony_ci};
4748c2ecf20Sopenharmony_ci
4758c2ecf20Sopenharmony_cistatic bool ad5755_is_valid_mode(struct ad5755_state *st, enum ad5755_mode mode)
4768c2ecf20Sopenharmony_ci{
4778c2ecf20Sopenharmony_ci	switch (mode) {
4788c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_0V_5V:
4798c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_0V_10V:
4808c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_PLUSMINUS_5V:
4818c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_PLUSMINUS_10V:
4828c2ecf20Sopenharmony_ci		return st->chip_info->has_voltage_out;
4838c2ecf20Sopenharmony_ci	case AD5755_MODE_CURRENT_4mA_20mA:
4848c2ecf20Sopenharmony_ci	case AD5755_MODE_CURRENT_0mA_20mA:
4858c2ecf20Sopenharmony_ci	case AD5755_MODE_CURRENT_0mA_24mA:
4868c2ecf20Sopenharmony_ci		return true;
4878c2ecf20Sopenharmony_ci	default:
4888c2ecf20Sopenharmony_ci		return false;
4898c2ecf20Sopenharmony_ci	}
4908c2ecf20Sopenharmony_ci}
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_cistatic int ad5755_setup_pdata(struct iio_dev *indio_dev,
4938c2ecf20Sopenharmony_ci			      const struct ad5755_platform_data *pdata)
4948c2ecf20Sopenharmony_ci{
4958c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
4968c2ecf20Sopenharmony_ci	unsigned int val;
4978c2ecf20Sopenharmony_ci	unsigned int i;
4988c2ecf20Sopenharmony_ci	int ret;
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_ci	if (pdata->dc_dc_phase > AD5755_DC_DC_PHASE_90_DEGREE ||
5018c2ecf20Sopenharmony_ci		pdata->dc_dc_freq > AD5755_DC_DC_FREQ_650kHZ ||
5028c2ecf20Sopenharmony_ci		pdata->dc_dc_maxv > AD5755_DC_DC_MAXV_29V5)
5038c2ecf20Sopenharmony_ci		return -EINVAL;
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci	val = pdata->dc_dc_maxv << AD5755_DC_DC_MAXV;
5068c2ecf20Sopenharmony_ci	val |= pdata->dc_dc_freq << AD5755_DC_DC_FREQ_SHIFT;
5078c2ecf20Sopenharmony_ci	val |= pdata->dc_dc_phase << AD5755_DC_DC_PHASE_SHIFT;
5088c2ecf20Sopenharmony_ci	if (pdata->ext_dc_dc_compenstation_resistor)
5098c2ecf20Sopenharmony_ci		val |= AD5755_EXT_DC_DC_COMP_RES;
5108c2ecf20Sopenharmony_ci
5118c2ecf20Sopenharmony_ci	ret = ad5755_write_ctrl(indio_dev, 0, AD5755_CTRL_REG_DC_DC, val);
5128c2ecf20Sopenharmony_ci	if (ret < 0)
5138c2ecf20Sopenharmony_ci		return ret;
5148c2ecf20Sopenharmony_ci
5158c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pdata->dac); ++i) {
5168c2ecf20Sopenharmony_ci		val = pdata->dac[i].slew.step_size <<
5178c2ecf20Sopenharmony_ci			AD5755_SLEW_STEP_SIZE_SHIFT;
5188c2ecf20Sopenharmony_ci		val |= pdata->dac[i].slew.rate <<
5198c2ecf20Sopenharmony_ci			AD5755_SLEW_RATE_SHIFT;
5208c2ecf20Sopenharmony_ci		if (pdata->dac[i].slew.enable)
5218c2ecf20Sopenharmony_ci			val |= AD5755_SLEW_ENABLE;
5228c2ecf20Sopenharmony_ci
5238c2ecf20Sopenharmony_ci		ret = ad5755_write_ctrl(indio_dev, i,
5248c2ecf20Sopenharmony_ci					AD5755_CTRL_REG_SLEW, val);
5258c2ecf20Sopenharmony_ci		if (ret < 0)
5268c2ecf20Sopenharmony_ci			return ret;
5278c2ecf20Sopenharmony_ci	}
5288c2ecf20Sopenharmony_ci
5298c2ecf20Sopenharmony_ci	for (i = 0; i < ARRAY_SIZE(pdata->dac); ++i) {
5308c2ecf20Sopenharmony_ci		if (!ad5755_is_valid_mode(st, pdata->dac[i].mode))
5318c2ecf20Sopenharmony_ci			return -EINVAL;
5328c2ecf20Sopenharmony_ci
5338c2ecf20Sopenharmony_ci		val = 0;
5348c2ecf20Sopenharmony_ci		if (!pdata->dac[i].ext_current_sense_resistor)
5358c2ecf20Sopenharmony_ci			val |= AD5755_DAC_INT_CURRENT_SENSE_RESISTOR;
5368c2ecf20Sopenharmony_ci		if (pdata->dac[i].enable_voltage_overrange)
5378c2ecf20Sopenharmony_ci			val |= AD5755_DAC_VOLTAGE_OVERRANGE_EN;
5388c2ecf20Sopenharmony_ci		val |= pdata->dac[i].mode;
5398c2ecf20Sopenharmony_ci
5408c2ecf20Sopenharmony_ci		ret = ad5755_update_dac_ctrl(indio_dev, i, val, 0);
5418c2ecf20Sopenharmony_ci		if (ret < 0)
5428c2ecf20Sopenharmony_ci			return ret;
5438c2ecf20Sopenharmony_ci	}
5448c2ecf20Sopenharmony_ci
5458c2ecf20Sopenharmony_ci	return 0;
5468c2ecf20Sopenharmony_ci}
5478c2ecf20Sopenharmony_ci
5488c2ecf20Sopenharmony_cistatic bool ad5755_is_voltage_mode(enum ad5755_mode mode)
5498c2ecf20Sopenharmony_ci{
5508c2ecf20Sopenharmony_ci	switch (mode) {
5518c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_0V_5V:
5528c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_0V_10V:
5538c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_PLUSMINUS_5V:
5548c2ecf20Sopenharmony_ci	case AD5755_MODE_VOLTAGE_PLUSMINUS_10V:
5558c2ecf20Sopenharmony_ci		return true;
5568c2ecf20Sopenharmony_ci	default:
5578c2ecf20Sopenharmony_ci		return false;
5588c2ecf20Sopenharmony_ci	}
5598c2ecf20Sopenharmony_ci}
5608c2ecf20Sopenharmony_ci
5618c2ecf20Sopenharmony_cistatic int ad5755_init_channels(struct iio_dev *indio_dev,
5628c2ecf20Sopenharmony_ci				const struct ad5755_platform_data *pdata)
5638c2ecf20Sopenharmony_ci{
5648c2ecf20Sopenharmony_ci	struct ad5755_state *st = iio_priv(indio_dev);
5658c2ecf20Sopenharmony_ci	struct iio_chan_spec *channels = st->channels;
5668c2ecf20Sopenharmony_ci	unsigned int i;
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ci	for (i = 0; i < AD5755_NUM_CHANNELS; ++i) {
5698c2ecf20Sopenharmony_ci		channels[i] = st->chip_info->channel_template;
5708c2ecf20Sopenharmony_ci		channels[i].channel = i;
5718c2ecf20Sopenharmony_ci		channels[i].address = i;
5728c2ecf20Sopenharmony_ci		if (pdata && ad5755_is_voltage_mode(pdata->dac[i].mode))
5738c2ecf20Sopenharmony_ci			channels[i].type = IIO_VOLTAGE;
5748c2ecf20Sopenharmony_ci		else
5758c2ecf20Sopenharmony_ci			channels[i].type = IIO_CURRENT;
5768c2ecf20Sopenharmony_ci	}
5778c2ecf20Sopenharmony_ci
5788c2ecf20Sopenharmony_ci	indio_dev->channels = channels;
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_ci	return 0;
5818c2ecf20Sopenharmony_ci}
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci#define AD5755_DEFAULT_DAC_PDATA { \
5848c2ecf20Sopenharmony_ci		.mode = AD5755_MODE_CURRENT_4mA_20mA, \
5858c2ecf20Sopenharmony_ci		.ext_current_sense_resistor = true, \
5868c2ecf20Sopenharmony_ci		.enable_voltage_overrange = false, \
5878c2ecf20Sopenharmony_ci		.slew = { \
5888c2ecf20Sopenharmony_ci			.enable = false, \
5898c2ecf20Sopenharmony_ci			.rate = AD5755_SLEW_RATE_64k, \
5908c2ecf20Sopenharmony_ci			.step_size = AD5755_SLEW_STEP_SIZE_1, \
5918c2ecf20Sopenharmony_ci		}, \
5928c2ecf20Sopenharmony_ci	}
5938c2ecf20Sopenharmony_ci
5948c2ecf20Sopenharmony_cistatic const struct ad5755_platform_data ad5755_default_pdata = {
5958c2ecf20Sopenharmony_ci	.ext_dc_dc_compenstation_resistor = false,
5968c2ecf20Sopenharmony_ci	.dc_dc_phase = AD5755_DC_DC_PHASE_ALL_SAME_EDGE,
5978c2ecf20Sopenharmony_ci	.dc_dc_freq = AD5755_DC_DC_FREQ_410kHZ,
5988c2ecf20Sopenharmony_ci	.dc_dc_maxv = AD5755_DC_DC_MAXV_23V,
5998c2ecf20Sopenharmony_ci	.dac = {
6008c2ecf20Sopenharmony_ci		[0] = AD5755_DEFAULT_DAC_PDATA,
6018c2ecf20Sopenharmony_ci		[1] = AD5755_DEFAULT_DAC_PDATA,
6028c2ecf20Sopenharmony_ci		[2] = AD5755_DEFAULT_DAC_PDATA,
6038c2ecf20Sopenharmony_ci		[3] = AD5755_DEFAULT_DAC_PDATA,
6048c2ecf20Sopenharmony_ci	},
6058c2ecf20Sopenharmony_ci};
6068c2ecf20Sopenharmony_ci
6078c2ecf20Sopenharmony_ci#ifdef CONFIG_OF
6088c2ecf20Sopenharmony_cistatic struct ad5755_platform_data *ad5755_parse_dt(struct device *dev)
6098c2ecf20Sopenharmony_ci{
6108c2ecf20Sopenharmony_ci	struct device_node *np = dev->of_node;
6118c2ecf20Sopenharmony_ci	struct device_node *pp;
6128c2ecf20Sopenharmony_ci	struct ad5755_platform_data *pdata;
6138c2ecf20Sopenharmony_ci	unsigned int tmp;
6148c2ecf20Sopenharmony_ci	unsigned int tmparray[3];
6158c2ecf20Sopenharmony_ci	int devnr, i;
6168c2ecf20Sopenharmony_ci
6178c2ecf20Sopenharmony_ci	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
6188c2ecf20Sopenharmony_ci	if (!pdata)
6198c2ecf20Sopenharmony_ci		return NULL;
6208c2ecf20Sopenharmony_ci
6218c2ecf20Sopenharmony_ci	pdata->ext_dc_dc_compenstation_resistor =
6228c2ecf20Sopenharmony_ci	    of_property_read_bool(np, "adi,ext-dc-dc-compenstation-resistor");
6238c2ecf20Sopenharmony_ci
6248c2ecf20Sopenharmony_ci	if (!of_property_read_u32(np, "adi,dc-dc-phase", &tmp))
6258c2ecf20Sopenharmony_ci		pdata->dc_dc_phase = tmp;
6268c2ecf20Sopenharmony_ci	else
6278c2ecf20Sopenharmony_ci		pdata->dc_dc_phase = AD5755_DC_DC_PHASE_ALL_SAME_EDGE;
6288c2ecf20Sopenharmony_ci
6298c2ecf20Sopenharmony_ci	pdata->dc_dc_freq = AD5755_DC_DC_FREQ_410kHZ;
6308c2ecf20Sopenharmony_ci	if (!of_property_read_u32(np, "adi,dc-dc-freq-hz", &tmp)) {
6318c2ecf20Sopenharmony_ci		for (i = 0; i < ARRAY_SIZE(ad5755_dcdc_freq_table); i++) {
6328c2ecf20Sopenharmony_ci			if (tmp == ad5755_dcdc_freq_table[i][0]) {
6338c2ecf20Sopenharmony_ci				pdata->dc_dc_freq = ad5755_dcdc_freq_table[i][1];
6348c2ecf20Sopenharmony_ci				break;
6358c2ecf20Sopenharmony_ci			}
6368c2ecf20Sopenharmony_ci		}
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_ci		if (i == ARRAY_SIZE(ad5755_dcdc_freq_table))
6398c2ecf20Sopenharmony_ci			dev_err(dev,
6408c2ecf20Sopenharmony_ci				"adi,dc-dc-freq out of range selecting 410kHz\n");
6418c2ecf20Sopenharmony_ci	}
6428c2ecf20Sopenharmony_ci
6438c2ecf20Sopenharmony_ci	pdata->dc_dc_maxv = AD5755_DC_DC_MAXV_23V;
6448c2ecf20Sopenharmony_ci	if (!of_property_read_u32(np, "adi,dc-dc-max-microvolt", &tmp)) {
6458c2ecf20Sopenharmony_ci		for (i = 0; i < ARRAY_SIZE(ad5755_dcdc_maxv_table); i++) {
6468c2ecf20Sopenharmony_ci			if (tmp == ad5755_dcdc_maxv_table[i][0]) {
6478c2ecf20Sopenharmony_ci				pdata->dc_dc_maxv = ad5755_dcdc_maxv_table[i][1];
6488c2ecf20Sopenharmony_ci				break;
6498c2ecf20Sopenharmony_ci			}
6508c2ecf20Sopenharmony_ci		}
6518c2ecf20Sopenharmony_ci		if (i == ARRAY_SIZE(ad5755_dcdc_maxv_table))
6528c2ecf20Sopenharmony_ci				dev_err(dev,
6538c2ecf20Sopenharmony_ci					"adi,dc-dc-maxv out of range selecting 23V\n");
6548c2ecf20Sopenharmony_ci	}
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	devnr = 0;
6578c2ecf20Sopenharmony_ci	for_each_child_of_node(np, pp) {
6588c2ecf20Sopenharmony_ci		if (devnr >= AD5755_NUM_CHANNELS) {
6598c2ecf20Sopenharmony_ci			dev_err(dev,
6608c2ecf20Sopenharmony_ci				"There are too many channels defined in DT\n");
6618c2ecf20Sopenharmony_ci			goto error_out;
6628c2ecf20Sopenharmony_ci		}
6638c2ecf20Sopenharmony_ci
6648c2ecf20Sopenharmony_ci		if (!of_property_read_u32(pp, "adi,mode", &tmp))
6658c2ecf20Sopenharmony_ci			pdata->dac[devnr].mode = tmp;
6668c2ecf20Sopenharmony_ci		else
6678c2ecf20Sopenharmony_ci			pdata->dac[devnr].mode = AD5755_MODE_CURRENT_4mA_20mA;
6688c2ecf20Sopenharmony_ci
6698c2ecf20Sopenharmony_ci		pdata->dac[devnr].ext_current_sense_resistor =
6708c2ecf20Sopenharmony_ci		    of_property_read_bool(pp, "adi,ext-current-sense-resistor");
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci		pdata->dac[devnr].enable_voltage_overrange =
6738c2ecf20Sopenharmony_ci		    of_property_read_bool(pp, "adi,enable-voltage-overrange");
6748c2ecf20Sopenharmony_ci
6758c2ecf20Sopenharmony_ci		if (!of_property_read_u32_array(pp, "adi,slew", tmparray, 3)) {
6768c2ecf20Sopenharmony_ci			pdata->dac[devnr].slew.enable = tmparray[0];
6778c2ecf20Sopenharmony_ci
6788c2ecf20Sopenharmony_ci			pdata->dac[devnr].slew.rate = AD5755_SLEW_RATE_64k;
6798c2ecf20Sopenharmony_ci			for (i = 0; i < ARRAY_SIZE(ad5755_slew_rate_table); i++) {
6808c2ecf20Sopenharmony_ci				if (tmparray[1] == ad5755_slew_rate_table[i][0]) {
6818c2ecf20Sopenharmony_ci					pdata->dac[devnr].slew.rate =
6828c2ecf20Sopenharmony_ci						ad5755_slew_rate_table[i][1];
6838c2ecf20Sopenharmony_ci					break;
6848c2ecf20Sopenharmony_ci				}
6858c2ecf20Sopenharmony_ci			}
6868c2ecf20Sopenharmony_ci			if (i == ARRAY_SIZE(ad5755_slew_rate_table))
6878c2ecf20Sopenharmony_ci				dev_err(dev,
6888c2ecf20Sopenharmony_ci					"channel %d slew rate out of range selecting 64kHz\n",
6898c2ecf20Sopenharmony_ci					devnr);
6908c2ecf20Sopenharmony_ci
6918c2ecf20Sopenharmony_ci			pdata->dac[devnr].slew.step_size = AD5755_SLEW_STEP_SIZE_1;
6928c2ecf20Sopenharmony_ci			for (i = 0; i < ARRAY_SIZE(ad5755_slew_step_table); i++) {
6938c2ecf20Sopenharmony_ci				if (tmparray[2] == ad5755_slew_step_table[i][0]) {
6948c2ecf20Sopenharmony_ci					pdata->dac[devnr].slew.step_size =
6958c2ecf20Sopenharmony_ci						ad5755_slew_step_table[i][1];
6968c2ecf20Sopenharmony_ci					break;
6978c2ecf20Sopenharmony_ci				}
6988c2ecf20Sopenharmony_ci			}
6998c2ecf20Sopenharmony_ci			if (i == ARRAY_SIZE(ad5755_slew_step_table))
7008c2ecf20Sopenharmony_ci				dev_err(dev,
7018c2ecf20Sopenharmony_ci					"channel %d slew step size out of range selecting 1 LSB\n",
7028c2ecf20Sopenharmony_ci					devnr);
7038c2ecf20Sopenharmony_ci		} else {
7048c2ecf20Sopenharmony_ci			pdata->dac[devnr].slew.enable = false;
7058c2ecf20Sopenharmony_ci			pdata->dac[devnr].slew.rate = AD5755_SLEW_RATE_64k;
7068c2ecf20Sopenharmony_ci			pdata->dac[devnr].slew.step_size =
7078c2ecf20Sopenharmony_ci			    AD5755_SLEW_STEP_SIZE_1;
7088c2ecf20Sopenharmony_ci		}
7098c2ecf20Sopenharmony_ci		devnr++;
7108c2ecf20Sopenharmony_ci	}
7118c2ecf20Sopenharmony_ci
7128c2ecf20Sopenharmony_ci	return pdata;
7138c2ecf20Sopenharmony_ci
7148c2ecf20Sopenharmony_ci error_out:
7158c2ecf20Sopenharmony_ci	devm_kfree(dev, pdata);
7168c2ecf20Sopenharmony_ci	return NULL;
7178c2ecf20Sopenharmony_ci}
7188c2ecf20Sopenharmony_ci#else
7198c2ecf20Sopenharmony_cistatic
7208c2ecf20Sopenharmony_cistruct ad5755_platform_data *ad5755_parse_dt(struct device *dev)
7218c2ecf20Sopenharmony_ci{
7228c2ecf20Sopenharmony_ci	return NULL;
7238c2ecf20Sopenharmony_ci}
7248c2ecf20Sopenharmony_ci#endif
7258c2ecf20Sopenharmony_ci
7268c2ecf20Sopenharmony_cistatic int ad5755_probe(struct spi_device *spi)
7278c2ecf20Sopenharmony_ci{
7288c2ecf20Sopenharmony_ci	enum ad5755_type type = spi_get_device_id(spi)->driver_data;
7298c2ecf20Sopenharmony_ci	const struct ad5755_platform_data *pdata = dev_get_platdata(&spi->dev);
7308c2ecf20Sopenharmony_ci	struct iio_dev *indio_dev;
7318c2ecf20Sopenharmony_ci	struct ad5755_state *st;
7328c2ecf20Sopenharmony_ci	int ret;
7338c2ecf20Sopenharmony_ci
7348c2ecf20Sopenharmony_ci	indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
7358c2ecf20Sopenharmony_ci	if (indio_dev == NULL) {
7368c2ecf20Sopenharmony_ci		dev_err(&spi->dev, "Failed to allocate iio device\n");
7378c2ecf20Sopenharmony_ci		return  -ENOMEM;
7388c2ecf20Sopenharmony_ci	}
7398c2ecf20Sopenharmony_ci
7408c2ecf20Sopenharmony_ci	st = iio_priv(indio_dev);
7418c2ecf20Sopenharmony_ci	spi_set_drvdata(spi, indio_dev);
7428c2ecf20Sopenharmony_ci
7438c2ecf20Sopenharmony_ci	st->chip_info = &ad5755_chip_info_tbl[type];
7448c2ecf20Sopenharmony_ci	st->spi = spi;
7458c2ecf20Sopenharmony_ci	st->pwr_down = 0xf;
7468c2ecf20Sopenharmony_ci
7478c2ecf20Sopenharmony_ci	indio_dev->name = spi_get_device_id(spi)->name;
7488c2ecf20Sopenharmony_ci	indio_dev->info = &ad5755_info;
7498c2ecf20Sopenharmony_ci	indio_dev->modes = INDIO_DIRECT_MODE;
7508c2ecf20Sopenharmony_ci	indio_dev->num_channels = AD5755_NUM_CHANNELS;
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_ci	mutex_init(&st->lock);
7538c2ecf20Sopenharmony_ci
7548c2ecf20Sopenharmony_ci	if (spi->dev.of_node)
7558c2ecf20Sopenharmony_ci		pdata = ad5755_parse_dt(&spi->dev);
7568c2ecf20Sopenharmony_ci	else
7578c2ecf20Sopenharmony_ci		pdata = spi->dev.platform_data;
7588c2ecf20Sopenharmony_ci
7598c2ecf20Sopenharmony_ci	if (!pdata) {
7608c2ecf20Sopenharmony_ci		dev_warn(&spi->dev, "no platform data? using default\n");
7618c2ecf20Sopenharmony_ci		pdata = &ad5755_default_pdata;
7628c2ecf20Sopenharmony_ci	}
7638c2ecf20Sopenharmony_ci
7648c2ecf20Sopenharmony_ci	ret = ad5755_init_channels(indio_dev, pdata);
7658c2ecf20Sopenharmony_ci	if (ret)
7668c2ecf20Sopenharmony_ci		return ret;
7678c2ecf20Sopenharmony_ci
7688c2ecf20Sopenharmony_ci	ret = ad5755_setup_pdata(indio_dev, pdata);
7698c2ecf20Sopenharmony_ci	if (ret)
7708c2ecf20Sopenharmony_ci		return ret;
7718c2ecf20Sopenharmony_ci
7728c2ecf20Sopenharmony_ci	return devm_iio_device_register(&spi->dev, indio_dev);
7738c2ecf20Sopenharmony_ci}
7748c2ecf20Sopenharmony_ci
7758c2ecf20Sopenharmony_cistatic const struct spi_device_id ad5755_id[] = {
7768c2ecf20Sopenharmony_ci	{ "ad5755", ID_AD5755 },
7778c2ecf20Sopenharmony_ci	{ "ad5755-1", ID_AD5755 },
7788c2ecf20Sopenharmony_ci	{ "ad5757", ID_AD5757 },
7798c2ecf20Sopenharmony_ci	{ "ad5735", ID_AD5735 },
7808c2ecf20Sopenharmony_ci	{ "ad5737", ID_AD5737 },
7818c2ecf20Sopenharmony_ci	{}
7828c2ecf20Sopenharmony_ci};
7838c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(spi, ad5755_id);
7848c2ecf20Sopenharmony_ci
7858c2ecf20Sopenharmony_cistatic const struct of_device_id ad5755_of_match[] = {
7868c2ecf20Sopenharmony_ci	{ .compatible = "adi,ad5755" },
7878c2ecf20Sopenharmony_ci	{ .compatible = "adi,ad5755-1" },
7888c2ecf20Sopenharmony_ci	{ .compatible = "adi,ad5757" },
7898c2ecf20Sopenharmony_ci	{ .compatible = "adi,ad5735" },
7908c2ecf20Sopenharmony_ci	{ .compatible = "adi,ad5737" },
7918c2ecf20Sopenharmony_ci	{ }
7928c2ecf20Sopenharmony_ci};
7938c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, ad5755_of_match);
7948c2ecf20Sopenharmony_ci
7958c2ecf20Sopenharmony_cistatic struct spi_driver ad5755_driver = {
7968c2ecf20Sopenharmony_ci	.driver = {
7978c2ecf20Sopenharmony_ci		.name = "ad5755",
7988c2ecf20Sopenharmony_ci	},
7998c2ecf20Sopenharmony_ci	.probe = ad5755_probe,
8008c2ecf20Sopenharmony_ci	.id_table = ad5755_id,
8018c2ecf20Sopenharmony_ci};
8028c2ecf20Sopenharmony_cimodule_spi_driver(ad5755_driver);
8038c2ecf20Sopenharmony_ci
8048c2ecf20Sopenharmony_ciMODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
8058c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Analog Devices AD5755/55-1/57/35/37 DAC");
8068c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
807