18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci    Copyright (c) 2003 Mark M. Hoffman <mhoffman@lightlink.com>
48c2ecf20Sopenharmony_ci
58c2ecf20Sopenharmony_ci*/
68c2ecf20Sopenharmony_ci
78c2ecf20Sopenharmony_ci/*
88c2ecf20Sopenharmony_ci    This module must be considered BETA unless and until
98c2ecf20Sopenharmony_ci    the chipset manufacturer releases a datasheet.
108c2ecf20Sopenharmony_ci    The register definitions are based on the SiS630.
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci    This module relies on quirk_sis_96x_smbus (drivers/pci/quirks.c)
138c2ecf20Sopenharmony_ci    for just about every machine for which users have reported.
148c2ecf20Sopenharmony_ci    If this module isn't detecting your 96x south bridge, have a
158c2ecf20Sopenharmony_ci    look there.
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci    We assume there can only be one SiS96x with one SMBus interface.
188c2ecf20Sopenharmony_ci*/
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#include <linux/module.h>
218c2ecf20Sopenharmony_ci#include <linux/pci.h>
228c2ecf20Sopenharmony_ci#include <linux/kernel.h>
238c2ecf20Sopenharmony_ci#include <linux/delay.h>
248c2ecf20Sopenharmony_ci#include <linux/stddef.h>
258c2ecf20Sopenharmony_ci#include <linux/ioport.h>
268c2ecf20Sopenharmony_ci#include <linux/i2c.h>
278c2ecf20Sopenharmony_ci#include <linux/acpi.h>
288c2ecf20Sopenharmony_ci#include <linux/io.h>
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci/* base address register in PCI config space */
318c2ecf20Sopenharmony_ci#define SIS96x_BAR 0x04
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci/* SiS96x SMBus registers */
348c2ecf20Sopenharmony_ci#define SMB_STS      0x00
358c2ecf20Sopenharmony_ci#define SMB_EN       0x01
368c2ecf20Sopenharmony_ci#define SMB_CNT      0x02
378c2ecf20Sopenharmony_ci#define SMB_HOST_CNT 0x03
388c2ecf20Sopenharmony_ci#define SMB_ADDR     0x04
398c2ecf20Sopenharmony_ci#define SMB_CMD      0x05
408c2ecf20Sopenharmony_ci#define SMB_PCOUNT   0x06
418c2ecf20Sopenharmony_ci#define SMB_COUNT    0x07
428c2ecf20Sopenharmony_ci#define SMB_BYTE     0x08
438c2ecf20Sopenharmony_ci#define SMB_DEV_ADDR 0x10
448c2ecf20Sopenharmony_ci#define SMB_DB0      0x11
458c2ecf20Sopenharmony_ci#define SMB_DB1      0x12
468c2ecf20Sopenharmony_ci#define SMB_SAA      0x13
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci/* register count for request_region */
498c2ecf20Sopenharmony_ci#define SMB_IOSIZE 0x20
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci/* Other settings */
528c2ecf20Sopenharmony_ci#define MAX_TIMEOUT 500
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_ci/* SiS96x SMBus constants */
558c2ecf20Sopenharmony_ci#define SIS96x_QUICK      0x00
568c2ecf20Sopenharmony_ci#define SIS96x_BYTE       0x01
578c2ecf20Sopenharmony_ci#define SIS96x_BYTE_DATA  0x02
588c2ecf20Sopenharmony_ci#define SIS96x_WORD_DATA  0x03
598c2ecf20Sopenharmony_ci#define SIS96x_PROC_CALL  0x04
608c2ecf20Sopenharmony_ci#define SIS96x_BLOCK_DATA 0x05
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_cistatic struct pci_driver sis96x_driver;
638c2ecf20Sopenharmony_cistatic struct i2c_adapter sis96x_adapter;
648c2ecf20Sopenharmony_cistatic u16 sis96x_smbus_base;
658c2ecf20Sopenharmony_ci
668c2ecf20Sopenharmony_cistatic inline u8 sis96x_read(u8 reg)
678c2ecf20Sopenharmony_ci{
688c2ecf20Sopenharmony_ci	return inb(sis96x_smbus_base + reg) ;
698c2ecf20Sopenharmony_ci}
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_cistatic inline void sis96x_write(u8 reg, u8 data)
728c2ecf20Sopenharmony_ci{
738c2ecf20Sopenharmony_ci	outb(data, sis96x_smbus_base + reg) ;
748c2ecf20Sopenharmony_ci}
758c2ecf20Sopenharmony_ci
768c2ecf20Sopenharmony_ci/* Execute a SMBus transaction.
778c2ecf20Sopenharmony_ci   int size is from SIS96x_QUICK to SIS96x_BLOCK_DATA
788c2ecf20Sopenharmony_ci */
798c2ecf20Sopenharmony_cistatic int sis96x_transaction(int size)
808c2ecf20Sopenharmony_ci{
818c2ecf20Sopenharmony_ci	int temp;
828c2ecf20Sopenharmony_ci	int result = 0;
838c2ecf20Sopenharmony_ci	int timeout = 0;
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_ci	dev_dbg(&sis96x_adapter.dev, "SMBus transaction %d\n", size);
868c2ecf20Sopenharmony_ci
878c2ecf20Sopenharmony_ci	/* Make sure the SMBus host is ready to start transmitting */
888c2ecf20Sopenharmony_ci	if (((temp = sis96x_read(SMB_CNT)) & 0x03) != 0x00) {
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci		dev_dbg(&sis96x_adapter.dev, "SMBus busy (0x%02x). "
918c2ecf20Sopenharmony_ci			"Resetting...\n", temp);
928c2ecf20Sopenharmony_ci
938c2ecf20Sopenharmony_ci		/* kill the transaction */
948c2ecf20Sopenharmony_ci		sis96x_write(SMB_HOST_CNT, 0x20);
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci		/* check it again */
978c2ecf20Sopenharmony_ci		if (((temp = sis96x_read(SMB_CNT)) & 0x03) != 0x00) {
988c2ecf20Sopenharmony_ci			dev_dbg(&sis96x_adapter.dev, "Failed (0x%02x)\n", temp);
998c2ecf20Sopenharmony_ci			return -EBUSY;
1008c2ecf20Sopenharmony_ci		} else {
1018c2ecf20Sopenharmony_ci			dev_dbg(&sis96x_adapter.dev, "Successful\n");
1028c2ecf20Sopenharmony_ci		}
1038c2ecf20Sopenharmony_ci	}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_ci	/* Turn off timeout interrupts, set fast host clock */
1068c2ecf20Sopenharmony_ci	sis96x_write(SMB_CNT, 0x20);
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci	/* clear all (sticky) status flags */
1098c2ecf20Sopenharmony_ci	temp = sis96x_read(SMB_STS);
1108c2ecf20Sopenharmony_ci	sis96x_write(SMB_STS, temp & 0x1e);
1118c2ecf20Sopenharmony_ci
1128c2ecf20Sopenharmony_ci	/* start the transaction by setting bit 4 and size bits */
1138c2ecf20Sopenharmony_ci	sis96x_write(SMB_HOST_CNT, 0x10 | (size & 0x07));
1148c2ecf20Sopenharmony_ci
1158c2ecf20Sopenharmony_ci	/* We will always wait for a fraction of a second! */
1168c2ecf20Sopenharmony_ci	do {
1178c2ecf20Sopenharmony_ci		msleep(1);
1188c2ecf20Sopenharmony_ci		temp = sis96x_read(SMB_STS);
1198c2ecf20Sopenharmony_ci	} while (!(temp & 0x0e) && (timeout++ < MAX_TIMEOUT));
1208c2ecf20Sopenharmony_ci
1218c2ecf20Sopenharmony_ci	/* If the SMBus is still busy, we give up */
1228c2ecf20Sopenharmony_ci	if (timeout > MAX_TIMEOUT) {
1238c2ecf20Sopenharmony_ci		dev_dbg(&sis96x_adapter.dev, "SMBus Timeout! (0x%02x)\n", temp);
1248c2ecf20Sopenharmony_ci		result = -ETIMEDOUT;
1258c2ecf20Sopenharmony_ci	}
1268c2ecf20Sopenharmony_ci
1278c2ecf20Sopenharmony_ci	/* device error - probably missing ACK */
1288c2ecf20Sopenharmony_ci	if (temp & 0x02) {
1298c2ecf20Sopenharmony_ci		dev_dbg(&sis96x_adapter.dev, "Failed bus transaction!\n");
1308c2ecf20Sopenharmony_ci		result = -ENXIO;
1318c2ecf20Sopenharmony_ci	}
1328c2ecf20Sopenharmony_ci
1338c2ecf20Sopenharmony_ci	/* bus collision */
1348c2ecf20Sopenharmony_ci	if (temp & 0x04) {
1358c2ecf20Sopenharmony_ci		dev_dbg(&sis96x_adapter.dev, "Bus collision!\n");
1368c2ecf20Sopenharmony_ci		result = -EIO;
1378c2ecf20Sopenharmony_ci	}
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	/* Finish up by resetting the bus */
1408c2ecf20Sopenharmony_ci	sis96x_write(SMB_STS, temp);
1418c2ecf20Sopenharmony_ci	if ((temp = sis96x_read(SMB_STS))) {
1428c2ecf20Sopenharmony_ci		dev_dbg(&sis96x_adapter.dev, "Failed reset at "
1438c2ecf20Sopenharmony_ci			"end of transaction! (0x%02x)\n", temp);
1448c2ecf20Sopenharmony_ci	}
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	return result;
1478c2ecf20Sopenharmony_ci}
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci/* Return negative errno on error. */
1508c2ecf20Sopenharmony_cistatic s32 sis96x_access(struct i2c_adapter * adap, u16 addr,
1518c2ecf20Sopenharmony_ci			 unsigned short flags, char read_write,
1528c2ecf20Sopenharmony_ci			 u8 command, int size, union i2c_smbus_data * data)
1538c2ecf20Sopenharmony_ci{
1548c2ecf20Sopenharmony_ci	int status;
1558c2ecf20Sopenharmony_ci
1568c2ecf20Sopenharmony_ci	switch (size) {
1578c2ecf20Sopenharmony_ci	case I2C_SMBUS_QUICK:
1588c2ecf20Sopenharmony_ci		sis96x_write(SMB_ADDR, ((addr & 0x7f) << 1) | (read_write & 0x01));
1598c2ecf20Sopenharmony_ci		size = SIS96x_QUICK;
1608c2ecf20Sopenharmony_ci		break;
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	case I2C_SMBUS_BYTE:
1638c2ecf20Sopenharmony_ci		sis96x_write(SMB_ADDR, ((addr & 0x7f) << 1) | (read_write & 0x01));
1648c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE)
1658c2ecf20Sopenharmony_ci			sis96x_write(SMB_CMD, command);
1668c2ecf20Sopenharmony_ci		size = SIS96x_BYTE;
1678c2ecf20Sopenharmony_ci		break;
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_ci	case I2C_SMBUS_BYTE_DATA:
1708c2ecf20Sopenharmony_ci		sis96x_write(SMB_ADDR, ((addr & 0x7f) << 1) | (read_write & 0x01));
1718c2ecf20Sopenharmony_ci		sis96x_write(SMB_CMD, command);
1728c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE)
1738c2ecf20Sopenharmony_ci			sis96x_write(SMB_BYTE, data->byte);
1748c2ecf20Sopenharmony_ci		size = SIS96x_BYTE_DATA;
1758c2ecf20Sopenharmony_ci		break;
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ci	case I2C_SMBUS_PROC_CALL:
1788c2ecf20Sopenharmony_ci	case I2C_SMBUS_WORD_DATA:
1798c2ecf20Sopenharmony_ci		sis96x_write(SMB_ADDR, ((addr & 0x7f) << 1) | (read_write & 0x01));
1808c2ecf20Sopenharmony_ci		sis96x_write(SMB_CMD, command);
1818c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE) {
1828c2ecf20Sopenharmony_ci			sis96x_write(SMB_BYTE, data->word & 0xff);
1838c2ecf20Sopenharmony_ci			sis96x_write(SMB_BYTE + 1, (data->word & 0xff00) >> 8);
1848c2ecf20Sopenharmony_ci		}
1858c2ecf20Sopenharmony_ci		size = (size == I2C_SMBUS_PROC_CALL ?
1868c2ecf20Sopenharmony_ci			SIS96x_PROC_CALL : SIS96x_WORD_DATA);
1878c2ecf20Sopenharmony_ci		break;
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	default:
1908c2ecf20Sopenharmony_ci		dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
1918c2ecf20Sopenharmony_ci		return -EOPNOTSUPP;
1928c2ecf20Sopenharmony_ci	}
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	status = sis96x_transaction(size);
1958c2ecf20Sopenharmony_ci	if (status)
1968c2ecf20Sopenharmony_ci		return status;
1978c2ecf20Sopenharmony_ci
1988c2ecf20Sopenharmony_ci	if ((size != SIS96x_PROC_CALL) &&
1998c2ecf20Sopenharmony_ci		((read_write == I2C_SMBUS_WRITE) || (size == SIS96x_QUICK)))
2008c2ecf20Sopenharmony_ci		return 0;
2018c2ecf20Sopenharmony_ci
2028c2ecf20Sopenharmony_ci	switch (size) {
2038c2ecf20Sopenharmony_ci	case SIS96x_BYTE:
2048c2ecf20Sopenharmony_ci	case SIS96x_BYTE_DATA:
2058c2ecf20Sopenharmony_ci		data->byte = sis96x_read(SMB_BYTE);
2068c2ecf20Sopenharmony_ci		break;
2078c2ecf20Sopenharmony_ci
2088c2ecf20Sopenharmony_ci	case SIS96x_WORD_DATA:
2098c2ecf20Sopenharmony_ci	case SIS96x_PROC_CALL:
2108c2ecf20Sopenharmony_ci		data->word = sis96x_read(SMB_BYTE) +
2118c2ecf20Sopenharmony_ci				(sis96x_read(SMB_BYTE + 1) << 8);
2128c2ecf20Sopenharmony_ci		break;
2138c2ecf20Sopenharmony_ci	}
2148c2ecf20Sopenharmony_ci	return 0;
2158c2ecf20Sopenharmony_ci}
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_cistatic u32 sis96x_func(struct i2c_adapter *adapter)
2188c2ecf20Sopenharmony_ci{
2198c2ecf20Sopenharmony_ci	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
2208c2ecf20Sopenharmony_ci	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
2218c2ecf20Sopenharmony_ci	    I2C_FUNC_SMBUS_PROC_CALL;
2228c2ecf20Sopenharmony_ci}
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_cistatic const struct i2c_algorithm smbus_algorithm = {
2258c2ecf20Sopenharmony_ci	.smbus_xfer	= sis96x_access,
2268c2ecf20Sopenharmony_ci	.functionality	= sis96x_func,
2278c2ecf20Sopenharmony_ci};
2288c2ecf20Sopenharmony_ci
2298c2ecf20Sopenharmony_cistatic struct i2c_adapter sis96x_adapter = {
2308c2ecf20Sopenharmony_ci	.owner		= THIS_MODULE,
2318c2ecf20Sopenharmony_ci	.class		= I2C_CLASS_HWMON | I2C_CLASS_SPD,
2328c2ecf20Sopenharmony_ci	.algo		= &smbus_algorithm,
2338c2ecf20Sopenharmony_ci};
2348c2ecf20Sopenharmony_ci
2358c2ecf20Sopenharmony_cistatic const struct pci_device_id sis96x_ids[] = {
2368c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_SMBUS) },
2378c2ecf20Sopenharmony_ci	{ 0, }
2388c2ecf20Sopenharmony_ci};
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE (pci, sis96x_ids);
2418c2ecf20Sopenharmony_ci
2428c2ecf20Sopenharmony_cistatic int sis96x_probe(struct pci_dev *dev,
2438c2ecf20Sopenharmony_ci				const struct pci_device_id *id)
2448c2ecf20Sopenharmony_ci{
2458c2ecf20Sopenharmony_ci	u16 ww = 0;
2468c2ecf20Sopenharmony_ci	int retval;
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci	if (sis96x_smbus_base) {
2498c2ecf20Sopenharmony_ci		dev_err(&dev->dev, "Only one device supported.\n");
2508c2ecf20Sopenharmony_ci		return -EBUSY;
2518c2ecf20Sopenharmony_ci	}
2528c2ecf20Sopenharmony_ci
2538c2ecf20Sopenharmony_ci	pci_read_config_word(dev, PCI_CLASS_DEVICE, &ww);
2548c2ecf20Sopenharmony_ci	if (PCI_CLASS_SERIAL_SMBUS != ww) {
2558c2ecf20Sopenharmony_ci		dev_err(&dev->dev, "Unsupported device class 0x%04x!\n", ww);
2568c2ecf20Sopenharmony_ci		return -ENODEV;
2578c2ecf20Sopenharmony_ci	}
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci	sis96x_smbus_base = pci_resource_start(dev, SIS96x_BAR);
2608c2ecf20Sopenharmony_ci	if (!sis96x_smbus_base) {
2618c2ecf20Sopenharmony_ci		dev_err(&dev->dev, "SiS96x SMBus base address "
2628c2ecf20Sopenharmony_ci			"not initialized!\n");
2638c2ecf20Sopenharmony_ci		return -EINVAL;
2648c2ecf20Sopenharmony_ci	}
2658c2ecf20Sopenharmony_ci	dev_info(&dev->dev, "SiS96x SMBus base address: 0x%04x\n",
2668c2ecf20Sopenharmony_ci			sis96x_smbus_base);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	retval = acpi_check_resource_conflict(&dev->resource[SIS96x_BAR]);
2698c2ecf20Sopenharmony_ci	if (retval)
2708c2ecf20Sopenharmony_ci		return -ENODEV;
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	/* Everything is happy, let's grab the memory and set things up. */
2738c2ecf20Sopenharmony_ci	if (!request_region(sis96x_smbus_base, SMB_IOSIZE,
2748c2ecf20Sopenharmony_ci			    sis96x_driver.name)) {
2758c2ecf20Sopenharmony_ci		dev_err(&dev->dev, "SMBus registers 0x%04x-0x%04x "
2768c2ecf20Sopenharmony_ci			"already in use!\n", sis96x_smbus_base,
2778c2ecf20Sopenharmony_ci			sis96x_smbus_base + SMB_IOSIZE - 1);
2788c2ecf20Sopenharmony_ci
2798c2ecf20Sopenharmony_ci		sis96x_smbus_base = 0;
2808c2ecf20Sopenharmony_ci		return -EINVAL;
2818c2ecf20Sopenharmony_ci	}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	/* set up the sysfs linkage to our parent device */
2848c2ecf20Sopenharmony_ci	sis96x_adapter.dev.parent = &dev->dev;
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	snprintf(sis96x_adapter.name, sizeof(sis96x_adapter.name),
2878c2ecf20Sopenharmony_ci		"SiS96x SMBus adapter at 0x%04x", sis96x_smbus_base);
2888c2ecf20Sopenharmony_ci
2898c2ecf20Sopenharmony_ci	if ((retval = i2c_add_adapter(&sis96x_adapter))) {
2908c2ecf20Sopenharmony_ci		dev_err(&dev->dev, "Couldn't register adapter!\n");
2918c2ecf20Sopenharmony_ci		release_region(sis96x_smbus_base, SMB_IOSIZE);
2928c2ecf20Sopenharmony_ci		sis96x_smbus_base = 0;
2938c2ecf20Sopenharmony_ci	}
2948c2ecf20Sopenharmony_ci
2958c2ecf20Sopenharmony_ci	return retval;
2968c2ecf20Sopenharmony_ci}
2978c2ecf20Sopenharmony_ci
2988c2ecf20Sopenharmony_cistatic void sis96x_remove(struct pci_dev *dev)
2998c2ecf20Sopenharmony_ci{
3008c2ecf20Sopenharmony_ci	if (sis96x_smbus_base) {
3018c2ecf20Sopenharmony_ci		i2c_del_adapter(&sis96x_adapter);
3028c2ecf20Sopenharmony_ci		release_region(sis96x_smbus_base, SMB_IOSIZE);
3038c2ecf20Sopenharmony_ci		sis96x_smbus_base = 0;
3048c2ecf20Sopenharmony_ci	}
3058c2ecf20Sopenharmony_ci}
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_cistatic struct pci_driver sis96x_driver = {
3088c2ecf20Sopenharmony_ci	.name		= "sis96x_smbus",
3098c2ecf20Sopenharmony_ci	.id_table	= sis96x_ids,
3108c2ecf20Sopenharmony_ci	.probe		= sis96x_probe,
3118c2ecf20Sopenharmony_ci	.remove		= sis96x_remove,
3128c2ecf20Sopenharmony_ci};
3138c2ecf20Sopenharmony_ci
3148c2ecf20Sopenharmony_cimodule_pci_driver(sis96x_driver);
3158c2ecf20Sopenharmony_ci
3168c2ecf20Sopenharmony_ciMODULE_AUTHOR("Mark M. Hoffman <mhoffman@lightlink.com>");
3178c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("SiS96x SMBus driver");
3188c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
319