18c2ecf20Sopenharmony_ci/*
28c2ecf20Sopenharmony_ci * Specific bus support for PMC-TWI compliant implementation on MSP71xx.
38c2ecf20Sopenharmony_ci *
48c2ecf20Sopenharmony_ci * Copyright 2005-2007 PMC-Sierra, Inc.
58c2ecf20Sopenharmony_ci *
68c2ecf20Sopenharmony_ci *  This program is free software; you can redistribute  it and/or modify it
78c2ecf20Sopenharmony_ci *  under  the terms of  the GNU General  Public License as published by the
88c2ecf20Sopenharmony_ci *  Free Software Foundation;  either version 2 of the  License, or (at your
98c2ecf20Sopenharmony_ci *  option) any later version.
108c2ecf20Sopenharmony_ci *
118c2ecf20Sopenharmony_ci *  THIS  SOFTWARE  IS PROVIDED   ``AS  IS'' AND   ANY  EXPRESS OR IMPLIED
128c2ecf20Sopenharmony_ci *  WARRANTIES,   INCLUDING, BUT NOT  LIMITED  TO, THE IMPLIED WARRANTIES OF
138c2ecf20Sopenharmony_ci *  MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.  IN
148c2ecf20Sopenharmony_ci *  NO  EVENT  SHALL   THE AUTHOR  BE    LIABLE FOR ANY   DIRECT, INDIRECT,
158c2ecf20Sopenharmony_ci *  INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
168c2ecf20Sopenharmony_ci *  NOT LIMITED   TO, PROCUREMENT OF  SUBSTITUTE GOODS  OR SERVICES; LOSS OF
178c2ecf20Sopenharmony_ci *  USE, DATA,  OR PROFITS; OR  BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
188c2ecf20Sopenharmony_ci *  ANY THEORY OF LIABILITY, WHETHER IN  CONTRACT, STRICT LIABILITY, OR TORT
198c2ecf20Sopenharmony_ci *  (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
208c2ecf20Sopenharmony_ci *  THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
218c2ecf20Sopenharmony_ci */
228c2ecf20Sopenharmony_ci
238c2ecf20Sopenharmony_ci#include <linux/kernel.h>
248c2ecf20Sopenharmony_ci#include <linux/module.h>
258c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
268c2ecf20Sopenharmony_ci#include <linux/i2c.h>
278c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
288c2ecf20Sopenharmony_ci#include <linux/completion.h>
298c2ecf20Sopenharmony_ci#include <linux/mutex.h>
308c2ecf20Sopenharmony_ci#include <linux/delay.h>
318c2ecf20Sopenharmony_ci#include <linux/io.h>
328c2ecf20Sopenharmony_ci
338c2ecf20Sopenharmony_ci#define DRV_NAME	"pmcmsptwi"
348c2ecf20Sopenharmony_ci
358c2ecf20Sopenharmony_ci#define MSP_TWI_SF_CLK_REG_OFFSET	0x00
368c2ecf20Sopenharmony_ci#define MSP_TWI_HS_CLK_REG_OFFSET	0x04
378c2ecf20Sopenharmony_ci#define MSP_TWI_CFG_REG_OFFSET		0x08
388c2ecf20Sopenharmony_ci#define MSP_TWI_CMD_REG_OFFSET		0x0c
398c2ecf20Sopenharmony_ci#define MSP_TWI_ADD_REG_OFFSET		0x10
408c2ecf20Sopenharmony_ci#define MSP_TWI_DAT_0_REG_OFFSET	0x14
418c2ecf20Sopenharmony_ci#define MSP_TWI_DAT_1_REG_OFFSET	0x18
428c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_REG_OFFSET	0x1c
438c2ecf20Sopenharmony_ci#define MSP_TWI_INT_MSK_REG_OFFSET	0x20
448c2ecf20Sopenharmony_ci#define MSP_TWI_BUSY_REG_OFFSET		0x24
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_DONE			(1 << 0)
478c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_LOST_ARBITRATION	(1 << 1)
488c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_NO_RESPONSE		(1 << 2)
498c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_DATA_COLLISION		(1 << 3)
508c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_BUSY			(1 << 4)
518c2ecf20Sopenharmony_ci#define MSP_TWI_INT_STS_ALL			0x1f
528c2ecf20Sopenharmony_ci
538c2ecf20Sopenharmony_ci#define MSP_MAX_BYTES_PER_RW		8
548c2ecf20Sopenharmony_ci#define MSP_MAX_POLL			5
558c2ecf20Sopenharmony_ci#define MSP_POLL_DELAY			10
568c2ecf20Sopenharmony_ci#define MSP_IRQ_TIMEOUT			(MSP_MAX_POLL * MSP_POLL_DELAY)
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci/* IO Operation macros */
598c2ecf20Sopenharmony_ci#define pmcmsptwi_readl		__raw_readl
608c2ecf20Sopenharmony_ci#define pmcmsptwi_writel	__raw_writel
618c2ecf20Sopenharmony_ci
628c2ecf20Sopenharmony_ci/* TWI command type */
638c2ecf20Sopenharmony_cienum pmcmsptwi_cmd_type {
648c2ecf20Sopenharmony_ci	MSP_TWI_CMD_WRITE	= 0,	/* Write only */
658c2ecf20Sopenharmony_ci	MSP_TWI_CMD_READ	= 1,	/* Read only */
668c2ecf20Sopenharmony_ci	MSP_TWI_CMD_WRITE_READ	= 2,	/* Write then Read */
678c2ecf20Sopenharmony_ci};
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci/* The possible results of the xferCmd */
708c2ecf20Sopenharmony_cienum pmcmsptwi_xfer_result {
718c2ecf20Sopenharmony_ci	MSP_TWI_XFER_OK	= 0,
728c2ecf20Sopenharmony_ci	MSP_TWI_XFER_TIMEOUT,
738c2ecf20Sopenharmony_ci	MSP_TWI_XFER_BUSY,
748c2ecf20Sopenharmony_ci	MSP_TWI_XFER_DATA_COLLISION,
758c2ecf20Sopenharmony_ci	MSP_TWI_XFER_NO_RESPONSE,
768c2ecf20Sopenharmony_ci	MSP_TWI_XFER_LOST_ARBITRATION,
778c2ecf20Sopenharmony_ci};
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci/* Corresponds to a PMCTWI clock configuration register */
808c2ecf20Sopenharmony_cistruct pmcmsptwi_clock {
818c2ecf20Sopenharmony_ci	u8 filter;	/* Bits 15:12,	default = 0x03 */
828c2ecf20Sopenharmony_ci	u16 clock;	/* Bits 9:0,	default = 0x001f */
838c2ecf20Sopenharmony_ci};
848c2ecf20Sopenharmony_ci
858c2ecf20Sopenharmony_cistruct pmcmsptwi_clockcfg {
868c2ecf20Sopenharmony_ci	struct pmcmsptwi_clock standard;  /* The standard/fast clock config */
878c2ecf20Sopenharmony_ci	struct pmcmsptwi_clock highspeed; /* The highspeed clock config */
888c2ecf20Sopenharmony_ci};
898c2ecf20Sopenharmony_ci
908c2ecf20Sopenharmony_ci/* Corresponds to the main TWI configuration register */
918c2ecf20Sopenharmony_cistruct pmcmsptwi_cfg {
928c2ecf20Sopenharmony_ci	u8 arbf;	/* Bits 15:12,	default=0x03 */
938c2ecf20Sopenharmony_ci	u8 nak;		/* Bits 11:8,	default=0x03 */
948c2ecf20Sopenharmony_ci	u8 add10;	/* Bit 7,	default=0x00 */
958c2ecf20Sopenharmony_ci	u8 mst_code;	/* Bits 6:4,	default=0x00 */
968c2ecf20Sopenharmony_ci	u8 arb;		/* Bit 1,	default=0x01 */
978c2ecf20Sopenharmony_ci	u8 highspeed;	/* Bit 0,	default=0x00 */
988c2ecf20Sopenharmony_ci};
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci/* A single pmctwi command to issue */
1018c2ecf20Sopenharmony_cistruct pmcmsptwi_cmd {
1028c2ecf20Sopenharmony_ci	u16 addr;	/* The slave address (7 or 10 bits) */
1038c2ecf20Sopenharmony_ci	enum pmcmsptwi_cmd_type type;	/* The command type */
1048c2ecf20Sopenharmony_ci	u8 write_len;	/* Number of bytes in the write buffer */
1058c2ecf20Sopenharmony_ci	u8 read_len;	/* Number of bytes in the read buffer */
1068c2ecf20Sopenharmony_ci	u8 *write_data;	/* Buffer of characters to send */
1078c2ecf20Sopenharmony_ci	u8 *read_data;	/* Buffer to fill with incoming data */
1088c2ecf20Sopenharmony_ci};
1098c2ecf20Sopenharmony_ci
1108c2ecf20Sopenharmony_ci/* The private data */
1118c2ecf20Sopenharmony_cistruct pmcmsptwi_data {
1128c2ecf20Sopenharmony_ci	void __iomem *iobase;			/* iomapped base for IO */
1138c2ecf20Sopenharmony_ci	int irq;				/* IRQ to use (0 disables) */
1148c2ecf20Sopenharmony_ci	struct completion wait;			/* Completion for xfer */
1158c2ecf20Sopenharmony_ci	struct mutex lock;			/* Used for threadsafeness */
1168c2ecf20Sopenharmony_ci	enum pmcmsptwi_xfer_result last_result;	/* result of last xfer */
1178c2ecf20Sopenharmony_ci};
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_ci/* The default settings */
1208c2ecf20Sopenharmony_cistatic const struct pmcmsptwi_clockcfg pmcmsptwi_defclockcfg = {
1218c2ecf20Sopenharmony_ci	.standard = {
1228c2ecf20Sopenharmony_ci		.filter	= 0x3,
1238c2ecf20Sopenharmony_ci		.clock	= 0x1f,
1248c2ecf20Sopenharmony_ci	},
1258c2ecf20Sopenharmony_ci	.highspeed = {
1268c2ecf20Sopenharmony_ci		.filter	= 0x3,
1278c2ecf20Sopenharmony_ci		.clock	= 0x1f,
1288c2ecf20Sopenharmony_ci	},
1298c2ecf20Sopenharmony_ci};
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_cistatic const struct pmcmsptwi_cfg pmcmsptwi_defcfg = {
1328c2ecf20Sopenharmony_ci	.arbf		= 0x03,
1338c2ecf20Sopenharmony_ci	.nak		= 0x03,
1348c2ecf20Sopenharmony_ci	.add10		= 0x00,
1358c2ecf20Sopenharmony_ci	.mst_code	= 0x00,
1368c2ecf20Sopenharmony_ci	.arb		= 0x01,
1378c2ecf20Sopenharmony_ci	.highspeed	= 0x00,
1388c2ecf20Sopenharmony_ci};
1398c2ecf20Sopenharmony_ci
1408c2ecf20Sopenharmony_cistatic struct pmcmsptwi_data pmcmsptwi_data;
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_cistatic struct i2c_adapter pmcmsptwi_adapter;
1438c2ecf20Sopenharmony_ci
1448c2ecf20Sopenharmony_ci/* inline helper functions */
1458c2ecf20Sopenharmony_cistatic inline u32 pmcmsptwi_clock_to_reg(
1468c2ecf20Sopenharmony_ci			const struct pmcmsptwi_clock *clock)
1478c2ecf20Sopenharmony_ci{
1488c2ecf20Sopenharmony_ci	return ((clock->filter & 0xf) << 12) | (clock->clock & 0x03ff);
1498c2ecf20Sopenharmony_ci}
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_cistatic inline u32 pmcmsptwi_cfg_to_reg(const struct pmcmsptwi_cfg *cfg)
1528c2ecf20Sopenharmony_ci{
1538c2ecf20Sopenharmony_ci	return ((cfg->arbf & 0xf) << 12) |
1548c2ecf20Sopenharmony_ci		((cfg->nak & 0xf) << 8) |
1558c2ecf20Sopenharmony_ci		((cfg->add10 & 0x1) << 7) |
1568c2ecf20Sopenharmony_ci		((cfg->mst_code & 0x7) << 4) |
1578c2ecf20Sopenharmony_ci		((cfg->arb & 0x1) << 1) |
1588c2ecf20Sopenharmony_ci		(cfg->highspeed & 0x1);
1598c2ecf20Sopenharmony_ci}
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_cistatic inline void pmcmsptwi_reg_to_cfg(u32 reg, struct pmcmsptwi_cfg *cfg)
1628c2ecf20Sopenharmony_ci{
1638c2ecf20Sopenharmony_ci	cfg->arbf = (reg >> 12) & 0xf;
1648c2ecf20Sopenharmony_ci	cfg->nak = (reg >> 8) & 0xf;
1658c2ecf20Sopenharmony_ci	cfg->add10 = (reg >> 7) & 0x1;
1668c2ecf20Sopenharmony_ci	cfg->mst_code = (reg >> 4) & 0x7;
1678c2ecf20Sopenharmony_ci	cfg->arb = (reg >> 1) & 0x1;
1688c2ecf20Sopenharmony_ci	cfg->highspeed = reg & 0x1;
1698c2ecf20Sopenharmony_ci}
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci/*
1728c2ecf20Sopenharmony_ci * Sets the current clock configuration
1738c2ecf20Sopenharmony_ci */
1748c2ecf20Sopenharmony_cistatic void pmcmsptwi_set_clock_config(const struct pmcmsptwi_clockcfg *cfg,
1758c2ecf20Sopenharmony_ci					struct pmcmsptwi_data *data)
1768c2ecf20Sopenharmony_ci{
1778c2ecf20Sopenharmony_ci	mutex_lock(&data->lock);
1788c2ecf20Sopenharmony_ci	pmcmsptwi_writel(pmcmsptwi_clock_to_reg(&cfg->standard),
1798c2ecf20Sopenharmony_ci				data->iobase + MSP_TWI_SF_CLK_REG_OFFSET);
1808c2ecf20Sopenharmony_ci	pmcmsptwi_writel(pmcmsptwi_clock_to_reg(&cfg->highspeed),
1818c2ecf20Sopenharmony_ci				data->iobase + MSP_TWI_HS_CLK_REG_OFFSET);
1828c2ecf20Sopenharmony_ci	mutex_unlock(&data->lock);
1838c2ecf20Sopenharmony_ci}
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci/*
1868c2ecf20Sopenharmony_ci * Gets the current TWI bus configuration
1878c2ecf20Sopenharmony_ci */
1888c2ecf20Sopenharmony_cistatic void pmcmsptwi_get_twi_config(struct pmcmsptwi_cfg *cfg,
1898c2ecf20Sopenharmony_ci					struct pmcmsptwi_data *data)
1908c2ecf20Sopenharmony_ci{
1918c2ecf20Sopenharmony_ci	mutex_lock(&data->lock);
1928c2ecf20Sopenharmony_ci	pmcmsptwi_reg_to_cfg(pmcmsptwi_readl(
1938c2ecf20Sopenharmony_ci				data->iobase + MSP_TWI_CFG_REG_OFFSET), cfg);
1948c2ecf20Sopenharmony_ci	mutex_unlock(&data->lock);
1958c2ecf20Sopenharmony_ci}
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci/*
1988c2ecf20Sopenharmony_ci * Sets the current TWI bus configuration
1998c2ecf20Sopenharmony_ci */
2008c2ecf20Sopenharmony_cistatic void pmcmsptwi_set_twi_config(const struct pmcmsptwi_cfg *cfg,
2018c2ecf20Sopenharmony_ci					struct pmcmsptwi_data *data)
2028c2ecf20Sopenharmony_ci{
2038c2ecf20Sopenharmony_ci	mutex_lock(&data->lock);
2048c2ecf20Sopenharmony_ci	pmcmsptwi_writel(pmcmsptwi_cfg_to_reg(cfg),
2058c2ecf20Sopenharmony_ci				data->iobase + MSP_TWI_CFG_REG_OFFSET);
2068c2ecf20Sopenharmony_ci	mutex_unlock(&data->lock);
2078c2ecf20Sopenharmony_ci}
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci/*
2108c2ecf20Sopenharmony_ci * Parses the 'int_sts' register and returns a well-defined error code
2118c2ecf20Sopenharmony_ci */
2128c2ecf20Sopenharmony_cistatic enum pmcmsptwi_xfer_result pmcmsptwi_get_result(u32 reg)
2138c2ecf20Sopenharmony_ci{
2148c2ecf20Sopenharmony_ci	if (reg & MSP_TWI_INT_STS_LOST_ARBITRATION) {
2158c2ecf20Sopenharmony_ci		dev_dbg(&pmcmsptwi_adapter.dev,
2168c2ecf20Sopenharmony_ci			"Result: Lost arbitration\n");
2178c2ecf20Sopenharmony_ci		return MSP_TWI_XFER_LOST_ARBITRATION;
2188c2ecf20Sopenharmony_ci	} else if (reg & MSP_TWI_INT_STS_NO_RESPONSE) {
2198c2ecf20Sopenharmony_ci		dev_dbg(&pmcmsptwi_adapter.dev,
2208c2ecf20Sopenharmony_ci			"Result: No response\n");
2218c2ecf20Sopenharmony_ci		return MSP_TWI_XFER_NO_RESPONSE;
2228c2ecf20Sopenharmony_ci	} else if (reg & MSP_TWI_INT_STS_DATA_COLLISION) {
2238c2ecf20Sopenharmony_ci		dev_dbg(&pmcmsptwi_adapter.dev,
2248c2ecf20Sopenharmony_ci			"Result: Data collision\n");
2258c2ecf20Sopenharmony_ci		return MSP_TWI_XFER_DATA_COLLISION;
2268c2ecf20Sopenharmony_ci	} else if (reg & MSP_TWI_INT_STS_BUSY) {
2278c2ecf20Sopenharmony_ci		dev_dbg(&pmcmsptwi_adapter.dev,
2288c2ecf20Sopenharmony_ci			"Result: Bus busy\n");
2298c2ecf20Sopenharmony_ci		return MSP_TWI_XFER_BUSY;
2308c2ecf20Sopenharmony_ci	}
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci	dev_dbg(&pmcmsptwi_adapter.dev, "Result: Operation succeeded\n");
2338c2ecf20Sopenharmony_ci	return MSP_TWI_XFER_OK;
2348c2ecf20Sopenharmony_ci}
2358c2ecf20Sopenharmony_ci
2368c2ecf20Sopenharmony_ci/*
2378c2ecf20Sopenharmony_ci * In interrupt mode, handle the interrupt.
2388c2ecf20Sopenharmony_ci * NOTE: Assumes data->lock is held.
2398c2ecf20Sopenharmony_ci */
2408c2ecf20Sopenharmony_cistatic irqreturn_t pmcmsptwi_interrupt(int irq, void *ptr)
2418c2ecf20Sopenharmony_ci{
2428c2ecf20Sopenharmony_ci	struct pmcmsptwi_data *data = ptr;
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci	u32 reason = pmcmsptwi_readl(data->iobase +
2458c2ecf20Sopenharmony_ci					MSP_TWI_INT_STS_REG_OFFSET);
2468c2ecf20Sopenharmony_ci	pmcmsptwi_writel(reason, data->iobase + MSP_TWI_INT_STS_REG_OFFSET);
2478c2ecf20Sopenharmony_ci
2488c2ecf20Sopenharmony_ci	dev_dbg(&pmcmsptwi_adapter.dev, "Got interrupt 0x%08x\n", reason);
2498c2ecf20Sopenharmony_ci	if (!(reason & MSP_TWI_INT_STS_DONE))
2508c2ecf20Sopenharmony_ci		return IRQ_NONE;
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci	data->last_result = pmcmsptwi_get_result(reason);
2538c2ecf20Sopenharmony_ci	complete(&data->wait);
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
2568c2ecf20Sopenharmony_ci}
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci/*
2598c2ecf20Sopenharmony_ci * Probe for and register the device and return 0 if there is one.
2608c2ecf20Sopenharmony_ci */
2618c2ecf20Sopenharmony_cistatic int pmcmsptwi_probe(struct platform_device *pldev)
2628c2ecf20Sopenharmony_ci{
2638c2ecf20Sopenharmony_ci	struct resource *res;
2648c2ecf20Sopenharmony_ci	int rc = -ENODEV;
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_ci	/* get the static platform resources */
2678c2ecf20Sopenharmony_ci	res = platform_get_resource(pldev, IORESOURCE_MEM, 0);
2688c2ecf20Sopenharmony_ci	if (!res) {
2698c2ecf20Sopenharmony_ci		dev_err(&pldev->dev, "IOMEM resource not found\n");
2708c2ecf20Sopenharmony_ci		goto ret_err;
2718c2ecf20Sopenharmony_ci	}
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	/* reserve the memory region */
2748c2ecf20Sopenharmony_ci	if (!request_mem_region(res->start, resource_size(res),
2758c2ecf20Sopenharmony_ci				pldev->name)) {
2768c2ecf20Sopenharmony_ci		dev_err(&pldev->dev,
2778c2ecf20Sopenharmony_ci			"Unable to get memory/io address region %pap\n",
2788c2ecf20Sopenharmony_ci			&res->start);
2798c2ecf20Sopenharmony_ci		rc = -EBUSY;
2808c2ecf20Sopenharmony_ci		goto ret_err;
2818c2ecf20Sopenharmony_ci	}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	/* remap the memory */
2848c2ecf20Sopenharmony_ci	pmcmsptwi_data.iobase = ioremap(res->start,
2858c2ecf20Sopenharmony_ci						resource_size(res));
2868c2ecf20Sopenharmony_ci	if (!pmcmsptwi_data.iobase) {
2878c2ecf20Sopenharmony_ci		dev_err(&pldev->dev,
2888c2ecf20Sopenharmony_ci			"Unable to ioremap address %pap\n", &res->start);
2898c2ecf20Sopenharmony_ci		rc = -EIO;
2908c2ecf20Sopenharmony_ci		goto ret_unreserve;
2918c2ecf20Sopenharmony_ci	}
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	/* request the irq */
2948c2ecf20Sopenharmony_ci	pmcmsptwi_data.irq = platform_get_irq(pldev, 0);
2958c2ecf20Sopenharmony_ci	if (pmcmsptwi_data.irq) {
2968c2ecf20Sopenharmony_ci		rc = request_irq(pmcmsptwi_data.irq, &pmcmsptwi_interrupt,
2978c2ecf20Sopenharmony_ci				 IRQF_SHARED, pldev->name, &pmcmsptwi_data);
2988c2ecf20Sopenharmony_ci		if (rc == 0) {
2998c2ecf20Sopenharmony_ci			/*
3008c2ecf20Sopenharmony_ci			 * Enable 'DONE' interrupt only.
3018c2ecf20Sopenharmony_ci			 *
3028c2ecf20Sopenharmony_ci			 * If you enable all interrupts, you will get one on
3038c2ecf20Sopenharmony_ci			 * error and another when the operation completes.
3048c2ecf20Sopenharmony_ci			 * This way you only have to handle one interrupt,
3058c2ecf20Sopenharmony_ci			 * but you can still check all result flags.
3068c2ecf20Sopenharmony_ci			 */
3078c2ecf20Sopenharmony_ci			pmcmsptwi_writel(MSP_TWI_INT_STS_DONE,
3088c2ecf20Sopenharmony_ci					pmcmsptwi_data.iobase +
3098c2ecf20Sopenharmony_ci					MSP_TWI_INT_MSK_REG_OFFSET);
3108c2ecf20Sopenharmony_ci		} else {
3118c2ecf20Sopenharmony_ci			dev_warn(&pldev->dev,
3128c2ecf20Sopenharmony_ci				"Could not assign TWI IRQ handler "
3138c2ecf20Sopenharmony_ci				"to irq %d (continuing with poll)\n",
3148c2ecf20Sopenharmony_ci				pmcmsptwi_data.irq);
3158c2ecf20Sopenharmony_ci			pmcmsptwi_data.irq = 0;
3168c2ecf20Sopenharmony_ci		}
3178c2ecf20Sopenharmony_ci	}
3188c2ecf20Sopenharmony_ci
3198c2ecf20Sopenharmony_ci	init_completion(&pmcmsptwi_data.wait);
3208c2ecf20Sopenharmony_ci	mutex_init(&pmcmsptwi_data.lock);
3218c2ecf20Sopenharmony_ci
3228c2ecf20Sopenharmony_ci	pmcmsptwi_set_clock_config(&pmcmsptwi_defclockcfg, &pmcmsptwi_data);
3238c2ecf20Sopenharmony_ci	pmcmsptwi_set_twi_config(&pmcmsptwi_defcfg, &pmcmsptwi_data);
3248c2ecf20Sopenharmony_ci
3258c2ecf20Sopenharmony_ci	printk(KERN_INFO DRV_NAME ": Registering MSP71xx I2C adapter\n");
3268c2ecf20Sopenharmony_ci
3278c2ecf20Sopenharmony_ci	pmcmsptwi_adapter.dev.parent = &pldev->dev;
3288c2ecf20Sopenharmony_ci	platform_set_drvdata(pldev, &pmcmsptwi_adapter);
3298c2ecf20Sopenharmony_ci	i2c_set_adapdata(&pmcmsptwi_adapter, &pmcmsptwi_data);
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	rc = i2c_add_adapter(&pmcmsptwi_adapter);
3328c2ecf20Sopenharmony_ci	if (rc)
3338c2ecf20Sopenharmony_ci		goto ret_unmap;
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_ci	return 0;
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ciret_unmap:
3388c2ecf20Sopenharmony_ci	if (pmcmsptwi_data.irq) {
3398c2ecf20Sopenharmony_ci		pmcmsptwi_writel(0,
3408c2ecf20Sopenharmony_ci			pmcmsptwi_data.iobase + MSP_TWI_INT_MSK_REG_OFFSET);
3418c2ecf20Sopenharmony_ci		free_irq(pmcmsptwi_data.irq, &pmcmsptwi_data);
3428c2ecf20Sopenharmony_ci	}
3438c2ecf20Sopenharmony_ci
3448c2ecf20Sopenharmony_ci	iounmap(pmcmsptwi_data.iobase);
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ciret_unreserve:
3478c2ecf20Sopenharmony_ci	release_mem_region(res->start, resource_size(res));
3488c2ecf20Sopenharmony_ci
3498c2ecf20Sopenharmony_ciret_err:
3508c2ecf20Sopenharmony_ci	return rc;
3518c2ecf20Sopenharmony_ci}
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci/*
3548c2ecf20Sopenharmony_ci * Release the device and return 0 if there is one.
3558c2ecf20Sopenharmony_ci */
3568c2ecf20Sopenharmony_cistatic int pmcmsptwi_remove(struct platform_device *pldev)
3578c2ecf20Sopenharmony_ci{
3588c2ecf20Sopenharmony_ci	struct resource *res;
3598c2ecf20Sopenharmony_ci
3608c2ecf20Sopenharmony_ci	i2c_del_adapter(&pmcmsptwi_adapter);
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_ci	if (pmcmsptwi_data.irq) {
3638c2ecf20Sopenharmony_ci		pmcmsptwi_writel(0,
3648c2ecf20Sopenharmony_ci			pmcmsptwi_data.iobase + MSP_TWI_INT_MSK_REG_OFFSET);
3658c2ecf20Sopenharmony_ci		free_irq(pmcmsptwi_data.irq, &pmcmsptwi_data);
3668c2ecf20Sopenharmony_ci	}
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci	iounmap(pmcmsptwi_data.iobase);
3698c2ecf20Sopenharmony_ci
3708c2ecf20Sopenharmony_ci	res = platform_get_resource(pldev, IORESOURCE_MEM, 0);
3718c2ecf20Sopenharmony_ci	release_mem_region(res->start, resource_size(res));
3728c2ecf20Sopenharmony_ci
3738c2ecf20Sopenharmony_ci	return 0;
3748c2ecf20Sopenharmony_ci}
3758c2ecf20Sopenharmony_ci
3768c2ecf20Sopenharmony_ci/*
3778c2ecf20Sopenharmony_ci * Polls the 'busy' register until the command is complete.
3788c2ecf20Sopenharmony_ci * NOTE: Assumes data->lock is held.
3798c2ecf20Sopenharmony_ci */
3808c2ecf20Sopenharmony_cistatic void pmcmsptwi_poll_complete(struct pmcmsptwi_data *data)
3818c2ecf20Sopenharmony_ci{
3828c2ecf20Sopenharmony_ci	int i;
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci	for (i = 0; i < MSP_MAX_POLL; i++) {
3858c2ecf20Sopenharmony_ci		u32 val = pmcmsptwi_readl(data->iobase +
3868c2ecf20Sopenharmony_ci						MSP_TWI_BUSY_REG_OFFSET);
3878c2ecf20Sopenharmony_ci		if (val == 0) {
3888c2ecf20Sopenharmony_ci			u32 reason = pmcmsptwi_readl(data->iobase +
3898c2ecf20Sopenharmony_ci						MSP_TWI_INT_STS_REG_OFFSET);
3908c2ecf20Sopenharmony_ci			pmcmsptwi_writel(reason, data->iobase +
3918c2ecf20Sopenharmony_ci						MSP_TWI_INT_STS_REG_OFFSET);
3928c2ecf20Sopenharmony_ci			data->last_result = pmcmsptwi_get_result(reason);
3938c2ecf20Sopenharmony_ci			return;
3948c2ecf20Sopenharmony_ci		}
3958c2ecf20Sopenharmony_ci		udelay(MSP_POLL_DELAY);
3968c2ecf20Sopenharmony_ci	}
3978c2ecf20Sopenharmony_ci
3988c2ecf20Sopenharmony_ci	dev_dbg(&pmcmsptwi_adapter.dev, "Result: Poll timeout\n");
3998c2ecf20Sopenharmony_ci	data->last_result = MSP_TWI_XFER_TIMEOUT;
4008c2ecf20Sopenharmony_ci}
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci/*
4038c2ecf20Sopenharmony_ci * Do the transfer (low level):
4048c2ecf20Sopenharmony_ci *   May use interrupt-driven or polling, depending on if an IRQ is
4058c2ecf20Sopenharmony_ci *   presently registered.
4068c2ecf20Sopenharmony_ci * NOTE: Assumes data->lock is held.
4078c2ecf20Sopenharmony_ci */
4088c2ecf20Sopenharmony_cistatic enum pmcmsptwi_xfer_result pmcmsptwi_do_xfer(
4098c2ecf20Sopenharmony_ci			u32 reg, struct pmcmsptwi_data *data)
4108c2ecf20Sopenharmony_ci{
4118c2ecf20Sopenharmony_ci	dev_dbg(&pmcmsptwi_adapter.dev, "Writing cmd reg 0x%08x\n", reg);
4128c2ecf20Sopenharmony_ci	pmcmsptwi_writel(reg, data->iobase + MSP_TWI_CMD_REG_OFFSET);
4138c2ecf20Sopenharmony_ci	if (data->irq) {
4148c2ecf20Sopenharmony_ci		unsigned long timeleft = wait_for_completion_timeout(
4158c2ecf20Sopenharmony_ci						&data->wait, MSP_IRQ_TIMEOUT);
4168c2ecf20Sopenharmony_ci		if (timeleft == 0) {
4178c2ecf20Sopenharmony_ci			dev_dbg(&pmcmsptwi_adapter.dev,
4188c2ecf20Sopenharmony_ci				"Result: IRQ timeout\n");
4198c2ecf20Sopenharmony_ci			complete(&data->wait);
4208c2ecf20Sopenharmony_ci			data->last_result = MSP_TWI_XFER_TIMEOUT;
4218c2ecf20Sopenharmony_ci		}
4228c2ecf20Sopenharmony_ci	} else
4238c2ecf20Sopenharmony_ci		pmcmsptwi_poll_complete(data);
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	return data->last_result;
4268c2ecf20Sopenharmony_ci}
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci/*
4298c2ecf20Sopenharmony_ci * Helper routine, converts 'pmctwi_cmd' struct to register format
4308c2ecf20Sopenharmony_ci */
4318c2ecf20Sopenharmony_cistatic inline u32 pmcmsptwi_cmd_to_reg(const struct pmcmsptwi_cmd *cmd)
4328c2ecf20Sopenharmony_ci{
4338c2ecf20Sopenharmony_ci	return ((cmd->type & 0x3) << 8) |
4348c2ecf20Sopenharmony_ci		(((cmd->write_len - 1) & 0x7) << 4) |
4358c2ecf20Sopenharmony_ci		((cmd->read_len - 1) & 0x7);
4368c2ecf20Sopenharmony_ci}
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci/*
4398c2ecf20Sopenharmony_ci * Do the transfer (high level)
4408c2ecf20Sopenharmony_ci */
4418c2ecf20Sopenharmony_cistatic enum pmcmsptwi_xfer_result pmcmsptwi_xfer_cmd(
4428c2ecf20Sopenharmony_ci			struct pmcmsptwi_cmd *cmd,
4438c2ecf20Sopenharmony_ci			struct pmcmsptwi_data *data)
4448c2ecf20Sopenharmony_ci{
4458c2ecf20Sopenharmony_ci	enum pmcmsptwi_xfer_result retval;
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	mutex_lock(&data->lock);
4488c2ecf20Sopenharmony_ci	dev_dbg(&pmcmsptwi_adapter.dev,
4498c2ecf20Sopenharmony_ci		"Setting address to 0x%04x\n", cmd->addr);
4508c2ecf20Sopenharmony_ci	pmcmsptwi_writel(cmd->addr, data->iobase + MSP_TWI_ADD_REG_OFFSET);
4518c2ecf20Sopenharmony_ci
4528c2ecf20Sopenharmony_ci	if (cmd->type == MSP_TWI_CMD_WRITE ||
4538c2ecf20Sopenharmony_ci	    cmd->type == MSP_TWI_CMD_WRITE_READ) {
4548c2ecf20Sopenharmony_ci		u64 tmp = be64_to_cpup((__be64 *)cmd->write_data);
4558c2ecf20Sopenharmony_ci		tmp >>= (MSP_MAX_BYTES_PER_RW - cmd->write_len) * 8;
4568c2ecf20Sopenharmony_ci		dev_dbg(&pmcmsptwi_adapter.dev, "Writing 0x%016llx\n", tmp);
4578c2ecf20Sopenharmony_ci		pmcmsptwi_writel(tmp & 0x00000000ffffffffLL,
4588c2ecf20Sopenharmony_ci				data->iobase + MSP_TWI_DAT_0_REG_OFFSET);
4598c2ecf20Sopenharmony_ci		if (cmd->write_len > 4)
4608c2ecf20Sopenharmony_ci			pmcmsptwi_writel(tmp >> 32,
4618c2ecf20Sopenharmony_ci				data->iobase + MSP_TWI_DAT_1_REG_OFFSET);
4628c2ecf20Sopenharmony_ci	}
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ci	retval = pmcmsptwi_do_xfer(pmcmsptwi_cmd_to_reg(cmd), data);
4658c2ecf20Sopenharmony_ci	if (retval != MSP_TWI_XFER_OK)
4668c2ecf20Sopenharmony_ci		goto xfer_err;
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_ci	if (cmd->type == MSP_TWI_CMD_READ ||
4698c2ecf20Sopenharmony_ci	    cmd->type == MSP_TWI_CMD_WRITE_READ) {
4708c2ecf20Sopenharmony_ci		int i;
4718c2ecf20Sopenharmony_ci		u64 rmsk = ~(0xffffffffffffffffLL << (cmd->read_len * 8));
4728c2ecf20Sopenharmony_ci		u64 tmp = (u64)pmcmsptwi_readl(data->iobase +
4738c2ecf20Sopenharmony_ci					MSP_TWI_DAT_0_REG_OFFSET);
4748c2ecf20Sopenharmony_ci		if (cmd->read_len > 4)
4758c2ecf20Sopenharmony_ci			tmp |= (u64)pmcmsptwi_readl(data->iobase +
4768c2ecf20Sopenharmony_ci					MSP_TWI_DAT_1_REG_OFFSET) << 32;
4778c2ecf20Sopenharmony_ci		tmp &= rmsk;
4788c2ecf20Sopenharmony_ci		dev_dbg(&pmcmsptwi_adapter.dev, "Read 0x%016llx\n", tmp);
4798c2ecf20Sopenharmony_ci
4808c2ecf20Sopenharmony_ci		for (i = 0; i < cmd->read_len; i++)
4818c2ecf20Sopenharmony_ci			cmd->read_data[i] = tmp >> i;
4828c2ecf20Sopenharmony_ci	}
4838c2ecf20Sopenharmony_ci
4848c2ecf20Sopenharmony_cixfer_err:
4858c2ecf20Sopenharmony_ci	mutex_unlock(&data->lock);
4868c2ecf20Sopenharmony_ci
4878c2ecf20Sopenharmony_ci	return retval;
4888c2ecf20Sopenharmony_ci}
4898c2ecf20Sopenharmony_ci
4908c2ecf20Sopenharmony_ci/* -- Algorithm functions -- */
4918c2ecf20Sopenharmony_ci
4928c2ecf20Sopenharmony_ci/*
4938c2ecf20Sopenharmony_ci * Sends an i2c command out on the adapter
4948c2ecf20Sopenharmony_ci */
4958c2ecf20Sopenharmony_cistatic int pmcmsptwi_master_xfer(struct i2c_adapter *adap,
4968c2ecf20Sopenharmony_ci				struct i2c_msg *msg, int num)
4978c2ecf20Sopenharmony_ci{
4988c2ecf20Sopenharmony_ci	struct pmcmsptwi_data *data = i2c_get_adapdata(adap);
4998c2ecf20Sopenharmony_ci	struct pmcmsptwi_cmd cmd;
5008c2ecf20Sopenharmony_ci	struct pmcmsptwi_cfg oldcfg, newcfg;
5018c2ecf20Sopenharmony_ci	int ret;
5028c2ecf20Sopenharmony_ci
5038c2ecf20Sopenharmony_ci	if (num == 2) {
5048c2ecf20Sopenharmony_ci		struct i2c_msg *nextmsg = msg + 1;
5058c2ecf20Sopenharmony_ci
5068c2ecf20Sopenharmony_ci		cmd.type = MSP_TWI_CMD_WRITE_READ;
5078c2ecf20Sopenharmony_ci		cmd.write_len = msg->len;
5088c2ecf20Sopenharmony_ci		cmd.write_data = msg->buf;
5098c2ecf20Sopenharmony_ci		cmd.read_len = nextmsg->len;
5108c2ecf20Sopenharmony_ci		cmd.read_data = nextmsg->buf;
5118c2ecf20Sopenharmony_ci	} else if (msg->flags & I2C_M_RD) {
5128c2ecf20Sopenharmony_ci		cmd.type = MSP_TWI_CMD_READ;
5138c2ecf20Sopenharmony_ci		cmd.read_len = msg->len;
5148c2ecf20Sopenharmony_ci		cmd.read_data = msg->buf;
5158c2ecf20Sopenharmony_ci		cmd.write_len = 0;
5168c2ecf20Sopenharmony_ci		cmd.write_data = NULL;
5178c2ecf20Sopenharmony_ci	} else {
5188c2ecf20Sopenharmony_ci		cmd.type = MSP_TWI_CMD_WRITE;
5198c2ecf20Sopenharmony_ci		cmd.read_len = 0;
5208c2ecf20Sopenharmony_ci		cmd.read_data = NULL;
5218c2ecf20Sopenharmony_ci		cmd.write_len = msg->len;
5228c2ecf20Sopenharmony_ci		cmd.write_data = msg->buf;
5238c2ecf20Sopenharmony_ci	}
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci	cmd.addr = msg->addr;
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci	if (msg->flags & I2C_M_TEN) {
5288c2ecf20Sopenharmony_ci		pmcmsptwi_get_twi_config(&newcfg, data);
5298c2ecf20Sopenharmony_ci		memcpy(&oldcfg, &newcfg, sizeof(oldcfg));
5308c2ecf20Sopenharmony_ci
5318c2ecf20Sopenharmony_ci		/* Set the special 10-bit address flag */
5328c2ecf20Sopenharmony_ci		newcfg.add10 = 1;
5338c2ecf20Sopenharmony_ci
5348c2ecf20Sopenharmony_ci		pmcmsptwi_set_twi_config(&newcfg, data);
5358c2ecf20Sopenharmony_ci	}
5368c2ecf20Sopenharmony_ci
5378c2ecf20Sopenharmony_ci	/* Execute the command */
5388c2ecf20Sopenharmony_ci	ret = pmcmsptwi_xfer_cmd(&cmd, data);
5398c2ecf20Sopenharmony_ci
5408c2ecf20Sopenharmony_ci	if (msg->flags & I2C_M_TEN)
5418c2ecf20Sopenharmony_ci		pmcmsptwi_set_twi_config(&oldcfg, data);
5428c2ecf20Sopenharmony_ci
5438c2ecf20Sopenharmony_ci	dev_dbg(&adap->dev, "I2C %s of %d bytes %s\n",
5448c2ecf20Sopenharmony_ci		(msg->flags & I2C_M_RD) ? "read" : "write", msg->len,
5458c2ecf20Sopenharmony_ci		(ret == MSP_TWI_XFER_OK) ? "succeeded" : "failed");
5468c2ecf20Sopenharmony_ci
5478c2ecf20Sopenharmony_ci	if (ret != MSP_TWI_XFER_OK) {
5488c2ecf20Sopenharmony_ci		/*
5498c2ecf20Sopenharmony_ci		 * TODO: We could potentially loop and retry in the case
5508c2ecf20Sopenharmony_ci		 * of MSP_TWI_XFER_TIMEOUT.
5518c2ecf20Sopenharmony_ci		 */
5528c2ecf20Sopenharmony_ci		return -EIO;
5538c2ecf20Sopenharmony_ci	}
5548c2ecf20Sopenharmony_ci
5558c2ecf20Sopenharmony_ci	return num;
5568c2ecf20Sopenharmony_ci}
5578c2ecf20Sopenharmony_ci
5588c2ecf20Sopenharmony_cistatic u32 pmcmsptwi_i2c_func(struct i2c_adapter *adapter)
5598c2ecf20Sopenharmony_ci{
5608c2ecf20Sopenharmony_ci	return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR |
5618c2ecf20Sopenharmony_ci		I2C_FUNC_SMBUS_BYTE | I2C_FUNC_SMBUS_BYTE_DATA |
5628c2ecf20Sopenharmony_ci		I2C_FUNC_SMBUS_WORD_DATA | I2C_FUNC_SMBUS_PROC_CALL;
5638c2ecf20Sopenharmony_ci}
5648c2ecf20Sopenharmony_ci
5658c2ecf20Sopenharmony_cistatic const struct i2c_adapter_quirks pmcmsptwi_i2c_quirks = {
5668c2ecf20Sopenharmony_ci	.flags = I2C_AQ_COMB_WRITE_THEN_READ | I2C_AQ_NO_ZERO_LEN,
5678c2ecf20Sopenharmony_ci	.max_write_len = MSP_MAX_BYTES_PER_RW,
5688c2ecf20Sopenharmony_ci	.max_read_len = MSP_MAX_BYTES_PER_RW,
5698c2ecf20Sopenharmony_ci	.max_comb_1st_msg_len = MSP_MAX_BYTES_PER_RW,
5708c2ecf20Sopenharmony_ci	.max_comb_2nd_msg_len = MSP_MAX_BYTES_PER_RW,
5718c2ecf20Sopenharmony_ci};
5728c2ecf20Sopenharmony_ci
5738c2ecf20Sopenharmony_ci/* -- Initialization -- */
5748c2ecf20Sopenharmony_ci
5758c2ecf20Sopenharmony_cistatic const struct i2c_algorithm pmcmsptwi_algo = {
5768c2ecf20Sopenharmony_ci	.master_xfer	= pmcmsptwi_master_xfer,
5778c2ecf20Sopenharmony_ci	.functionality	= pmcmsptwi_i2c_func,
5788c2ecf20Sopenharmony_ci};
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_cistatic struct i2c_adapter pmcmsptwi_adapter = {
5818c2ecf20Sopenharmony_ci	.owner		= THIS_MODULE,
5828c2ecf20Sopenharmony_ci	.class		= I2C_CLASS_HWMON | I2C_CLASS_SPD,
5838c2ecf20Sopenharmony_ci	.algo		= &pmcmsptwi_algo,
5848c2ecf20Sopenharmony_ci	.quirks		= &pmcmsptwi_i2c_quirks,
5858c2ecf20Sopenharmony_ci	.name		= DRV_NAME,
5868c2ecf20Sopenharmony_ci};
5878c2ecf20Sopenharmony_ci
5888c2ecf20Sopenharmony_cistatic struct platform_driver pmcmsptwi_driver = {
5898c2ecf20Sopenharmony_ci	.probe  = pmcmsptwi_probe,
5908c2ecf20Sopenharmony_ci	.remove	= pmcmsptwi_remove,
5918c2ecf20Sopenharmony_ci	.driver = {
5928c2ecf20Sopenharmony_ci		.name	= DRV_NAME,
5938c2ecf20Sopenharmony_ci	},
5948c2ecf20Sopenharmony_ci};
5958c2ecf20Sopenharmony_ci
5968c2ecf20Sopenharmony_cimodule_platform_driver(pmcmsptwi_driver);
5978c2ecf20Sopenharmony_ci
5988c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("PMC MSP TWI/SMBus/I2C driver");
5998c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
6008c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:" DRV_NAME);
601