18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci    Copyright (c) 1998 - 2002 Frodo Looijaard <frodol@dds.nl> and
48c2ecf20Sopenharmony_ci    Philip Edelbrock <phil@netroedge.com>
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci*/
78c2ecf20Sopenharmony_ci
88c2ecf20Sopenharmony_ci/*
98c2ecf20Sopenharmony_ci   Supports:
108c2ecf20Sopenharmony_ci	Intel PIIX4, 440MX
118c2ecf20Sopenharmony_ci	Serverworks OSB4, CSB5, CSB6, HT-1000, HT-1100
128c2ecf20Sopenharmony_ci	ATI IXP200, IXP300, IXP400, SB600, SB700/SP5100, SB800
138c2ecf20Sopenharmony_ci	AMD Hudson-2, ML, CZ
148c2ecf20Sopenharmony_ci	Hygon CZ
158c2ecf20Sopenharmony_ci	SMSC Victory66
168c2ecf20Sopenharmony_ci
178c2ecf20Sopenharmony_ci   Note: we assume there can only be one device, with one or more
188c2ecf20Sopenharmony_ci   SMBus interfaces.
198c2ecf20Sopenharmony_ci   The device can register multiple i2c_adapters (up to PIIX4_MAX_ADAPTERS).
208c2ecf20Sopenharmony_ci   For devices supporting multiple ports the i2c_adapter should provide
218c2ecf20Sopenharmony_ci   an i2c_algorithm to access them.
228c2ecf20Sopenharmony_ci*/
238c2ecf20Sopenharmony_ci
248c2ecf20Sopenharmony_ci#include <linux/module.h>
258c2ecf20Sopenharmony_ci#include <linux/moduleparam.h>
268c2ecf20Sopenharmony_ci#include <linux/pci.h>
278c2ecf20Sopenharmony_ci#include <linux/kernel.h>
288c2ecf20Sopenharmony_ci#include <linux/delay.h>
298c2ecf20Sopenharmony_ci#include <linux/stddef.h>
308c2ecf20Sopenharmony_ci#include <linux/ioport.h>
318c2ecf20Sopenharmony_ci#include <linux/i2c.h>
328c2ecf20Sopenharmony_ci#include <linux/slab.h>
338c2ecf20Sopenharmony_ci#include <linux/dmi.h>
348c2ecf20Sopenharmony_ci#include <linux/acpi.h>
358c2ecf20Sopenharmony_ci#include <linux/io.h>
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci
388c2ecf20Sopenharmony_ci/* PIIX4 SMBus address offsets */
398c2ecf20Sopenharmony_ci#define SMBHSTSTS	(0 + piix4_smba)
408c2ecf20Sopenharmony_ci#define SMBHSLVSTS	(1 + piix4_smba)
418c2ecf20Sopenharmony_ci#define SMBHSTCNT	(2 + piix4_smba)
428c2ecf20Sopenharmony_ci#define SMBHSTCMD	(3 + piix4_smba)
438c2ecf20Sopenharmony_ci#define SMBHSTADD	(4 + piix4_smba)
448c2ecf20Sopenharmony_ci#define SMBHSTDAT0	(5 + piix4_smba)
458c2ecf20Sopenharmony_ci#define SMBHSTDAT1	(6 + piix4_smba)
468c2ecf20Sopenharmony_ci#define SMBBLKDAT	(7 + piix4_smba)
478c2ecf20Sopenharmony_ci#define SMBSLVCNT	(8 + piix4_smba)
488c2ecf20Sopenharmony_ci#define SMBSHDWCMD	(9 + piix4_smba)
498c2ecf20Sopenharmony_ci#define SMBSLVEVT	(0xA + piix4_smba)
508c2ecf20Sopenharmony_ci#define SMBSLVDAT	(0xC + piix4_smba)
518c2ecf20Sopenharmony_ci
528c2ecf20Sopenharmony_ci/* count for request_region */
538c2ecf20Sopenharmony_ci#define SMBIOSIZE	9
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci/* PCI Address Constants */
568c2ecf20Sopenharmony_ci#define SMBBA		0x090
578c2ecf20Sopenharmony_ci#define SMBHSTCFG	0x0D2
588c2ecf20Sopenharmony_ci#define SMBSLVC		0x0D3
598c2ecf20Sopenharmony_ci#define SMBSHDW1	0x0D4
608c2ecf20Sopenharmony_ci#define SMBSHDW2	0x0D5
618c2ecf20Sopenharmony_ci#define SMBREV		0x0D6
628c2ecf20Sopenharmony_ci
638c2ecf20Sopenharmony_ci/* Other settings */
648c2ecf20Sopenharmony_ci#define MAX_TIMEOUT	500
658c2ecf20Sopenharmony_ci#define  ENABLE_INT9	0
668c2ecf20Sopenharmony_ci
678c2ecf20Sopenharmony_ci/* PIIX4 constants */
688c2ecf20Sopenharmony_ci#define PIIX4_QUICK		0x00
698c2ecf20Sopenharmony_ci#define PIIX4_BYTE		0x04
708c2ecf20Sopenharmony_ci#define PIIX4_BYTE_DATA		0x08
718c2ecf20Sopenharmony_ci#define PIIX4_WORD_DATA		0x0C
728c2ecf20Sopenharmony_ci#define PIIX4_BLOCK_DATA	0x14
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_ci/* Multi-port constants */
758c2ecf20Sopenharmony_ci#define PIIX4_MAX_ADAPTERS	4
768c2ecf20Sopenharmony_ci#define HUDSON2_MAIN_PORTS	2 /* HUDSON2, KERNCZ reserves ports 3, 4 */
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci/* SB800 constants */
798c2ecf20Sopenharmony_ci#define SB800_PIIX4_SMB_IDX		0xcd6
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci#define KERNCZ_IMC_IDX			0x3e
828c2ecf20Sopenharmony_ci#define KERNCZ_IMC_DATA			0x3f
838c2ecf20Sopenharmony_ci
848c2ecf20Sopenharmony_ci/*
858c2ecf20Sopenharmony_ci * SB800 port is selected by bits 2:1 of the smb_en register (0x2c)
868c2ecf20Sopenharmony_ci * or the smb_sel register (0x2e), depending on bit 0 of register 0x2f.
878c2ecf20Sopenharmony_ci * Hudson-2/Bolton port is always selected by bits 2:1 of register 0x2f.
888c2ecf20Sopenharmony_ci */
898c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX		0x2c
908c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_ALT	0x2e
918c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_SEL	0x2f
928c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_MASK	0x06
938c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_SHIFT	1
948c2ecf20Sopenharmony_ci
958c2ecf20Sopenharmony_ci/* On kerncz and Hudson2, SmBus0Sel is at bit 20:19 of PMx00 DecodeEn */
968c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_KERNCZ		0x02
978c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_MASK_KERNCZ	0x18
988c2ecf20Sopenharmony_ci#define SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ	3
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_ci/* insmod parameters */
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci/* If force is set to anything different from 0, we forcibly enable the
1038c2ecf20Sopenharmony_ci   PIIX4. DANGEROUS! */
1048c2ecf20Sopenharmony_cistatic int force;
1058c2ecf20Sopenharmony_cimodule_param (force, int, 0);
1068c2ecf20Sopenharmony_ciMODULE_PARM_DESC(force, "Forcibly enable the PIIX4. DANGEROUS!");
1078c2ecf20Sopenharmony_ci
1088c2ecf20Sopenharmony_ci/* If force_addr is set to anything different from 0, we forcibly enable
1098c2ecf20Sopenharmony_ci   the PIIX4 at the given address. VERY DANGEROUS! */
1108c2ecf20Sopenharmony_cistatic int force_addr;
1118c2ecf20Sopenharmony_cimodule_param_hw(force_addr, int, ioport, 0);
1128c2ecf20Sopenharmony_ciMODULE_PARM_DESC(force_addr,
1138c2ecf20Sopenharmony_ci		 "Forcibly enable the PIIX4 at the given address. "
1148c2ecf20Sopenharmony_ci		 "EXTREMELY DANGEROUS!");
1158c2ecf20Sopenharmony_ci
1168c2ecf20Sopenharmony_cistatic int srvrworks_csb5_delay;
1178c2ecf20Sopenharmony_cistatic struct pci_driver piix4_driver;
1188c2ecf20Sopenharmony_ci
1198c2ecf20Sopenharmony_cistatic const struct dmi_system_id piix4_dmi_blacklist[] = {
1208c2ecf20Sopenharmony_ci	{
1218c2ecf20Sopenharmony_ci		.ident = "Sapphire AM2RD790",
1228c2ecf20Sopenharmony_ci		.matches = {
1238c2ecf20Sopenharmony_ci			DMI_MATCH(DMI_BOARD_VENDOR, "SAPPHIRE Inc."),
1248c2ecf20Sopenharmony_ci			DMI_MATCH(DMI_BOARD_NAME, "PC-AM2RD790"),
1258c2ecf20Sopenharmony_ci		},
1268c2ecf20Sopenharmony_ci	},
1278c2ecf20Sopenharmony_ci	{
1288c2ecf20Sopenharmony_ci		.ident = "DFI Lanparty UT 790FX",
1298c2ecf20Sopenharmony_ci		.matches = {
1308c2ecf20Sopenharmony_ci			DMI_MATCH(DMI_BOARD_VENDOR, "DFI Inc."),
1318c2ecf20Sopenharmony_ci			DMI_MATCH(DMI_BOARD_NAME, "LP UT 790FX"),
1328c2ecf20Sopenharmony_ci		},
1338c2ecf20Sopenharmony_ci	},
1348c2ecf20Sopenharmony_ci	{ }
1358c2ecf20Sopenharmony_ci};
1368c2ecf20Sopenharmony_ci
1378c2ecf20Sopenharmony_ci/* The IBM entry is in a separate table because we only check it
1388c2ecf20Sopenharmony_ci   on Intel-based systems */
1398c2ecf20Sopenharmony_cistatic const struct dmi_system_id piix4_dmi_ibm[] = {
1408c2ecf20Sopenharmony_ci	{
1418c2ecf20Sopenharmony_ci		.ident = "IBM",
1428c2ecf20Sopenharmony_ci		.matches = { DMI_MATCH(DMI_SYS_VENDOR, "IBM"), },
1438c2ecf20Sopenharmony_ci	},
1448c2ecf20Sopenharmony_ci	{ },
1458c2ecf20Sopenharmony_ci};
1468c2ecf20Sopenharmony_ci
1478c2ecf20Sopenharmony_ci/*
1488c2ecf20Sopenharmony_ci * SB800 globals
1498c2ecf20Sopenharmony_ci */
1508c2ecf20Sopenharmony_cistatic u8 piix4_port_sel_sb800;
1518c2ecf20Sopenharmony_cistatic u8 piix4_port_mask_sb800;
1528c2ecf20Sopenharmony_cistatic u8 piix4_port_shift_sb800;
1538c2ecf20Sopenharmony_cistatic const char *piix4_main_port_names_sb800[PIIX4_MAX_ADAPTERS] = {
1548c2ecf20Sopenharmony_ci	" port 0", " port 2", " port 3", " port 4"
1558c2ecf20Sopenharmony_ci};
1568c2ecf20Sopenharmony_cistatic const char *piix4_aux_port_name_sb800 = " port 1";
1578c2ecf20Sopenharmony_ci
1588c2ecf20Sopenharmony_cistruct i2c_piix4_adapdata {
1598c2ecf20Sopenharmony_ci	unsigned short smba;
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	/* SB800 */
1628c2ecf20Sopenharmony_ci	bool sb800_main;
1638c2ecf20Sopenharmony_ci	bool notify_imc;
1648c2ecf20Sopenharmony_ci	u8 port;		/* Port number, shifted */
1658c2ecf20Sopenharmony_ci};
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_cistatic int piix4_setup(struct pci_dev *PIIX4_dev,
1688c2ecf20Sopenharmony_ci		       const struct pci_device_id *id)
1698c2ecf20Sopenharmony_ci{
1708c2ecf20Sopenharmony_ci	unsigned char temp;
1718c2ecf20Sopenharmony_ci	unsigned short piix4_smba;
1728c2ecf20Sopenharmony_ci
1738c2ecf20Sopenharmony_ci	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_SERVERWORKS) &&
1748c2ecf20Sopenharmony_ci	    (PIIX4_dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5))
1758c2ecf20Sopenharmony_ci		srvrworks_csb5_delay = 1;
1768c2ecf20Sopenharmony_ci
1778c2ecf20Sopenharmony_ci	/* On some motherboards, it was reported that accessing the SMBus
1788c2ecf20Sopenharmony_ci	   caused severe hardware problems */
1798c2ecf20Sopenharmony_ci	if (dmi_check_system(piix4_dmi_blacklist)) {
1808c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev,
1818c2ecf20Sopenharmony_ci			"Accessing the SMBus on this system is unsafe!\n");
1828c2ecf20Sopenharmony_ci		return -EPERM;
1838c2ecf20Sopenharmony_ci	}
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci	/* Don't access SMBus on IBM systems which get corrupted eeproms */
1868c2ecf20Sopenharmony_ci	if (dmi_check_system(piix4_dmi_ibm) &&
1878c2ecf20Sopenharmony_ci			PIIX4_dev->vendor == PCI_VENDOR_ID_INTEL) {
1888c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "IBM system detected; this module "
1898c2ecf20Sopenharmony_ci			"may corrupt your serial eeprom! Refusing to load "
1908c2ecf20Sopenharmony_ci			"module!\n");
1918c2ecf20Sopenharmony_ci		return -EPERM;
1928c2ecf20Sopenharmony_ci	}
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	/* Determine the address of the SMBus areas */
1958c2ecf20Sopenharmony_ci	if (force_addr) {
1968c2ecf20Sopenharmony_ci		piix4_smba = force_addr & 0xfff0;
1978c2ecf20Sopenharmony_ci		force = 0;
1988c2ecf20Sopenharmony_ci	} else {
1998c2ecf20Sopenharmony_ci		pci_read_config_word(PIIX4_dev, SMBBA, &piix4_smba);
2008c2ecf20Sopenharmony_ci		piix4_smba &= 0xfff0;
2018c2ecf20Sopenharmony_ci		if(piix4_smba == 0) {
2028c2ecf20Sopenharmony_ci			dev_err(&PIIX4_dev->dev, "SMBus base address "
2038c2ecf20Sopenharmony_ci				"uninitialized - upgrade BIOS or use "
2048c2ecf20Sopenharmony_ci				"force_addr=0xaddr\n");
2058c2ecf20Sopenharmony_ci			return -ENODEV;
2068c2ecf20Sopenharmony_ci		}
2078c2ecf20Sopenharmony_ci	}
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
2108c2ecf20Sopenharmony_ci		return -ENODEV;
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
2138c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
2148c2ecf20Sopenharmony_ci			piix4_smba);
2158c2ecf20Sopenharmony_ci		return -EBUSY;
2168c2ecf20Sopenharmony_ci	}
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci	pci_read_config_byte(PIIX4_dev, SMBHSTCFG, &temp);
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci	/* If force_addr is set, we program the new address here. Just to make
2218c2ecf20Sopenharmony_ci	   sure, we disable the PIIX4 first. */
2228c2ecf20Sopenharmony_ci	if (force_addr) {
2238c2ecf20Sopenharmony_ci		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp & 0xfe);
2248c2ecf20Sopenharmony_ci		pci_write_config_word(PIIX4_dev, SMBBA, piix4_smba);
2258c2ecf20Sopenharmony_ci		pci_write_config_byte(PIIX4_dev, SMBHSTCFG, temp | 0x01);
2268c2ecf20Sopenharmony_ci		dev_info(&PIIX4_dev->dev, "WARNING: SMBus interface set to "
2278c2ecf20Sopenharmony_ci			"new address %04x!\n", piix4_smba);
2288c2ecf20Sopenharmony_ci	} else if ((temp & 1) == 0) {
2298c2ecf20Sopenharmony_ci		if (force) {
2308c2ecf20Sopenharmony_ci			/* This should never need to be done, but has been
2318c2ecf20Sopenharmony_ci			 * noted that many Dell machines have the SMBus
2328c2ecf20Sopenharmony_ci			 * interface on the PIIX4 disabled!? NOTE: This assumes
2338c2ecf20Sopenharmony_ci			 * I/O space and other allocations WERE done by the
2348c2ecf20Sopenharmony_ci			 * Bios!  Don't complain if your hardware does weird
2358c2ecf20Sopenharmony_ci			 * things after enabling this. :') Check for Bios
2368c2ecf20Sopenharmony_ci			 * updates before resorting to this.
2378c2ecf20Sopenharmony_ci			 */
2388c2ecf20Sopenharmony_ci			pci_write_config_byte(PIIX4_dev, SMBHSTCFG,
2398c2ecf20Sopenharmony_ci					      temp | 1);
2408c2ecf20Sopenharmony_ci			dev_notice(&PIIX4_dev->dev,
2418c2ecf20Sopenharmony_ci				   "WARNING: SMBus interface has been FORCEFULLY ENABLED!\n");
2428c2ecf20Sopenharmony_ci		} else {
2438c2ecf20Sopenharmony_ci			dev_err(&PIIX4_dev->dev,
2448c2ecf20Sopenharmony_ci				"SMBus Host Controller not enabled!\n");
2458c2ecf20Sopenharmony_ci			release_region(piix4_smba, SMBIOSIZE);
2468c2ecf20Sopenharmony_ci			return -ENODEV;
2478c2ecf20Sopenharmony_ci		}
2488c2ecf20Sopenharmony_ci	}
2498c2ecf20Sopenharmony_ci
2508c2ecf20Sopenharmony_ci	if (((temp & 0x0E) == 8) || ((temp & 0x0E) == 2))
2518c2ecf20Sopenharmony_ci		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
2528c2ecf20Sopenharmony_ci	else if ((temp & 0x0E) == 0)
2538c2ecf20Sopenharmony_ci		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
2548c2ecf20Sopenharmony_ci	else
2558c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "Illegal Interrupt configuration "
2568c2ecf20Sopenharmony_ci			"(or code out of date)!\n");
2578c2ecf20Sopenharmony_ci
2588c2ecf20Sopenharmony_ci	pci_read_config_byte(PIIX4_dev, SMBREV, &temp);
2598c2ecf20Sopenharmony_ci	dev_info(&PIIX4_dev->dev,
2608c2ecf20Sopenharmony_ci		 "SMBus Host Controller at 0x%x, revision %d\n",
2618c2ecf20Sopenharmony_ci		 piix4_smba, temp);
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci	return piix4_smba;
2648c2ecf20Sopenharmony_ci}
2658c2ecf20Sopenharmony_ci
2668c2ecf20Sopenharmony_cistatic int piix4_setup_sb800(struct pci_dev *PIIX4_dev,
2678c2ecf20Sopenharmony_ci			     const struct pci_device_id *id, u8 aux)
2688c2ecf20Sopenharmony_ci{
2698c2ecf20Sopenharmony_ci	unsigned short piix4_smba;
2708c2ecf20Sopenharmony_ci	u8 smba_en_lo, smba_en_hi, smb_en, smb_en_status, port_sel;
2718c2ecf20Sopenharmony_ci	u8 i2ccfg, i2ccfg_offset = 0x10;
2728c2ecf20Sopenharmony_ci
2738c2ecf20Sopenharmony_ci	/* SB800 and later SMBus does not support forcing address */
2748c2ecf20Sopenharmony_ci	if (force || force_addr) {
2758c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "SMBus does not support "
2768c2ecf20Sopenharmony_ci			"forcing address!\n");
2778c2ecf20Sopenharmony_ci		return -EINVAL;
2788c2ecf20Sopenharmony_ci	}
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci	/* Determine the address of the SMBus areas */
2818c2ecf20Sopenharmony_ci	if ((PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
2828c2ecf20Sopenharmony_ci	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
2838c2ecf20Sopenharmony_ci	     PIIX4_dev->revision >= 0x41) ||
2848c2ecf20Sopenharmony_ci	    (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD &&
2858c2ecf20Sopenharmony_ci	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS &&
2868c2ecf20Sopenharmony_ci	     PIIX4_dev->revision >= 0x49) ||
2878c2ecf20Sopenharmony_ci	    (PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON &&
2888c2ecf20Sopenharmony_ci	     PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS))
2898c2ecf20Sopenharmony_ci		smb_en = 0x00;
2908c2ecf20Sopenharmony_ci	else
2918c2ecf20Sopenharmony_ci		smb_en = (aux) ? 0x28 : 0x2c;
2928c2ecf20Sopenharmony_ci
2938c2ecf20Sopenharmony_ci	if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb")) {
2948c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev,
2958c2ecf20Sopenharmony_ci			"SMB base address index region 0x%x already in use.\n",
2968c2ecf20Sopenharmony_ci			SB800_PIIX4_SMB_IDX);
2978c2ecf20Sopenharmony_ci		return -EBUSY;
2988c2ecf20Sopenharmony_ci	}
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci	outb_p(smb_en, SB800_PIIX4_SMB_IDX);
3018c2ecf20Sopenharmony_ci	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
3028c2ecf20Sopenharmony_ci	outb_p(smb_en + 1, SB800_PIIX4_SMB_IDX);
3038c2ecf20Sopenharmony_ci	smba_en_hi = inb_p(SB800_PIIX4_SMB_IDX + 1);
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	release_region(SB800_PIIX4_SMB_IDX, 2);
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci	if (!smb_en) {
3088c2ecf20Sopenharmony_ci		smb_en_status = smba_en_lo & 0x10;
3098c2ecf20Sopenharmony_ci		piix4_smba = smba_en_hi << 8;
3108c2ecf20Sopenharmony_ci		if (aux)
3118c2ecf20Sopenharmony_ci			piix4_smba |= 0x20;
3128c2ecf20Sopenharmony_ci	} else {
3138c2ecf20Sopenharmony_ci		smb_en_status = smba_en_lo & 0x01;
3148c2ecf20Sopenharmony_ci		piix4_smba = ((smba_en_hi << 8) | smba_en_lo) & 0xffe0;
3158c2ecf20Sopenharmony_ci	}
3168c2ecf20Sopenharmony_ci
3178c2ecf20Sopenharmony_ci	if (!smb_en_status) {
3188c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev,
3198c2ecf20Sopenharmony_ci			"SMBus Host Controller not enabled!\n");
3208c2ecf20Sopenharmony_ci		return -ENODEV;
3218c2ecf20Sopenharmony_ci	}
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
3248c2ecf20Sopenharmony_ci		return -ENODEV;
3258c2ecf20Sopenharmony_ci
3268c2ecf20Sopenharmony_ci	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
3278c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "SMBus region 0x%x already in use!\n",
3288c2ecf20Sopenharmony_ci			piix4_smba);
3298c2ecf20Sopenharmony_ci		return -EBUSY;
3308c2ecf20Sopenharmony_ci	}
3318c2ecf20Sopenharmony_ci
3328c2ecf20Sopenharmony_ci	/* Aux SMBus does not support IRQ information */
3338c2ecf20Sopenharmony_ci	if (aux) {
3348c2ecf20Sopenharmony_ci		dev_info(&PIIX4_dev->dev,
3358c2ecf20Sopenharmony_ci			 "Auxiliary SMBus Host Controller at 0x%x\n",
3368c2ecf20Sopenharmony_ci			 piix4_smba);
3378c2ecf20Sopenharmony_ci		return piix4_smba;
3388c2ecf20Sopenharmony_ci	}
3398c2ecf20Sopenharmony_ci
3408c2ecf20Sopenharmony_ci	/* Request the SMBus I2C bus config region */
3418c2ecf20Sopenharmony_ci	if (!request_region(piix4_smba + i2ccfg_offset, 1, "i2ccfg")) {
3428c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "SMBus I2C bus config region "
3438c2ecf20Sopenharmony_ci			"0x%x already in use!\n", piix4_smba + i2ccfg_offset);
3448c2ecf20Sopenharmony_ci		release_region(piix4_smba, SMBIOSIZE);
3458c2ecf20Sopenharmony_ci		return -EBUSY;
3468c2ecf20Sopenharmony_ci	}
3478c2ecf20Sopenharmony_ci	i2ccfg = inb_p(piix4_smba + i2ccfg_offset);
3488c2ecf20Sopenharmony_ci	release_region(piix4_smba + i2ccfg_offset, 1);
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci	if (i2ccfg & 1)
3518c2ecf20Sopenharmony_ci		dev_dbg(&PIIX4_dev->dev, "Using IRQ for SMBus\n");
3528c2ecf20Sopenharmony_ci	else
3538c2ecf20Sopenharmony_ci		dev_dbg(&PIIX4_dev->dev, "Using SMI# for SMBus\n");
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_ci	dev_info(&PIIX4_dev->dev,
3568c2ecf20Sopenharmony_ci		 "SMBus Host Controller at 0x%x, revision %d\n",
3578c2ecf20Sopenharmony_ci		 piix4_smba, i2ccfg >> 4);
3588c2ecf20Sopenharmony_ci
3598c2ecf20Sopenharmony_ci	/* Find which register is used for port selection */
3608c2ecf20Sopenharmony_ci	if (PIIX4_dev->vendor == PCI_VENDOR_ID_AMD ||
3618c2ecf20Sopenharmony_ci	    PIIX4_dev->vendor == PCI_VENDOR_ID_HYGON) {
3628c2ecf20Sopenharmony_ci		if (PIIX4_dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS ||
3638c2ecf20Sopenharmony_ci		    (PIIX4_dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
3648c2ecf20Sopenharmony_ci		     PIIX4_dev->revision >= 0x1F)) {
3658c2ecf20Sopenharmony_ci			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_KERNCZ;
3668c2ecf20Sopenharmony_ci			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK_KERNCZ;
3678c2ecf20Sopenharmony_ci			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT_KERNCZ;
3688c2ecf20Sopenharmony_ci		} else {
3698c2ecf20Sopenharmony_ci			piix4_port_sel_sb800 = SB800_PIIX4_PORT_IDX_ALT;
3708c2ecf20Sopenharmony_ci			piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
3718c2ecf20Sopenharmony_ci			piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
3728c2ecf20Sopenharmony_ci		}
3738c2ecf20Sopenharmony_ci	} else {
3748c2ecf20Sopenharmony_ci		if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2,
3758c2ecf20Sopenharmony_ci					  "sb800_piix4_smb")) {
3768c2ecf20Sopenharmony_ci			release_region(piix4_smba, SMBIOSIZE);
3778c2ecf20Sopenharmony_ci			return -EBUSY;
3788c2ecf20Sopenharmony_ci		}
3798c2ecf20Sopenharmony_ci
3808c2ecf20Sopenharmony_ci		outb_p(SB800_PIIX4_PORT_IDX_SEL, SB800_PIIX4_SMB_IDX);
3818c2ecf20Sopenharmony_ci		port_sel = inb_p(SB800_PIIX4_SMB_IDX + 1);
3828c2ecf20Sopenharmony_ci		piix4_port_sel_sb800 = (port_sel & 0x01) ?
3838c2ecf20Sopenharmony_ci				       SB800_PIIX4_PORT_IDX_ALT :
3848c2ecf20Sopenharmony_ci				       SB800_PIIX4_PORT_IDX;
3858c2ecf20Sopenharmony_ci		piix4_port_mask_sb800 = SB800_PIIX4_PORT_IDX_MASK;
3868c2ecf20Sopenharmony_ci		piix4_port_shift_sb800 = SB800_PIIX4_PORT_IDX_SHIFT;
3878c2ecf20Sopenharmony_ci		release_region(SB800_PIIX4_SMB_IDX, 2);
3888c2ecf20Sopenharmony_ci	}
3898c2ecf20Sopenharmony_ci
3908c2ecf20Sopenharmony_ci	dev_info(&PIIX4_dev->dev,
3918c2ecf20Sopenharmony_ci		 "Using register 0x%02x for SMBus port selection\n",
3928c2ecf20Sopenharmony_ci		 (unsigned int)piix4_port_sel_sb800);
3938c2ecf20Sopenharmony_ci
3948c2ecf20Sopenharmony_ci	return piix4_smba;
3958c2ecf20Sopenharmony_ci}
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_cistatic int piix4_setup_aux(struct pci_dev *PIIX4_dev,
3988c2ecf20Sopenharmony_ci			   const struct pci_device_id *id,
3998c2ecf20Sopenharmony_ci			   unsigned short base_reg_addr)
4008c2ecf20Sopenharmony_ci{
4018c2ecf20Sopenharmony_ci	/* Set up auxiliary SMBus controllers found on some
4028c2ecf20Sopenharmony_ci	 * AMD chipsets e.g. SP5100 (SB700 derivative) */
4038c2ecf20Sopenharmony_ci
4048c2ecf20Sopenharmony_ci	unsigned short piix4_smba;
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci	/* Read address of auxiliary SMBus controller */
4078c2ecf20Sopenharmony_ci	pci_read_config_word(PIIX4_dev, base_reg_addr, &piix4_smba);
4088c2ecf20Sopenharmony_ci	if ((piix4_smba & 1) == 0) {
4098c2ecf20Sopenharmony_ci		dev_dbg(&PIIX4_dev->dev,
4108c2ecf20Sopenharmony_ci			"Auxiliary SMBus controller not enabled\n");
4118c2ecf20Sopenharmony_ci		return -ENODEV;
4128c2ecf20Sopenharmony_ci	}
4138c2ecf20Sopenharmony_ci
4148c2ecf20Sopenharmony_ci	piix4_smba &= 0xfff0;
4158c2ecf20Sopenharmony_ci	if (piix4_smba == 0) {
4168c2ecf20Sopenharmony_ci		dev_dbg(&PIIX4_dev->dev,
4178c2ecf20Sopenharmony_ci			"Auxiliary SMBus base address uninitialized\n");
4188c2ecf20Sopenharmony_ci		return -ENODEV;
4198c2ecf20Sopenharmony_ci	}
4208c2ecf20Sopenharmony_ci
4218c2ecf20Sopenharmony_ci	if (acpi_check_region(piix4_smba, SMBIOSIZE, piix4_driver.name))
4228c2ecf20Sopenharmony_ci		return -ENODEV;
4238c2ecf20Sopenharmony_ci
4248c2ecf20Sopenharmony_ci	if (!request_region(piix4_smba, SMBIOSIZE, piix4_driver.name)) {
4258c2ecf20Sopenharmony_ci		dev_err(&PIIX4_dev->dev, "Auxiliary SMBus region 0x%x "
4268c2ecf20Sopenharmony_ci			"already in use!\n", piix4_smba);
4278c2ecf20Sopenharmony_ci		return -EBUSY;
4288c2ecf20Sopenharmony_ci	}
4298c2ecf20Sopenharmony_ci
4308c2ecf20Sopenharmony_ci	dev_info(&PIIX4_dev->dev,
4318c2ecf20Sopenharmony_ci		 "Auxiliary SMBus Host Controller at 0x%x\n",
4328c2ecf20Sopenharmony_ci		 piix4_smba);
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_ci	return piix4_smba;
4358c2ecf20Sopenharmony_ci}
4368c2ecf20Sopenharmony_ci
4378c2ecf20Sopenharmony_cistatic int piix4_transaction(struct i2c_adapter *piix4_adapter)
4388c2ecf20Sopenharmony_ci{
4398c2ecf20Sopenharmony_ci	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(piix4_adapter);
4408c2ecf20Sopenharmony_ci	unsigned short piix4_smba = adapdata->smba;
4418c2ecf20Sopenharmony_ci	int temp;
4428c2ecf20Sopenharmony_ci	int result = 0;
4438c2ecf20Sopenharmony_ci	int timeout = 0;
4448c2ecf20Sopenharmony_ci
4458c2ecf20Sopenharmony_ci	dev_dbg(&piix4_adapter->dev, "Transaction (pre): CNT=%02x, CMD=%02x, "
4468c2ecf20Sopenharmony_ci		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
4478c2ecf20Sopenharmony_ci		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
4488c2ecf20Sopenharmony_ci		inb_p(SMBHSTDAT1));
4498c2ecf20Sopenharmony_ci
4508c2ecf20Sopenharmony_ci	/* Make sure the SMBus host is ready to start transmitting */
4518c2ecf20Sopenharmony_ci	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
4528c2ecf20Sopenharmony_ci		dev_dbg(&piix4_adapter->dev, "SMBus busy (%02x). "
4538c2ecf20Sopenharmony_ci			"Resetting...\n", temp);
4548c2ecf20Sopenharmony_ci		outb_p(temp, SMBHSTSTS);
4558c2ecf20Sopenharmony_ci		if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
4568c2ecf20Sopenharmony_ci			dev_err(&piix4_adapter->dev, "Failed! (%02x)\n", temp);
4578c2ecf20Sopenharmony_ci			return -EBUSY;
4588c2ecf20Sopenharmony_ci		} else {
4598c2ecf20Sopenharmony_ci			dev_dbg(&piix4_adapter->dev, "Successful!\n");
4608c2ecf20Sopenharmony_ci		}
4618c2ecf20Sopenharmony_ci	}
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_ci	/* start the transaction by setting bit 6 */
4648c2ecf20Sopenharmony_ci	outb_p(inb(SMBHSTCNT) | 0x040, SMBHSTCNT);
4658c2ecf20Sopenharmony_ci
4668c2ecf20Sopenharmony_ci	/* We will always wait for a fraction of a second! (See PIIX4 docs errata) */
4678c2ecf20Sopenharmony_ci	if (srvrworks_csb5_delay) /* Extra delay for SERVERWORKS_CSB5 */
4688c2ecf20Sopenharmony_ci		usleep_range(2000, 2100);
4698c2ecf20Sopenharmony_ci	else
4708c2ecf20Sopenharmony_ci		usleep_range(250, 500);
4718c2ecf20Sopenharmony_ci
4728c2ecf20Sopenharmony_ci	while ((++timeout < MAX_TIMEOUT) &&
4738c2ecf20Sopenharmony_ci	       ((temp = inb_p(SMBHSTSTS)) & 0x01))
4748c2ecf20Sopenharmony_ci		usleep_range(250, 500);
4758c2ecf20Sopenharmony_ci
4768c2ecf20Sopenharmony_ci	/* If the SMBus is still busy, we give up */
4778c2ecf20Sopenharmony_ci	if (timeout == MAX_TIMEOUT) {
4788c2ecf20Sopenharmony_ci		dev_err(&piix4_adapter->dev, "SMBus Timeout!\n");
4798c2ecf20Sopenharmony_ci		result = -ETIMEDOUT;
4808c2ecf20Sopenharmony_ci	}
4818c2ecf20Sopenharmony_ci
4828c2ecf20Sopenharmony_ci	if (temp & 0x10) {
4838c2ecf20Sopenharmony_ci		result = -EIO;
4848c2ecf20Sopenharmony_ci		dev_err(&piix4_adapter->dev, "Error: Failed bus transaction\n");
4858c2ecf20Sopenharmony_ci	}
4868c2ecf20Sopenharmony_ci
4878c2ecf20Sopenharmony_ci	if (temp & 0x08) {
4888c2ecf20Sopenharmony_ci		result = -EIO;
4898c2ecf20Sopenharmony_ci		dev_dbg(&piix4_adapter->dev, "Bus collision! SMBus may be "
4908c2ecf20Sopenharmony_ci			"locked until next hard reset. (sorry!)\n");
4918c2ecf20Sopenharmony_ci		/* Clock stops and slave is stuck in mid-transmission */
4928c2ecf20Sopenharmony_ci	}
4938c2ecf20Sopenharmony_ci
4948c2ecf20Sopenharmony_ci	if (temp & 0x04) {
4958c2ecf20Sopenharmony_ci		result = -ENXIO;
4968c2ecf20Sopenharmony_ci		dev_dbg(&piix4_adapter->dev, "Error: no response!\n");
4978c2ecf20Sopenharmony_ci	}
4988c2ecf20Sopenharmony_ci
4998c2ecf20Sopenharmony_ci	if (inb_p(SMBHSTSTS) != 0x00)
5008c2ecf20Sopenharmony_ci		outb_p(inb(SMBHSTSTS), SMBHSTSTS);
5018c2ecf20Sopenharmony_ci
5028c2ecf20Sopenharmony_ci	if ((temp = inb_p(SMBHSTSTS)) != 0x00) {
5038c2ecf20Sopenharmony_ci		dev_err(&piix4_adapter->dev, "Failed reset at end of "
5048c2ecf20Sopenharmony_ci			"transaction (%02x)\n", temp);
5058c2ecf20Sopenharmony_ci	}
5068c2ecf20Sopenharmony_ci	dev_dbg(&piix4_adapter->dev, "Transaction (post): CNT=%02x, CMD=%02x, "
5078c2ecf20Sopenharmony_ci		"ADD=%02x, DAT0=%02x, DAT1=%02x\n", inb_p(SMBHSTCNT),
5088c2ecf20Sopenharmony_ci		inb_p(SMBHSTCMD), inb_p(SMBHSTADD), inb_p(SMBHSTDAT0),
5098c2ecf20Sopenharmony_ci		inb_p(SMBHSTDAT1));
5108c2ecf20Sopenharmony_ci	return result;
5118c2ecf20Sopenharmony_ci}
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci/* Return negative errno on error. */
5148c2ecf20Sopenharmony_cistatic s32 piix4_access(struct i2c_adapter * adap, u16 addr,
5158c2ecf20Sopenharmony_ci		 unsigned short flags, char read_write,
5168c2ecf20Sopenharmony_ci		 u8 command, int size, union i2c_smbus_data * data)
5178c2ecf20Sopenharmony_ci{
5188c2ecf20Sopenharmony_ci	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
5198c2ecf20Sopenharmony_ci	unsigned short piix4_smba = adapdata->smba;
5208c2ecf20Sopenharmony_ci	int i, len;
5218c2ecf20Sopenharmony_ci	int status;
5228c2ecf20Sopenharmony_ci
5238c2ecf20Sopenharmony_ci	switch (size) {
5248c2ecf20Sopenharmony_ci	case I2C_SMBUS_QUICK:
5258c2ecf20Sopenharmony_ci		outb_p((addr << 1) | read_write,
5268c2ecf20Sopenharmony_ci		       SMBHSTADD);
5278c2ecf20Sopenharmony_ci		size = PIIX4_QUICK;
5288c2ecf20Sopenharmony_ci		break;
5298c2ecf20Sopenharmony_ci	case I2C_SMBUS_BYTE:
5308c2ecf20Sopenharmony_ci		outb_p((addr << 1) | read_write,
5318c2ecf20Sopenharmony_ci		       SMBHSTADD);
5328c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE)
5338c2ecf20Sopenharmony_ci			outb_p(command, SMBHSTCMD);
5348c2ecf20Sopenharmony_ci		size = PIIX4_BYTE;
5358c2ecf20Sopenharmony_ci		break;
5368c2ecf20Sopenharmony_ci	case I2C_SMBUS_BYTE_DATA:
5378c2ecf20Sopenharmony_ci		outb_p((addr << 1) | read_write,
5388c2ecf20Sopenharmony_ci		       SMBHSTADD);
5398c2ecf20Sopenharmony_ci		outb_p(command, SMBHSTCMD);
5408c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE)
5418c2ecf20Sopenharmony_ci			outb_p(data->byte, SMBHSTDAT0);
5428c2ecf20Sopenharmony_ci		size = PIIX4_BYTE_DATA;
5438c2ecf20Sopenharmony_ci		break;
5448c2ecf20Sopenharmony_ci	case I2C_SMBUS_WORD_DATA:
5458c2ecf20Sopenharmony_ci		outb_p((addr << 1) | read_write,
5468c2ecf20Sopenharmony_ci		       SMBHSTADD);
5478c2ecf20Sopenharmony_ci		outb_p(command, SMBHSTCMD);
5488c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE) {
5498c2ecf20Sopenharmony_ci			outb_p(data->word & 0xff, SMBHSTDAT0);
5508c2ecf20Sopenharmony_ci			outb_p((data->word & 0xff00) >> 8, SMBHSTDAT1);
5518c2ecf20Sopenharmony_ci		}
5528c2ecf20Sopenharmony_ci		size = PIIX4_WORD_DATA;
5538c2ecf20Sopenharmony_ci		break;
5548c2ecf20Sopenharmony_ci	case I2C_SMBUS_BLOCK_DATA:
5558c2ecf20Sopenharmony_ci		outb_p((addr << 1) | read_write,
5568c2ecf20Sopenharmony_ci		       SMBHSTADD);
5578c2ecf20Sopenharmony_ci		outb_p(command, SMBHSTCMD);
5588c2ecf20Sopenharmony_ci		if (read_write == I2C_SMBUS_WRITE) {
5598c2ecf20Sopenharmony_ci			len = data->block[0];
5608c2ecf20Sopenharmony_ci			if (len == 0 || len > I2C_SMBUS_BLOCK_MAX)
5618c2ecf20Sopenharmony_ci				return -EINVAL;
5628c2ecf20Sopenharmony_ci			outb_p(len, SMBHSTDAT0);
5638c2ecf20Sopenharmony_ci			inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
5648c2ecf20Sopenharmony_ci			for (i = 1; i <= len; i++)
5658c2ecf20Sopenharmony_ci				outb_p(data->block[i], SMBBLKDAT);
5668c2ecf20Sopenharmony_ci		}
5678c2ecf20Sopenharmony_ci		size = PIIX4_BLOCK_DATA;
5688c2ecf20Sopenharmony_ci		break;
5698c2ecf20Sopenharmony_ci	default:
5708c2ecf20Sopenharmony_ci		dev_warn(&adap->dev, "Unsupported transaction %d\n", size);
5718c2ecf20Sopenharmony_ci		return -EOPNOTSUPP;
5728c2ecf20Sopenharmony_ci	}
5738c2ecf20Sopenharmony_ci
5748c2ecf20Sopenharmony_ci	outb_p((size & 0x1C) + (ENABLE_INT9 & 1), SMBHSTCNT);
5758c2ecf20Sopenharmony_ci
5768c2ecf20Sopenharmony_ci	status = piix4_transaction(adap);
5778c2ecf20Sopenharmony_ci	if (status)
5788c2ecf20Sopenharmony_ci		return status;
5798c2ecf20Sopenharmony_ci
5808c2ecf20Sopenharmony_ci	if ((read_write == I2C_SMBUS_WRITE) || (size == PIIX4_QUICK))
5818c2ecf20Sopenharmony_ci		return 0;
5828c2ecf20Sopenharmony_ci
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_ci	switch (size) {
5858c2ecf20Sopenharmony_ci	case PIIX4_BYTE:
5868c2ecf20Sopenharmony_ci	case PIIX4_BYTE_DATA:
5878c2ecf20Sopenharmony_ci		data->byte = inb_p(SMBHSTDAT0);
5888c2ecf20Sopenharmony_ci		break;
5898c2ecf20Sopenharmony_ci	case PIIX4_WORD_DATA:
5908c2ecf20Sopenharmony_ci		data->word = inb_p(SMBHSTDAT0) + (inb_p(SMBHSTDAT1) << 8);
5918c2ecf20Sopenharmony_ci		break;
5928c2ecf20Sopenharmony_ci	case PIIX4_BLOCK_DATA:
5938c2ecf20Sopenharmony_ci		data->block[0] = inb_p(SMBHSTDAT0);
5948c2ecf20Sopenharmony_ci		if (data->block[0] == 0 || data->block[0] > I2C_SMBUS_BLOCK_MAX)
5958c2ecf20Sopenharmony_ci			return -EPROTO;
5968c2ecf20Sopenharmony_ci		inb_p(SMBHSTCNT);	/* Reset SMBBLKDAT */
5978c2ecf20Sopenharmony_ci		for (i = 1; i <= data->block[0]; i++)
5988c2ecf20Sopenharmony_ci			data->block[i] = inb_p(SMBBLKDAT);
5998c2ecf20Sopenharmony_ci		break;
6008c2ecf20Sopenharmony_ci	}
6018c2ecf20Sopenharmony_ci	return 0;
6028c2ecf20Sopenharmony_ci}
6038c2ecf20Sopenharmony_ci
6048c2ecf20Sopenharmony_cistatic uint8_t piix4_imc_read(uint8_t idx)
6058c2ecf20Sopenharmony_ci{
6068c2ecf20Sopenharmony_ci	outb_p(idx, KERNCZ_IMC_IDX);
6078c2ecf20Sopenharmony_ci	return inb_p(KERNCZ_IMC_DATA);
6088c2ecf20Sopenharmony_ci}
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_cistatic void piix4_imc_write(uint8_t idx, uint8_t value)
6118c2ecf20Sopenharmony_ci{
6128c2ecf20Sopenharmony_ci	outb_p(idx, KERNCZ_IMC_IDX);
6138c2ecf20Sopenharmony_ci	outb_p(value, KERNCZ_IMC_DATA);
6148c2ecf20Sopenharmony_ci}
6158c2ecf20Sopenharmony_ci
6168c2ecf20Sopenharmony_cistatic int piix4_imc_sleep(void)
6178c2ecf20Sopenharmony_ci{
6188c2ecf20Sopenharmony_ci	int timeout = MAX_TIMEOUT;
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_ci	if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
6218c2ecf20Sopenharmony_ci		return -EBUSY;
6228c2ecf20Sopenharmony_ci
6238c2ecf20Sopenharmony_ci	/* clear response register */
6248c2ecf20Sopenharmony_ci	piix4_imc_write(0x82, 0x00);
6258c2ecf20Sopenharmony_ci	/* request ownership flag */
6268c2ecf20Sopenharmony_ci	piix4_imc_write(0x83, 0xB4);
6278c2ecf20Sopenharmony_ci	/* kick off IMC Mailbox command 96 */
6288c2ecf20Sopenharmony_ci	piix4_imc_write(0x80, 0x96);
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci	while (timeout--) {
6318c2ecf20Sopenharmony_ci		if (piix4_imc_read(0x82) == 0xfa) {
6328c2ecf20Sopenharmony_ci			release_region(KERNCZ_IMC_IDX, 2);
6338c2ecf20Sopenharmony_ci			return 0;
6348c2ecf20Sopenharmony_ci		}
6358c2ecf20Sopenharmony_ci		usleep_range(1000, 2000);
6368c2ecf20Sopenharmony_ci	}
6378c2ecf20Sopenharmony_ci
6388c2ecf20Sopenharmony_ci	release_region(KERNCZ_IMC_IDX, 2);
6398c2ecf20Sopenharmony_ci	return -ETIMEDOUT;
6408c2ecf20Sopenharmony_ci}
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_cistatic void piix4_imc_wakeup(void)
6438c2ecf20Sopenharmony_ci{
6448c2ecf20Sopenharmony_ci	int timeout = MAX_TIMEOUT;
6458c2ecf20Sopenharmony_ci
6468c2ecf20Sopenharmony_ci	if (!request_muxed_region(KERNCZ_IMC_IDX, 2, "smbus_kerncz_imc"))
6478c2ecf20Sopenharmony_ci		return;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	/* clear response register */
6508c2ecf20Sopenharmony_ci	piix4_imc_write(0x82, 0x00);
6518c2ecf20Sopenharmony_ci	/* release ownership flag */
6528c2ecf20Sopenharmony_ci	piix4_imc_write(0x83, 0xB5);
6538c2ecf20Sopenharmony_ci	/* kick off IMC Mailbox command 96 */
6548c2ecf20Sopenharmony_ci	piix4_imc_write(0x80, 0x96);
6558c2ecf20Sopenharmony_ci
6568c2ecf20Sopenharmony_ci	while (timeout--) {
6578c2ecf20Sopenharmony_ci		if (piix4_imc_read(0x82) == 0xfa)
6588c2ecf20Sopenharmony_ci			break;
6598c2ecf20Sopenharmony_ci		usleep_range(1000, 2000);
6608c2ecf20Sopenharmony_ci	}
6618c2ecf20Sopenharmony_ci
6628c2ecf20Sopenharmony_ci	release_region(KERNCZ_IMC_IDX, 2);
6638c2ecf20Sopenharmony_ci}
6648c2ecf20Sopenharmony_ci
6658c2ecf20Sopenharmony_ci/*
6668c2ecf20Sopenharmony_ci * Handles access to multiple SMBus ports on the SB800.
6678c2ecf20Sopenharmony_ci * The port is selected by bits 2:1 of the smb_en register (0x2c).
6688c2ecf20Sopenharmony_ci * Returns negative errno on error.
6698c2ecf20Sopenharmony_ci *
6708c2ecf20Sopenharmony_ci * Note: The selected port must be returned to the initial selection to avoid
6718c2ecf20Sopenharmony_ci * problems on certain systems.
6728c2ecf20Sopenharmony_ci */
6738c2ecf20Sopenharmony_cistatic s32 piix4_access_sb800(struct i2c_adapter *adap, u16 addr,
6748c2ecf20Sopenharmony_ci		 unsigned short flags, char read_write,
6758c2ecf20Sopenharmony_ci		 u8 command, int size, union i2c_smbus_data *data)
6768c2ecf20Sopenharmony_ci{
6778c2ecf20Sopenharmony_ci	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
6788c2ecf20Sopenharmony_ci	unsigned short piix4_smba = adapdata->smba;
6798c2ecf20Sopenharmony_ci	int retries = MAX_TIMEOUT;
6808c2ecf20Sopenharmony_ci	int smbslvcnt;
6818c2ecf20Sopenharmony_ci	u8 smba_en_lo;
6828c2ecf20Sopenharmony_ci	u8 port;
6838c2ecf20Sopenharmony_ci	int retval;
6848c2ecf20Sopenharmony_ci
6858c2ecf20Sopenharmony_ci	if (!request_muxed_region(SB800_PIIX4_SMB_IDX, 2, "sb800_piix4_smb"))
6868c2ecf20Sopenharmony_ci		return -EBUSY;
6878c2ecf20Sopenharmony_ci
6888c2ecf20Sopenharmony_ci	/* Request the SMBUS semaphore, avoid conflicts with the IMC */
6898c2ecf20Sopenharmony_ci	smbslvcnt  = inb_p(SMBSLVCNT);
6908c2ecf20Sopenharmony_ci	do {
6918c2ecf20Sopenharmony_ci		outb_p(smbslvcnt | 0x10, SMBSLVCNT);
6928c2ecf20Sopenharmony_ci
6938c2ecf20Sopenharmony_ci		/* Check the semaphore status */
6948c2ecf20Sopenharmony_ci		smbslvcnt  = inb_p(SMBSLVCNT);
6958c2ecf20Sopenharmony_ci		if (smbslvcnt & 0x10)
6968c2ecf20Sopenharmony_ci			break;
6978c2ecf20Sopenharmony_ci
6988c2ecf20Sopenharmony_ci		usleep_range(1000, 2000);
6998c2ecf20Sopenharmony_ci	} while (--retries);
7008c2ecf20Sopenharmony_ci	/* SMBus is still owned by the IMC, we give up */
7018c2ecf20Sopenharmony_ci	if (!retries) {
7028c2ecf20Sopenharmony_ci		retval = -EBUSY;
7038c2ecf20Sopenharmony_ci		goto release;
7048c2ecf20Sopenharmony_ci	}
7058c2ecf20Sopenharmony_ci
7068c2ecf20Sopenharmony_ci	/*
7078c2ecf20Sopenharmony_ci	 * Notify the IMC (Integrated Micro Controller) if required.
7088c2ecf20Sopenharmony_ci	 * Among other responsibilities, the IMC is in charge of monitoring
7098c2ecf20Sopenharmony_ci	 * the System fans and temperature sensors, and act accordingly.
7108c2ecf20Sopenharmony_ci	 * All this is done through SMBus and can/will collide
7118c2ecf20Sopenharmony_ci	 * with our transactions if they are long (BLOCK_DATA).
7128c2ecf20Sopenharmony_ci	 * Therefore we need to request the ownership flag during those
7138c2ecf20Sopenharmony_ci	 * transactions.
7148c2ecf20Sopenharmony_ci	 */
7158c2ecf20Sopenharmony_ci	if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc) {
7168c2ecf20Sopenharmony_ci		int ret;
7178c2ecf20Sopenharmony_ci
7188c2ecf20Sopenharmony_ci		ret = piix4_imc_sleep();
7198c2ecf20Sopenharmony_ci		switch (ret) {
7208c2ecf20Sopenharmony_ci		case -EBUSY:
7218c2ecf20Sopenharmony_ci			dev_warn(&adap->dev,
7228c2ecf20Sopenharmony_ci				 "IMC base address index region 0x%x already in use.\n",
7238c2ecf20Sopenharmony_ci				 KERNCZ_IMC_IDX);
7248c2ecf20Sopenharmony_ci			break;
7258c2ecf20Sopenharmony_ci		case -ETIMEDOUT:
7268c2ecf20Sopenharmony_ci			dev_warn(&adap->dev,
7278c2ecf20Sopenharmony_ci				 "Failed to communicate with the IMC.\n");
7288c2ecf20Sopenharmony_ci			break;
7298c2ecf20Sopenharmony_ci		default:
7308c2ecf20Sopenharmony_ci			break;
7318c2ecf20Sopenharmony_ci		}
7328c2ecf20Sopenharmony_ci
7338c2ecf20Sopenharmony_ci		/* If IMC communication fails do not retry */
7348c2ecf20Sopenharmony_ci		if (ret) {
7358c2ecf20Sopenharmony_ci			dev_warn(&adap->dev,
7368c2ecf20Sopenharmony_ci				 "Continuing without IMC notification.\n");
7378c2ecf20Sopenharmony_ci			adapdata->notify_imc = false;
7388c2ecf20Sopenharmony_ci		}
7398c2ecf20Sopenharmony_ci	}
7408c2ecf20Sopenharmony_ci
7418c2ecf20Sopenharmony_ci	outb_p(piix4_port_sel_sb800, SB800_PIIX4_SMB_IDX);
7428c2ecf20Sopenharmony_ci	smba_en_lo = inb_p(SB800_PIIX4_SMB_IDX + 1);
7438c2ecf20Sopenharmony_ci
7448c2ecf20Sopenharmony_ci	port = adapdata->port;
7458c2ecf20Sopenharmony_ci	if ((smba_en_lo & piix4_port_mask_sb800) != port)
7468c2ecf20Sopenharmony_ci		outb_p((smba_en_lo & ~piix4_port_mask_sb800) | port,
7478c2ecf20Sopenharmony_ci		       SB800_PIIX4_SMB_IDX + 1);
7488c2ecf20Sopenharmony_ci
7498c2ecf20Sopenharmony_ci	retval = piix4_access(adap, addr, flags, read_write,
7508c2ecf20Sopenharmony_ci			      command, size, data);
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_ci	outb_p(smba_en_lo, SB800_PIIX4_SMB_IDX + 1);
7538c2ecf20Sopenharmony_ci
7548c2ecf20Sopenharmony_ci	/* Release the semaphore */
7558c2ecf20Sopenharmony_ci	outb_p(smbslvcnt | 0x20, SMBSLVCNT);
7568c2ecf20Sopenharmony_ci
7578c2ecf20Sopenharmony_ci	if ((size == I2C_SMBUS_BLOCK_DATA) && adapdata->notify_imc)
7588c2ecf20Sopenharmony_ci		piix4_imc_wakeup();
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_cirelease:
7618c2ecf20Sopenharmony_ci	release_region(SB800_PIIX4_SMB_IDX, 2);
7628c2ecf20Sopenharmony_ci	return retval;
7638c2ecf20Sopenharmony_ci}
7648c2ecf20Sopenharmony_ci
7658c2ecf20Sopenharmony_cistatic u32 piix4_func(struct i2c_adapter *adapter)
7668c2ecf20Sopenharmony_ci{
7678c2ecf20Sopenharmony_ci	return I2C_FUNC_SMBUS_QUICK | I2C_FUNC_SMBUS_BYTE |
7688c2ecf20Sopenharmony_ci	    I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_WORD_DATA |
7698c2ecf20Sopenharmony_ci	    I2C_FUNC_SMBUS_BLOCK_DATA;
7708c2ecf20Sopenharmony_ci}
7718c2ecf20Sopenharmony_ci
7728c2ecf20Sopenharmony_cistatic const struct i2c_algorithm smbus_algorithm = {
7738c2ecf20Sopenharmony_ci	.smbus_xfer	= piix4_access,
7748c2ecf20Sopenharmony_ci	.functionality	= piix4_func,
7758c2ecf20Sopenharmony_ci};
7768c2ecf20Sopenharmony_ci
7778c2ecf20Sopenharmony_cistatic const struct i2c_algorithm piix4_smbus_algorithm_sb800 = {
7788c2ecf20Sopenharmony_ci	.smbus_xfer	= piix4_access_sb800,
7798c2ecf20Sopenharmony_ci	.functionality	= piix4_func,
7808c2ecf20Sopenharmony_ci};
7818c2ecf20Sopenharmony_ci
7828c2ecf20Sopenharmony_cistatic const struct pci_device_id piix4_ids[] = {
7838c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3) },
7848c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3) },
7858c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_EFAR, PCI_DEVICE_ID_EFAR_SLC90E66_3) },
7868c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP200_SMBUS) },
7878c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP300_SMBUS) },
7888c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP400_SMBUS) },
7898c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS) },
7908c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SMBUS) },
7918c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
7928c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_HYGON, PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) },
7938c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
7948c2ecf20Sopenharmony_ci		     PCI_DEVICE_ID_SERVERWORKS_OSB4) },
7958c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
7968c2ecf20Sopenharmony_ci		     PCI_DEVICE_ID_SERVERWORKS_CSB5) },
7978c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
7988c2ecf20Sopenharmony_ci		     PCI_DEVICE_ID_SERVERWORKS_CSB6) },
7998c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8008c2ecf20Sopenharmony_ci		     PCI_DEVICE_ID_SERVERWORKS_HT1000SB) },
8018c2ecf20Sopenharmony_ci	{ PCI_DEVICE(PCI_VENDOR_ID_SERVERWORKS,
8028c2ecf20Sopenharmony_ci		     PCI_DEVICE_ID_SERVERWORKS_HT1100LD) },
8038c2ecf20Sopenharmony_ci	{ 0, }
8048c2ecf20Sopenharmony_ci};
8058c2ecf20Sopenharmony_ci
8068c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE (pci, piix4_ids);
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_cistatic struct i2c_adapter *piix4_main_adapters[PIIX4_MAX_ADAPTERS];
8098c2ecf20Sopenharmony_cistatic struct i2c_adapter *piix4_aux_adapter;
8108c2ecf20Sopenharmony_cistatic int piix4_adapter_count;
8118c2ecf20Sopenharmony_ci
8128c2ecf20Sopenharmony_cistatic int piix4_add_adapter(struct pci_dev *dev, unsigned short smba,
8138c2ecf20Sopenharmony_ci			     bool sb800_main, u8 port, bool notify_imc,
8148c2ecf20Sopenharmony_ci			     u8 hw_port_nr, const char *name,
8158c2ecf20Sopenharmony_ci			     struct i2c_adapter **padap)
8168c2ecf20Sopenharmony_ci{
8178c2ecf20Sopenharmony_ci	struct i2c_adapter *adap;
8188c2ecf20Sopenharmony_ci	struct i2c_piix4_adapdata *adapdata;
8198c2ecf20Sopenharmony_ci	int retval;
8208c2ecf20Sopenharmony_ci
8218c2ecf20Sopenharmony_ci	adap = kzalloc(sizeof(*adap), GFP_KERNEL);
8228c2ecf20Sopenharmony_ci	if (adap == NULL) {
8238c2ecf20Sopenharmony_ci		release_region(smba, SMBIOSIZE);
8248c2ecf20Sopenharmony_ci		return -ENOMEM;
8258c2ecf20Sopenharmony_ci	}
8268c2ecf20Sopenharmony_ci
8278c2ecf20Sopenharmony_ci	adap->owner = THIS_MODULE;
8288c2ecf20Sopenharmony_ci	adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
8298c2ecf20Sopenharmony_ci	adap->algo = sb800_main ? &piix4_smbus_algorithm_sb800
8308c2ecf20Sopenharmony_ci				: &smbus_algorithm;
8318c2ecf20Sopenharmony_ci
8328c2ecf20Sopenharmony_ci	adapdata = kzalloc(sizeof(*adapdata), GFP_KERNEL);
8338c2ecf20Sopenharmony_ci	if (adapdata == NULL) {
8348c2ecf20Sopenharmony_ci		kfree(adap);
8358c2ecf20Sopenharmony_ci		release_region(smba, SMBIOSIZE);
8368c2ecf20Sopenharmony_ci		return -ENOMEM;
8378c2ecf20Sopenharmony_ci	}
8388c2ecf20Sopenharmony_ci
8398c2ecf20Sopenharmony_ci	adapdata->smba = smba;
8408c2ecf20Sopenharmony_ci	adapdata->sb800_main = sb800_main;
8418c2ecf20Sopenharmony_ci	adapdata->port = port << piix4_port_shift_sb800;
8428c2ecf20Sopenharmony_ci	adapdata->notify_imc = notify_imc;
8438c2ecf20Sopenharmony_ci
8448c2ecf20Sopenharmony_ci	/* set up the sysfs linkage to our parent device */
8458c2ecf20Sopenharmony_ci	adap->dev.parent = &dev->dev;
8468c2ecf20Sopenharmony_ci
8478c2ecf20Sopenharmony_ci	if (has_acpi_companion(&dev->dev)) {
8488c2ecf20Sopenharmony_ci		acpi_preset_companion(&adap->dev,
8498c2ecf20Sopenharmony_ci				      ACPI_COMPANION(&dev->dev),
8508c2ecf20Sopenharmony_ci				      hw_port_nr);
8518c2ecf20Sopenharmony_ci	}
8528c2ecf20Sopenharmony_ci
8538c2ecf20Sopenharmony_ci	snprintf(adap->name, sizeof(adap->name),
8548c2ecf20Sopenharmony_ci		"SMBus PIIX4 adapter%s at %04x", name, smba);
8558c2ecf20Sopenharmony_ci
8568c2ecf20Sopenharmony_ci	i2c_set_adapdata(adap, adapdata);
8578c2ecf20Sopenharmony_ci
8588c2ecf20Sopenharmony_ci	retval = i2c_add_adapter(adap);
8598c2ecf20Sopenharmony_ci	if (retval) {
8608c2ecf20Sopenharmony_ci		kfree(adapdata);
8618c2ecf20Sopenharmony_ci		kfree(adap);
8628c2ecf20Sopenharmony_ci		release_region(smba, SMBIOSIZE);
8638c2ecf20Sopenharmony_ci		return retval;
8648c2ecf20Sopenharmony_ci	}
8658c2ecf20Sopenharmony_ci
8668c2ecf20Sopenharmony_ci	*padap = adap;
8678c2ecf20Sopenharmony_ci	return 0;
8688c2ecf20Sopenharmony_ci}
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_cistatic int piix4_add_adapters_sb800(struct pci_dev *dev, unsigned short smba,
8718c2ecf20Sopenharmony_ci				    bool notify_imc)
8728c2ecf20Sopenharmony_ci{
8738c2ecf20Sopenharmony_ci	struct i2c_piix4_adapdata *adapdata;
8748c2ecf20Sopenharmony_ci	int port;
8758c2ecf20Sopenharmony_ci	int retval;
8768c2ecf20Sopenharmony_ci
8778c2ecf20Sopenharmony_ci	if (dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS ||
8788c2ecf20Sopenharmony_ci	    (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS &&
8798c2ecf20Sopenharmony_ci	     dev->revision >= 0x1F)) {
8808c2ecf20Sopenharmony_ci		piix4_adapter_count = HUDSON2_MAIN_PORTS;
8818c2ecf20Sopenharmony_ci	} else {
8828c2ecf20Sopenharmony_ci		piix4_adapter_count = PIIX4_MAX_ADAPTERS;
8838c2ecf20Sopenharmony_ci	}
8848c2ecf20Sopenharmony_ci
8858c2ecf20Sopenharmony_ci	for (port = 0; port < piix4_adapter_count; port++) {
8868c2ecf20Sopenharmony_ci		u8 hw_port_nr = port == 0 ? 0 : port + 1;
8878c2ecf20Sopenharmony_ci
8888c2ecf20Sopenharmony_ci		retval = piix4_add_adapter(dev, smba, true, port, notify_imc,
8898c2ecf20Sopenharmony_ci					   hw_port_nr,
8908c2ecf20Sopenharmony_ci					   piix4_main_port_names_sb800[port],
8918c2ecf20Sopenharmony_ci					   &piix4_main_adapters[port]);
8928c2ecf20Sopenharmony_ci		if (retval < 0)
8938c2ecf20Sopenharmony_ci			goto error;
8948c2ecf20Sopenharmony_ci	}
8958c2ecf20Sopenharmony_ci
8968c2ecf20Sopenharmony_ci	return retval;
8978c2ecf20Sopenharmony_ci
8988c2ecf20Sopenharmony_cierror:
8998c2ecf20Sopenharmony_ci	dev_err(&dev->dev,
9008c2ecf20Sopenharmony_ci		"Error setting up SB800 adapters. Unregistering!\n");
9018c2ecf20Sopenharmony_ci	while (--port >= 0) {
9028c2ecf20Sopenharmony_ci		adapdata = i2c_get_adapdata(piix4_main_adapters[port]);
9038c2ecf20Sopenharmony_ci		if (adapdata->smba) {
9048c2ecf20Sopenharmony_ci			i2c_del_adapter(piix4_main_adapters[port]);
9058c2ecf20Sopenharmony_ci			kfree(adapdata);
9068c2ecf20Sopenharmony_ci			kfree(piix4_main_adapters[port]);
9078c2ecf20Sopenharmony_ci			piix4_main_adapters[port] = NULL;
9088c2ecf20Sopenharmony_ci		}
9098c2ecf20Sopenharmony_ci	}
9108c2ecf20Sopenharmony_ci
9118c2ecf20Sopenharmony_ci	return retval;
9128c2ecf20Sopenharmony_ci}
9138c2ecf20Sopenharmony_ci
9148c2ecf20Sopenharmony_cistatic int piix4_probe(struct pci_dev *dev, const struct pci_device_id *id)
9158c2ecf20Sopenharmony_ci{
9168c2ecf20Sopenharmony_ci	int retval;
9178c2ecf20Sopenharmony_ci	bool is_sb800 = false;
9188c2ecf20Sopenharmony_ci
9198c2ecf20Sopenharmony_ci	if ((dev->vendor == PCI_VENDOR_ID_ATI &&
9208c2ecf20Sopenharmony_ci	     dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS &&
9218c2ecf20Sopenharmony_ci	     dev->revision >= 0x40) ||
9228c2ecf20Sopenharmony_ci	    dev->vendor == PCI_VENDOR_ID_AMD ||
9238c2ecf20Sopenharmony_ci	    dev->vendor == PCI_VENDOR_ID_HYGON) {
9248c2ecf20Sopenharmony_ci		bool notify_imc = false;
9258c2ecf20Sopenharmony_ci		is_sb800 = true;
9268c2ecf20Sopenharmony_ci
9278c2ecf20Sopenharmony_ci		if ((dev->vendor == PCI_VENDOR_ID_AMD ||
9288c2ecf20Sopenharmony_ci		     dev->vendor == PCI_VENDOR_ID_HYGON) &&
9298c2ecf20Sopenharmony_ci		    dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS) {
9308c2ecf20Sopenharmony_ci			u8 imc;
9318c2ecf20Sopenharmony_ci
9328c2ecf20Sopenharmony_ci			/*
9338c2ecf20Sopenharmony_ci			 * Detect if IMC is active or not, this method is
9348c2ecf20Sopenharmony_ci			 * described on coreboot's AMD IMC notes
9358c2ecf20Sopenharmony_ci			 */
9368c2ecf20Sopenharmony_ci			pci_bus_read_config_byte(dev->bus, PCI_DEVFN(0x14, 3),
9378c2ecf20Sopenharmony_ci						 0x40, &imc);
9388c2ecf20Sopenharmony_ci			if (imc & 0x80)
9398c2ecf20Sopenharmony_ci				notify_imc = true;
9408c2ecf20Sopenharmony_ci		}
9418c2ecf20Sopenharmony_ci
9428c2ecf20Sopenharmony_ci		/* base address location etc changed in SB800 */
9438c2ecf20Sopenharmony_ci		retval = piix4_setup_sb800(dev, id, 0);
9448c2ecf20Sopenharmony_ci		if (retval < 0)
9458c2ecf20Sopenharmony_ci			return retval;
9468c2ecf20Sopenharmony_ci
9478c2ecf20Sopenharmony_ci		/*
9488c2ecf20Sopenharmony_ci		 * Try to register multiplexed main SMBus adapter,
9498c2ecf20Sopenharmony_ci		 * give up if we can't
9508c2ecf20Sopenharmony_ci		 */
9518c2ecf20Sopenharmony_ci		retval = piix4_add_adapters_sb800(dev, retval, notify_imc);
9528c2ecf20Sopenharmony_ci		if (retval < 0)
9538c2ecf20Sopenharmony_ci			return retval;
9548c2ecf20Sopenharmony_ci	} else {
9558c2ecf20Sopenharmony_ci		retval = piix4_setup(dev, id);
9568c2ecf20Sopenharmony_ci		if (retval < 0)
9578c2ecf20Sopenharmony_ci			return retval;
9588c2ecf20Sopenharmony_ci
9598c2ecf20Sopenharmony_ci		/* Try to register main SMBus adapter, give up if we can't */
9608c2ecf20Sopenharmony_ci		retval = piix4_add_adapter(dev, retval, false, 0, false, 0,
9618c2ecf20Sopenharmony_ci					   "", &piix4_main_adapters[0]);
9628c2ecf20Sopenharmony_ci		if (retval < 0)
9638c2ecf20Sopenharmony_ci			return retval;
9648c2ecf20Sopenharmony_ci		piix4_adapter_count = 1;
9658c2ecf20Sopenharmony_ci	}
9668c2ecf20Sopenharmony_ci
9678c2ecf20Sopenharmony_ci	/* Check for auxiliary SMBus on some AMD chipsets */
9688c2ecf20Sopenharmony_ci	retval = -ENODEV;
9698c2ecf20Sopenharmony_ci
9708c2ecf20Sopenharmony_ci	if (dev->vendor == PCI_VENDOR_ID_ATI &&
9718c2ecf20Sopenharmony_ci	    dev->device == PCI_DEVICE_ID_ATI_SBX00_SMBUS) {
9728c2ecf20Sopenharmony_ci		if (dev->revision < 0x40) {
9738c2ecf20Sopenharmony_ci			retval = piix4_setup_aux(dev, id, 0x58);
9748c2ecf20Sopenharmony_ci		} else {
9758c2ecf20Sopenharmony_ci			/* SB800 added aux bus too */
9768c2ecf20Sopenharmony_ci			retval = piix4_setup_sb800(dev, id, 1);
9778c2ecf20Sopenharmony_ci		}
9788c2ecf20Sopenharmony_ci	}
9798c2ecf20Sopenharmony_ci
9808c2ecf20Sopenharmony_ci	if (dev->vendor == PCI_VENDOR_ID_AMD &&
9818c2ecf20Sopenharmony_ci	    (dev->device == PCI_DEVICE_ID_AMD_HUDSON2_SMBUS ||
9828c2ecf20Sopenharmony_ci	     dev->device == PCI_DEVICE_ID_AMD_KERNCZ_SMBUS)) {
9838c2ecf20Sopenharmony_ci		retval = piix4_setup_sb800(dev, id, 1);
9848c2ecf20Sopenharmony_ci	}
9858c2ecf20Sopenharmony_ci
9868c2ecf20Sopenharmony_ci	if (retval > 0) {
9878c2ecf20Sopenharmony_ci		/* Try to add the aux adapter if it exists,
9888c2ecf20Sopenharmony_ci		 * piix4_add_adapter will clean up if this fails */
9898c2ecf20Sopenharmony_ci		piix4_add_adapter(dev, retval, false, 0, false, 1,
9908c2ecf20Sopenharmony_ci				  is_sb800 ? piix4_aux_port_name_sb800 : "",
9918c2ecf20Sopenharmony_ci				  &piix4_aux_adapter);
9928c2ecf20Sopenharmony_ci	}
9938c2ecf20Sopenharmony_ci
9948c2ecf20Sopenharmony_ci	return 0;
9958c2ecf20Sopenharmony_ci}
9968c2ecf20Sopenharmony_ci
9978c2ecf20Sopenharmony_cistatic void piix4_adap_remove(struct i2c_adapter *adap)
9988c2ecf20Sopenharmony_ci{
9998c2ecf20Sopenharmony_ci	struct i2c_piix4_adapdata *adapdata = i2c_get_adapdata(adap);
10008c2ecf20Sopenharmony_ci
10018c2ecf20Sopenharmony_ci	if (adapdata->smba) {
10028c2ecf20Sopenharmony_ci		i2c_del_adapter(adap);
10038c2ecf20Sopenharmony_ci		if (adapdata->port == (0 << piix4_port_shift_sb800))
10048c2ecf20Sopenharmony_ci			release_region(adapdata->smba, SMBIOSIZE);
10058c2ecf20Sopenharmony_ci		kfree(adapdata);
10068c2ecf20Sopenharmony_ci		kfree(adap);
10078c2ecf20Sopenharmony_ci	}
10088c2ecf20Sopenharmony_ci}
10098c2ecf20Sopenharmony_ci
10108c2ecf20Sopenharmony_cistatic void piix4_remove(struct pci_dev *dev)
10118c2ecf20Sopenharmony_ci{
10128c2ecf20Sopenharmony_ci	int port = piix4_adapter_count;
10138c2ecf20Sopenharmony_ci
10148c2ecf20Sopenharmony_ci	while (--port >= 0) {
10158c2ecf20Sopenharmony_ci		if (piix4_main_adapters[port]) {
10168c2ecf20Sopenharmony_ci			piix4_adap_remove(piix4_main_adapters[port]);
10178c2ecf20Sopenharmony_ci			piix4_main_adapters[port] = NULL;
10188c2ecf20Sopenharmony_ci		}
10198c2ecf20Sopenharmony_ci	}
10208c2ecf20Sopenharmony_ci
10218c2ecf20Sopenharmony_ci	if (piix4_aux_adapter) {
10228c2ecf20Sopenharmony_ci		piix4_adap_remove(piix4_aux_adapter);
10238c2ecf20Sopenharmony_ci		piix4_aux_adapter = NULL;
10248c2ecf20Sopenharmony_ci	}
10258c2ecf20Sopenharmony_ci}
10268c2ecf20Sopenharmony_ci
10278c2ecf20Sopenharmony_cistatic struct pci_driver piix4_driver = {
10288c2ecf20Sopenharmony_ci	.name		= "piix4_smbus",
10298c2ecf20Sopenharmony_ci	.id_table	= piix4_ids,
10308c2ecf20Sopenharmony_ci	.probe		= piix4_probe,
10318c2ecf20Sopenharmony_ci	.remove		= piix4_remove,
10328c2ecf20Sopenharmony_ci};
10338c2ecf20Sopenharmony_ci
10348c2ecf20Sopenharmony_cimodule_pci_driver(piix4_driver);
10358c2ecf20Sopenharmony_ci
10368c2ecf20Sopenharmony_ciMODULE_AUTHOR("Frodo Looijaard <frodol@dds.nl>");
10378c2ecf20Sopenharmony_ciMODULE_AUTHOR("Philip Edelbrock <phil@netroedge.com>");
10388c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("PIIX4 SMBus driver");
10398c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
1040