18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * This file is provided under a dual BSD/GPLv2 license. When using or 38c2ecf20Sopenharmony_ci * redistributing this file, you may do so under either license. 48c2ecf20Sopenharmony_ci * 58c2ecf20Sopenharmony_ci * Copyright(c) 2012 Intel Corporation. All rights reserved. 68c2ecf20Sopenharmony_ci * 78c2ecf20Sopenharmony_ci * GPL LICENSE SUMMARY 88c2ecf20Sopenharmony_ci * 98c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or modify 108c2ecf20Sopenharmony_ci * it under the terms of version 2 of the GNU General Public License as 118c2ecf20Sopenharmony_ci * published by the Free Software Foundation. 128c2ecf20Sopenharmony_ci * 138c2ecf20Sopenharmony_ci * This program is distributed in the hope that it will be useful, but 148c2ecf20Sopenharmony_ci * WITHOUT ANY WARRANTY; without even the implied warranty of 158c2ecf20Sopenharmony_ci * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU 168c2ecf20Sopenharmony_ci * General Public License for more details. 178c2ecf20Sopenharmony_ci * The full GNU General Public License is included in this distribution 188c2ecf20Sopenharmony_ci * in the file called LICENSE.GPL. 198c2ecf20Sopenharmony_ci * 208c2ecf20Sopenharmony_ci * BSD LICENSE 218c2ecf20Sopenharmony_ci * 228c2ecf20Sopenharmony_ci * Redistribution and use in source and binary forms, with or without 238c2ecf20Sopenharmony_ci * modification, are permitted provided that the following conditions 248c2ecf20Sopenharmony_ci * are met: 258c2ecf20Sopenharmony_ci * 268c2ecf20Sopenharmony_ci * * Redistributions of source code must retain the above copyright 278c2ecf20Sopenharmony_ci * notice, this list of conditions and the following disclaimer. 288c2ecf20Sopenharmony_ci * * Redistributions in binary form must reproduce the above copyright 298c2ecf20Sopenharmony_ci * notice, this list of conditions and the following disclaimer in 308c2ecf20Sopenharmony_ci * the documentation and/or other materials provided with the 318c2ecf20Sopenharmony_ci * distribution. 328c2ecf20Sopenharmony_ci * * Neither the name of Intel Corporation nor the names of its 338c2ecf20Sopenharmony_ci * contributors may be used to endorse or promote products derived 348c2ecf20Sopenharmony_ci * from this software without specific prior written permission. 358c2ecf20Sopenharmony_ci * 368c2ecf20Sopenharmony_ci * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS 378c2ecf20Sopenharmony_ci * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT 388c2ecf20Sopenharmony_ci * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR 398c2ecf20Sopenharmony_ci * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT 408c2ecf20Sopenharmony_ci * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, 418c2ecf20Sopenharmony_ci * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT 428c2ecf20Sopenharmony_ci * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 438c2ecf20Sopenharmony_ci * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 448c2ecf20Sopenharmony_ci * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 458c2ecf20Sopenharmony_ci * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 468c2ecf20Sopenharmony_ci * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 478c2ecf20Sopenharmony_ci */ 488c2ecf20Sopenharmony_ci 498c2ecf20Sopenharmony_ci/* 508c2ecf20Sopenharmony_ci * Supports the SMBus Message Transport (SMT) in the Intel Atom Processor 518c2ecf20Sopenharmony_ci * S12xx Product Family. 528c2ecf20Sopenharmony_ci * 538c2ecf20Sopenharmony_ci * Features supported by this driver: 548c2ecf20Sopenharmony_ci * Hardware PEC yes 558c2ecf20Sopenharmony_ci * Block buffer yes 568c2ecf20Sopenharmony_ci * Block process call transaction no 578c2ecf20Sopenharmony_ci * Slave mode no 588c2ecf20Sopenharmony_ci */ 598c2ecf20Sopenharmony_ci 608c2ecf20Sopenharmony_ci#include <linux/module.h> 618c2ecf20Sopenharmony_ci#include <linux/pci.h> 628c2ecf20Sopenharmony_ci#include <linux/kernel.h> 638c2ecf20Sopenharmony_ci#include <linux/stddef.h> 648c2ecf20Sopenharmony_ci#include <linux/completion.h> 658c2ecf20Sopenharmony_ci#include <linux/dma-mapping.h> 668c2ecf20Sopenharmony_ci#include <linux/i2c.h> 678c2ecf20Sopenharmony_ci#include <linux/acpi.h> 688c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 698c2ecf20Sopenharmony_ci 708c2ecf20Sopenharmony_ci#include <linux/io-64-nonatomic-lo-hi.h> 718c2ecf20Sopenharmony_ci 728c2ecf20Sopenharmony_ci/* PCI Address Constants */ 738c2ecf20Sopenharmony_ci#define SMBBAR 0 748c2ecf20Sopenharmony_ci 758c2ecf20Sopenharmony_ci/* PCI DIDs for the Intel SMBus Message Transport (SMT) Devices */ 768c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_S1200_SMT0 0x0c59 778c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_S1200_SMT1 0x0c5a 788c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_CDF_SMT 0x18ac 798c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_DNV_SMT 0x19ac 808c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_EBG_SMT 0x1bff 818c2ecf20Sopenharmony_ci#define PCI_DEVICE_ID_INTEL_AVOTON_SMT 0x1f15 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci#define ISMT_DESC_ENTRIES 2 /* number of descriptor entries */ 848c2ecf20Sopenharmony_ci#define ISMT_MAX_RETRIES 3 /* number of SMBus retries to attempt */ 858c2ecf20Sopenharmony_ci#define ISMT_LOG_ENTRIES 3 /* number of interrupt cause log entries */ 868c2ecf20Sopenharmony_ci 878c2ecf20Sopenharmony_ci/* Hardware Descriptor Constants - Control Field */ 888c2ecf20Sopenharmony_ci#define ISMT_DESC_CWRL 0x01 /* Command/Write Length */ 898c2ecf20Sopenharmony_ci#define ISMT_DESC_BLK 0X04 /* Perform Block Transaction */ 908c2ecf20Sopenharmony_ci#define ISMT_DESC_FAIR 0x08 /* Set fairness flag upon successful arbit. */ 918c2ecf20Sopenharmony_ci#define ISMT_DESC_PEC 0x10 /* Packet Error Code */ 928c2ecf20Sopenharmony_ci#define ISMT_DESC_I2C 0x20 /* I2C Enable */ 938c2ecf20Sopenharmony_ci#define ISMT_DESC_INT 0x40 /* Interrupt */ 948c2ecf20Sopenharmony_ci#define ISMT_DESC_SOE 0x80 /* Stop On Error */ 958c2ecf20Sopenharmony_ci 968c2ecf20Sopenharmony_ci/* Hardware Descriptor Constants - Status Field */ 978c2ecf20Sopenharmony_ci#define ISMT_DESC_SCS 0x01 /* Success */ 988c2ecf20Sopenharmony_ci#define ISMT_DESC_DLTO 0x04 /* Data Low Time Out */ 998c2ecf20Sopenharmony_ci#define ISMT_DESC_NAK 0x08 /* NAK Received */ 1008c2ecf20Sopenharmony_ci#define ISMT_DESC_CRC 0x10 /* CRC Error */ 1018c2ecf20Sopenharmony_ci#define ISMT_DESC_CLTO 0x20 /* Clock Low Time Out */ 1028c2ecf20Sopenharmony_ci#define ISMT_DESC_COL 0x40 /* Collisions */ 1038c2ecf20Sopenharmony_ci#define ISMT_DESC_LPR 0x80 /* Large Packet Received */ 1048c2ecf20Sopenharmony_ci 1058c2ecf20Sopenharmony_ci/* Macros */ 1068c2ecf20Sopenharmony_ci#define ISMT_DESC_ADDR_RW(addr, rw) (((addr) << 1) | (rw)) 1078c2ecf20Sopenharmony_ci 1088c2ecf20Sopenharmony_ci/* iSMT General Register address offsets (SMBBAR + <addr>) */ 1098c2ecf20Sopenharmony_ci#define ISMT_GR_GCTRL 0x000 /* General Control */ 1108c2ecf20Sopenharmony_ci#define ISMT_GR_SMTICL 0x008 /* SMT Interrupt Cause Location */ 1118c2ecf20Sopenharmony_ci#define ISMT_GR_ERRINTMSK 0x010 /* Error Interrupt Mask */ 1128c2ecf20Sopenharmony_ci#define ISMT_GR_ERRAERMSK 0x014 /* Error AER Mask */ 1138c2ecf20Sopenharmony_ci#define ISMT_GR_ERRSTS 0x018 /* Error Status */ 1148c2ecf20Sopenharmony_ci#define ISMT_GR_ERRINFO 0x01c /* Error Information */ 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_ci/* iSMT Master Registers */ 1178c2ecf20Sopenharmony_ci#define ISMT_MSTR_MDBA 0x100 /* Master Descriptor Base Address */ 1188c2ecf20Sopenharmony_ci#define ISMT_MSTR_MCTRL 0x108 /* Master Control */ 1198c2ecf20Sopenharmony_ci#define ISMT_MSTR_MSTS 0x10c /* Master Status */ 1208c2ecf20Sopenharmony_ci#define ISMT_MSTR_MDS 0x110 /* Master Descriptor Size */ 1218c2ecf20Sopenharmony_ci#define ISMT_MSTR_RPOLICY 0x114 /* Retry Policy */ 1228c2ecf20Sopenharmony_ci 1238c2ecf20Sopenharmony_ci/* iSMT Miscellaneous Registers */ 1248c2ecf20Sopenharmony_ci#define ISMT_SPGT 0x300 /* SMBus PHY Global Timing */ 1258c2ecf20Sopenharmony_ci 1268c2ecf20Sopenharmony_ci/* General Control Register (GCTRL) bit definitions */ 1278c2ecf20Sopenharmony_ci#define ISMT_GCTRL_TRST 0x04 /* Target Reset */ 1288c2ecf20Sopenharmony_ci#define ISMT_GCTRL_KILL 0x08 /* Kill */ 1298c2ecf20Sopenharmony_ci#define ISMT_GCTRL_SRST 0x40 /* Soft Reset */ 1308c2ecf20Sopenharmony_ci 1318c2ecf20Sopenharmony_ci/* Master Control Register (MCTRL) bit definitions */ 1328c2ecf20Sopenharmony_ci#define ISMT_MCTRL_SS 0x01 /* Start/Stop */ 1338c2ecf20Sopenharmony_ci#define ISMT_MCTRL_MEIE 0x10 /* Master Error Interrupt Enable */ 1348c2ecf20Sopenharmony_ci#define ISMT_MCTRL_FMHP 0x00ff0000 /* Firmware Master Head Ptr (FMHP) */ 1358c2ecf20Sopenharmony_ci 1368c2ecf20Sopenharmony_ci/* Master Status Register (MSTS) bit definitions */ 1378c2ecf20Sopenharmony_ci#define ISMT_MSTS_HMTP 0xff0000 /* HW Master Tail Pointer (HMTP) */ 1388c2ecf20Sopenharmony_ci#define ISMT_MSTS_MIS 0x20 /* Master Interrupt Status (MIS) */ 1398c2ecf20Sopenharmony_ci#define ISMT_MSTS_MEIS 0x10 /* Master Error Int Status (MEIS) */ 1408c2ecf20Sopenharmony_ci#define ISMT_MSTS_IP 0x01 /* In Progress */ 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_ci/* Master Descriptor Size (MDS) bit definitions */ 1438c2ecf20Sopenharmony_ci#define ISMT_MDS_MASK 0xff /* Master Descriptor Size mask (MDS) */ 1448c2ecf20Sopenharmony_ci 1458c2ecf20Sopenharmony_ci/* SMBus PHY Global Timing Register (SPGT) bit definitions */ 1468c2ecf20Sopenharmony_ci#define ISMT_SPGT_SPD_MASK 0xc0000000 /* SMBus Speed mask */ 1478c2ecf20Sopenharmony_ci#define ISMT_SPGT_SPD_80K 0x00 /* 80 kHz */ 1488c2ecf20Sopenharmony_ci#define ISMT_SPGT_SPD_100K (0x1 << 30) /* 100 kHz */ 1498c2ecf20Sopenharmony_ci#define ISMT_SPGT_SPD_400K (0x2 << 30) /* 400 kHz */ 1508c2ecf20Sopenharmony_ci#define ISMT_SPGT_SPD_1M (0x3 << 30) /* 1 MHz */ 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_ci 1538c2ecf20Sopenharmony_ci/* MSI Control Register (MSICTL) bit definitions */ 1548c2ecf20Sopenharmony_ci#define ISMT_MSICTL_MSIE 0x01 /* MSI Enable */ 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci/* iSMT Hardware Descriptor */ 1578c2ecf20Sopenharmony_cistruct ismt_desc { 1588c2ecf20Sopenharmony_ci u8 tgtaddr_rw; /* target address & r/w bit */ 1598c2ecf20Sopenharmony_ci u8 wr_len_cmd; /* write length in bytes or a command */ 1608c2ecf20Sopenharmony_ci u8 rd_len; /* read length */ 1618c2ecf20Sopenharmony_ci u8 control; /* control bits */ 1628c2ecf20Sopenharmony_ci u8 status; /* status bits */ 1638c2ecf20Sopenharmony_ci u8 retry; /* collision retry and retry count */ 1648c2ecf20Sopenharmony_ci u8 rxbytes; /* received bytes */ 1658c2ecf20Sopenharmony_ci u8 txbytes; /* transmitted bytes */ 1668c2ecf20Sopenharmony_ci u32 dptr_low; /* lower 32 bit of the data pointer */ 1678c2ecf20Sopenharmony_ci u32 dptr_high; /* upper 32 bit of the data pointer */ 1688c2ecf20Sopenharmony_ci} __packed; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_cistruct ismt_priv { 1718c2ecf20Sopenharmony_ci struct i2c_adapter adapter; 1728c2ecf20Sopenharmony_ci void __iomem *smba; /* PCI BAR */ 1738c2ecf20Sopenharmony_ci struct pci_dev *pci_dev; 1748c2ecf20Sopenharmony_ci struct ismt_desc *hw; /* descriptor virt base addr */ 1758c2ecf20Sopenharmony_ci dma_addr_t io_rng_dma; /* descriptor HW base addr */ 1768c2ecf20Sopenharmony_ci u8 head; /* ring buffer head pointer */ 1778c2ecf20Sopenharmony_ci struct completion cmp; /* interrupt completion */ 1788c2ecf20Sopenharmony_ci u8 buffer[I2C_SMBUS_BLOCK_MAX + 16]; /* temp R/W data buffer */ 1798c2ecf20Sopenharmony_ci dma_addr_t log_dma; 1808c2ecf20Sopenharmony_ci u32 *log; 1818c2ecf20Sopenharmony_ci}; 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_cistatic const struct pci_device_id ismt_ids[] = { 1848c2ecf20Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_S1200_SMT0) }, 1858c2ecf20Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_S1200_SMT1) }, 1868c2ecf20Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CDF_SMT) }, 1878c2ecf20Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_DNV_SMT) }, 1888c2ecf20Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EBG_SMT) }, 1898c2ecf20Sopenharmony_ci { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_AVOTON_SMT) }, 1908c2ecf20Sopenharmony_ci { 0, } 1918c2ecf20Sopenharmony_ci}; 1928c2ecf20Sopenharmony_ci 1938c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(pci, ismt_ids); 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci/* Bus speed control bits for slow debuggers - refer to the docs for usage */ 1968c2ecf20Sopenharmony_cistatic unsigned int bus_speed; 1978c2ecf20Sopenharmony_cimodule_param(bus_speed, uint, S_IRUGO); 1988c2ecf20Sopenharmony_ciMODULE_PARM_DESC(bus_speed, "Bus Speed in kHz (0 = BIOS default)"); 1998c2ecf20Sopenharmony_ci 2008c2ecf20Sopenharmony_ci/** 2018c2ecf20Sopenharmony_ci * __ismt_desc_dump() - dump the contents of a specific descriptor 2028c2ecf20Sopenharmony_ci * @dev: the iSMT device 2038c2ecf20Sopenharmony_ci * @desc: the iSMT hardware descriptor 2048c2ecf20Sopenharmony_ci */ 2058c2ecf20Sopenharmony_cistatic void __ismt_desc_dump(struct device *dev, const struct ismt_desc *desc) 2068c2ecf20Sopenharmony_ci{ 2078c2ecf20Sopenharmony_ci 2088c2ecf20Sopenharmony_ci dev_dbg(dev, "Descriptor struct: %p\n", desc); 2098c2ecf20Sopenharmony_ci dev_dbg(dev, "\ttgtaddr_rw=0x%02X\n", desc->tgtaddr_rw); 2108c2ecf20Sopenharmony_ci dev_dbg(dev, "\twr_len_cmd=0x%02X\n", desc->wr_len_cmd); 2118c2ecf20Sopenharmony_ci dev_dbg(dev, "\trd_len= 0x%02X\n", desc->rd_len); 2128c2ecf20Sopenharmony_ci dev_dbg(dev, "\tcontrol= 0x%02X\n", desc->control); 2138c2ecf20Sopenharmony_ci dev_dbg(dev, "\tstatus= 0x%02X\n", desc->status); 2148c2ecf20Sopenharmony_ci dev_dbg(dev, "\tretry= 0x%02X\n", desc->retry); 2158c2ecf20Sopenharmony_ci dev_dbg(dev, "\trxbytes= 0x%02X\n", desc->rxbytes); 2168c2ecf20Sopenharmony_ci dev_dbg(dev, "\ttxbytes= 0x%02X\n", desc->txbytes); 2178c2ecf20Sopenharmony_ci dev_dbg(dev, "\tdptr_low= 0x%08X\n", desc->dptr_low); 2188c2ecf20Sopenharmony_ci dev_dbg(dev, "\tdptr_high= 0x%08X\n", desc->dptr_high); 2198c2ecf20Sopenharmony_ci} 2208c2ecf20Sopenharmony_ci/** 2218c2ecf20Sopenharmony_ci * ismt_desc_dump() - dump the contents of a descriptor for debug purposes 2228c2ecf20Sopenharmony_ci * @priv: iSMT private data 2238c2ecf20Sopenharmony_ci */ 2248c2ecf20Sopenharmony_cistatic void ismt_desc_dump(struct ismt_priv *priv) 2258c2ecf20Sopenharmony_ci{ 2268c2ecf20Sopenharmony_ci struct device *dev = &priv->pci_dev->dev; 2278c2ecf20Sopenharmony_ci struct ismt_desc *desc = &priv->hw[priv->head]; 2288c2ecf20Sopenharmony_ci 2298c2ecf20Sopenharmony_ci dev_dbg(dev, "Dump of the descriptor struct: 0x%X\n", priv->head); 2308c2ecf20Sopenharmony_ci __ismt_desc_dump(dev, desc); 2318c2ecf20Sopenharmony_ci} 2328c2ecf20Sopenharmony_ci 2338c2ecf20Sopenharmony_ci/** 2348c2ecf20Sopenharmony_ci * ismt_gen_reg_dump() - dump the iSMT General Registers 2358c2ecf20Sopenharmony_ci * @priv: iSMT private data 2368c2ecf20Sopenharmony_ci */ 2378c2ecf20Sopenharmony_cistatic void ismt_gen_reg_dump(struct ismt_priv *priv) 2388c2ecf20Sopenharmony_ci{ 2398c2ecf20Sopenharmony_ci struct device *dev = &priv->pci_dev->dev; 2408c2ecf20Sopenharmony_ci 2418c2ecf20Sopenharmony_ci dev_dbg(dev, "Dump of the iSMT General Registers\n"); 2428c2ecf20Sopenharmony_ci dev_dbg(dev, " GCTRL.... : (0x%p)=0x%X\n", 2438c2ecf20Sopenharmony_ci priv->smba + ISMT_GR_GCTRL, 2448c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_GR_GCTRL)); 2458c2ecf20Sopenharmony_ci dev_dbg(dev, " SMTICL... : (0x%p)=0x%016llX\n", 2468c2ecf20Sopenharmony_ci priv->smba + ISMT_GR_SMTICL, 2478c2ecf20Sopenharmony_ci (long long unsigned int)readq(priv->smba + ISMT_GR_SMTICL)); 2488c2ecf20Sopenharmony_ci dev_dbg(dev, " ERRINTMSK : (0x%p)=0x%X\n", 2498c2ecf20Sopenharmony_ci priv->smba + ISMT_GR_ERRINTMSK, 2508c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_GR_ERRINTMSK)); 2518c2ecf20Sopenharmony_ci dev_dbg(dev, " ERRAERMSK : (0x%p)=0x%X\n", 2528c2ecf20Sopenharmony_ci priv->smba + ISMT_GR_ERRAERMSK, 2538c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_GR_ERRAERMSK)); 2548c2ecf20Sopenharmony_ci dev_dbg(dev, " ERRSTS... : (0x%p)=0x%X\n", 2558c2ecf20Sopenharmony_ci priv->smba + ISMT_GR_ERRSTS, 2568c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_GR_ERRSTS)); 2578c2ecf20Sopenharmony_ci dev_dbg(dev, " ERRINFO.. : (0x%p)=0x%X\n", 2588c2ecf20Sopenharmony_ci priv->smba + ISMT_GR_ERRINFO, 2598c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_GR_ERRINFO)); 2608c2ecf20Sopenharmony_ci} 2618c2ecf20Sopenharmony_ci 2628c2ecf20Sopenharmony_ci/** 2638c2ecf20Sopenharmony_ci * ismt_mstr_reg_dump() - dump the iSMT Master Registers 2648c2ecf20Sopenharmony_ci * @priv: iSMT private data 2658c2ecf20Sopenharmony_ci */ 2668c2ecf20Sopenharmony_cistatic void ismt_mstr_reg_dump(struct ismt_priv *priv) 2678c2ecf20Sopenharmony_ci{ 2688c2ecf20Sopenharmony_ci struct device *dev = &priv->pci_dev->dev; 2698c2ecf20Sopenharmony_ci 2708c2ecf20Sopenharmony_ci dev_dbg(dev, "Dump of the iSMT Master Registers\n"); 2718c2ecf20Sopenharmony_ci dev_dbg(dev, " MDBA..... : (0x%p)=0x%016llX\n", 2728c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MDBA, 2738c2ecf20Sopenharmony_ci (long long unsigned int)readq(priv->smba + ISMT_MSTR_MDBA)); 2748c2ecf20Sopenharmony_ci dev_dbg(dev, " MCTRL.... : (0x%p)=0x%X\n", 2758c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MCTRL, 2768c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_MSTR_MCTRL)); 2778c2ecf20Sopenharmony_ci dev_dbg(dev, " MSTS..... : (0x%p)=0x%X\n", 2788c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MSTS, 2798c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_MSTR_MSTS)); 2808c2ecf20Sopenharmony_ci dev_dbg(dev, " MDS...... : (0x%p)=0x%X\n", 2818c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MDS, 2828c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_MSTR_MDS)); 2838c2ecf20Sopenharmony_ci dev_dbg(dev, " RPOLICY.. : (0x%p)=0x%X\n", 2848c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_RPOLICY, 2858c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_MSTR_RPOLICY)); 2868c2ecf20Sopenharmony_ci dev_dbg(dev, " SPGT..... : (0x%p)=0x%X\n", 2878c2ecf20Sopenharmony_ci priv->smba + ISMT_SPGT, 2888c2ecf20Sopenharmony_ci readl(priv->smba + ISMT_SPGT)); 2898c2ecf20Sopenharmony_ci} 2908c2ecf20Sopenharmony_ci 2918c2ecf20Sopenharmony_ci/** 2928c2ecf20Sopenharmony_ci * ismt_submit_desc() - add a descriptor to the ring 2938c2ecf20Sopenharmony_ci * @priv: iSMT private data 2948c2ecf20Sopenharmony_ci */ 2958c2ecf20Sopenharmony_cistatic void ismt_submit_desc(struct ismt_priv *priv) 2968c2ecf20Sopenharmony_ci{ 2978c2ecf20Sopenharmony_ci uint fmhp; 2988c2ecf20Sopenharmony_ci uint val; 2998c2ecf20Sopenharmony_ci 3008c2ecf20Sopenharmony_ci ismt_desc_dump(priv); 3018c2ecf20Sopenharmony_ci ismt_gen_reg_dump(priv); 3028c2ecf20Sopenharmony_ci ismt_mstr_reg_dump(priv); 3038c2ecf20Sopenharmony_ci 3048c2ecf20Sopenharmony_ci /* Set the FMHP (Firmware Master Head Pointer)*/ 3058c2ecf20Sopenharmony_ci fmhp = ((priv->head + 1) % ISMT_DESC_ENTRIES) << 16; 3068c2ecf20Sopenharmony_ci val = readl(priv->smba + ISMT_MSTR_MCTRL); 3078c2ecf20Sopenharmony_ci writel((val & ~ISMT_MCTRL_FMHP) | fmhp, 3088c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MCTRL); 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci /* Set the start bit */ 3118c2ecf20Sopenharmony_ci val = readl(priv->smba + ISMT_MSTR_MCTRL); 3128c2ecf20Sopenharmony_ci writel(val | ISMT_MCTRL_SS, 3138c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MCTRL); 3148c2ecf20Sopenharmony_ci} 3158c2ecf20Sopenharmony_ci 3168c2ecf20Sopenharmony_ci/** 3178c2ecf20Sopenharmony_ci * ismt_process_desc() - handle the completion of the descriptor 3188c2ecf20Sopenharmony_ci * @desc: the iSMT hardware descriptor 3198c2ecf20Sopenharmony_ci * @data: data buffer from the upper layer 3208c2ecf20Sopenharmony_ci * @priv: ismt_priv struct holding our dma buffer 3218c2ecf20Sopenharmony_ci * @size: SMBus transaction type 3228c2ecf20Sopenharmony_ci * @read_write: flag to indicate if this is a read or write 3238c2ecf20Sopenharmony_ci */ 3248c2ecf20Sopenharmony_cistatic int ismt_process_desc(const struct ismt_desc *desc, 3258c2ecf20Sopenharmony_ci union i2c_smbus_data *data, 3268c2ecf20Sopenharmony_ci struct ismt_priv *priv, int size, 3278c2ecf20Sopenharmony_ci char read_write) 3288c2ecf20Sopenharmony_ci{ 3298c2ecf20Sopenharmony_ci u8 *dma_buffer = PTR_ALIGN(&priv->buffer[0], 16); 3308c2ecf20Sopenharmony_ci 3318c2ecf20Sopenharmony_ci dev_dbg(&priv->pci_dev->dev, "Processing completed descriptor\n"); 3328c2ecf20Sopenharmony_ci __ismt_desc_dump(&priv->pci_dev->dev, desc); 3338c2ecf20Sopenharmony_ci ismt_gen_reg_dump(priv); 3348c2ecf20Sopenharmony_ci ismt_mstr_reg_dump(priv); 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci if (desc->status & ISMT_DESC_SCS) { 3378c2ecf20Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE && 3388c2ecf20Sopenharmony_ci size != I2C_SMBUS_PROC_CALL) 3398c2ecf20Sopenharmony_ci return 0; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci switch (size) { 3428c2ecf20Sopenharmony_ci case I2C_SMBUS_BYTE: 3438c2ecf20Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 3448c2ecf20Sopenharmony_ci data->byte = dma_buffer[0]; 3458c2ecf20Sopenharmony_ci break; 3468c2ecf20Sopenharmony_ci case I2C_SMBUS_WORD_DATA: 3478c2ecf20Sopenharmony_ci case I2C_SMBUS_PROC_CALL: 3488c2ecf20Sopenharmony_ci data->word = dma_buffer[0] | (dma_buffer[1] << 8); 3498c2ecf20Sopenharmony_ci break; 3508c2ecf20Sopenharmony_ci case I2C_SMBUS_BLOCK_DATA: 3518c2ecf20Sopenharmony_ci if (desc->rxbytes != dma_buffer[0] + 1) 3528c2ecf20Sopenharmony_ci return -EMSGSIZE; 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci memcpy(data->block, dma_buffer, desc->rxbytes); 3558c2ecf20Sopenharmony_ci break; 3568c2ecf20Sopenharmony_ci case I2C_SMBUS_I2C_BLOCK_DATA: 3578c2ecf20Sopenharmony_ci memcpy(&data->block[1], dma_buffer, desc->rxbytes); 3588c2ecf20Sopenharmony_ci data->block[0] = desc->rxbytes; 3598c2ecf20Sopenharmony_ci break; 3608c2ecf20Sopenharmony_ci } 3618c2ecf20Sopenharmony_ci return 0; 3628c2ecf20Sopenharmony_ci } 3638c2ecf20Sopenharmony_ci 3648c2ecf20Sopenharmony_ci if (likely(desc->status & ISMT_DESC_NAK)) 3658c2ecf20Sopenharmony_ci return -ENXIO; 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci if (desc->status & ISMT_DESC_CRC) 3688c2ecf20Sopenharmony_ci return -EBADMSG; 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci if (desc->status & ISMT_DESC_COL) 3718c2ecf20Sopenharmony_ci return -EAGAIN; 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci if (desc->status & ISMT_DESC_LPR) 3748c2ecf20Sopenharmony_ci return -EPROTO; 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci if (desc->status & (ISMT_DESC_DLTO | ISMT_DESC_CLTO)) 3778c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci return -EIO; 3808c2ecf20Sopenharmony_ci} 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_ci/** 3838c2ecf20Sopenharmony_ci * ismt_access() - process an SMBus command 3848c2ecf20Sopenharmony_ci * @adap: the i2c host adapter 3858c2ecf20Sopenharmony_ci * @addr: address of the i2c/SMBus target 3868c2ecf20Sopenharmony_ci * @flags: command options 3878c2ecf20Sopenharmony_ci * @read_write: read from or write to device 3888c2ecf20Sopenharmony_ci * @command: the i2c/SMBus command to issue 3898c2ecf20Sopenharmony_ci * @size: SMBus transaction type 3908c2ecf20Sopenharmony_ci * @data: read/write data buffer 3918c2ecf20Sopenharmony_ci */ 3928c2ecf20Sopenharmony_cistatic int ismt_access(struct i2c_adapter *adap, u16 addr, 3938c2ecf20Sopenharmony_ci unsigned short flags, char read_write, u8 command, 3948c2ecf20Sopenharmony_ci int size, union i2c_smbus_data *data) 3958c2ecf20Sopenharmony_ci{ 3968c2ecf20Sopenharmony_ci int ret; 3978c2ecf20Sopenharmony_ci unsigned long time_left; 3988c2ecf20Sopenharmony_ci dma_addr_t dma_addr = 0; /* address of the data buffer */ 3998c2ecf20Sopenharmony_ci u8 dma_size = 0; 4008c2ecf20Sopenharmony_ci enum dma_data_direction dma_direction = 0; 4018c2ecf20Sopenharmony_ci struct ismt_desc *desc; 4028c2ecf20Sopenharmony_ci struct ismt_priv *priv = i2c_get_adapdata(adap); 4038c2ecf20Sopenharmony_ci struct device *dev = &priv->pci_dev->dev; 4048c2ecf20Sopenharmony_ci u8 *dma_buffer = PTR_ALIGN(&priv->buffer[0], 16); 4058c2ecf20Sopenharmony_ci 4068c2ecf20Sopenharmony_ci desc = &priv->hw[priv->head]; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci /* Initialize the DMA buffer */ 4098c2ecf20Sopenharmony_ci memset(priv->buffer, 0, sizeof(priv->buffer)); 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci /* Initialize the descriptor */ 4128c2ecf20Sopenharmony_ci memset(desc, 0, sizeof(struct ismt_desc)); 4138c2ecf20Sopenharmony_ci desc->tgtaddr_rw = ISMT_DESC_ADDR_RW(addr, read_write); 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci /* Always clear the log entries */ 4168c2ecf20Sopenharmony_ci memset(priv->log, 0, ISMT_LOG_ENTRIES * sizeof(u32)); 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci /* Initialize common control bits */ 4198c2ecf20Sopenharmony_ci if (likely(pci_dev_msi_enabled(priv->pci_dev))) 4208c2ecf20Sopenharmony_ci desc->control = ISMT_DESC_INT | ISMT_DESC_FAIR; 4218c2ecf20Sopenharmony_ci else 4228c2ecf20Sopenharmony_ci desc->control = ISMT_DESC_FAIR; 4238c2ecf20Sopenharmony_ci 4248c2ecf20Sopenharmony_ci if ((flags & I2C_CLIENT_PEC) && (size != I2C_SMBUS_QUICK) 4258c2ecf20Sopenharmony_ci && (size != I2C_SMBUS_I2C_BLOCK_DATA)) 4268c2ecf20Sopenharmony_ci desc->control |= ISMT_DESC_PEC; 4278c2ecf20Sopenharmony_ci 4288c2ecf20Sopenharmony_ci switch (size) { 4298c2ecf20Sopenharmony_ci case I2C_SMBUS_QUICK: 4308c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_QUICK\n"); 4318c2ecf20Sopenharmony_ci break; 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci case I2C_SMBUS_BYTE: 4348c2ecf20Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 4358c2ecf20Sopenharmony_ci /* 4368c2ecf20Sopenharmony_ci * Send Byte 4378c2ecf20Sopenharmony_ci * The command field contains the write data 4388c2ecf20Sopenharmony_ci */ 4398c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_BYTE: WRITE\n"); 4408c2ecf20Sopenharmony_ci desc->control |= ISMT_DESC_CWRL; 4418c2ecf20Sopenharmony_ci desc->wr_len_cmd = command; 4428c2ecf20Sopenharmony_ci } else { 4438c2ecf20Sopenharmony_ci /* Receive Byte */ 4448c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_BYTE: READ\n"); 4458c2ecf20Sopenharmony_ci dma_size = 1; 4468c2ecf20Sopenharmony_ci dma_direction = DMA_FROM_DEVICE; 4478c2ecf20Sopenharmony_ci desc->rd_len = 1; 4488c2ecf20Sopenharmony_ci } 4498c2ecf20Sopenharmony_ci break; 4508c2ecf20Sopenharmony_ci 4518c2ecf20Sopenharmony_ci case I2C_SMBUS_BYTE_DATA: 4528c2ecf20Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 4538c2ecf20Sopenharmony_ci /* 4548c2ecf20Sopenharmony_ci * Write Byte 4558c2ecf20Sopenharmony_ci * Command plus 1 data byte 4568c2ecf20Sopenharmony_ci */ 4578c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_BYTE_DATA: WRITE\n"); 4588c2ecf20Sopenharmony_ci desc->wr_len_cmd = 2; 4598c2ecf20Sopenharmony_ci dma_size = 2; 4608c2ecf20Sopenharmony_ci dma_direction = DMA_TO_DEVICE; 4618c2ecf20Sopenharmony_ci dma_buffer[0] = command; 4628c2ecf20Sopenharmony_ci dma_buffer[1] = data->byte; 4638c2ecf20Sopenharmony_ci } else { 4648c2ecf20Sopenharmony_ci /* Read Byte */ 4658c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_BYTE_DATA: READ\n"); 4668c2ecf20Sopenharmony_ci desc->control |= ISMT_DESC_CWRL; 4678c2ecf20Sopenharmony_ci desc->wr_len_cmd = command; 4688c2ecf20Sopenharmony_ci desc->rd_len = 1; 4698c2ecf20Sopenharmony_ci dma_size = 1; 4708c2ecf20Sopenharmony_ci dma_direction = DMA_FROM_DEVICE; 4718c2ecf20Sopenharmony_ci } 4728c2ecf20Sopenharmony_ci break; 4738c2ecf20Sopenharmony_ci 4748c2ecf20Sopenharmony_ci case I2C_SMBUS_WORD_DATA: 4758c2ecf20Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 4768c2ecf20Sopenharmony_ci /* Write Word */ 4778c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_WORD_DATA: WRITE\n"); 4788c2ecf20Sopenharmony_ci desc->wr_len_cmd = 3; 4798c2ecf20Sopenharmony_ci dma_size = 3; 4808c2ecf20Sopenharmony_ci dma_direction = DMA_TO_DEVICE; 4818c2ecf20Sopenharmony_ci dma_buffer[0] = command; 4828c2ecf20Sopenharmony_ci dma_buffer[1] = data->word & 0xff; 4838c2ecf20Sopenharmony_ci dma_buffer[2] = data->word >> 8; 4848c2ecf20Sopenharmony_ci } else { 4858c2ecf20Sopenharmony_ci /* Read Word */ 4868c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_WORD_DATA: READ\n"); 4878c2ecf20Sopenharmony_ci desc->wr_len_cmd = command; 4888c2ecf20Sopenharmony_ci desc->control |= ISMT_DESC_CWRL; 4898c2ecf20Sopenharmony_ci desc->rd_len = 2; 4908c2ecf20Sopenharmony_ci dma_size = 2; 4918c2ecf20Sopenharmony_ci dma_direction = DMA_FROM_DEVICE; 4928c2ecf20Sopenharmony_ci } 4938c2ecf20Sopenharmony_ci break; 4948c2ecf20Sopenharmony_ci 4958c2ecf20Sopenharmony_ci case I2C_SMBUS_PROC_CALL: 4968c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_PROC_CALL\n"); 4978c2ecf20Sopenharmony_ci desc->wr_len_cmd = 3; 4988c2ecf20Sopenharmony_ci desc->rd_len = 2; 4998c2ecf20Sopenharmony_ci dma_size = 3; 5008c2ecf20Sopenharmony_ci dma_direction = DMA_BIDIRECTIONAL; 5018c2ecf20Sopenharmony_ci dma_buffer[0] = command; 5028c2ecf20Sopenharmony_ci dma_buffer[1] = data->word & 0xff; 5038c2ecf20Sopenharmony_ci dma_buffer[2] = data->word >> 8; 5048c2ecf20Sopenharmony_ci break; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci case I2C_SMBUS_BLOCK_DATA: 5078c2ecf20Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 5088c2ecf20Sopenharmony_ci /* Block Write */ 5098c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_BLOCK_DATA: WRITE\n"); 5108c2ecf20Sopenharmony_ci if (data->block[0] < 1 || data->block[0] > I2C_SMBUS_BLOCK_MAX) 5118c2ecf20Sopenharmony_ci return -EINVAL; 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_ci dma_size = data->block[0] + 1; 5148c2ecf20Sopenharmony_ci dma_direction = DMA_TO_DEVICE; 5158c2ecf20Sopenharmony_ci desc->wr_len_cmd = dma_size; 5168c2ecf20Sopenharmony_ci desc->control |= ISMT_DESC_BLK; 5178c2ecf20Sopenharmony_ci dma_buffer[0] = command; 5188c2ecf20Sopenharmony_ci memcpy(&dma_buffer[1], &data->block[1], dma_size - 1); 5198c2ecf20Sopenharmony_ci } else { 5208c2ecf20Sopenharmony_ci /* Block Read */ 5218c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_BLOCK_DATA: READ\n"); 5228c2ecf20Sopenharmony_ci dma_size = I2C_SMBUS_BLOCK_MAX; 5238c2ecf20Sopenharmony_ci dma_direction = DMA_FROM_DEVICE; 5248c2ecf20Sopenharmony_ci desc->rd_len = dma_size; 5258c2ecf20Sopenharmony_ci desc->wr_len_cmd = command; 5268c2ecf20Sopenharmony_ci desc->control |= (ISMT_DESC_BLK | ISMT_DESC_CWRL); 5278c2ecf20Sopenharmony_ci } 5288c2ecf20Sopenharmony_ci break; 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_ci case I2C_SMBUS_I2C_BLOCK_DATA: 5318c2ecf20Sopenharmony_ci /* Make sure the length is valid */ 5328c2ecf20Sopenharmony_ci if (data->block[0] < 1) 5338c2ecf20Sopenharmony_ci data->block[0] = 1; 5348c2ecf20Sopenharmony_ci 5358c2ecf20Sopenharmony_ci if (data->block[0] > I2C_SMBUS_BLOCK_MAX) 5368c2ecf20Sopenharmony_ci data->block[0] = I2C_SMBUS_BLOCK_MAX; 5378c2ecf20Sopenharmony_ci 5388c2ecf20Sopenharmony_ci if (read_write == I2C_SMBUS_WRITE) { 5398c2ecf20Sopenharmony_ci /* i2c Block Write */ 5408c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_I2C_BLOCK_DATA: WRITE\n"); 5418c2ecf20Sopenharmony_ci dma_size = data->block[0] + 1; 5428c2ecf20Sopenharmony_ci dma_direction = DMA_TO_DEVICE; 5438c2ecf20Sopenharmony_ci desc->wr_len_cmd = dma_size; 5448c2ecf20Sopenharmony_ci desc->control |= ISMT_DESC_I2C; 5458c2ecf20Sopenharmony_ci dma_buffer[0] = command; 5468c2ecf20Sopenharmony_ci memcpy(&dma_buffer[1], &data->block[1], dma_size - 1); 5478c2ecf20Sopenharmony_ci } else { 5488c2ecf20Sopenharmony_ci /* i2c Block Read */ 5498c2ecf20Sopenharmony_ci dev_dbg(dev, "I2C_SMBUS_I2C_BLOCK_DATA: READ\n"); 5508c2ecf20Sopenharmony_ci dma_size = data->block[0]; 5518c2ecf20Sopenharmony_ci dma_direction = DMA_FROM_DEVICE; 5528c2ecf20Sopenharmony_ci desc->rd_len = dma_size; 5538c2ecf20Sopenharmony_ci desc->wr_len_cmd = command; 5548c2ecf20Sopenharmony_ci desc->control |= (ISMT_DESC_I2C | ISMT_DESC_CWRL); 5558c2ecf20Sopenharmony_ci /* 5568c2ecf20Sopenharmony_ci * Per the "Table 15-15. I2C Commands", 5578c2ecf20Sopenharmony_ci * in the External Design Specification (EDS), 5588c2ecf20Sopenharmony_ci * (Document Number: 508084, Revision: 2.0), 5598c2ecf20Sopenharmony_ci * the _rw bit must be 0 5608c2ecf20Sopenharmony_ci */ 5618c2ecf20Sopenharmony_ci desc->tgtaddr_rw = ISMT_DESC_ADDR_RW(addr, 0); 5628c2ecf20Sopenharmony_ci } 5638c2ecf20Sopenharmony_ci break; 5648c2ecf20Sopenharmony_ci 5658c2ecf20Sopenharmony_ci default: 5668c2ecf20Sopenharmony_ci dev_err(dev, "Unsupported transaction %d\n", 5678c2ecf20Sopenharmony_ci size); 5688c2ecf20Sopenharmony_ci return -EOPNOTSUPP; 5698c2ecf20Sopenharmony_ci } 5708c2ecf20Sopenharmony_ci 5718c2ecf20Sopenharmony_ci /* map the data buffer */ 5728c2ecf20Sopenharmony_ci if (dma_size != 0) { 5738c2ecf20Sopenharmony_ci dev_dbg(dev, " dev=%p\n", dev); 5748c2ecf20Sopenharmony_ci dev_dbg(dev, " data=%p\n", data); 5758c2ecf20Sopenharmony_ci dev_dbg(dev, " dma_buffer=%p\n", dma_buffer); 5768c2ecf20Sopenharmony_ci dev_dbg(dev, " dma_size=%d\n", dma_size); 5778c2ecf20Sopenharmony_ci dev_dbg(dev, " dma_direction=%d\n", dma_direction); 5788c2ecf20Sopenharmony_ci 5798c2ecf20Sopenharmony_ci dma_addr = dma_map_single(dev, 5808c2ecf20Sopenharmony_ci dma_buffer, 5818c2ecf20Sopenharmony_ci dma_size, 5828c2ecf20Sopenharmony_ci dma_direction); 5838c2ecf20Sopenharmony_ci 5848c2ecf20Sopenharmony_ci if (dma_mapping_error(dev, dma_addr)) { 5858c2ecf20Sopenharmony_ci dev_err(dev, "Error in mapping dma buffer %p\n", 5868c2ecf20Sopenharmony_ci dma_buffer); 5878c2ecf20Sopenharmony_ci return -EIO; 5888c2ecf20Sopenharmony_ci } 5898c2ecf20Sopenharmony_ci 5908c2ecf20Sopenharmony_ci dev_dbg(dev, " dma_addr = %pad\n", &dma_addr); 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ci desc->dptr_low = lower_32_bits(dma_addr); 5938c2ecf20Sopenharmony_ci desc->dptr_high = upper_32_bits(dma_addr); 5948c2ecf20Sopenharmony_ci } 5958c2ecf20Sopenharmony_ci 5968c2ecf20Sopenharmony_ci reinit_completion(&priv->cmp); 5978c2ecf20Sopenharmony_ci 5988c2ecf20Sopenharmony_ci /* Add the descriptor */ 5998c2ecf20Sopenharmony_ci ismt_submit_desc(priv); 6008c2ecf20Sopenharmony_ci 6018c2ecf20Sopenharmony_ci /* Now we wait for interrupt completion, 1s */ 6028c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&priv->cmp, HZ*1); 6038c2ecf20Sopenharmony_ci 6048c2ecf20Sopenharmony_ci /* unmap the data buffer */ 6058c2ecf20Sopenharmony_ci if (dma_size != 0) 6068c2ecf20Sopenharmony_ci dma_unmap_single(dev, dma_addr, dma_size, dma_direction); 6078c2ecf20Sopenharmony_ci 6088c2ecf20Sopenharmony_ci if (unlikely(!time_left)) { 6098c2ecf20Sopenharmony_ci dev_err(dev, "completion wait timed out\n"); 6108c2ecf20Sopenharmony_ci ret = -ETIMEDOUT; 6118c2ecf20Sopenharmony_ci goto out; 6128c2ecf20Sopenharmony_ci } 6138c2ecf20Sopenharmony_ci 6148c2ecf20Sopenharmony_ci /* do any post processing of the descriptor here */ 6158c2ecf20Sopenharmony_ci ret = ismt_process_desc(desc, data, priv, size, read_write); 6168c2ecf20Sopenharmony_ci 6178c2ecf20Sopenharmony_ciout: 6188c2ecf20Sopenharmony_ci /* Update the ring pointer */ 6198c2ecf20Sopenharmony_ci priv->head++; 6208c2ecf20Sopenharmony_ci priv->head %= ISMT_DESC_ENTRIES; 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci return ret; 6238c2ecf20Sopenharmony_ci} 6248c2ecf20Sopenharmony_ci 6258c2ecf20Sopenharmony_ci/** 6268c2ecf20Sopenharmony_ci * ismt_func() - report which i2c commands are supported by this adapter 6278c2ecf20Sopenharmony_ci * @adap: the i2c host adapter 6288c2ecf20Sopenharmony_ci */ 6298c2ecf20Sopenharmony_cistatic u32 ismt_func(struct i2c_adapter *adap) 6308c2ecf20Sopenharmony_ci{ 6318c2ecf20Sopenharmony_ci return I2C_FUNC_SMBUS_QUICK | 6328c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_BYTE | 6338c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_BYTE_DATA | 6348c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_WORD_DATA | 6358c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_PROC_CALL | 6368c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_BLOCK_DATA | 6378c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_I2C_BLOCK | 6388c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_PEC; 6398c2ecf20Sopenharmony_ci} 6408c2ecf20Sopenharmony_ci 6418c2ecf20Sopenharmony_cistatic const struct i2c_algorithm smbus_algorithm = { 6428c2ecf20Sopenharmony_ci .smbus_xfer = ismt_access, 6438c2ecf20Sopenharmony_ci .functionality = ismt_func, 6448c2ecf20Sopenharmony_ci}; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci/** 6478c2ecf20Sopenharmony_ci * ismt_handle_isr() - interrupt handler bottom half 6488c2ecf20Sopenharmony_ci * @priv: iSMT private data 6498c2ecf20Sopenharmony_ci */ 6508c2ecf20Sopenharmony_cistatic irqreturn_t ismt_handle_isr(struct ismt_priv *priv) 6518c2ecf20Sopenharmony_ci{ 6528c2ecf20Sopenharmony_ci complete(&priv->cmp); 6538c2ecf20Sopenharmony_ci 6548c2ecf20Sopenharmony_ci return IRQ_HANDLED; 6558c2ecf20Sopenharmony_ci} 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci 6588c2ecf20Sopenharmony_ci/** 6598c2ecf20Sopenharmony_ci * ismt_do_interrupt() - IRQ interrupt handler 6608c2ecf20Sopenharmony_ci * @vec: interrupt vector 6618c2ecf20Sopenharmony_ci * @data: iSMT private data 6628c2ecf20Sopenharmony_ci */ 6638c2ecf20Sopenharmony_cistatic irqreturn_t ismt_do_interrupt(int vec, void *data) 6648c2ecf20Sopenharmony_ci{ 6658c2ecf20Sopenharmony_ci u32 val; 6668c2ecf20Sopenharmony_ci struct ismt_priv *priv = data; 6678c2ecf20Sopenharmony_ci 6688c2ecf20Sopenharmony_ci /* 6698c2ecf20Sopenharmony_ci * check to see it's our interrupt, return IRQ_NONE if not ours 6708c2ecf20Sopenharmony_ci * since we are sharing interrupt 6718c2ecf20Sopenharmony_ci */ 6728c2ecf20Sopenharmony_ci val = readl(priv->smba + ISMT_MSTR_MSTS); 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_ci if (!(val & (ISMT_MSTS_MIS | ISMT_MSTS_MEIS))) 6758c2ecf20Sopenharmony_ci return IRQ_NONE; 6768c2ecf20Sopenharmony_ci else 6778c2ecf20Sopenharmony_ci writel(val | ISMT_MSTS_MIS | ISMT_MSTS_MEIS, 6788c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MSTS); 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_ci return ismt_handle_isr(priv); 6818c2ecf20Sopenharmony_ci} 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci/** 6848c2ecf20Sopenharmony_ci * ismt_do_msi_interrupt() - MSI interrupt handler 6858c2ecf20Sopenharmony_ci * @vec: interrupt vector 6868c2ecf20Sopenharmony_ci * @data: iSMT private data 6878c2ecf20Sopenharmony_ci */ 6888c2ecf20Sopenharmony_cistatic irqreturn_t ismt_do_msi_interrupt(int vec, void *data) 6898c2ecf20Sopenharmony_ci{ 6908c2ecf20Sopenharmony_ci return ismt_handle_isr(data); 6918c2ecf20Sopenharmony_ci} 6928c2ecf20Sopenharmony_ci 6938c2ecf20Sopenharmony_ci/** 6948c2ecf20Sopenharmony_ci * ismt_hw_init() - initialize the iSMT hardware 6958c2ecf20Sopenharmony_ci * @priv: iSMT private data 6968c2ecf20Sopenharmony_ci */ 6978c2ecf20Sopenharmony_cistatic void ismt_hw_init(struct ismt_priv *priv) 6988c2ecf20Sopenharmony_ci{ 6998c2ecf20Sopenharmony_ci u32 val; 7008c2ecf20Sopenharmony_ci struct device *dev = &priv->pci_dev->dev; 7018c2ecf20Sopenharmony_ci 7028c2ecf20Sopenharmony_ci /* initialize the Master Descriptor Base Address (MDBA) */ 7038c2ecf20Sopenharmony_ci writeq(priv->io_rng_dma, priv->smba + ISMT_MSTR_MDBA); 7048c2ecf20Sopenharmony_ci 7058c2ecf20Sopenharmony_ci writeq(priv->log_dma, priv->smba + ISMT_GR_SMTICL); 7068c2ecf20Sopenharmony_ci 7078c2ecf20Sopenharmony_ci /* initialize the Master Control Register (MCTRL) */ 7088c2ecf20Sopenharmony_ci writel(ISMT_MCTRL_MEIE, priv->smba + ISMT_MSTR_MCTRL); 7098c2ecf20Sopenharmony_ci 7108c2ecf20Sopenharmony_ci /* initialize the Master Status Register (MSTS) */ 7118c2ecf20Sopenharmony_ci writel(0, priv->smba + ISMT_MSTR_MSTS); 7128c2ecf20Sopenharmony_ci 7138c2ecf20Sopenharmony_ci /* initialize the Master Descriptor Size (MDS) */ 7148c2ecf20Sopenharmony_ci val = readl(priv->smba + ISMT_MSTR_MDS); 7158c2ecf20Sopenharmony_ci writel((val & ~ISMT_MDS_MASK) | (ISMT_DESC_ENTRIES - 1), 7168c2ecf20Sopenharmony_ci priv->smba + ISMT_MSTR_MDS); 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci /* 7198c2ecf20Sopenharmony_ci * Set the SMBus speed (could use this for slow HW debuggers) 7208c2ecf20Sopenharmony_ci */ 7218c2ecf20Sopenharmony_ci 7228c2ecf20Sopenharmony_ci val = readl(priv->smba + ISMT_SPGT); 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ci switch (bus_speed) { 7258c2ecf20Sopenharmony_ci case 0: 7268c2ecf20Sopenharmony_ci break; 7278c2ecf20Sopenharmony_ci 7288c2ecf20Sopenharmony_ci case 80: 7298c2ecf20Sopenharmony_ci dev_dbg(dev, "Setting SMBus clock to 80 kHz\n"); 7308c2ecf20Sopenharmony_ci writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_80K), 7318c2ecf20Sopenharmony_ci priv->smba + ISMT_SPGT); 7328c2ecf20Sopenharmony_ci break; 7338c2ecf20Sopenharmony_ci 7348c2ecf20Sopenharmony_ci case 100: 7358c2ecf20Sopenharmony_ci dev_dbg(dev, "Setting SMBus clock to 100 kHz\n"); 7368c2ecf20Sopenharmony_ci writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_100K), 7378c2ecf20Sopenharmony_ci priv->smba + ISMT_SPGT); 7388c2ecf20Sopenharmony_ci break; 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_ci case 400: 7418c2ecf20Sopenharmony_ci dev_dbg(dev, "Setting SMBus clock to 400 kHz\n"); 7428c2ecf20Sopenharmony_ci writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_400K), 7438c2ecf20Sopenharmony_ci priv->smba + ISMT_SPGT); 7448c2ecf20Sopenharmony_ci break; 7458c2ecf20Sopenharmony_ci 7468c2ecf20Sopenharmony_ci case 1000: 7478c2ecf20Sopenharmony_ci dev_dbg(dev, "Setting SMBus clock to 1000 kHz\n"); 7488c2ecf20Sopenharmony_ci writel(((val & ~ISMT_SPGT_SPD_MASK) | ISMT_SPGT_SPD_1M), 7498c2ecf20Sopenharmony_ci priv->smba + ISMT_SPGT); 7508c2ecf20Sopenharmony_ci break; 7518c2ecf20Sopenharmony_ci 7528c2ecf20Sopenharmony_ci default: 7538c2ecf20Sopenharmony_ci dev_warn(dev, "Invalid SMBus clock speed, only 0, 80, 100, 400, and 1000 are valid\n"); 7548c2ecf20Sopenharmony_ci break; 7558c2ecf20Sopenharmony_ci } 7568c2ecf20Sopenharmony_ci 7578c2ecf20Sopenharmony_ci val = readl(priv->smba + ISMT_SPGT); 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci switch (val & ISMT_SPGT_SPD_MASK) { 7608c2ecf20Sopenharmony_ci case ISMT_SPGT_SPD_80K: 7618c2ecf20Sopenharmony_ci bus_speed = 80; 7628c2ecf20Sopenharmony_ci break; 7638c2ecf20Sopenharmony_ci case ISMT_SPGT_SPD_100K: 7648c2ecf20Sopenharmony_ci bus_speed = 100; 7658c2ecf20Sopenharmony_ci break; 7668c2ecf20Sopenharmony_ci case ISMT_SPGT_SPD_400K: 7678c2ecf20Sopenharmony_ci bus_speed = 400; 7688c2ecf20Sopenharmony_ci break; 7698c2ecf20Sopenharmony_ci case ISMT_SPGT_SPD_1M: 7708c2ecf20Sopenharmony_ci bus_speed = 1000; 7718c2ecf20Sopenharmony_ci break; 7728c2ecf20Sopenharmony_ci } 7738c2ecf20Sopenharmony_ci dev_dbg(dev, "SMBus clock is running at %d kHz\n", bus_speed); 7748c2ecf20Sopenharmony_ci} 7758c2ecf20Sopenharmony_ci 7768c2ecf20Sopenharmony_ci/** 7778c2ecf20Sopenharmony_ci * ismt_dev_init() - initialize the iSMT data structures 7788c2ecf20Sopenharmony_ci * @priv: iSMT private data 7798c2ecf20Sopenharmony_ci */ 7808c2ecf20Sopenharmony_cistatic int ismt_dev_init(struct ismt_priv *priv) 7818c2ecf20Sopenharmony_ci{ 7828c2ecf20Sopenharmony_ci /* allocate memory for the descriptor */ 7838c2ecf20Sopenharmony_ci priv->hw = dmam_alloc_coherent(&priv->pci_dev->dev, 7848c2ecf20Sopenharmony_ci (ISMT_DESC_ENTRIES 7858c2ecf20Sopenharmony_ci * sizeof(struct ismt_desc)), 7868c2ecf20Sopenharmony_ci &priv->io_rng_dma, 7878c2ecf20Sopenharmony_ci GFP_KERNEL); 7888c2ecf20Sopenharmony_ci if (!priv->hw) 7898c2ecf20Sopenharmony_ci return -ENOMEM; 7908c2ecf20Sopenharmony_ci 7918c2ecf20Sopenharmony_ci priv->head = 0; 7928c2ecf20Sopenharmony_ci init_completion(&priv->cmp); 7938c2ecf20Sopenharmony_ci 7948c2ecf20Sopenharmony_ci priv->log = dmam_alloc_coherent(&priv->pci_dev->dev, 7958c2ecf20Sopenharmony_ci ISMT_LOG_ENTRIES * sizeof(u32), 7968c2ecf20Sopenharmony_ci &priv->log_dma, GFP_KERNEL); 7978c2ecf20Sopenharmony_ci if (!priv->log) 7988c2ecf20Sopenharmony_ci return -ENOMEM; 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci return 0; 8018c2ecf20Sopenharmony_ci} 8028c2ecf20Sopenharmony_ci 8038c2ecf20Sopenharmony_ci/** 8048c2ecf20Sopenharmony_ci * ismt_int_init() - initialize interrupts 8058c2ecf20Sopenharmony_ci * @priv: iSMT private data 8068c2ecf20Sopenharmony_ci */ 8078c2ecf20Sopenharmony_cistatic int ismt_int_init(struct ismt_priv *priv) 8088c2ecf20Sopenharmony_ci{ 8098c2ecf20Sopenharmony_ci int err; 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_ci /* Try using MSI interrupts */ 8128c2ecf20Sopenharmony_ci err = pci_enable_msi(priv->pci_dev); 8138c2ecf20Sopenharmony_ci if (err) 8148c2ecf20Sopenharmony_ci goto intx; 8158c2ecf20Sopenharmony_ci 8168c2ecf20Sopenharmony_ci err = devm_request_irq(&priv->pci_dev->dev, 8178c2ecf20Sopenharmony_ci priv->pci_dev->irq, 8188c2ecf20Sopenharmony_ci ismt_do_msi_interrupt, 8198c2ecf20Sopenharmony_ci 0, 8208c2ecf20Sopenharmony_ci "ismt-msi", 8218c2ecf20Sopenharmony_ci priv); 8228c2ecf20Sopenharmony_ci if (err) { 8238c2ecf20Sopenharmony_ci pci_disable_msi(priv->pci_dev); 8248c2ecf20Sopenharmony_ci goto intx; 8258c2ecf20Sopenharmony_ci } 8268c2ecf20Sopenharmony_ci 8278c2ecf20Sopenharmony_ci return 0; 8288c2ecf20Sopenharmony_ci 8298c2ecf20Sopenharmony_ci /* Try using legacy interrupts */ 8308c2ecf20Sopenharmony_ciintx: 8318c2ecf20Sopenharmony_ci dev_warn(&priv->pci_dev->dev, 8328c2ecf20Sopenharmony_ci "Unable to use MSI interrupts, falling back to legacy\n"); 8338c2ecf20Sopenharmony_ci 8348c2ecf20Sopenharmony_ci err = devm_request_irq(&priv->pci_dev->dev, 8358c2ecf20Sopenharmony_ci priv->pci_dev->irq, 8368c2ecf20Sopenharmony_ci ismt_do_interrupt, 8378c2ecf20Sopenharmony_ci IRQF_SHARED, 8388c2ecf20Sopenharmony_ci "ismt-intx", 8398c2ecf20Sopenharmony_ci priv); 8408c2ecf20Sopenharmony_ci if (err) { 8418c2ecf20Sopenharmony_ci dev_err(&priv->pci_dev->dev, "no usable interrupts\n"); 8428c2ecf20Sopenharmony_ci return err; 8438c2ecf20Sopenharmony_ci } 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci return 0; 8468c2ecf20Sopenharmony_ci} 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_cistatic struct pci_driver ismt_driver; 8498c2ecf20Sopenharmony_ci 8508c2ecf20Sopenharmony_ci/** 8518c2ecf20Sopenharmony_ci * ismt_probe() - probe for iSMT devices 8528c2ecf20Sopenharmony_ci * @pdev: PCI-Express device 8538c2ecf20Sopenharmony_ci * @id: PCI-Express device ID 8548c2ecf20Sopenharmony_ci */ 8558c2ecf20Sopenharmony_cistatic int 8568c2ecf20Sopenharmony_ciismt_probe(struct pci_dev *pdev, const struct pci_device_id *id) 8578c2ecf20Sopenharmony_ci{ 8588c2ecf20Sopenharmony_ci int err; 8598c2ecf20Sopenharmony_ci struct ismt_priv *priv; 8608c2ecf20Sopenharmony_ci unsigned long start, len; 8618c2ecf20Sopenharmony_ci 8628c2ecf20Sopenharmony_ci priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 8638c2ecf20Sopenharmony_ci if (!priv) 8648c2ecf20Sopenharmony_ci return -ENOMEM; 8658c2ecf20Sopenharmony_ci 8668c2ecf20Sopenharmony_ci pci_set_drvdata(pdev, priv); 8678c2ecf20Sopenharmony_ci 8688c2ecf20Sopenharmony_ci i2c_set_adapdata(&priv->adapter, priv); 8698c2ecf20Sopenharmony_ci priv->adapter.owner = THIS_MODULE; 8708c2ecf20Sopenharmony_ci priv->adapter.class = I2C_CLASS_HWMON; 8718c2ecf20Sopenharmony_ci priv->adapter.algo = &smbus_algorithm; 8728c2ecf20Sopenharmony_ci priv->adapter.dev.parent = &pdev->dev; 8738c2ecf20Sopenharmony_ci ACPI_COMPANION_SET(&priv->adapter.dev, ACPI_COMPANION(&pdev->dev)); 8748c2ecf20Sopenharmony_ci priv->adapter.retries = ISMT_MAX_RETRIES; 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci priv->pci_dev = pdev; 8778c2ecf20Sopenharmony_ci 8788c2ecf20Sopenharmony_ci err = pcim_enable_device(pdev); 8798c2ecf20Sopenharmony_ci if (err) { 8808c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Failed to enable SMBus PCI device (%d)\n", 8818c2ecf20Sopenharmony_ci err); 8828c2ecf20Sopenharmony_ci return err; 8838c2ecf20Sopenharmony_ci } 8848c2ecf20Sopenharmony_ci 8858c2ecf20Sopenharmony_ci /* enable bus mastering */ 8868c2ecf20Sopenharmony_ci pci_set_master(pdev); 8878c2ecf20Sopenharmony_ci 8888c2ecf20Sopenharmony_ci /* Determine the address of the SMBus area */ 8898c2ecf20Sopenharmony_ci start = pci_resource_start(pdev, SMBBAR); 8908c2ecf20Sopenharmony_ci len = pci_resource_len(pdev, SMBBAR); 8918c2ecf20Sopenharmony_ci if (!start || !len) { 8928c2ecf20Sopenharmony_ci dev_err(&pdev->dev, 8938c2ecf20Sopenharmony_ci "SMBus base address uninitialized, upgrade BIOS\n"); 8948c2ecf20Sopenharmony_ci return -ENODEV; 8958c2ecf20Sopenharmony_ci } 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_ci snprintf(priv->adapter.name, sizeof(priv->adapter.name), 8988c2ecf20Sopenharmony_ci "SMBus iSMT adapter at %lx", start); 8998c2ecf20Sopenharmony_ci 9008c2ecf20Sopenharmony_ci dev_dbg(&priv->pci_dev->dev, " start=0x%lX\n", start); 9018c2ecf20Sopenharmony_ci dev_dbg(&priv->pci_dev->dev, " len=0x%lX\n", len); 9028c2ecf20Sopenharmony_ci 9038c2ecf20Sopenharmony_ci err = acpi_check_resource_conflict(&pdev->resource[SMBBAR]); 9048c2ecf20Sopenharmony_ci if (err) { 9058c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "ACPI resource conflict!\n"); 9068c2ecf20Sopenharmony_ci return err; 9078c2ecf20Sopenharmony_ci } 9088c2ecf20Sopenharmony_ci 9098c2ecf20Sopenharmony_ci err = pci_request_region(pdev, SMBBAR, ismt_driver.name); 9108c2ecf20Sopenharmony_ci if (err) { 9118c2ecf20Sopenharmony_ci dev_err(&pdev->dev, 9128c2ecf20Sopenharmony_ci "Failed to request SMBus region 0x%lx-0x%lx\n", 9138c2ecf20Sopenharmony_ci start, start + len); 9148c2ecf20Sopenharmony_ci return err; 9158c2ecf20Sopenharmony_ci } 9168c2ecf20Sopenharmony_ci 9178c2ecf20Sopenharmony_ci priv->smba = pcim_iomap(pdev, SMBBAR, len); 9188c2ecf20Sopenharmony_ci if (!priv->smba) { 9198c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "Unable to ioremap SMBus BAR\n"); 9208c2ecf20Sopenharmony_ci return -ENODEV; 9218c2ecf20Sopenharmony_ci } 9228c2ecf20Sopenharmony_ci 9238c2ecf20Sopenharmony_ci if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) || 9248c2ecf20Sopenharmony_ci (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0)) { 9258c2ecf20Sopenharmony_ci if ((pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) || 9268c2ecf20Sopenharmony_ci (pci_set_consistent_dma_mask(pdev, 9278c2ecf20Sopenharmony_ci DMA_BIT_MASK(32)) != 0)) { 9288c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "pci_set_dma_mask fail %p\n", 9298c2ecf20Sopenharmony_ci pdev); 9308c2ecf20Sopenharmony_ci return -ENODEV; 9318c2ecf20Sopenharmony_ci } 9328c2ecf20Sopenharmony_ci } 9338c2ecf20Sopenharmony_ci 9348c2ecf20Sopenharmony_ci err = ismt_dev_init(priv); 9358c2ecf20Sopenharmony_ci if (err) 9368c2ecf20Sopenharmony_ci return err; 9378c2ecf20Sopenharmony_ci 9388c2ecf20Sopenharmony_ci ismt_hw_init(priv); 9398c2ecf20Sopenharmony_ci 9408c2ecf20Sopenharmony_ci err = ismt_int_init(priv); 9418c2ecf20Sopenharmony_ci if (err) 9428c2ecf20Sopenharmony_ci return err; 9438c2ecf20Sopenharmony_ci 9448c2ecf20Sopenharmony_ci err = i2c_add_adapter(&priv->adapter); 9458c2ecf20Sopenharmony_ci if (err) 9468c2ecf20Sopenharmony_ci return -ENODEV; 9478c2ecf20Sopenharmony_ci return 0; 9488c2ecf20Sopenharmony_ci} 9498c2ecf20Sopenharmony_ci 9508c2ecf20Sopenharmony_ci/** 9518c2ecf20Sopenharmony_ci * ismt_remove() - release driver resources 9528c2ecf20Sopenharmony_ci * @pdev: PCI-Express device 9538c2ecf20Sopenharmony_ci */ 9548c2ecf20Sopenharmony_cistatic void ismt_remove(struct pci_dev *pdev) 9558c2ecf20Sopenharmony_ci{ 9568c2ecf20Sopenharmony_ci struct ismt_priv *priv = pci_get_drvdata(pdev); 9578c2ecf20Sopenharmony_ci 9588c2ecf20Sopenharmony_ci i2c_del_adapter(&priv->adapter); 9598c2ecf20Sopenharmony_ci} 9608c2ecf20Sopenharmony_ci 9618c2ecf20Sopenharmony_cistatic struct pci_driver ismt_driver = { 9628c2ecf20Sopenharmony_ci .name = "ismt_smbus", 9638c2ecf20Sopenharmony_ci .id_table = ismt_ids, 9648c2ecf20Sopenharmony_ci .probe = ismt_probe, 9658c2ecf20Sopenharmony_ci .remove = ismt_remove, 9668c2ecf20Sopenharmony_ci}; 9678c2ecf20Sopenharmony_ci 9688c2ecf20Sopenharmony_cimodule_pci_driver(ismt_driver); 9698c2ecf20Sopenharmony_ci 9708c2ecf20Sopenharmony_ciMODULE_LICENSE("Dual BSD/GPL"); 9718c2ecf20Sopenharmony_ciMODULE_AUTHOR("Bill E. Brown <bill.e.brown@intel.com>"); 9728c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Intel SMBus Message Transport (iSMT) driver"); 973