18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * drivers/i2c/busses/i2c-ibm_iic.c
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Support for the IIC peripheral on IBM PPC 4xx
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (c) 2003, 2004 Zultys Technologies.
88c2ecf20Sopenharmony_ci * Eugene Surovegin <eugene.surovegin@zultys.com> or <ebs@ebshome.net>
98c2ecf20Sopenharmony_ci *
108c2ecf20Sopenharmony_ci * Copyright (c) 2008 PIKA Technologies
118c2ecf20Sopenharmony_ci * Sean MacLennan <smaclennan@pikatech.com>
128c2ecf20Sopenharmony_ci *
138c2ecf20Sopenharmony_ci * Based on original work by
148c2ecf20Sopenharmony_ci * 	Ian DaSilva  <idasilva@mvista.com>
158c2ecf20Sopenharmony_ci *      Armin Kuster <akuster@mvista.com>
168c2ecf20Sopenharmony_ci * 	Matt Porter  <mporter@mvista.com>
178c2ecf20Sopenharmony_ci *
188c2ecf20Sopenharmony_ci *      Copyright 2000-2003 MontaVista Software Inc.
198c2ecf20Sopenharmony_ci *
208c2ecf20Sopenharmony_ci * Original driver version was highly leveraged from i2c-elektor.c
218c2ecf20Sopenharmony_ci *
228c2ecf20Sopenharmony_ci *   	Copyright 1995-97 Simon G. Vogl
238c2ecf20Sopenharmony_ci *                1998-99 Hans Berglund
248c2ecf20Sopenharmony_ci *
258c2ecf20Sopenharmony_ci *   	With some changes from Kyösti Mälkki <kmalkki@cc.hut.fi>
268c2ecf20Sopenharmony_ci *	and even Frodo Looijaard <frodol@dds.nl>
278c2ecf20Sopenharmony_ci */
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci#include <linux/module.h>
308c2ecf20Sopenharmony_ci#include <linux/kernel.h>
318c2ecf20Sopenharmony_ci#include <linux/ioport.h>
328c2ecf20Sopenharmony_ci#include <linux/delay.h>
338c2ecf20Sopenharmony_ci#include <linux/slab.h>
348c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
358c2ecf20Sopenharmony_ci#include <linux/sched/signal.h>
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci#include <asm/irq.h>
388c2ecf20Sopenharmony_ci#include <linux/io.h>
398c2ecf20Sopenharmony_ci#include <linux/i2c.h>
408c2ecf20Sopenharmony_ci#include <linux/of_address.h>
418c2ecf20Sopenharmony_ci#include <linux/of_irq.h>
428c2ecf20Sopenharmony_ci#include <linux/of_platform.h>
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci#include "i2c-ibm_iic.h"
458c2ecf20Sopenharmony_ci
468c2ecf20Sopenharmony_ci#define DRIVER_VERSION "2.2"
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("IBM IIC driver v" DRIVER_VERSION);
498c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL");
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistatic bool iic_force_poll;
528c2ecf20Sopenharmony_cimodule_param(iic_force_poll, bool, 0);
538c2ecf20Sopenharmony_ciMODULE_PARM_DESC(iic_force_poll, "Force polling mode");
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_cistatic bool iic_force_fast;
568c2ecf20Sopenharmony_cimodule_param(iic_force_fast, bool, 0);
578c2ecf20Sopenharmony_ciMODULE_PARM_DESC(iic_force_fast, "Force fast mode (400 kHz)");
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_ci#define DBG_LEVEL 0
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci#ifdef DBG
628c2ecf20Sopenharmony_ci#undef DBG
638c2ecf20Sopenharmony_ci#endif
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci#ifdef DBG2
668c2ecf20Sopenharmony_ci#undef DBG2
678c2ecf20Sopenharmony_ci#endif
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci#if DBG_LEVEL > 0
708c2ecf20Sopenharmony_ci#  define DBG(f,x...)	printk(KERN_DEBUG "ibm-iic" f, ##x)
718c2ecf20Sopenharmony_ci#else
728c2ecf20Sopenharmony_ci#  define DBG(f,x...)	((void)0)
738c2ecf20Sopenharmony_ci#endif
748c2ecf20Sopenharmony_ci#if DBG_LEVEL > 1
758c2ecf20Sopenharmony_ci#  define DBG2(f,x...) 	DBG(f, ##x)
768c2ecf20Sopenharmony_ci#else
778c2ecf20Sopenharmony_ci#  define DBG2(f,x...) 	((void)0)
788c2ecf20Sopenharmony_ci#endif
798c2ecf20Sopenharmony_ci#if DBG_LEVEL > 2
808c2ecf20Sopenharmony_cistatic void dump_iic_regs(const char* header, struct ibm_iic_private* dev)
818c2ecf20Sopenharmony_ci{
828c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
838c2ecf20Sopenharmony_ci	printk(KERN_DEBUG "ibm-iic%d: %s\n", dev->idx, header);
848c2ecf20Sopenharmony_ci	printk(KERN_DEBUG
858c2ecf20Sopenharmony_ci	       "  cntl     = 0x%02x, mdcntl = 0x%02x\n"
868c2ecf20Sopenharmony_ci	       "  sts      = 0x%02x, extsts = 0x%02x\n"
878c2ecf20Sopenharmony_ci	       "  clkdiv   = 0x%02x, xfrcnt = 0x%02x\n"
888c2ecf20Sopenharmony_ci	       "  xtcntlss = 0x%02x, directcntl = 0x%02x\n",
898c2ecf20Sopenharmony_ci		in_8(&iic->cntl), in_8(&iic->mdcntl), in_8(&iic->sts),
908c2ecf20Sopenharmony_ci		in_8(&iic->extsts), in_8(&iic->clkdiv), in_8(&iic->xfrcnt),
918c2ecf20Sopenharmony_ci		in_8(&iic->xtcntlss), in_8(&iic->directcntl));
928c2ecf20Sopenharmony_ci}
938c2ecf20Sopenharmony_ci#  define DUMP_REGS(h,dev)	dump_iic_regs((h),(dev))
948c2ecf20Sopenharmony_ci#else
958c2ecf20Sopenharmony_ci#  define DUMP_REGS(h,dev)	((void)0)
968c2ecf20Sopenharmony_ci#endif
978c2ecf20Sopenharmony_ci
988c2ecf20Sopenharmony_ci/* Bus timings (in ns) for bit-banging */
998c2ecf20Sopenharmony_cistatic struct ibm_iic_timings {
1008c2ecf20Sopenharmony_ci	unsigned int hd_sta;
1018c2ecf20Sopenharmony_ci	unsigned int su_sto;
1028c2ecf20Sopenharmony_ci	unsigned int low;
1038c2ecf20Sopenharmony_ci	unsigned int high;
1048c2ecf20Sopenharmony_ci	unsigned int buf;
1058c2ecf20Sopenharmony_ci} timings [] = {
1068c2ecf20Sopenharmony_ci/* Standard mode (100 KHz) */
1078c2ecf20Sopenharmony_ci{
1088c2ecf20Sopenharmony_ci	.hd_sta	= 4000,
1098c2ecf20Sopenharmony_ci	.su_sto	= 4000,
1108c2ecf20Sopenharmony_ci	.low	= 4700,
1118c2ecf20Sopenharmony_ci	.high	= 4000,
1128c2ecf20Sopenharmony_ci	.buf	= 4700,
1138c2ecf20Sopenharmony_ci},
1148c2ecf20Sopenharmony_ci/* Fast mode (400 KHz) */
1158c2ecf20Sopenharmony_ci{
1168c2ecf20Sopenharmony_ci	.hd_sta = 600,
1178c2ecf20Sopenharmony_ci	.su_sto	= 600,
1188c2ecf20Sopenharmony_ci	.low 	= 1300,
1198c2ecf20Sopenharmony_ci	.high 	= 600,
1208c2ecf20Sopenharmony_ci	.buf	= 1300,
1218c2ecf20Sopenharmony_ci}};
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci/* Enable/disable interrupt generation */
1248c2ecf20Sopenharmony_cistatic inline void iic_interrupt_mode(struct ibm_iic_private* dev, int enable)
1258c2ecf20Sopenharmony_ci{
1268c2ecf20Sopenharmony_ci	out_8(&dev->vaddr->intmsk, enable ? INTRMSK_EIMTC : 0);
1278c2ecf20Sopenharmony_ci}
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci/*
1308c2ecf20Sopenharmony_ci * Initialize IIC interface.
1318c2ecf20Sopenharmony_ci */
1328c2ecf20Sopenharmony_cistatic void iic_dev_init(struct ibm_iic_private* dev)
1338c2ecf20Sopenharmony_ci{
1348c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci	DBG("%d: init\n", dev->idx);
1378c2ecf20Sopenharmony_ci
1388c2ecf20Sopenharmony_ci	/* Clear master address */
1398c2ecf20Sopenharmony_ci	out_8(&iic->lmadr, 0);
1408c2ecf20Sopenharmony_ci	out_8(&iic->hmadr, 0);
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci	/* Clear slave address */
1438c2ecf20Sopenharmony_ci	out_8(&iic->lsadr, 0);
1448c2ecf20Sopenharmony_ci	out_8(&iic->hsadr, 0);
1458c2ecf20Sopenharmony_ci
1468c2ecf20Sopenharmony_ci	/* Clear status & extended status */
1478c2ecf20Sopenharmony_ci	out_8(&iic->sts, STS_SCMP | STS_IRQA);
1488c2ecf20Sopenharmony_ci	out_8(&iic->extsts, EXTSTS_IRQP | EXTSTS_IRQD | EXTSTS_LA
1498c2ecf20Sopenharmony_ci			    | EXTSTS_ICT | EXTSTS_XFRA);
1508c2ecf20Sopenharmony_ci
1518c2ecf20Sopenharmony_ci	/* Set clock divider */
1528c2ecf20Sopenharmony_ci	out_8(&iic->clkdiv, dev->clckdiv);
1538c2ecf20Sopenharmony_ci
1548c2ecf20Sopenharmony_ci	/* Clear transfer count */
1558c2ecf20Sopenharmony_ci	out_8(&iic->xfrcnt, 0);
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	/* Clear extended control and status */
1588c2ecf20Sopenharmony_ci	out_8(&iic->xtcntlss, XTCNTLSS_SRC | XTCNTLSS_SRS | XTCNTLSS_SWC
1598c2ecf20Sopenharmony_ci			    | XTCNTLSS_SWS);
1608c2ecf20Sopenharmony_ci
1618c2ecf20Sopenharmony_ci	/* Clear control register */
1628c2ecf20Sopenharmony_ci	out_8(&iic->cntl, 0);
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	/* Enable interrupts if possible */
1658c2ecf20Sopenharmony_ci	iic_interrupt_mode(dev, dev->irq >= 0);
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	/* Set mode control */
1688c2ecf20Sopenharmony_ci	out_8(&iic->mdcntl, MDCNTL_FMDB | MDCNTL_EINT | MDCNTL_EUBS
1698c2ecf20Sopenharmony_ci			    | (dev->fast_mode ? MDCNTL_FSM : 0));
1708c2ecf20Sopenharmony_ci
1718c2ecf20Sopenharmony_ci	DUMP_REGS("iic_init", dev);
1728c2ecf20Sopenharmony_ci}
1738c2ecf20Sopenharmony_ci
1748c2ecf20Sopenharmony_ci/*
1758c2ecf20Sopenharmony_ci * Reset IIC interface
1768c2ecf20Sopenharmony_ci */
1778c2ecf20Sopenharmony_cistatic void iic_dev_reset(struct ibm_iic_private* dev)
1788c2ecf20Sopenharmony_ci{
1798c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
1808c2ecf20Sopenharmony_ci	int i;
1818c2ecf20Sopenharmony_ci	u8 dc;
1828c2ecf20Sopenharmony_ci
1838c2ecf20Sopenharmony_ci	DBG("%d: soft reset\n", dev->idx);
1848c2ecf20Sopenharmony_ci	DUMP_REGS("reset", dev);
1858c2ecf20Sopenharmony_ci
1868c2ecf20Sopenharmony_ci    	/* Place chip in the reset state */
1878c2ecf20Sopenharmony_ci	out_8(&iic->xtcntlss, XTCNTLSS_SRST);
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	/* Check if bus is free */
1908c2ecf20Sopenharmony_ci	dc = in_8(&iic->directcntl);
1918c2ecf20Sopenharmony_ci	if (!DIRCTNL_FREE(dc)){
1928c2ecf20Sopenharmony_ci		DBG("%d: trying to regain bus control\n", dev->idx);
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci		/* Try to set bus free state */
1958c2ecf20Sopenharmony_ci		out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_ci		/* Wait until we regain bus control */
1988c2ecf20Sopenharmony_ci		for (i = 0; i < 100; ++i){
1998c2ecf20Sopenharmony_ci			dc = in_8(&iic->directcntl);
2008c2ecf20Sopenharmony_ci			if (DIRCTNL_FREE(dc))
2018c2ecf20Sopenharmony_ci				break;
2028c2ecf20Sopenharmony_ci
2038c2ecf20Sopenharmony_ci			/* Toggle SCL line */
2048c2ecf20Sopenharmony_ci			dc ^= DIRCNTL_SCC;
2058c2ecf20Sopenharmony_ci			out_8(&iic->directcntl, dc);
2068c2ecf20Sopenharmony_ci			udelay(10);
2078c2ecf20Sopenharmony_ci			dc ^= DIRCNTL_SCC;
2088c2ecf20Sopenharmony_ci			out_8(&iic->directcntl, dc);
2098c2ecf20Sopenharmony_ci
2108c2ecf20Sopenharmony_ci			/* be nice */
2118c2ecf20Sopenharmony_ci			cond_resched();
2128c2ecf20Sopenharmony_ci		}
2138c2ecf20Sopenharmony_ci	}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_ci	/* Remove reset */
2168c2ecf20Sopenharmony_ci	out_8(&iic->xtcntlss, 0);
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci	/* Reinitialize interface */
2198c2ecf20Sopenharmony_ci	iic_dev_init(dev);
2208c2ecf20Sopenharmony_ci}
2218c2ecf20Sopenharmony_ci
2228c2ecf20Sopenharmony_ci/*
2238c2ecf20Sopenharmony_ci * Do 0-length transaction using bit-banging through IIC_DIRECTCNTL register.
2248c2ecf20Sopenharmony_ci */
2258c2ecf20Sopenharmony_ci
2268c2ecf20Sopenharmony_ci/* Wait for SCL and/or SDA to be high */
2278c2ecf20Sopenharmony_cistatic int iic_dc_wait(volatile struct iic_regs __iomem *iic, u8 mask)
2288c2ecf20Sopenharmony_ci{
2298c2ecf20Sopenharmony_ci	unsigned long x = jiffies + HZ / 28 + 2;
2308c2ecf20Sopenharmony_ci	while ((in_8(&iic->directcntl) & mask) != mask){
2318c2ecf20Sopenharmony_ci		if (unlikely(time_after(jiffies, x)))
2328c2ecf20Sopenharmony_ci			return -1;
2338c2ecf20Sopenharmony_ci		cond_resched();
2348c2ecf20Sopenharmony_ci	}
2358c2ecf20Sopenharmony_ci	return 0;
2368c2ecf20Sopenharmony_ci}
2378c2ecf20Sopenharmony_ci
2388c2ecf20Sopenharmony_cistatic int iic_smbus_quick(struct ibm_iic_private* dev, const struct i2c_msg* p)
2398c2ecf20Sopenharmony_ci{
2408c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
2418c2ecf20Sopenharmony_ci	const struct ibm_iic_timings *t = &timings[dev->fast_mode ? 1 : 0];
2428c2ecf20Sopenharmony_ci	u8 mask, v, sda;
2438c2ecf20Sopenharmony_ci	int i, res;
2448c2ecf20Sopenharmony_ci
2458c2ecf20Sopenharmony_ci	/* Only 7-bit addresses are supported */
2468c2ecf20Sopenharmony_ci	if (unlikely(p->flags & I2C_M_TEN)){
2478c2ecf20Sopenharmony_ci		DBG("%d: smbus_quick - 10 bit addresses are not supported\n",
2488c2ecf20Sopenharmony_ci			dev->idx);
2498c2ecf20Sopenharmony_ci		return -EINVAL;
2508c2ecf20Sopenharmony_ci	}
2518c2ecf20Sopenharmony_ci
2528c2ecf20Sopenharmony_ci	DBG("%d: smbus_quick(0x%02x)\n", dev->idx, p->addr);
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci	/* Reset IIC interface */
2558c2ecf20Sopenharmony_ci	out_8(&iic->xtcntlss, XTCNTLSS_SRST);
2568c2ecf20Sopenharmony_ci
2578c2ecf20Sopenharmony_ci	/* Wait for bus to become free */
2588c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
2598c2ecf20Sopenharmony_ci	if (unlikely(iic_dc_wait(iic, DIRCNTL_MSDA | DIRCNTL_MSC)))
2608c2ecf20Sopenharmony_ci		goto err;
2618c2ecf20Sopenharmony_ci	ndelay(t->buf);
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci	/* START */
2648c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, DIRCNTL_SCC);
2658c2ecf20Sopenharmony_ci	sda = 0;
2668c2ecf20Sopenharmony_ci	ndelay(t->hd_sta);
2678c2ecf20Sopenharmony_ci
2688c2ecf20Sopenharmony_ci	/* Send address */
2698c2ecf20Sopenharmony_ci	v = i2c_8bit_addr_from_msg(p);
2708c2ecf20Sopenharmony_ci	for (i = 0, mask = 0x80; i < 8; ++i, mask >>= 1){
2718c2ecf20Sopenharmony_ci		out_8(&iic->directcntl, sda);
2728c2ecf20Sopenharmony_ci		ndelay(t->low / 2);
2738c2ecf20Sopenharmony_ci		sda = (v & mask) ? DIRCNTL_SDAC : 0;
2748c2ecf20Sopenharmony_ci		out_8(&iic->directcntl, sda);
2758c2ecf20Sopenharmony_ci		ndelay(t->low / 2);
2768c2ecf20Sopenharmony_ci
2778c2ecf20Sopenharmony_ci		out_8(&iic->directcntl, DIRCNTL_SCC | sda);
2788c2ecf20Sopenharmony_ci		if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
2798c2ecf20Sopenharmony_ci			goto err;
2808c2ecf20Sopenharmony_ci		ndelay(t->high);
2818c2ecf20Sopenharmony_ci	}
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	/* ACK */
2848c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, sda);
2858c2ecf20Sopenharmony_ci	ndelay(t->low / 2);
2868c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, DIRCNTL_SDAC);
2878c2ecf20Sopenharmony_ci	ndelay(t->low / 2);
2888c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
2898c2ecf20Sopenharmony_ci	if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
2908c2ecf20Sopenharmony_ci		goto err;
2918c2ecf20Sopenharmony_ci	res = (in_8(&iic->directcntl) & DIRCNTL_MSDA) ? -EREMOTEIO : 1;
2928c2ecf20Sopenharmony_ci	ndelay(t->high);
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_ci	/* STOP */
2958c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, 0);
2968c2ecf20Sopenharmony_ci	ndelay(t->low);
2978c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, DIRCNTL_SCC);
2988c2ecf20Sopenharmony_ci	if (unlikely(iic_dc_wait(iic, DIRCNTL_MSC)))
2998c2ecf20Sopenharmony_ci		goto err;
3008c2ecf20Sopenharmony_ci	ndelay(t->su_sto);
3018c2ecf20Sopenharmony_ci	out_8(&iic->directcntl, DIRCNTL_SDAC | DIRCNTL_SCC);
3028c2ecf20Sopenharmony_ci
3038c2ecf20Sopenharmony_ci	ndelay(t->buf);
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	DBG("%d: smbus_quick -> %s\n", dev->idx, res ? "NACK" : "ACK");
3068c2ecf20Sopenharmony_ciout:
3078c2ecf20Sopenharmony_ci	/* Remove reset */
3088c2ecf20Sopenharmony_ci	out_8(&iic->xtcntlss, 0);
3098c2ecf20Sopenharmony_ci
3108c2ecf20Sopenharmony_ci	/* Reinitialize interface */
3118c2ecf20Sopenharmony_ci	iic_dev_init(dev);
3128c2ecf20Sopenharmony_ci
3138c2ecf20Sopenharmony_ci	return res;
3148c2ecf20Sopenharmony_cierr:
3158c2ecf20Sopenharmony_ci	DBG("%d: smbus_quick - bus is stuck\n", dev->idx);
3168c2ecf20Sopenharmony_ci	res = -EREMOTEIO;
3178c2ecf20Sopenharmony_ci	goto out;
3188c2ecf20Sopenharmony_ci}
3198c2ecf20Sopenharmony_ci
3208c2ecf20Sopenharmony_ci/*
3218c2ecf20Sopenharmony_ci * IIC interrupt handler
3228c2ecf20Sopenharmony_ci */
3238c2ecf20Sopenharmony_cistatic irqreturn_t iic_handler(int irq, void *dev_id)
3248c2ecf20Sopenharmony_ci{
3258c2ecf20Sopenharmony_ci	struct ibm_iic_private* dev = (struct ibm_iic_private*)dev_id;
3268c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
3278c2ecf20Sopenharmony_ci
3288c2ecf20Sopenharmony_ci	DBG2("%d: irq handler, STS = 0x%02x, EXTSTS = 0x%02x\n",
3298c2ecf20Sopenharmony_ci	     dev->idx, in_8(&iic->sts), in_8(&iic->extsts));
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	/* Acknowledge IRQ and wakeup iic_wait_for_tc */
3328c2ecf20Sopenharmony_ci	out_8(&iic->sts, STS_IRQA | STS_SCMP);
3338c2ecf20Sopenharmony_ci	wake_up_interruptible(&dev->wq);
3348c2ecf20Sopenharmony_ci
3358c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
3368c2ecf20Sopenharmony_ci}
3378c2ecf20Sopenharmony_ci
3388c2ecf20Sopenharmony_ci/*
3398c2ecf20Sopenharmony_ci * Get master transfer result and clear errors if any.
3408c2ecf20Sopenharmony_ci * Returns the number of actually transferred bytes or error (<0)
3418c2ecf20Sopenharmony_ci */
3428c2ecf20Sopenharmony_cistatic int iic_xfer_result(struct ibm_iic_private* dev)
3438c2ecf20Sopenharmony_ci{
3448c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
3458c2ecf20Sopenharmony_ci
3468c2ecf20Sopenharmony_ci	if (unlikely(in_8(&iic->sts) & STS_ERR)){
3478c2ecf20Sopenharmony_ci		DBG("%d: xfer error, EXTSTS = 0x%02x\n", dev->idx,
3488c2ecf20Sopenharmony_ci			in_8(&iic->extsts));
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_ci		/* Clear errors and possible pending IRQs */
3518c2ecf20Sopenharmony_ci		out_8(&iic->extsts, EXTSTS_IRQP | EXTSTS_IRQD |
3528c2ecf20Sopenharmony_ci			EXTSTS_LA | EXTSTS_ICT | EXTSTS_XFRA);
3538c2ecf20Sopenharmony_ci
3548c2ecf20Sopenharmony_ci		/* Flush master data buffer */
3558c2ecf20Sopenharmony_ci		out_8(&iic->mdcntl, in_8(&iic->mdcntl) | MDCNTL_FMDB);
3568c2ecf20Sopenharmony_ci
3578c2ecf20Sopenharmony_ci		/* Is bus free?
3588c2ecf20Sopenharmony_ci		 * If error happened during combined xfer
3598c2ecf20Sopenharmony_ci		 * IIC interface is usually stuck in some strange
3608c2ecf20Sopenharmony_ci		 * state, the only way out - soft reset.
3618c2ecf20Sopenharmony_ci		 */
3628c2ecf20Sopenharmony_ci		if ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
3638c2ecf20Sopenharmony_ci			DBG("%d: bus is stuck, resetting\n", dev->idx);
3648c2ecf20Sopenharmony_ci			iic_dev_reset(dev);
3658c2ecf20Sopenharmony_ci		}
3668c2ecf20Sopenharmony_ci		return -EREMOTEIO;
3678c2ecf20Sopenharmony_ci	}
3688c2ecf20Sopenharmony_ci	else
3698c2ecf20Sopenharmony_ci		return in_8(&iic->xfrcnt) & XFRCNT_MTC_MASK;
3708c2ecf20Sopenharmony_ci}
3718c2ecf20Sopenharmony_ci
3728c2ecf20Sopenharmony_ci/*
3738c2ecf20Sopenharmony_ci * Try to abort active transfer.
3748c2ecf20Sopenharmony_ci */
3758c2ecf20Sopenharmony_cistatic void iic_abort_xfer(struct ibm_iic_private* dev)
3768c2ecf20Sopenharmony_ci{
3778c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
3788c2ecf20Sopenharmony_ci	unsigned long x;
3798c2ecf20Sopenharmony_ci
3808c2ecf20Sopenharmony_ci	DBG("%d: iic_abort_xfer\n", dev->idx);
3818c2ecf20Sopenharmony_ci
3828c2ecf20Sopenharmony_ci	out_8(&iic->cntl, CNTL_HMT);
3838c2ecf20Sopenharmony_ci
3848c2ecf20Sopenharmony_ci	/*
3858c2ecf20Sopenharmony_ci	 * Wait for the abort command to complete.
3868c2ecf20Sopenharmony_ci	 * It's not worth to be optimized, just poll (timeout >= 1 tick)
3878c2ecf20Sopenharmony_ci	 */
3888c2ecf20Sopenharmony_ci	x = jiffies + 2;
3898c2ecf20Sopenharmony_ci	while ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
3908c2ecf20Sopenharmony_ci		if (time_after(jiffies, x)){
3918c2ecf20Sopenharmony_ci			DBG("%d: abort timeout, resetting...\n", dev->idx);
3928c2ecf20Sopenharmony_ci			iic_dev_reset(dev);
3938c2ecf20Sopenharmony_ci			return;
3948c2ecf20Sopenharmony_ci		}
3958c2ecf20Sopenharmony_ci		schedule();
3968c2ecf20Sopenharmony_ci	}
3978c2ecf20Sopenharmony_ci
3988c2ecf20Sopenharmony_ci	/* Just to clear errors */
3998c2ecf20Sopenharmony_ci	iic_xfer_result(dev);
4008c2ecf20Sopenharmony_ci}
4018c2ecf20Sopenharmony_ci
4028c2ecf20Sopenharmony_ci/*
4038c2ecf20Sopenharmony_ci * Wait for master transfer to complete.
4048c2ecf20Sopenharmony_ci * It puts current process to sleep until we get interrupt or timeout expires.
4058c2ecf20Sopenharmony_ci * Returns the number of transferred bytes or error (<0)
4068c2ecf20Sopenharmony_ci */
4078c2ecf20Sopenharmony_cistatic int iic_wait_for_tc(struct ibm_iic_private* dev){
4088c2ecf20Sopenharmony_ci
4098c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
4108c2ecf20Sopenharmony_ci	int ret = 0;
4118c2ecf20Sopenharmony_ci
4128c2ecf20Sopenharmony_ci	if (dev->irq >= 0){
4138c2ecf20Sopenharmony_ci		/* Interrupt mode */
4148c2ecf20Sopenharmony_ci		ret = wait_event_interruptible_timeout(dev->wq,
4158c2ecf20Sopenharmony_ci			!(in_8(&iic->sts) & STS_PT), dev->adap.timeout);
4168c2ecf20Sopenharmony_ci
4178c2ecf20Sopenharmony_ci		if (unlikely(ret < 0))
4188c2ecf20Sopenharmony_ci			DBG("%d: wait interrupted\n", dev->idx);
4198c2ecf20Sopenharmony_ci		else if (unlikely(in_8(&iic->sts) & STS_PT)){
4208c2ecf20Sopenharmony_ci			DBG("%d: wait timeout\n", dev->idx);
4218c2ecf20Sopenharmony_ci			ret = -ETIMEDOUT;
4228c2ecf20Sopenharmony_ci		}
4238c2ecf20Sopenharmony_ci	}
4248c2ecf20Sopenharmony_ci	else {
4258c2ecf20Sopenharmony_ci		/* Polling mode */
4268c2ecf20Sopenharmony_ci		unsigned long x = jiffies + dev->adap.timeout;
4278c2ecf20Sopenharmony_ci
4288c2ecf20Sopenharmony_ci		while (in_8(&iic->sts) & STS_PT){
4298c2ecf20Sopenharmony_ci			if (unlikely(time_after(jiffies, x))){
4308c2ecf20Sopenharmony_ci				DBG("%d: poll timeout\n", dev->idx);
4318c2ecf20Sopenharmony_ci				ret = -ETIMEDOUT;
4328c2ecf20Sopenharmony_ci				break;
4338c2ecf20Sopenharmony_ci			}
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci			if (signal_pending(current)){
4368c2ecf20Sopenharmony_ci				DBG("%d: poll interrupted\n", dev->idx);
4378c2ecf20Sopenharmony_ci				ret = -ERESTARTSYS;
4388c2ecf20Sopenharmony_ci				break;
4398c2ecf20Sopenharmony_ci			}
4408c2ecf20Sopenharmony_ci			schedule();
4418c2ecf20Sopenharmony_ci		}
4428c2ecf20Sopenharmony_ci	}
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci	if (unlikely(ret < 0))
4458c2ecf20Sopenharmony_ci		iic_abort_xfer(dev);
4468c2ecf20Sopenharmony_ci	else
4478c2ecf20Sopenharmony_ci		ret = iic_xfer_result(dev);
4488c2ecf20Sopenharmony_ci
4498c2ecf20Sopenharmony_ci	DBG2("%d: iic_wait_for_tc -> %d\n", dev->idx, ret);
4508c2ecf20Sopenharmony_ci
4518c2ecf20Sopenharmony_ci	return ret;
4528c2ecf20Sopenharmony_ci}
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_ci/*
4558c2ecf20Sopenharmony_ci * Low level master transfer routine
4568c2ecf20Sopenharmony_ci */
4578c2ecf20Sopenharmony_cistatic int iic_xfer_bytes(struct ibm_iic_private* dev, struct i2c_msg* pm,
4588c2ecf20Sopenharmony_ci			  int combined_xfer)
4598c2ecf20Sopenharmony_ci{
4608c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
4618c2ecf20Sopenharmony_ci	char* buf = pm->buf;
4628c2ecf20Sopenharmony_ci	int i, j, loops, ret = 0;
4638c2ecf20Sopenharmony_ci	int len = pm->len;
4648c2ecf20Sopenharmony_ci
4658c2ecf20Sopenharmony_ci	u8 cntl = (in_8(&iic->cntl) & CNTL_AMD) | CNTL_PT;
4668c2ecf20Sopenharmony_ci	if (pm->flags & I2C_M_RD)
4678c2ecf20Sopenharmony_ci		cntl |= CNTL_RW;
4688c2ecf20Sopenharmony_ci
4698c2ecf20Sopenharmony_ci	loops = (len + 3) / 4;
4708c2ecf20Sopenharmony_ci	for (i = 0; i < loops; ++i, len -= 4){
4718c2ecf20Sopenharmony_ci		int count = len > 4 ? 4 : len;
4728c2ecf20Sopenharmony_ci		u8 cmd = cntl | ((count - 1) << CNTL_TCT_SHIFT);
4738c2ecf20Sopenharmony_ci
4748c2ecf20Sopenharmony_ci		if (!(cntl & CNTL_RW))
4758c2ecf20Sopenharmony_ci			for (j = 0; j < count; ++j)
4768c2ecf20Sopenharmony_ci				out_8((void __iomem *)&iic->mdbuf, *buf++);
4778c2ecf20Sopenharmony_ci
4788c2ecf20Sopenharmony_ci		if (i < loops - 1)
4798c2ecf20Sopenharmony_ci			cmd |= CNTL_CHT;
4808c2ecf20Sopenharmony_ci		else if (combined_xfer)
4818c2ecf20Sopenharmony_ci			cmd |= CNTL_RPST;
4828c2ecf20Sopenharmony_ci
4838c2ecf20Sopenharmony_ci		DBG2("%d: xfer_bytes, %d, CNTL = 0x%02x\n", dev->idx, count, cmd);
4848c2ecf20Sopenharmony_ci
4858c2ecf20Sopenharmony_ci		/* Start transfer */
4868c2ecf20Sopenharmony_ci		out_8(&iic->cntl, cmd);
4878c2ecf20Sopenharmony_ci
4888c2ecf20Sopenharmony_ci		/* Wait for completion */
4898c2ecf20Sopenharmony_ci		ret = iic_wait_for_tc(dev);
4908c2ecf20Sopenharmony_ci
4918c2ecf20Sopenharmony_ci		if (unlikely(ret < 0))
4928c2ecf20Sopenharmony_ci			break;
4938c2ecf20Sopenharmony_ci		else if (unlikely(ret != count)){
4948c2ecf20Sopenharmony_ci			DBG("%d: xfer_bytes, requested %d, transferred %d\n",
4958c2ecf20Sopenharmony_ci				dev->idx, count, ret);
4968c2ecf20Sopenharmony_ci
4978c2ecf20Sopenharmony_ci			/* If it's not a last part of xfer, abort it */
4988c2ecf20Sopenharmony_ci			if (combined_xfer || (i < loops - 1))
4998c2ecf20Sopenharmony_ci    				iic_abort_xfer(dev);
5008c2ecf20Sopenharmony_ci
5018c2ecf20Sopenharmony_ci			ret = -EREMOTEIO;
5028c2ecf20Sopenharmony_ci			break;
5038c2ecf20Sopenharmony_ci		}
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci		if (cntl & CNTL_RW)
5068c2ecf20Sopenharmony_ci			for (j = 0; j < count; ++j)
5078c2ecf20Sopenharmony_ci				*buf++ = in_8((void __iomem *)&iic->mdbuf);
5088c2ecf20Sopenharmony_ci	}
5098c2ecf20Sopenharmony_ci
5108c2ecf20Sopenharmony_ci	return ret > 0 ? 0 : ret;
5118c2ecf20Sopenharmony_ci}
5128c2ecf20Sopenharmony_ci
5138c2ecf20Sopenharmony_ci/*
5148c2ecf20Sopenharmony_ci * Set target slave address for master transfer
5158c2ecf20Sopenharmony_ci */
5168c2ecf20Sopenharmony_cistatic inline void iic_address(struct ibm_iic_private* dev, struct i2c_msg* msg)
5178c2ecf20Sopenharmony_ci{
5188c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
5198c2ecf20Sopenharmony_ci	u16 addr = msg->addr;
5208c2ecf20Sopenharmony_ci
5218c2ecf20Sopenharmony_ci	DBG2("%d: iic_address, 0x%03x (%d-bit)\n", dev->idx,
5228c2ecf20Sopenharmony_ci		addr, msg->flags & I2C_M_TEN ? 10 : 7);
5238c2ecf20Sopenharmony_ci
5248c2ecf20Sopenharmony_ci	if (msg->flags & I2C_M_TEN){
5258c2ecf20Sopenharmony_ci	    out_8(&iic->cntl, CNTL_AMD);
5268c2ecf20Sopenharmony_ci	    out_8(&iic->lmadr, addr);
5278c2ecf20Sopenharmony_ci	    out_8(&iic->hmadr, 0xf0 | ((addr >> 7) & 0x06));
5288c2ecf20Sopenharmony_ci	}
5298c2ecf20Sopenharmony_ci	else {
5308c2ecf20Sopenharmony_ci	    out_8(&iic->cntl, 0);
5318c2ecf20Sopenharmony_ci	    out_8(&iic->lmadr, addr << 1);
5328c2ecf20Sopenharmony_ci	}
5338c2ecf20Sopenharmony_ci}
5348c2ecf20Sopenharmony_ci
5358c2ecf20Sopenharmony_cistatic inline int iic_invalid_address(const struct i2c_msg* p)
5368c2ecf20Sopenharmony_ci{
5378c2ecf20Sopenharmony_ci	return (p->addr > 0x3ff) || (!(p->flags & I2C_M_TEN) && (p->addr > 0x7f));
5388c2ecf20Sopenharmony_ci}
5398c2ecf20Sopenharmony_ci
5408c2ecf20Sopenharmony_cistatic inline int iic_address_neq(const struct i2c_msg* p1,
5418c2ecf20Sopenharmony_ci				  const struct i2c_msg* p2)
5428c2ecf20Sopenharmony_ci{
5438c2ecf20Sopenharmony_ci	return (p1->addr != p2->addr)
5448c2ecf20Sopenharmony_ci		|| ((p1->flags & I2C_M_TEN) != (p2->flags & I2C_M_TEN));
5458c2ecf20Sopenharmony_ci}
5468c2ecf20Sopenharmony_ci
5478c2ecf20Sopenharmony_ci/*
5488c2ecf20Sopenharmony_ci * Generic master transfer entrypoint.
5498c2ecf20Sopenharmony_ci * Returns the number of processed messages or error (<0)
5508c2ecf20Sopenharmony_ci */
5518c2ecf20Sopenharmony_cistatic int iic_xfer(struct i2c_adapter *adap, struct i2c_msg *msgs, int num)
5528c2ecf20Sopenharmony_ci{
5538c2ecf20Sopenharmony_ci    	struct ibm_iic_private* dev = (struct ibm_iic_private*)(i2c_get_adapdata(adap));
5548c2ecf20Sopenharmony_ci	volatile struct iic_regs __iomem *iic = dev->vaddr;
5558c2ecf20Sopenharmony_ci	int i, ret = 0;
5568c2ecf20Sopenharmony_ci
5578c2ecf20Sopenharmony_ci	DBG2("%d: iic_xfer, %d msg(s)\n", dev->idx, num);
5588c2ecf20Sopenharmony_ci
5598c2ecf20Sopenharmony_ci	/* Check the sanity of the passed messages.
5608c2ecf20Sopenharmony_ci	 * Uhh, generic i2c layer is more suitable place for such code...
5618c2ecf20Sopenharmony_ci	 */
5628c2ecf20Sopenharmony_ci	if (unlikely(iic_invalid_address(&msgs[0]))){
5638c2ecf20Sopenharmony_ci		DBG("%d: invalid address 0x%03x (%d-bit)\n", dev->idx,
5648c2ecf20Sopenharmony_ci			msgs[0].addr, msgs[0].flags & I2C_M_TEN ? 10 : 7);
5658c2ecf20Sopenharmony_ci		return -EINVAL;
5668c2ecf20Sopenharmony_ci	}
5678c2ecf20Sopenharmony_ci	for (i = 0; i < num; ++i){
5688c2ecf20Sopenharmony_ci		if (unlikely(msgs[i].len <= 0)){
5698c2ecf20Sopenharmony_ci			if (num == 1 && !msgs[0].len){
5708c2ecf20Sopenharmony_ci				/* Special case for I2C_SMBUS_QUICK emulation.
5718c2ecf20Sopenharmony_ci				 * IBM IIC doesn't support 0-length transactions
5728c2ecf20Sopenharmony_ci				 * so we have to emulate them using bit-banging.
5738c2ecf20Sopenharmony_ci				 */
5748c2ecf20Sopenharmony_ci				return iic_smbus_quick(dev, &msgs[0]);
5758c2ecf20Sopenharmony_ci			}
5768c2ecf20Sopenharmony_ci			DBG("%d: invalid len %d in msg[%d]\n", dev->idx,
5778c2ecf20Sopenharmony_ci				msgs[i].len, i);
5788c2ecf20Sopenharmony_ci			return -EINVAL;
5798c2ecf20Sopenharmony_ci		}
5808c2ecf20Sopenharmony_ci		if (unlikely(iic_address_neq(&msgs[0], &msgs[i]))){
5818c2ecf20Sopenharmony_ci			DBG("%d: invalid addr in msg[%d]\n", dev->idx, i);
5828c2ecf20Sopenharmony_ci			return -EINVAL;
5838c2ecf20Sopenharmony_ci		}
5848c2ecf20Sopenharmony_ci	}
5858c2ecf20Sopenharmony_ci
5868c2ecf20Sopenharmony_ci	/* Check bus state */
5878c2ecf20Sopenharmony_ci	if (unlikely((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE)){
5888c2ecf20Sopenharmony_ci		DBG("%d: iic_xfer, bus is not free\n", dev->idx);
5898c2ecf20Sopenharmony_ci
5908c2ecf20Sopenharmony_ci		/* Usually it means something serious has happened.
5918c2ecf20Sopenharmony_ci		 * We *cannot* have unfinished previous transfer
5928c2ecf20Sopenharmony_ci		 * so it doesn't make any sense to try to stop it.
5938c2ecf20Sopenharmony_ci		 * Probably we were not able to recover from the
5948c2ecf20Sopenharmony_ci		 * previous error.
5958c2ecf20Sopenharmony_ci		 * The only *reasonable* thing I can think of here
5968c2ecf20Sopenharmony_ci		 * is soft reset.  --ebs
5978c2ecf20Sopenharmony_ci		 */
5988c2ecf20Sopenharmony_ci		iic_dev_reset(dev);
5998c2ecf20Sopenharmony_ci
6008c2ecf20Sopenharmony_ci		if ((in_8(&iic->extsts) & EXTSTS_BCS_MASK) != EXTSTS_BCS_FREE){
6018c2ecf20Sopenharmony_ci			DBG("%d: iic_xfer, bus is still not free\n", dev->idx);
6028c2ecf20Sopenharmony_ci			return -EREMOTEIO;
6038c2ecf20Sopenharmony_ci		}
6048c2ecf20Sopenharmony_ci	}
6058c2ecf20Sopenharmony_ci	else {
6068c2ecf20Sopenharmony_ci		/* Flush master data buffer (just in case) */
6078c2ecf20Sopenharmony_ci		out_8(&iic->mdcntl, in_8(&iic->mdcntl) | MDCNTL_FMDB);
6088c2ecf20Sopenharmony_ci	}
6098c2ecf20Sopenharmony_ci
6108c2ecf20Sopenharmony_ci	/* Load slave address */
6118c2ecf20Sopenharmony_ci	iic_address(dev, &msgs[0]);
6128c2ecf20Sopenharmony_ci
6138c2ecf20Sopenharmony_ci	/* Do real transfer */
6148c2ecf20Sopenharmony_ci    	for (i = 0; i < num && !ret; ++i)
6158c2ecf20Sopenharmony_ci		ret = iic_xfer_bytes(dev, &msgs[i], i < num - 1);
6168c2ecf20Sopenharmony_ci
6178c2ecf20Sopenharmony_ci	return ret < 0 ? ret : num;
6188c2ecf20Sopenharmony_ci}
6198c2ecf20Sopenharmony_ci
6208c2ecf20Sopenharmony_cistatic u32 iic_func(struct i2c_adapter *adap)
6218c2ecf20Sopenharmony_ci{
6228c2ecf20Sopenharmony_ci	return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR;
6238c2ecf20Sopenharmony_ci}
6248c2ecf20Sopenharmony_ci
6258c2ecf20Sopenharmony_cistatic const struct i2c_algorithm iic_algo = {
6268c2ecf20Sopenharmony_ci	.master_xfer 	= iic_xfer,
6278c2ecf20Sopenharmony_ci	.functionality	= iic_func
6288c2ecf20Sopenharmony_ci};
6298c2ecf20Sopenharmony_ci
6308c2ecf20Sopenharmony_ci/*
6318c2ecf20Sopenharmony_ci * Calculates IICx_CLCKDIV value for a specific OPB clock frequency
6328c2ecf20Sopenharmony_ci */
6338c2ecf20Sopenharmony_cistatic inline u8 iic_clckdiv(unsigned int opb)
6348c2ecf20Sopenharmony_ci{
6358c2ecf20Sopenharmony_ci	/* Compatibility kludge, should go away after all cards
6368c2ecf20Sopenharmony_ci	 * are fixed to fill correct value for opbfreq.
6378c2ecf20Sopenharmony_ci	 * Previous driver version used hardcoded divider value 4,
6388c2ecf20Sopenharmony_ci	 * it corresponds to OPB frequency from the range (40, 50] MHz
6398c2ecf20Sopenharmony_ci	 */
6408c2ecf20Sopenharmony_ci	if (!opb){
6418c2ecf20Sopenharmony_ci		printk(KERN_WARNING "ibm-iic: using compatibility value for OPB freq,"
6428c2ecf20Sopenharmony_ci			" fix your board specific setup\n");
6438c2ecf20Sopenharmony_ci		opb = 50000000;
6448c2ecf20Sopenharmony_ci	}
6458c2ecf20Sopenharmony_ci
6468c2ecf20Sopenharmony_ci	/* Convert to MHz */
6478c2ecf20Sopenharmony_ci	opb /= 1000000;
6488c2ecf20Sopenharmony_ci
6498c2ecf20Sopenharmony_ci	if (opb < 20 || opb > 150){
6508c2ecf20Sopenharmony_ci		printk(KERN_WARNING "ibm-iic: invalid OPB clock frequency %u MHz\n",
6518c2ecf20Sopenharmony_ci			opb);
6528c2ecf20Sopenharmony_ci		opb = opb < 20 ? 20 : 150;
6538c2ecf20Sopenharmony_ci	}
6548c2ecf20Sopenharmony_ci	return (u8)((opb + 9) / 10 - 1);
6558c2ecf20Sopenharmony_ci}
6568c2ecf20Sopenharmony_ci
6578c2ecf20Sopenharmony_cistatic int iic_request_irq(struct platform_device *ofdev,
6588c2ecf20Sopenharmony_ci				     struct ibm_iic_private *dev)
6598c2ecf20Sopenharmony_ci{
6608c2ecf20Sopenharmony_ci	struct device_node *np = ofdev->dev.of_node;
6618c2ecf20Sopenharmony_ci	int irq;
6628c2ecf20Sopenharmony_ci
6638c2ecf20Sopenharmony_ci	if (iic_force_poll)
6648c2ecf20Sopenharmony_ci		return 0;
6658c2ecf20Sopenharmony_ci
6668c2ecf20Sopenharmony_ci	irq = irq_of_parse_and_map(np, 0);
6678c2ecf20Sopenharmony_ci	if (!irq) {
6688c2ecf20Sopenharmony_ci		dev_err(&ofdev->dev, "irq_of_parse_and_map failed\n");
6698c2ecf20Sopenharmony_ci		return 0;
6708c2ecf20Sopenharmony_ci	}
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci	/* Disable interrupts until we finish initialization, assumes
6738c2ecf20Sopenharmony_ci	 *  level-sensitive IRQ setup...
6748c2ecf20Sopenharmony_ci	 */
6758c2ecf20Sopenharmony_ci	iic_interrupt_mode(dev, 0);
6768c2ecf20Sopenharmony_ci	if (request_irq(irq, iic_handler, 0, "IBM IIC", dev)) {
6778c2ecf20Sopenharmony_ci		dev_err(&ofdev->dev, "request_irq %d failed\n", irq);
6788c2ecf20Sopenharmony_ci		/* Fallback to the polling mode */
6798c2ecf20Sopenharmony_ci		return 0;
6808c2ecf20Sopenharmony_ci	}
6818c2ecf20Sopenharmony_ci
6828c2ecf20Sopenharmony_ci	return irq;
6838c2ecf20Sopenharmony_ci}
6848c2ecf20Sopenharmony_ci
6858c2ecf20Sopenharmony_ci/*
6868c2ecf20Sopenharmony_ci * Register single IIC interface
6878c2ecf20Sopenharmony_ci */
6888c2ecf20Sopenharmony_cistatic int iic_probe(struct platform_device *ofdev)
6898c2ecf20Sopenharmony_ci{
6908c2ecf20Sopenharmony_ci	struct device_node *np = ofdev->dev.of_node;
6918c2ecf20Sopenharmony_ci	struct ibm_iic_private *dev;
6928c2ecf20Sopenharmony_ci	struct i2c_adapter *adap;
6938c2ecf20Sopenharmony_ci	const u32 *freq;
6948c2ecf20Sopenharmony_ci	int ret;
6958c2ecf20Sopenharmony_ci
6968c2ecf20Sopenharmony_ci	dev = kzalloc(sizeof(*dev), GFP_KERNEL);
6978c2ecf20Sopenharmony_ci	if (!dev)
6988c2ecf20Sopenharmony_ci		return -ENOMEM;
6998c2ecf20Sopenharmony_ci
7008c2ecf20Sopenharmony_ci	platform_set_drvdata(ofdev, dev);
7018c2ecf20Sopenharmony_ci
7028c2ecf20Sopenharmony_ci	dev->vaddr = of_iomap(np, 0);
7038c2ecf20Sopenharmony_ci	if (dev->vaddr == NULL) {
7048c2ecf20Sopenharmony_ci		dev_err(&ofdev->dev, "failed to iomap device\n");
7058c2ecf20Sopenharmony_ci		ret = -ENXIO;
7068c2ecf20Sopenharmony_ci		goto error_cleanup;
7078c2ecf20Sopenharmony_ci	}
7088c2ecf20Sopenharmony_ci
7098c2ecf20Sopenharmony_ci	init_waitqueue_head(&dev->wq);
7108c2ecf20Sopenharmony_ci
7118c2ecf20Sopenharmony_ci	dev->irq = iic_request_irq(ofdev, dev);
7128c2ecf20Sopenharmony_ci	if (!dev->irq)
7138c2ecf20Sopenharmony_ci		dev_warn(&ofdev->dev, "using polling mode\n");
7148c2ecf20Sopenharmony_ci
7158c2ecf20Sopenharmony_ci	/* Board specific settings */
7168c2ecf20Sopenharmony_ci	if (iic_force_fast || of_get_property(np, "fast-mode", NULL))
7178c2ecf20Sopenharmony_ci		dev->fast_mode = 1;
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci	freq = of_get_property(np, "clock-frequency", NULL);
7208c2ecf20Sopenharmony_ci	if (freq == NULL) {
7218c2ecf20Sopenharmony_ci		freq = of_get_property(np->parent, "clock-frequency", NULL);
7228c2ecf20Sopenharmony_ci		if (freq == NULL) {
7238c2ecf20Sopenharmony_ci			dev_err(&ofdev->dev, "Unable to get bus frequency\n");
7248c2ecf20Sopenharmony_ci			ret = -EINVAL;
7258c2ecf20Sopenharmony_ci			goto error_cleanup;
7268c2ecf20Sopenharmony_ci		}
7278c2ecf20Sopenharmony_ci	}
7288c2ecf20Sopenharmony_ci
7298c2ecf20Sopenharmony_ci	dev->clckdiv = iic_clckdiv(*freq);
7308c2ecf20Sopenharmony_ci	dev_dbg(&ofdev->dev, "clckdiv = %d\n", dev->clckdiv);
7318c2ecf20Sopenharmony_ci
7328c2ecf20Sopenharmony_ci	/* Initialize IIC interface */
7338c2ecf20Sopenharmony_ci	iic_dev_init(dev);
7348c2ecf20Sopenharmony_ci
7358c2ecf20Sopenharmony_ci	/* Register it with i2c layer */
7368c2ecf20Sopenharmony_ci	adap = &dev->adap;
7378c2ecf20Sopenharmony_ci	adap->dev.parent = &ofdev->dev;
7388c2ecf20Sopenharmony_ci	adap->dev.of_node = of_node_get(np);
7398c2ecf20Sopenharmony_ci	strlcpy(adap->name, "IBM IIC", sizeof(adap->name));
7408c2ecf20Sopenharmony_ci	i2c_set_adapdata(adap, dev);
7418c2ecf20Sopenharmony_ci	adap->class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
7428c2ecf20Sopenharmony_ci	adap->algo = &iic_algo;
7438c2ecf20Sopenharmony_ci	adap->timeout = HZ;
7448c2ecf20Sopenharmony_ci
7458c2ecf20Sopenharmony_ci	ret = i2c_add_adapter(adap);
7468c2ecf20Sopenharmony_ci	if (ret  < 0)
7478c2ecf20Sopenharmony_ci		goto error_cleanup;
7488c2ecf20Sopenharmony_ci
7498c2ecf20Sopenharmony_ci	dev_info(&ofdev->dev, "using %s mode\n",
7508c2ecf20Sopenharmony_ci		 dev->fast_mode ? "fast (400 kHz)" : "standard (100 kHz)");
7518c2ecf20Sopenharmony_ci
7528c2ecf20Sopenharmony_ci	return 0;
7538c2ecf20Sopenharmony_ci
7548c2ecf20Sopenharmony_cierror_cleanup:
7558c2ecf20Sopenharmony_ci	if (dev->irq) {
7568c2ecf20Sopenharmony_ci		iic_interrupt_mode(dev, 0);
7578c2ecf20Sopenharmony_ci		free_irq(dev->irq, dev);
7588c2ecf20Sopenharmony_ci	}
7598c2ecf20Sopenharmony_ci
7608c2ecf20Sopenharmony_ci	if (dev->vaddr)
7618c2ecf20Sopenharmony_ci		iounmap(dev->vaddr);
7628c2ecf20Sopenharmony_ci
7638c2ecf20Sopenharmony_ci	kfree(dev);
7648c2ecf20Sopenharmony_ci	return ret;
7658c2ecf20Sopenharmony_ci}
7668c2ecf20Sopenharmony_ci
7678c2ecf20Sopenharmony_ci/*
7688c2ecf20Sopenharmony_ci * Cleanup initialized IIC interface
7698c2ecf20Sopenharmony_ci */
7708c2ecf20Sopenharmony_cistatic int iic_remove(struct platform_device *ofdev)
7718c2ecf20Sopenharmony_ci{
7728c2ecf20Sopenharmony_ci	struct ibm_iic_private *dev = platform_get_drvdata(ofdev);
7738c2ecf20Sopenharmony_ci
7748c2ecf20Sopenharmony_ci	i2c_del_adapter(&dev->adap);
7758c2ecf20Sopenharmony_ci
7768c2ecf20Sopenharmony_ci	if (dev->irq) {
7778c2ecf20Sopenharmony_ci		iic_interrupt_mode(dev, 0);
7788c2ecf20Sopenharmony_ci		free_irq(dev->irq, dev);
7798c2ecf20Sopenharmony_ci	}
7808c2ecf20Sopenharmony_ci
7818c2ecf20Sopenharmony_ci	iounmap(dev->vaddr);
7828c2ecf20Sopenharmony_ci	kfree(dev);
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_ci	return 0;
7858c2ecf20Sopenharmony_ci}
7868c2ecf20Sopenharmony_ci
7878c2ecf20Sopenharmony_cistatic const struct of_device_id ibm_iic_match[] = {
7888c2ecf20Sopenharmony_ci	{ .compatible = "ibm,iic", },
7898c2ecf20Sopenharmony_ci	{}
7908c2ecf20Sopenharmony_ci};
7918c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, ibm_iic_match);
7928c2ecf20Sopenharmony_ci
7938c2ecf20Sopenharmony_cistatic struct platform_driver ibm_iic_driver = {
7948c2ecf20Sopenharmony_ci	.driver = {
7958c2ecf20Sopenharmony_ci		.name = "ibm-iic",
7968c2ecf20Sopenharmony_ci		.of_match_table = ibm_iic_match,
7978c2ecf20Sopenharmony_ci	},
7988c2ecf20Sopenharmony_ci	.probe	= iic_probe,
7998c2ecf20Sopenharmony_ci	.remove	= iic_remove,
8008c2ecf20Sopenharmony_ci};
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_cimodule_platform_driver(ibm_iic_driver);
803