18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-or-later 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * Copyright (c) 2014 Linaro Ltd. 48c2ecf20Sopenharmony_ci * Copyright (c) 2014 Hisilicon Limited. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * Now only support 7 bit address. 78c2ecf20Sopenharmony_ci */ 88c2ecf20Sopenharmony_ci 98c2ecf20Sopenharmony_ci#include <linux/clk.h> 108c2ecf20Sopenharmony_ci#include <linux/delay.h> 118c2ecf20Sopenharmony_ci#include <linux/i2c.h> 128c2ecf20Sopenharmony_ci#include <linux/io.h> 138c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 148c2ecf20Sopenharmony_ci#include <linux/module.h> 158c2ecf20Sopenharmony_ci#include <linux/of.h> 168c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 178c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h> 188c2ecf20Sopenharmony_ci 198c2ecf20Sopenharmony_ci/* Register Map */ 208c2ecf20Sopenharmony_ci#define HIX5I2C_CTRL 0x00 218c2ecf20Sopenharmony_ci#define HIX5I2C_COM 0x04 228c2ecf20Sopenharmony_ci#define HIX5I2C_ICR 0x08 238c2ecf20Sopenharmony_ci#define HIX5I2C_SR 0x0c 248c2ecf20Sopenharmony_ci#define HIX5I2C_SCL_H 0x10 258c2ecf20Sopenharmony_ci#define HIX5I2C_SCL_L 0x14 268c2ecf20Sopenharmony_ci#define HIX5I2C_TXR 0x18 278c2ecf20Sopenharmony_ci#define HIX5I2C_RXR 0x1c 288c2ecf20Sopenharmony_ci 298c2ecf20Sopenharmony_ci/* I2C_CTRL_REG */ 308c2ecf20Sopenharmony_ci#define I2C_ENABLE BIT(8) 318c2ecf20Sopenharmony_ci#define I2C_UNMASK_TOTAL BIT(7) 328c2ecf20Sopenharmony_ci#define I2C_UNMASK_START BIT(6) 338c2ecf20Sopenharmony_ci#define I2C_UNMASK_END BIT(5) 348c2ecf20Sopenharmony_ci#define I2C_UNMASK_SEND BIT(4) 358c2ecf20Sopenharmony_ci#define I2C_UNMASK_RECEIVE BIT(3) 368c2ecf20Sopenharmony_ci#define I2C_UNMASK_ACK BIT(2) 378c2ecf20Sopenharmony_ci#define I2C_UNMASK_ARBITRATE BIT(1) 388c2ecf20Sopenharmony_ci#define I2C_UNMASK_OVER BIT(0) 398c2ecf20Sopenharmony_ci#define I2C_UNMASK_ALL (I2C_UNMASK_ACK | I2C_UNMASK_OVER) 408c2ecf20Sopenharmony_ci 418c2ecf20Sopenharmony_ci/* I2C_COM_REG */ 428c2ecf20Sopenharmony_ci#define I2C_NO_ACK BIT(4) 438c2ecf20Sopenharmony_ci#define I2C_START BIT(3) 448c2ecf20Sopenharmony_ci#define I2C_READ BIT(2) 458c2ecf20Sopenharmony_ci#define I2C_WRITE BIT(1) 468c2ecf20Sopenharmony_ci#define I2C_STOP BIT(0) 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci/* I2C_ICR_REG */ 498c2ecf20Sopenharmony_ci#define I2C_CLEAR_START BIT(6) 508c2ecf20Sopenharmony_ci#define I2C_CLEAR_END BIT(5) 518c2ecf20Sopenharmony_ci#define I2C_CLEAR_SEND BIT(4) 528c2ecf20Sopenharmony_ci#define I2C_CLEAR_RECEIVE BIT(3) 538c2ecf20Sopenharmony_ci#define I2C_CLEAR_ACK BIT(2) 548c2ecf20Sopenharmony_ci#define I2C_CLEAR_ARBITRATE BIT(1) 558c2ecf20Sopenharmony_ci#define I2C_CLEAR_OVER BIT(0) 568c2ecf20Sopenharmony_ci#define I2C_CLEAR_ALL (I2C_CLEAR_START | I2C_CLEAR_END | \ 578c2ecf20Sopenharmony_ci I2C_CLEAR_SEND | I2C_CLEAR_RECEIVE | \ 588c2ecf20Sopenharmony_ci I2C_CLEAR_ACK | I2C_CLEAR_ARBITRATE | \ 598c2ecf20Sopenharmony_ci I2C_CLEAR_OVER) 608c2ecf20Sopenharmony_ci 618c2ecf20Sopenharmony_ci/* I2C_SR_REG */ 628c2ecf20Sopenharmony_ci#define I2C_BUSY BIT(7) 638c2ecf20Sopenharmony_ci#define I2C_START_INTR BIT(6) 648c2ecf20Sopenharmony_ci#define I2C_END_INTR BIT(5) 658c2ecf20Sopenharmony_ci#define I2C_SEND_INTR BIT(4) 668c2ecf20Sopenharmony_ci#define I2C_RECEIVE_INTR BIT(3) 678c2ecf20Sopenharmony_ci#define I2C_ACK_INTR BIT(2) 688c2ecf20Sopenharmony_ci#define I2C_ARBITRATE_INTR BIT(1) 698c2ecf20Sopenharmony_ci#define I2C_OVER_INTR BIT(0) 708c2ecf20Sopenharmony_ci 718c2ecf20Sopenharmony_cienum hix5hd2_i2c_state { 728c2ecf20Sopenharmony_ci HIX5I2C_STAT_RW_ERR = -1, 738c2ecf20Sopenharmony_ci HIX5I2C_STAT_INIT, 748c2ecf20Sopenharmony_ci HIX5I2C_STAT_RW, 758c2ecf20Sopenharmony_ci HIX5I2C_STAT_SND_STOP, 768c2ecf20Sopenharmony_ci HIX5I2C_STAT_RW_SUCCESS, 778c2ecf20Sopenharmony_ci}; 788c2ecf20Sopenharmony_ci 798c2ecf20Sopenharmony_cistruct hix5hd2_i2c_priv { 808c2ecf20Sopenharmony_ci struct i2c_adapter adap; 818c2ecf20Sopenharmony_ci struct i2c_msg *msg; 828c2ecf20Sopenharmony_ci struct completion msg_complete; 838c2ecf20Sopenharmony_ci unsigned int msg_idx; 848c2ecf20Sopenharmony_ci unsigned int msg_len; 858c2ecf20Sopenharmony_ci int stop; 868c2ecf20Sopenharmony_ci void __iomem *regs; 878c2ecf20Sopenharmony_ci struct clk *clk; 888c2ecf20Sopenharmony_ci struct device *dev; 898c2ecf20Sopenharmony_ci spinlock_t lock; /* IRQ synchronization */ 908c2ecf20Sopenharmony_ci int err; 918c2ecf20Sopenharmony_ci unsigned int freq; 928c2ecf20Sopenharmony_ci enum hix5hd2_i2c_state state; 938c2ecf20Sopenharmony_ci}; 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_cistatic u32 hix5hd2_i2c_clr_pend_irq(struct hix5hd2_i2c_priv *priv) 968c2ecf20Sopenharmony_ci{ 978c2ecf20Sopenharmony_ci u32 val = readl_relaxed(priv->regs + HIX5I2C_SR); 988c2ecf20Sopenharmony_ci 998c2ecf20Sopenharmony_ci writel_relaxed(val, priv->regs + HIX5I2C_ICR); 1008c2ecf20Sopenharmony_ci 1018c2ecf20Sopenharmony_ci return val; 1028c2ecf20Sopenharmony_ci} 1038c2ecf20Sopenharmony_ci 1048c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_clr_all_irq(struct hix5hd2_i2c_priv *priv) 1058c2ecf20Sopenharmony_ci{ 1068c2ecf20Sopenharmony_ci writel_relaxed(I2C_CLEAR_ALL, priv->regs + HIX5I2C_ICR); 1078c2ecf20Sopenharmony_ci} 1088c2ecf20Sopenharmony_ci 1098c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_disable_irq(struct hix5hd2_i2c_priv *priv) 1108c2ecf20Sopenharmony_ci{ 1118c2ecf20Sopenharmony_ci writel_relaxed(0, priv->regs + HIX5I2C_CTRL); 1128c2ecf20Sopenharmony_ci} 1138c2ecf20Sopenharmony_ci 1148c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_enable_irq(struct hix5hd2_i2c_priv *priv) 1158c2ecf20Sopenharmony_ci{ 1168c2ecf20Sopenharmony_ci writel_relaxed(I2C_ENABLE | I2C_UNMASK_TOTAL | I2C_UNMASK_ALL, 1178c2ecf20Sopenharmony_ci priv->regs + HIX5I2C_CTRL); 1188c2ecf20Sopenharmony_ci} 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_drv_setrate(struct hix5hd2_i2c_priv *priv) 1218c2ecf20Sopenharmony_ci{ 1228c2ecf20Sopenharmony_ci u32 rate, val; 1238c2ecf20Sopenharmony_ci u32 scl, sysclock; 1248c2ecf20Sopenharmony_ci 1258c2ecf20Sopenharmony_ci /* close all i2c interrupt */ 1268c2ecf20Sopenharmony_ci val = readl_relaxed(priv->regs + HIX5I2C_CTRL); 1278c2ecf20Sopenharmony_ci writel_relaxed(val & (~I2C_UNMASK_TOTAL), priv->regs + HIX5I2C_CTRL); 1288c2ecf20Sopenharmony_ci 1298c2ecf20Sopenharmony_ci rate = priv->freq; 1308c2ecf20Sopenharmony_ci sysclock = clk_get_rate(priv->clk); 1318c2ecf20Sopenharmony_ci scl = (sysclock / (rate * 2)) / 2 - 1; 1328c2ecf20Sopenharmony_ci writel_relaxed(scl, priv->regs + HIX5I2C_SCL_H); 1338c2ecf20Sopenharmony_ci writel_relaxed(scl, priv->regs + HIX5I2C_SCL_L); 1348c2ecf20Sopenharmony_ci 1358c2ecf20Sopenharmony_ci /* restore original interrupt*/ 1368c2ecf20Sopenharmony_ci writel_relaxed(val, priv->regs + HIX5I2C_CTRL); 1378c2ecf20Sopenharmony_ci 1388c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "%s: sysclock=%d, rate=%d, scl=%d\n", 1398c2ecf20Sopenharmony_ci __func__, sysclock, rate, scl); 1408c2ecf20Sopenharmony_ci} 1418c2ecf20Sopenharmony_ci 1428c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_init(struct hix5hd2_i2c_priv *priv) 1438c2ecf20Sopenharmony_ci{ 1448c2ecf20Sopenharmony_ci hix5hd2_i2c_disable_irq(priv); 1458c2ecf20Sopenharmony_ci hix5hd2_i2c_drv_setrate(priv); 1468c2ecf20Sopenharmony_ci hix5hd2_i2c_clr_all_irq(priv); 1478c2ecf20Sopenharmony_ci hix5hd2_i2c_enable_irq(priv); 1488c2ecf20Sopenharmony_ci} 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_reset(struct hix5hd2_i2c_priv *priv) 1518c2ecf20Sopenharmony_ci{ 1528c2ecf20Sopenharmony_ci clk_disable_unprepare(priv->clk); 1538c2ecf20Sopenharmony_ci msleep(20); 1548c2ecf20Sopenharmony_ci clk_prepare_enable(priv->clk); 1558c2ecf20Sopenharmony_ci hix5hd2_i2c_init(priv); 1568c2ecf20Sopenharmony_ci} 1578c2ecf20Sopenharmony_ci 1588c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_wait_bus_idle(struct hix5hd2_i2c_priv *priv) 1598c2ecf20Sopenharmony_ci{ 1608c2ecf20Sopenharmony_ci unsigned long stop_time; 1618c2ecf20Sopenharmony_ci u32 int_status; 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci /* wait for 100 milli seconds for the bus to be idle */ 1648c2ecf20Sopenharmony_ci stop_time = jiffies + msecs_to_jiffies(100); 1658c2ecf20Sopenharmony_ci do { 1668c2ecf20Sopenharmony_ci int_status = hix5hd2_i2c_clr_pend_irq(priv); 1678c2ecf20Sopenharmony_ci if (!(int_status & I2C_BUSY)) 1688c2ecf20Sopenharmony_ci return 0; 1698c2ecf20Sopenharmony_ci 1708c2ecf20Sopenharmony_ci usleep_range(50, 200); 1718c2ecf20Sopenharmony_ci } while (time_before(jiffies, stop_time)); 1728c2ecf20Sopenharmony_ci 1738c2ecf20Sopenharmony_ci return -EBUSY; 1748c2ecf20Sopenharmony_ci} 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_cistatic void hix5hd2_rw_over(struct hix5hd2_i2c_priv *priv) 1778c2ecf20Sopenharmony_ci{ 1788c2ecf20Sopenharmony_ci if (priv->state == HIX5I2C_STAT_SND_STOP) 1798c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "%s: rw and send stop over\n", __func__); 1808c2ecf20Sopenharmony_ci else 1818c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "%s: have not data to send\n", __func__); 1828c2ecf20Sopenharmony_ci 1838c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_RW_SUCCESS; 1848c2ecf20Sopenharmony_ci priv->err = 0; 1858c2ecf20Sopenharmony_ci} 1868c2ecf20Sopenharmony_ci 1878c2ecf20Sopenharmony_cistatic void hix5hd2_rw_handle_stop(struct hix5hd2_i2c_priv *priv) 1888c2ecf20Sopenharmony_ci{ 1898c2ecf20Sopenharmony_ci if (priv->stop) { 1908c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_SND_STOP; 1918c2ecf20Sopenharmony_ci writel_relaxed(I2C_STOP, priv->regs + HIX5I2C_COM); 1928c2ecf20Sopenharmony_ci } else { 1938c2ecf20Sopenharmony_ci hix5hd2_rw_over(priv); 1948c2ecf20Sopenharmony_ci } 1958c2ecf20Sopenharmony_ci} 1968c2ecf20Sopenharmony_ci 1978c2ecf20Sopenharmony_cistatic void hix5hd2_read_handle(struct hix5hd2_i2c_priv *priv) 1988c2ecf20Sopenharmony_ci{ 1998c2ecf20Sopenharmony_ci if (priv->msg_len == 1) { 2008c2ecf20Sopenharmony_ci /* the last byte don't need send ACK */ 2018c2ecf20Sopenharmony_ci writel_relaxed(I2C_READ | I2C_NO_ACK, priv->regs + HIX5I2C_COM); 2028c2ecf20Sopenharmony_ci } else if (priv->msg_len > 1) { 2038c2ecf20Sopenharmony_ci /* if i2c master receive data will send ACK */ 2048c2ecf20Sopenharmony_ci writel_relaxed(I2C_READ, priv->regs + HIX5I2C_COM); 2058c2ecf20Sopenharmony_ci } else { 2068c2ecf20Sopenharmony_ci hix5hd2_rw_handle_stop(priv); 2078c2ecf20Sopenharmony_ci } 2088c2ecf20Sopenharmony_ci} 2098c2ecf20Sopenharmony_ci 2108c2ecf20Sopenharmony_cistatic void hix5hd2_write_handle(struct hix5hd2_i2c_priv *priv) 2118c2ecf20Sopenharmony_ci{ 2128c2ecf20Sopenharmony_ci u8 data; 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci if (priv->msg_len > 0) { 2158c2ecf20Sopenharmony_ci data = priv->msg->buf[priv->msg_idx++]; 2168c2ecf20Sopenharmony_ci writel_relaxed(data, priv->regs + HIX5I2C_TXR); 2178c2ecf20Sopenharmony_ci writel_relaxed(I2C_WRITE, priv->regs + HIX5I2C_COM); 2188c2ecf20Sopenharmony_ci } else { 2198c2ecf20Sopenharmony_ci hix5hd2_rw_handle_stop(priv); 2208c2ecf20Sopenharmony_ci } 2218c2ecf20Sopenharmony_ci} 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_cistatic int hix5hd2_rw_preprocess(struct hix5hd2_i2c_priv *priv) 2248c2ecf20Sopenharmony_ci{ 2258c2ecf20Sopenharmony_ci u8 data; 2268c2ecf20Sopenharmony_ci 2278c2ecf20Sopenharmony_ci if (priv->state == HIX5I2C_STAT_INIT) { 2288c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_RW; 2298c2ecf20Sopenharmony_ci } else if (priv->state == HIX5I2C_STAT_RW) { 2308c2ecf20Sopenharmony_ci if (priv->msg->flags & I2C_M_RD) { 2318c2ecf20Sopenharmony_ci data = readl_relaxed(priv->regs + HIX5I2C_RXR); 2328c2ecf20Sopenharmony_ci priv->msg->buf[priv->msg_idx++] = data; 2338c2ecf20Sopenharmony_ci } 2348c2ecf20Sopenharmony_ci priv->msg_len--; 2358c2ecf20Sopenharmony_ci } else { 2368c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "%s: error: priv->state = %d, msg_len = %d\n", 2378c2ecf20Sopenharmony_ci __func__, priv->state, priv->msg_len); 2388c2ecf20Sopenharmony_ci return -EAGAIN; 2398c2ecf20Sopenharmony_ci } 2408c2ecf20Sopenharmony_ci return 0; 2418c2ecf20Sopenharmony_ci} 2428c2ecf20Sopenharmony_ci 2438c2ecf20Sopenharmony_cistatic irqreturn_t hix5hd2_i2c_irq(int irqno, void *dev_id) 2448c2ecf20Sopenharmony_ci{ 2458c2ecf20Sopenharmony_ci struct hix5hd2_i2c_priv *priv = dev_id; 2468c2ecf20Sopenharmony_ci u32 int_status; 2478c2ecf20Sopenharmony_ci int ret; 2488c2ecf20Sopenharmony_ci 2498c2ecf20Sopenharmony_ci spin_lock(&priv->lock); 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci int_status = hix5hd2_i2c_clr_pend_irq(priv); 2528c2ecf20Sopenharmony_ci 2538c2ecf20Sopenharmony_ci /* handle error */ 2548c2ecf20Sopenharmony_ci if (int_status & I2C_ARBITRATE_INTR) { 2558c2ecf20Sopenharmony_ci /* bus error */ 2568c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "ARB bus loss\n"); 2578c2ecf20Sopenharmony_ci priv->err = -EAGAIN; 2588c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_RW_ERR; 2598c2ecf20Sopenharmony_ci goto stop; 2608c2ecf20Sopenharmony_ci } else if (int_status & I2C_ACK_INTR) { 2618c2ecf20Sopenharmony_ci /* ack error */ 2628c2ecf20Sopenharmony_ci dev_dbg(priv->dev, "No ACK from device\n"); 2638c2ecf20Sopenharmony_ci priv->err = -ENXIO; 2648c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_RW_ERR; 2658c2ecf20Sopenharmony_ci goto stop; 2668c2ecf20Sopenharmony_ci } 2678c2ecf20Sopenharmony_ci 2688c2ecf20Sopenharmony_ci if (int_status & I2C_OVER_INTR) { 2698c2ecf20Sopenharmony_ci if (priv->msg_len > 0) { 2708c2ecf20Sopenharmony_ci ret = hix5hd2_rw_preprocess(priv); 2718c2ecf20Sopenharmony_ci if (ret) { 2728c2ecf20Sopenharmony_ci priv->err = ret; 2738c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_RW_ERR; 2748c2ecf20Sopenharmony_ci goto stop; 2758c2ecf20Sopenharmony_ci } 2768c2ecf20Sopenharmony_ci if (priv->msg->flags & I2C_M_RD) 2778c2ecf20Sopenharmony_ci hix5hd2_read_handle(priv); 2788c2ecf20Sopenharmony_ci else 2798c2ecf20Sopenharmony_ci hix5hd2_write_handle(priv); 2808c2ecf20Sopenharmony_ci } else { 2818c2ecf20Sopenharmony_ci hix5hd2_rw_over(priv); 2828c2ecf20Sopenharmony_ci } 2838c2ecf20Sopenharmony_ci } 2848c2ecf20Sopenharmony_ci 2858c2ecf20Sopenharmony_cistop: 2868c2ecf20Sopenharmony_ci if ((priv->state == HIX5I2C_STAT_RW_SUCCESS && 2878c2ecf20Sopenharmony_ci priv->msg->len == priv->msg_idx) || 2888c2ecf20Sopenharmony_ci (priv->state == HIX5I2C_STAT_RW_ERR)) { 2898c2ecf20Sopenharmony_ci hix5hd2_i2c_disable_irq(priv); 2908c2ecf20Sopenharmony_ci hix5hd2_i2c_clr_pend_irq(priv); 2918c2ecf20Sopenharmony_ci complete(&priv->msg_complete); 2928c2ecf20Sopenharmony_ci } 2938c2ecf20Sopenharmony_ci 2948c2ecf20Sopenharmony_ci spin_unlock(&priv->lock); 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci return IRQ_HANDLED; 2978c2ecf20Sopenharmony_ci} 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_cistatic void hix5hd2_i2c_message_start(struct hix5hd2_i2c_priv *priv, int stop) 3008c2ecf20Sopenharmony_ci{ 3018c2ecf20Sopenharmony_ci unsigned long flags; 3028c2ecf20Sopenharmony_ci 3038c2ecf20Sopenharmony_ci spin_lock_irqsave(&priv->lock, flags); 3048c2ecf20Sopenharmony_ci hix5hd2_i2c_clr_all_irq(priv); 3058c2ecf20Sopenharmony_ci hix5hd2_i2c_enable_irq(priv); 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci writel_relaxed(i2c_8bit_addr_from_msg(priv->msg), 3088c2ecf20Sopenharmony_ci priv->regs + HIX5I2C_TXR); 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci writel_relaxed(I2C_WRITE | I2C_START, priv->regs + HIX5I2C_COM); 3118c2ecf20Sopenharmony_ci spin_unlock_irqrestore(&priv->lock, flags); 3128c2ecf20Sopenharmony_ci} 3138c2ecf20Sopenharmony_ci 3148c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_xfer_msg(struct hix5hd2_i2c_priv *priv, 3158c2ecf20Sopenharmony_ci struct i2c_msg *msgs, int stop) 3168c2ecf20Sopenharmony_ci{ 3178c2ecf20Sopenharmony_ci unsigned long timeout; 3188c2ecf20Sopenharmony_ci int ret; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci priv->msg = msgs; 3218c2ecf20Sopenharmony_ci priv->msg_idx = 0; 3228c2ecf20Sopenharmony_ci priv->msg_len = priv->msg->len; 3238c2ecf20Sopenharmony_ci priv->stop = stop; 3248c2ecf20Sopenharmony_ci priv->err = 0; 3258c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_INIT; 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci reinit_completion(&priv->msg_complete); 3288c2ecf20Sopenharmony_ci hix5hd2_i2c_message_start(priv, stop); 3298c2ecf20Sopenharmony_ci 3308c2ecf20Sopenharmony_ci timeout = wait_for_completion_timeout(&priv->msg_complete, 3318c2ecf20Sopenharmony_ci priv->adap.timeout); 3328c2ecf20Sopenharmony_ci if (timeout == 0) { 3338c2ecf20Sopenharmony_ci priv->state = HIX5I2C_STAT_RW_ERR; 3348c2ecf20Sopenharmony_ci priv->err = -ETIMEDOUT; 3358c2ecf20Sopenharmony_ci dev_warn(priv->dev, "%s timeout=%d\n", 3368c2ecf20Sopenharmony_ci msgs->flags & I2C_M_RD ? "rx" : "tx", 3378c2ecf20Sopenharmony_ci priv->adap.timeout); 3388c2ecf20Sopenharmony_ci } 3398c2ecf20Sopenharmony_ci ret = priv->state; 3408c2ecf20Sopenharmony_ci 3418c2ecf20Sopenharmony_ci /* 3428c2ecf20Sopenharmony_ci * If this is the last message to be transfered (stop == 1) 3438c2ecf20Sopenharmony_ci * Then check if the bus can be brought back to idle. 3448c2ecf20Sopenharmony_ci */ 3458c2ecf20Sopenharmony_ci if (priv->state == HIX5I2C_STAT_RW_SUCCESS && stop) 3468c2ecf20Sopenharmony_ci ret = hix5hd2_i2c_wait_bus_idle(priv); 3478c2ecf20Sopenharmony_ci 3488c2ecf20Sopenharmony_ci if (ret < 0) 3498c2ecf20Sopenharmony_ci hix5hd2_i2c_reset(priv); 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci return priv->err; 3528c2ecf20Sopenharmony_ci} 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_xfer(struct i2c_adapter *adap, 3558c2ecf20Sopenharmony_ci struct i2c_msg *msgs, int num) 3568c2ecf20Sopenharmony_ci{ 3578c2ecf20Sopenharmony_ci struct hix5hd2_i2c_priv *priv = i2c_get_adapdata(adap); 3588c2ecf20Sopenharmony_ci int i, ret, stop; 3598c2ecf20Sopenharmony_ci 3608c2ecf20Sopenharmony_ci pm_runtime_get_sync(priv->dev); 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci for (i = 0; i < num; i++, msgs++) { 3638c2ecf20Sopenharmony_ci stop = (i == num - 1); 3648c2ecf20Sopenharmony_ci ret = hix5hd2_i2c_xfer_msg(priv, msgs, stop); 3658c2ecf20Sopenharmony_ci if (ret < 0) 3668c2ecf20Sopenharmony_ci goto out; 3678c2ecf20Sopenharmony_ci } 3688c2ecf20Sopenharmony_ci 3698c2ecf20Sopenharmony_ci ret = num; 3708c2ecf20Sopenharmony_ci 3718c2ecf20Sopenharmony_ciout: 3728c2ecf20Sopenharmony_ci pm_runtime_mark_last_busy(priv->dev); 3738c2ecf20Sopenharmony_ci pm_runtime_put_autosuspend(priv->dev); 3748c2ecf20Sopenharmony_ci return ret; 3758c2ecf20Sopenharmony_ci} 3768c2ecf20Sopenharmony_ci 3778c2ecf20Sopenharmony_cistatic u32 hix5hd2_i2c_func(struct i2c_adapter *adap) 3788c2ecf20Sopenharmony_ci{ 3798c2ecf20Sopenharmony_ci return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK); 3808c2ecf20Sopenharmony_ci} 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_cistatic const struct i2c_algorithm hix5hd2_i2c_algorithm = { 3838c2ecf20Sopenharmony_ci .master_xfer = hix5hd2_i2c_xfer, 3848c2ecf20Sopenharmony_ci .functionality = hix5hd2_i2c_func, 3858c2ecf20Sopenharmony_ci}; 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_probe(struct platform_device *pdev) 3888c2ecf20Sopenharmony_ci{ 3898c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 3908c2ecf20Sopenharmony_ci struct hix5hd2_i2c_priv *priv; 3918c2ecf20Sopenharmony_ci unsigned int freq; 3928c2ecf20Sopenharmony_ci int irq, ret; 3938c2ecf20Sopenharmony_ci 3948c2ecf20Sopenharmony_ci priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL); 3958c2ecf20Sopenharmony_ci if (!priv) 3968c2ecf20Sopenharmony_ci return -ENOMEM; 3978c2ecf20Sopenharmony_ci 3988c2ecf20Sopenharmony_ci if (of_property_read_u32(np, "clock-frequency", &freq)) { 3998c2ecf20Sopenharmony_ci /* use 100k as default value */ 4008c2ecf20Sopenharmony_ci priv->freq = I2C_MAX_STANDARD_MODE_FREQ; 4018c2ecf20Sopenharmony_ci } else { 4028c2ecf20Sopenharmony_ci if (freq > I2C_MAX_FAST_MODE_FREQ) { 4038c2ecf20Sopenharmony_ci priv->freq = I2C_MAX_FAST_MODE_FREQ; 4048c2ecf20Sopenharmony_ci dev_warn(priv->dev, "use max freq %d instead\n", 4058c2ecf20Sopenharmony_ci I2C_MAX_FAST_MODE_FREQ); 4068c2ecf20Sopenharmony_ci } else { 4078c2ecf20Sopenharmony_ci priv->freq = freq; 4088c2ecf20Sopenharmony_ci } 4098c2ecf20Sopenharmony_ci } 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci priv->regs = devm_platform_ioremap_resource(pdev, 0); 4128c2ecf20Sopenharmony_ci if (IS_ERR(priv->regs)) 4138c2ecf20Sopenharmony_ci return PTR_ERR(priv->regs); 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci irq = platform_get_irq(pdev, 0); 4168c2ecf20Sopenharmony_ci if (irq < 0) 4178c2ecf20Sopenharmony_ci return irq; 4188c2ecf20Sopenharmony_ci 4198c2ecf20Sopenharmony_ci priv->clk = devm_clk_get(&pdev->dev, NULL); 4208c2ecf20Sopenharmony_ci if (IS_ERR(priv->clk)) { 4218c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "cannot get clock\n"); 4228c2ecf20Sopenharmony_ci return PTR_ERR(priv->clk); 4238c2ecf20Sopenharmony_ci } 4248c2ecf20Sopenharmony_ci clk_prepare_enable(priv->clk); 4258c2ecf20Sopenharmony_ci 4268c2ecf20Sopenharmony_ci strlcpy(priv->adap.name, "hix5hd2-i2c", sizeof(priv->adap.name)); 4278c2ecf20Sopenharmony_ci priv->dev = &pdev->dev; 4288c2ecf20Sopenharmony_ci priv->adap.owner = THIS_MODULE; 4298c2ecf20Sopenharmony_ci priv->adap.algo = &hix5hd2_i2c_algorithm; 4308c2ecf20Sopenharmony_ci priv->adap.retries = 3; 4318c2ecf20Sopenharmony_ci priv->adap.dev.of_node = np; 4328c2ecf20Sopenharmony_ci priv->adap.algo_data = priv; 4338c2ecf20Sopenharmony_ci priv->adap.dev.parent = &pdev->dev; 4348c2ecf20Sopenharmony_ci i2c_set_adapdata(&priv->adap, priv); 4358c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, priv); 4368c2ecf20Sopenharmony_ci spin_lock_init(&priv->lock); 4378c2ecf20Sopenharmony_ci init_completion(&priv->msg_complete); 4388c2ecf20Sopenharmony_ci 4398c2ecf20Sopenharmony_ci hix5hd2_i2c_init(priv); 4408c2ecf20Sopenharmony_ci 4418c2ecf20Sopenharmony_ci ret = devm_request_irq(&pdev->dev, irq, hix5hd2_i2c_irq, 4428c2ecf20Sopenharmony_ci IRQF_NO_SUSPEND, dev_name(&pdev->dev), priv); 4438c2ecf20Sopenharmony_ci if (ret != 0) { 4448c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "cannot request HS-I2C IRQ %d\n", irq); 4458c2ecf20Sopenharmony_ci goto err_clk; 4468c2ecf20Sopenharmony_ci } 4478c2ecf20Sopenharmony_ci 4488c2ecf20Sopenharmony_ci pm_runtime_set_autosuspend_delay(priv->dev, MSEC_PER_SEC); 4498c2ecf20Sopenharmony_ci pm_runtime_use_autosuspend(priv->dev); 4508c2ecf20Sopenharmony_ci pm_runtime_set_active(priv->dev); 4518c2ecf20Sopenharmony_ci pm_runtime_enable(priv->dev); 4528c2ecf20Sopenharmony_ci 4538c2ecf20Sopenharmony_ci ret = i2c_add_adapter(&priv->adap); 4548c2ecf20Sopenharmony_ci if (ret < 0) 4558c2ecf20Sopenharmony_ci goto err_runtime; 4568c2ecf20Sopenharmony_ci 4578c2ecf20Sopenharmony_ci return ret; 4588c2ecf20Sopenharmony_ci 4598c2ecf20Sopenharmony_cierr_runtime: 4608c2ecf20Sopenharmony_ci pm_runtime_disable(priv->dev); 4618c2ecf20Sopenharmony_ci pm_runtime_set_suspended(priv->dev); 4628c2ecf20Sopenharmony_cierr_clk: 4638c2ecf20Sopenharmony_ci clk_disable_unprepare(priv->clk); 4648c2ecf20Sopenharmony_ci return ret; 4658c2ecf20Sopenharmony_ci} 4668c2ecf20Sopenharmony_ci 4678c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_remove(struct platform_device *pdev) 4688c2ecf20Sopenharmony_ci{ 4698c2ecf20Sopenharmony_ci struct hix5hd2_i2c_priv *priv = platform_get_drvdata(pdev); 4708c2ecf20Sopenharmony_ci 4718c2ecf20Sopenharmony_ci i2c_del_adapter(&priv->adap); 4728c2ecf20Sopenharmony_ci pm_runtime_disable(priv->dev); 4738c2ecf20Sopenharmony_ci pm_runtime_set_suspended(priv->dev); 4748c2ecf20Sopenharmony_ci clk_disable_unprepare(priv->clk); 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci return 0; 4778c2ecf20Sopenharmony_ci} 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_ci#ifdef CONFIG_PM 4808c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_runtime_suspend(struct device *dev) 4818c2ecf20Sopenharmony_ci{ 4828c2ecf20Sopenharmony_ci struct hix5hd2_i2c_priv *priv = dev_get_drvdata(dev); 4838c2ecf20Sopenharmony_ci 4848c2ecf20Sopenharmony_ci clk_disable_unprepare(priv->clk); 4858c2ecf20Sopenharmony_ci 4868c2ecf20Sopenharmony_ci return 0; 4878c2ecf20Sopenharmony_ci} 4888c2ecf20Sopenharmony_ci 4898c2ecf20Sopenharmony_cistatic int hix5hd2_i2c_runtime_resume(struct device *dev) 4908c2ecf20Sopenharmony_ci{ 4918c2ecf20Sopenharmony_ci struct hix5hd2_i2c_priv *priv = dev_get_drvdata(dev); 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci clk_prepare_enable(priv->clk); 4948c2ecf20Sopenharmony_ci hix5hd2_i2c_init(priv); 4958c2ecf20Sopenharmony_ci 4968c2ecf20Sopenharmony_ci return 0; 4978c2ecf20Sopenharmony_ci} 4988c2ecf20Sopenharmony_ci#endif 4998c2ecf20Sopenharmony_ci 5008c2ecf20Sopenharmony_cistatic const struct dev_pm_ops hix5hd2_i2c_pm_ops = { 5018c2ecf20Sopenharmony_ci SET_RUNTIME_PM_OPS(hix5hd2_i2c_runtime_suspend, 5028c2ecf20Sopenharmony_ci hix5hd2_i2c_runtime_resume, 5038c2ecf20Sopenharmony_ci NULL) 5048c2ecf20Sopenharmony_ci}; 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_cistatic const struct of_device_id hix5hd2_i2c_match[] = { 5078c2ecf20Sopenharmony_ci { .compatible = "hisilicon,hix5hd2-i2c" }, 5088c2ecf20Sopenharmony_ci {}, 5098c2ecf20Sopenharmony_ci}; 5108c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, hix5hd2_i2c_match); 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_cistatic struct platform_driver hix5hd2_i2c_driver = { 5138c2ecf20Sopenharmony_ci .probe = hix5hd2_i2c_probe, 5148c2ecf20Sopenharmony_ci .remove = hix5hd2_i2c_remove, 5158c2ecf20Sopenharmony_ci .driver = { 5168c2ecf20Sopenharmony_ci .name = "hix5hd2-i2c", 5178c2ecf20Sopenharmony_ci .pm = &hix5hd2_i2c_pm_ops, 5188c2ecf20Sopenharmony_ci .of_match_table = hix5hd2_i2c_match, 5198c2ecf20Sopenharmony_ci }, 5208c2ecf20Sopenharmony_ci}; 5218c2ecf20Sopenharmony_ci 5228c2ecf20Sopenharmony_cimodule_platform_driver(hix5hd2_i2c_driver); 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Hix5hd2 I2C Bus driver"); 5258c2ecf20Sopenharmony_ciMODULE_AUTHOR("Wei Yan <sledge.yanwei@huawei.com>"); 5268c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL"); 5278c2ecf20Sopenharmony_ciMODULE_ALIAS("platform:hix5hd2-i2c"); 528