18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Renesas Solutions Highlander FPGA I2C/SMBus support.
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Supported devices: R0P7780LC0011RL, R0P7785LC0011RL
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (C) 2008  Paul Mundt
88c2ecf20Sopenharmony_ci * Copyright (C) 2008  Renesas Solutions Corp.
98c2ecf20Sopenharmony_ci * Copyright (C) 2008  Atom Create Engineering Co., Ltd.
108c2ecf20Sopenharmony_ci */
118c2ecf20Sopenharmony_ci#include <linux/module.h>
128c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
138c2ecf20Sopenharmony_ci#include <linux/i2c.h>
148c2ecf20Sopenharmony_ci#include <linux/platform_device.h>
158c2ecf20Sopenharmony_ci#include <linux/completion.h>
168c2ecf20Sopenharmony_ci#include <linux/io.h>
178c2ecf20Sopenharmony_ci#include <linux/delay.h>
188c2ecf20Sopenharmony_ci#include <linux/slab.h>
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#define SMCR		0x00
218c2ecf20Sopenharmony_ci#define SMCR_START	(1 << 0)
228c2ecf20Sopenharmony_ci#define SMCR_IRIC	(1 << 1)
238c2ecf20Sopenharmony_ci#define SMCR_BBSY	(1 << 2)
248c2ecf20Sopenharmony_ci#define SMCR_ACKE	(1 << 3)
258c2ecf20Sopenharmony_ci#define SMCR_RST	(1 << 4)
268c2ecf20Sopenharmony_ci#define SMCR_IEIC	(1 << 6)
278c2ecf20Sopenharmony_ci
288c2ecf20Sopenharmony_ci#define SMSMADR		0x02
298c2ecf20Sopenharmony_ci
308c2ecf20Sopenharmony_ci#define SMMR		0x04
318c2ecf20Sopenharmony_ci#define SMMR_MODE0	(1 << 0)
328c2ecf20Sopenharmony_ci#define SMMR_MODE1	(1 << 1)
338c2ecf20Sopenharmony_ci#define SMMR_CAP	(1 << 3)
348c2ecf20Sopenharmony_ci#define SMMR_TMMD	(1 << 4)
358c2ecf20Sopenharmony_ci#define SMMR_SP		(1 << 7)
368c2ecf20Sopenharmony_ci
378c2ecf20Sopenharmony_ci#define SMSADR		0x06
388c2ecf20Sopenharmony_ci#define SMTRDR		0x46
398c2ecf20Sopenharmony_ci
408c2ecf20Sopenharmony_cistruct highlander_i2c_dev {
418c2ecf20Sopenharmony_ci	struct device		*dev;
428c2ecf20Sopenharmony_ci	void __iomem		*base;
438c2ecf20Sopenharmony_ci	struct i2c_adapter	adapter;
448c2ecf20Sopenharmony_ci	struct completion	cmd_complete;
458c2ecf20Sopenharmony_ci	unsigned long		last_read_time;
468c2ecf20Sopenharmony_ci	int			irq;
478c2ecf20Sopenharmony_ci	u8			*buf;
488c2ecf20Sopenharmony_ci	size_t			buf_len;
498c2ecf20Sopenharmony_ci};
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_cistatic bool iic_force_poll, iic_force_normal;
528c2ecf20Sopenharmony_cistatic int iic_timeout = 1000, iic_read_delay;
538c2ecf20Sopenharmony_ci
548c2ecf20Sopenharmony_cistatic inline void highlander_i2c_irq_enable(struct highlander_i2c_dev *dev)
558c2ecf20Sopenharmony_ci{
568c2ecf20Sopenharmony_ci	iowrite16(ioread16(dev->base + SMCR) | SMCR_IEIC, dev->base + SMCR);
578c2ecf20Sopenharmony_ci}
588c2ecf20Sopenharmony_ci
598c2ecf20Sopenharmony_cistatic inline void highlander_i2c_irq_disable(struct highlander_i2c_dev *dev)
608c2ecf20Sopenharmony_ci{
618c2ecf20Sopenharmony_ci	iowrite16(ioread16(dev->base + SMCR) & ~SMCR_IEIC, dev->base + SMCR);
628c2ecf20Sopenharmony_ci}
638c2ecf20Sopenharmony_ci
648c2ecf20Sopenharmony_cistatic inline void highlander_i2c_start(struct highlander_i2c_dev *dev)
658c2ecf20Sopenharmony_ci{
668c2ecf20Sopenharmony_ci	iowrite16(ioread16(dev->base + SMCR) | SMCR_START, dev->base + SMCR);
678c2ecf20Sopenharmony_ci}
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_cistatic inline void highlander_i2c_done(struct highlander_i2c_dev *dev)
708c2ecf20Sopenharmony_ci{
718c2ecf20Sopenharmony_ci	iowrite16(ioread16(dev->base + SMCR) | SMCR_IRIC, dev->base + SMCR);
728c2ecf20Sopenharmony_ci}
738c2ecf20Sopenharmony_ci
748c2ecf20Sopenharmony_cistatic void highlander_i2c_setup(struct highlander_i2c_dev *dev)
758c2ecf20Sopenharmony_ci{
768c2ecf20Sopenharmony_ci	u16 smmr;
778c2ecf20Sopenharmony_ci
788c2ecf20Sopenharmony_ci	smmr = ioread16(dev->base + SMMR);
798c2ecf20Sopenharmony_ci	smmr |= SMMR_TMMD;
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	if (iic_force_normal)
828c2ecf20Sopenharmony_ci		smmr &= ~SMMR_SP;
838c2ecf20Sopenharmony_ci	else
848c2ecf20Sopenharmony_ci		smmr |= SMMR_SP;
858c2ecf20Sopenharmony_ci
868c2ecf20Sopenharmony_ci	iowrite16(smmr, dev->base + SMMR);
878c2ecf20Sopenharmony_ci}
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_cistatic void smbus_write_data(u8 *src, u16 *dst, int len)
908c2ecf20Sopenharmony_ci{
918c2ecf20Sopenharmony_ci	for (; len > 1; len -= 2) {
928c2ecf20Sopenharmony_ci		*dst++ = be16_to_cpup((__be16 *)src);
938c2ecf20Sopenharmony_ci		src += 2;
948c2ecf20Sopenharmony_ci	}
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	if (len)
978c2ecf20Sopenharmony_ci		*dst = *src << 8;
988c2ecf20Sopenharmony_ci}
998c2ecf20Sopenharmony_ci
1008c2ecf20Sopenharmony_cistatic void smbus_read_data(u16 *src, u8 *dst, int len)
1018c2ecf20Sopenharmony_ci{
1028c2ecf20Sopenharmony_ci	for (; len > 1; len -= 2) {
1038c2ecf20Sopenharmony_ci		*(__be16 *)dst = cpu_to_be16p(src++);
1048c2ecf20Sopenharmony_ci		dst += 2;
1058c2ecf20Sopenharmony_ci	}
1068c2ecf20Sopenharmony_ci
1078c2ecf20Sopenharmony_ci	if (len)
1088c2ecf20Sopenharmony_ci		*dst = *src >> 8;
1098c2ecf20Sopenharmony_ci}
1108c2ecf20Sopenharmony_ci
1118c2ecf20Sopenharmony_cistatic void highlander_i2c_command(struct highlander_i2c_dev *dev,
1128c2ecf20Sopenharmony_ci				   u8 command, int len)
1138c2ecf20Sopenharmony_ci{
1148c2ecf20Sopenharmony_ci	unsigned int i;
1158c2ecf20Sopenharmony_ci	u16 cmd = (command << 8) | command;
1168c2ecf20Sopenharmony_ci
1178c2ecf20Sopenharmony_ci	for (i = 0; i < len; i += 2) {
1188c2ecf20Sopenharmony_ci		if (len - i == 1)
1198c2ecf20Sopenharmony_ci			cmd = command << 8;
1208c2ecf20Sopenharmony_ci		iowrite16(cmd, dev->base + SMSADR + i);
1218c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "command data[%x] 0x%04x\n", i/2, cmd);
1228c2ecf20Sopenharmony_ci	}
1238c2ecf20Sopenharmony_ci}
1248c2ecf20Sopenharmony_ci
1258c2ecf20Sopenharmony_cistatic int highlander_i2c_wait_for_bbsy(struct highlander_i2c_dev *dev)
1268c2ecf20Sopenharmony_ci{
1278c2ecf20Sopenharmony_ci	unsigned long timeout;
1288c2ecf20Sopenharmony_ci
1298c2ecf20Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(iic_timeout);
1308c2ecf20Sopenharmony_ci	while (ioread16(dev->base + SMCR) & SMCR_BBSY) {
1318c2ecf20Sopenharmony_ci		if (time_after(jiffies, timeout)) {
1328c2ecf20Sopenharmony_ci			dev_warn(dev->dev, "timeout waiting for bus ready\n");
1338c2ecf20Sopenharmony_ci			return -ETIMEDOUT;
1348c2ecf20Sopenharmony_ci		}
1358c2ecf20Sopenharmony_ci
1368c2ecf20Sopenharmony_ci		msleep(1);
1378c2ecf20Sopenharmony_ci	}
1388c2ecf20Sopenharmony_ci
1398c2ecf20Sopenharmony_ci	return 0;
1408c2ecf20Sopenharmony_ci}
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_cistatic int highlander_i2c_reset(struct highlander_i2c_dev *dev)
1438c2ecf20Sopenharmony_ci{
1448c2ecf20Sopenharmony_ci	iowrite16(ioread16(dev->base + SMCR) | SMCR_RST, dev->base + SMCR);
1458c2ecf20Sopenharmony_ci	return highlander_i2c_wait_for_bbsy(dev);
1468c2ecf20Sopenharmony_ci}
1478c2ecf20Sopenharmony_ci
1488c2ecf20Sopenharmony_cistatic int highlander_i2c_wait_for_ack(struct highlander_i2c_dev *dev)
1498c2ecf20Sopenharmony_ci{
1508c2ecf20Sopenharmony_ci	u16 tmp = ioread16(dev->base + SMCR);
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci	if ((tmp & (SMCR_IRIC | SMCR_ACKE)) == SMCR_ACKE) {
1538c2ecf20Sopenharmony_ci		dev_warn(dev->dev, "ack abnormality\n");
1548c2ecf20Sopenharmony_ci		return highlander_i2c_reset(dev);
1558c2ecf20Sopenharmony_ci	}
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci	return 0;
1588c2ecf20Sopenharmony_ci}
1598c2ecf20Sopenharmony_ci
1608c2ecf20Sopenharmony_cistatic irqreturn_t highlander_i2c_irq(int irq, void *dev_id)
1618c2ecf20Sopenharmony_ci{
1628c2ecf20Sopenharmony_ci	struct highlander_i2c_dev *dev = dev_id;
1638c2ecf20Sopenharmony_ci
1648c2ecf20Sopenharmony_ci	highlander_i2c_done(dev);
1658c2ecf20Sopenharmony_ci	complete(&dev->cmd_complete);
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	return IRQ_HANDLED;
1688c2ecf20Sopenharmony_ci}
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_cistatic void highlander_i2c_poll(struct highlander_i2c_dev *dev)
1718c2ecf20Sopenharmony_ci{
1728c2ecf20Sopenharmony_ci	unsigned long timeout;
1738c2ecf20Sopenharmony_ci	u16 smcr;
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci	timeout = jiffies + msecs_to_jiffies(iic_timeout);
1768c2ecf20Sopenharmony_ci	for (;;) {
1778c2ecf20Sopenharmony_ci		smcr = ioread16(dev->base + SMCR);
1788c2ecf20Sopenharmony_ci
1798c2ecf20Sopenharmony_ci		/*
1808c2ecf20Sopenharmony_ci		 * Don't bother checking ACKE here, this and the reset
1818c2ecf20Sopenharmony_ci		 * are handled in highlander_i2c_wait_xfer_done() when
1828c2ecf20Sopenharmony_ci		 * waiting for the ACK.
1838c2ecf20Sopenharmony_ci		 */
1848c2ecf20Sopenharmony_ci
1858c2ecf20Sopenharmony_ci		if (smcr & SMCR_IRIC)
1868c2ecf20Sopenharmony_ci			return;
1878c2ecf20Sopenharmony_ci		if (time_after(jiffies, timeout))
1888c2ecf20Sopenharmony_ci			break;
1898c2ecf20Sopenharmony_ci
1908c2ecf20Sopenharmony_ci		cpu_relax();
1918c2ecf20Sopenharmony_ci		cond_resched();
1928c2ecf20Sopenharmony_ci	}
1938c2ecf20Sopenharmony_ci
1948c2ecf20Sopenharmony_ci	dev_err(dev->dev, "polling timed out\n");
1958c2ecf20Sopenharmony_ci}
1968c2ecf20Sopenharmony_ci
1978c2ecf20Sopenharmony_cistatic inline int highlander_i2c_wait_xfer_done(struct highlander_i2c_dev *dev)
1988c2ecf20Sopenharmony_ci{
1998c2ecf20Sopenharmony_ci	if (dev->irq)
2008c2ecf20Sopenharmony_ci		wait_for_completion_timeout(&dev->cmd_complete,
2018c2ecf20Sopenharmony_ci					  msecs_to_jiffies(iic_timeout));
2028c2ecf20Sopenharmony_ci	else
2038c2ecf20Sopenharmony_ci		/* busy looping, the IRQ of champions */
2048c2ecf20Sopenharmony_ci		highlander_i2c_poll(dev);
2058c2ecf20Sopenharmony_ci
2068c2ecf20Sopenharmony_ci	return highlander_i2c_wait_for_ack(dev);
2078c2ecf20Sopenharmony_ci}
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_cistatic int highlander_i2c_read(struct highlander_i2c_dev *dev)
2108c2ecf20Sopenharmony_ci{
2118c2ecf20Sopenharmony_ci	int i, cnt;
2128c2ecf20Sopenharmony_ci	u16 data[16];
2138c2ecf20Sopenharmony_ci
2148c2ecf20Sopenharmony_ci	if (highlander_i2c_wait_for_bbsy(dev))
2158c2ecf20Sopenharmony_ci		return -EAGAIN;
2168c2ecf20Sopenharmony_ci
2178c2ecf20Sopenharmony_ci	highlander_i2c_start(dev);
2188c2ecf20Sopenharmony_ci
2198c2ecf20Sopenharmony_ci	if (highlander_i2c_wait_xfer_done(dev)) {
2208c2ecf20Sopenharmony_ci		dev_err(dev->dev, "Arbitration loss\n");
2218c2ecf20Sopenharmony_ci		return -EAGAIN;
2228c2ecf20Sopenharmony_ci	}
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	/*
2258c2ecf20Sopenharmony_ci	 * The R0P7780LC0011RL FPGA needs a significant delay between
2268c2ecf20Sopenharmony_ci	 * data read cycles, otherwise the transceiver gets confused and
2278c2ecf20Sopenharmony_ci	 * garbage is returned when the read is subsequently aborted.
2288c2ecf20Sopenharmony_ci	 *
2298c2ecf20Sopenharmony_ci	 * It is not sufficient to wait for BBSY.
2308c2ecf20Sopenharmony_ci	 *
2318c2ecf20Sopenharmony_ci	 * While this generally only applies to the older SH7780-based
2328c2ecf20Sopenharmony_ci	 * Highlanders, the same issue can be observed on SH7785 ones,
2338c2ecf20Sopenharmony_ci	 * albeit less frequently. SH7780-based Highlanders may need
2348c2ecf20Sopenharmony_ci	 * this to be as high as 1000 ms.
2358c2ecf20Sopenharmony_ci	 */
2368c2ecf20Sopenharmony_ci	if (iic_read_delay && time_before(jiffies, dev->last_read_time +
2378c2ecf20Sopenharmony_ci				 msecs_to_jiffies(iic_read_delay)))
2388c2ecf20Sopenharmony_ci		msleep(jiffies_to_msecs((dev->last_read_time +
2398c2ecf20Sopenharmony_ci				msecs_to_jiffies(iic_read_delay)) - jiffies));
2408c2ecf20Sopenharmony_ci
2418c2ecf20Sopenharmony_ci	cnt = (dev->buf_len + 1) >> 1;
2428c2ecf20Sopenharmony_ci	for (i = 0; i < cnt; i++) {
2438c2ecf20Sopenharmony_ci		data[i] = ioread16(dev->base + SMTRDR + (i * sizeof(u16)));
2448c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "read data[%x] 0x%04x\n", i, data[i]);
2458c2ecf20Sopenharmony_ci	}
2468c2ecf20Sopenharmony_ci
2478c2ecf20Sopenharmony_ci	smbus_read_data(data, dev->buf, dev->buf_len);
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_ci	dev->last_read_time = jiffies;
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci	return 0;
2528c2ecf20Sopenharmony_ci}
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_cistatic int highlander_i2c_write(struct highlander_i2c_dev *dev)
2558c2ecf20Sopenharmony_ci{
2568c2ecf20Sopenharmony_ci	int i, cnt;
2578c2ecf20Sopenharmony_ci	u16 data[16];
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci	smbus_write_data(dev->buf, data, dev->buf_len);
2608c2ecf20Sopenharmony_ci
2618c2ecf20Sopenharmony_ci	cnt = (dev->buf_len + 1) >> 1;
2628c2ecf20Sopenharmony_ci	for (i = 0; i < cnt; i++) {
2638c2ecf20Sopenharmony_ci		iowrite16(data[i], dev->base + SMTRDR + (i * sizeof(u16)));
2648c2ecf20Sopenharmony_ci		dev_dbg(dev->dev, "write data[%x] 0x%04x\n", i, data[i]);
2658c2ecf20Sopenharmony_ci	}
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci	if (highlander_i2c_wait_for_bbsy(dev))
2688c2ecf20Sopenharmony_ci		return -EAGAIN;
2698c2ecf20Sopenharmony_ci
2708c2ecf20Sopenharmony_ci	highlander_i2c_start(dev);
2718c2ecf20Sopenharmony_ci
2728c2ecf20Sopenharmony_ci	return highlander_i2c_wait_xfer_done(dev);
2738c2ecf20Sopenharmony_ci}
2748c2ecf20Sopenharmony_ci
2758c2ecf20Sopenharmony_cistatic int highlander_i2c_smbus_xfer(struct i2c_adapter *adap, u16 addr,
2768c2ecf20Sopenharmony_ci				  unsigned short flags, char read_write,
2778c2ecf20Sopenharmony_ci				  u8 command, int size,
2788c2ecf20Sopenharmony_ci				  union i2c_smbus_data *data)
2798c2ecf20Sopenharmony_ci{
2808c2ecf20Sopenharmony_ci	struct highlander_i2c_dev *dev = i2c_get_adapdata(adap);
2818c2ecf20Sopenharmony_ci	u16 tmp;
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci	init_completion(&dev->cmd_complete);
2848c2ecf20Sopenharmony_ci
2858c2ecf20Sopenharmony_ci	dev_dbg(dev->dev, "addr %04x, command %02x, read_write %d, size %d\n",
2868c2ecf20Sopenharmony_ci		addr, command, read_write, size);
2878c2ecf20Sopenharmony_ci
2888c2ecf20Sopenharmony_ci	/*
2898c2ecf20Sopenharmony_ci	 * Set up the buffer and transfer size
2908c2ecf20Sopenharmony_ci	 */
2918c2ecf20Sopenharmony_ci	switch (size) {
2928c2ecf20Sopenharmony_ci	case I2C_SMBUS_BYTE_DATA:
2938c2ecf20Sopenharmony_ci		dev->buf = &data->byte;
2948c2ecf20Sopenharmony_ci		dev->buf_len = 1;
2958c2ecf20Sopenharmony_ci		break;
2968c2ecf20Sopenharmony_ci	case I2C_SMBUS_I2C_BLOCK_DATA:
2978c2ecf20Sopenharmony_ci		dev->buf = &data->block[1];
2988c2ecf20Sopenharmony_ci		dev->buf_len = data->block[0];
2998c2ecf20Sopenharmony_ci		break;
3008c2ecf20Sopenharmony_ci	default:
3018c2ecf20Sopenharmony_ci		dev_err(dev->dev, "unsupported command %d\n", size);
3028c2ecf20Sopenharmony_ci		return -EINVAL;
3038c2ecf20Sopenharmony_ci	}
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci	/*
3068c2ecf20Sopenharmony_ci	 * Encode the mode setting
3078c2ecf20Sopenharmony_ci	 */
3088c2ecf20Sopenharmony_ci	tmp = ioread16(dev->base + SMMR);
3098c2ecf20Sopenharmony_ci	tmp &= ~(SMMR_MODE0 | SMMR_MODE1);
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci	switch (dev->buf_len) {
3128c2ecf20Sopenharmony_ci	case 1:
3138c2ecf20Sopenharmony_ci		/* default */
3148c2ecf20Sopenharmony_ci		break;
3158c2ecf20Sopenharmony_ci	case 8:
3168c2ecf20Sopenharmony_ci		tmp |= SMMR_MODE0;
3178c2ecf20Sopenharmony_ci		break;
3188c2ecf20Sopenharmony_ci	case 16:
3198c2ecf20Sopenharmony_ci		tmp |= SMMR_MODE1;
3208c2ecf20Sopenharmony_ci		break;
3218c2ecf20Sopenharmony_ci	case 32:
3228c2ecf20Sopenharmony_ci		tmp |= (SMMR_MODE0 | SMMR_MODE1);
3238c2ecf20Sopenharmony_ci		break;
3248c2ecf20Sopenharmony_ci	default:
3258c2ecf20Sopenharmony_ci		dev_err(dev->dev, "unsupported xfer size %zu\n", dev->buf_len);
3268c2ecf20Sopenharmony_ci		return -EINVAL;
3278c2ecf20Sopenharmony_ci	}
3288c2ecf20Sopenharmony_ci
3298c2ecf20Sopenharmony_ci	iowrite16(tmp, dev->base + SMMR);
3308c2ecf20Sopenharmony_ci
3318c2ecf20Sopenharmony_ci	/* Ensure we're in a sane state */
3328c2ecf20Sopenharmony_ci	highlander_i2c_done(dev);
3338c2ecf20Sopenharmony_ci
3348c2ecf20Sopenharmony_ci	/* Set slave address */
3358c2ecf20Sopenharmony_ci	iowrite16((addr << 1) | read_write, dev->base + SMSMADR);
3368c2ecf20Sopenharmony_ci
3378c2ecf20Sopenharmony_ci	highlander_i2c_command(dev, command, dev->buf_len);
3388c2ecf20Sopenharmony_ci
3398c2ecf20Sopenharmony_ci	if (read_write == I2C_SMBUS_READ)
3408c2ecf20Sopenharmony_ci		return highlander_i2c_read(dev);
3418c2ecf20Sopenharmony_ci	else
3428c2ecf20Sopenharmony_ci		return highlander_i2c_write(dev);
3438c2ecf20Sopenharmony_ci}
3448c2ecf20Sopenharmony_ci
3458c2ecf20Sopenharmony_cistatic u32 highlander_i2c_func(struct i2c_adapter *adapter)
3468c2ecf20Sopenharmony_ci{
3478c2ecf20Sopenharmony_ci	return I2C_FUNC_SMBUS_BYTE_DATA | I2C_FUNC_SMBUS_I2C_BLOCK;
3488c2ecf20Sopenharmony_ci}
3498c2ecf20Sopenharmony_ci
3508c2ecf20Sopenharmony_cistatic const struct i2c_algorithm highlander_i2c_algo = {
3518c2ecf20Sopenharmony_ci	.smbus_xfer	= highlander_i2c_smbus_xfer,
3528c2ecf20Sopenharmony_ci	.functionality	= highlander_i2c_func,
3538c2ecf20Sopenharmony_ci};
3548c2ecf20Sopenharmony_ci
3558c2ecf20Sopenharmony_cistatic int highlander_i2c_probe(struct platform_device *pdev)
3568c2ecf20Sopenharmony_ci{
3578c2ecf20Sopenharmony_ci	struct highlander_i2c_dev *dev;
3588c2ecf20Sopenharmony_ci	struct i2c_adapter *adap;
3598c2ecf20Sopenharmony_ci	struct resource *res;
3608c2ecf20Sopenharmony_ci	int ret;
3618c2ecf20Sopenharmony_ci
3628c2ecf20Sopenharmony_ci	res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3638c2ecf20Sopenharmony_ci	if (unlikely(!res)) {
3648c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "no mem resource\n");
3658c2ecf20Sopenharmony_ci		return -ENODEV;
3668c2ecf20Sopenharmony_ci	}
3678c2ecf20Sopenharmony_ci
3688c2ecf20Sopenharmony_ci	dev = kzalloc(sizeof(struct highlander_i2c_dev), GFP_KERNEL);
3698c2ecf20Sopenharmony_ci	if (unlikely(!dev))
3708c2ecf20Sopenharmony_ci		return -ENOMEM;
3718c2ecf20Sopenharmony_ci
3728c2ecf20Sopenharmony_ci	dev->base = ioremap(res->start, resource_size(res));
3738c2ecf20Sopenharmony_ci	if (unlikely(!dev->base)) {
3748c2ecf20Sopenharmony_ci		ret = -ENXIO;
3758c2ecf20Sopenharmony_ci		goto err;
3768c2ecf20Sopenharmony_ci	}
3778c2ecf20Sopenharmony_ci
3788c2ecf20Sopenharmony_ci	dev->dev = &pdev->dev;
3798c2ecf20Sopenharmony_ci	platform_set_drvdata(pdev, dev);
3808c2ecf20Sopenharmony_ci
3818c2ecf20Sopenharmony_ci	dev->irq = platform_get_irq(pdev, 0);
3828c2ecf20Sopenharmony_ci	if (dev->irq < 0 || iic_force_poll)
3838c2ecf20Sopenharmony_ci		dev->irq = 0;
3848c2ecf20Sopenharmony_ci
3858c2ecf20Sopenharmony_ci	if (dev->irq) {
3868c2ecf20Sopenharmony_ci		ret = request_irq(dev->irq, highlander_i2c_irq, 0,
3878c2ecf20Sopenharmony_ci				  pdev->name, dev);
3888c2ecf20Sopenharmony_ci		if (unlikely(ret))
3898c2ecf20Sopenharmony_ci			goto err_unmap;
3908c2ecf20Sopenharmony_ci
3918c2ecf20Sopenharmony_ci		highlander_i2c_irq_enable(dev);
3928c2ecf20Sopenharmony_ci	} else {
3938c2ecf20Sopenharmony_ci		dev_notice(&pdev->dev, "no IRQ, using polling mode\n");
3948c2ecf20Sopenharmony_ci		highlander_i2c_irq_disable(dev);
3958c2ecf20Sopenharmony_ci	}
3968c2ecf20Sopenharmony_ci
3978c2ecf20Sopenharmony_ci	dev->last_read_time = jiffies;	/* initial read jiffies */
3988c2ecf20Sopenharmony_ci
3998c2ecf20Sopenharmony_ci	highlander_i2c_setup(dev);
4008c2ecf20Sopenharmony_ci
4018c2ecf20Sopenharmony_ci	adap = &dev->adapter;
4028c2ecf20Sopenharmony_ci	i2c_set_adapdata(adap, dev);
4038c2ecf20Sopenharmony_ci	adap->owner = THIS_MODULE;
4048c2ecf20Sopenharmony_ci	adap->class = I2C_CLASS_HWMON;
4058c2ecf20Sopenharmony_ci	strlcpy(adap->name, "HL FPGA I2C adapter", sizeof(adap->name));
4068c2ecf20Sopenharmony_ci	adap->algo = &highlander_i2c_algo;
4078c2ecf20Sopenharmony_ci	adap->dev.parent = &pdev->dev;
4088c2ecf20Sopenharmony_ci	adap->nr = pdev->id;
4098c2ecf20Sopenharmony_ci
4108c2ecf20Sopenharmony_ci	/*
4118c2ecf20Sopenharmony_ci	 * Reset the adapter
4128c2ecf20Sopenharmony_ci	 */
4138c2ecf20Sopenharmony_ci	ret = highlander_i2c_reset(dev);
4148c2ecf20Sopenharmony_ci	if (unlikely(ret)) {
4158c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "controller didn't come up\n");
4168c2ecf20Sopenharmony_ci		goto err_free_irq;
4178c2ecf20Sopenharmony_ci	}
4188c2ecf20Sopenharmony_ci
4198c2ecf20Sopenharmony_ci	ret = i2c_add_numbered_adapter(adap);
4208c2ecf20Sopenharmony_ci	if (unlikely(ret)) {
4218c2ecf20Sopenharmony_ci		dev_err(&pdev->dev, "failure adding adapter\n");
4228c2ecf20Sopenharmony_ci		goto err_free_irq;
4238c2ecf20Sopenharmony_ci	}
4248c2ecf20Sopenharmony_ci
4258c2ecf20Sopenharmony_ci	return 0;
4268c2ecf20Sopenharmony_ci
4278c2ecf20Sopenharmony_cierr_free_irq:
4288c2ecf20Sopenharmony_ci	if (dev->irq)
4298c2ecf20Sopenharmony_ci		free_irq(dev->irq, dev);
4308c2ecf20Sopenharmony_cierr_unmap:
4318c2ecf20Sopenharmony_ci	iounmap(dev->base);
4328c2ecf20Sopenharmony_cierr:
4338c2ecf20Sopenharmony_ci	kfree(dev);
4348c2ecf20Sopenharmony_ci
4358c2ecf20Sopenharmony_ci	return ret;
4368c2ecf20Sopenharmony_ci}
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_cistatic int highlander_i2c_remove(struct platform_device *pdev)
4398c2ecf20Sopenharmony_ci{
4408c2ecf20Sopenharmony_ci	struct highlander_i2c_dev *dev = platform_get_drvdata(pdev);
4418c2ecf20Sopenharmony_ci
4428c2ecf20Sopenharmony_ci	i2c_del_adapter(&dev->adapter);
4438c2ecf20Sopenharmony_ci
4448c2ecf20Sopenharmony_ci	if (dev->irq)
4458c2ecf20Sopenharmony_ci		free_irq(dev->irq, dev);
4468c2ecf20Sopenharmony_ci
4478c2ecf20Sopenharmony_ci	iounmap(dev->base);
4488c2ecf20Sopenharmony_ci	kfree(dev);
4498c2ecf20Sopenharmony_ci
4508c2ecf20Sopenharmony_ci	return 0;
4518c2ecf20Sopenharmony_ci}
4528c2ecf20Sopenharmony_ci
4538c2ecf20Sopenharmony_cistatic struct platform_driver highlander_i2c_driver = {
4548c2ecf20Sopenharmony_ci	.driver		= {
4558c2ecf20Sopenharmony_ci		.name	= "i2c-highlander",
4568c2ecf20Sopenharmony_ci	},
4578c2ecf20Sopenharmony_ci
4588c2ecf20Sopenharmony_ci	.probe		= highlander_i2c_probe,
4598c2ecf20Sopenharmony_ci	.remove		= highlander_i2c_remove,
4608c2ecf20Sopenharmony_ci};
4618c2ecf20Sopenharmony_ci
4628c2ecf20Sopenharmony_cimodule_platform_driver(highlander_i2c_driver);
4638c2ecf20Sopenharmony_ci
4648c2ecf20Sopenharmony_ciMODULE_AUTHOR("Paul Mundt");
4658c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Renesas Highlander FPGA I2C/SMBus adapter");
4668c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
4678c2ecf20Sopenharmony_ci
4688c2ecf20Sopenharmony_cimodule_param(iic_force_poll, bool, 0);
4698c2ecf20Sopenharmony_cimodule_param(iic_force_normal, bool, 0);
4708c2ecf20Sopenharmony_cimodule_param(iic_timeout, int, 0);
4718c2ecf20Sopenharmony_cimodule_param(iic_read_delay, int, 0);
4728c2ecf20Sopenharmony_ci
4738c2ecf20Sopenharmony_ciMODULE_PARM_DESC(iic_force_poll, "Force polling mode");
4748c2ecf20Sopenharmony_ciMODULE_PARM_DESC(iic_force_normal,
4758c2ecf20Sopenharmony_ci		 "Force normal mode (100 kHz), default is fast mode (400 kHz)");
4768c2ecf20Sopenharmony_ciMODULE_PARM_DESC(iic_timeout, "Set timeout value in msecs (default 1000 ms)");
4778c2ecf20Sopenharmony_ciMODULE_PARM_DESC(iic_read_delay,
4788c2ecf20Sopenharmony_ci		 "Delay between data read cycles (default 0 ms)");
479