18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci * Synopsys DesignWare I2C adapter driver (slave only).
48c2ecf20Sopenharmony_ci *
58c2ecf20Sopenharmony_ci * Based on the Synopsys DesignWare I2C adapter driver (master).
68c2ecf20Sopenharmony_ci *
78c2ecf20Sopenharmony_ci * Copyright (C) 2016 Synopsys Inc.
88c2ecf20Sopenharmony_ci */
98c2ecf20Sopenharmony_ci#include <linux/delay.h>
108c2ecf20Sopenharmony_ci#include <linux/err.h>
118c2ecf20Sopenharmony_ci#include <linux/errno.h>
128c2ecf20Sopenharmony_ci#include <linux/i2c.h>
138c2ecf20Sopenharmony_ci#include <linux/interrupt.h>
148c2ecf20Sopenharmony_ci#include <linux/io.h>
158c2ecf20Sopenharmony_ci#include <linux/module.h>
168c2ecf20Sopenharmony_ci#include <linux/pm_runtime.h>
178c2ecf20Sopenharmony_ci#include <linux/regmap.h>
188c2ecf20Sopenharmony_ci
198c2ecf20Sopenharmony_ci#include "i2c-designware-core.h"
208c2ecf20Sopenharmony_ci
218c2ecf20Sopenharmony_cistatic void i2c_dw_configure_fifo_slave(struct dw_i2c_dev *dev)
228c2ecf20Sopenharmony_ci{
238c2ecf20Sopenharmony_ci	/* Configure Tx/Rx FIFO threshold levels. */
248c2ecf20Sopenharmony_ci	regmap_write(dev->map, DW_IC_TX_TL, 0);
258c2ecf20Sopenharmony_ci	regmap_write(dev->map, DW_IC_RX_TL, 0);
268c2ecf20Sopenharmony_ci
278c2ecf20Sopenharmony_ci	/* Configure the I2C slave. */
288c2ecf20Sopenharmony_ci	regmap_write(dev->map, DW_IC_CON, dev->slave_cfg);
298c2ecf20Sopenharmony_ci	regmap_write(dev->map, DW_IC_INTR_MASK, DW_IC_INTR_SLAVE_MASK);
308c2ecf20Sopenharmony_ci}
318c2ecf20Sopenharmony_ci
328c2ecf20Sopenharmony_ci/**
338c2ecf20Sopenharmony_ci * i2c_dw_init_slave() - Initialize the designware i2c slave hardware
348c2ecf20Sopenharmony_ci * @dev: device private data
358c2ecf20Sopenharmony_ci *
368c2ecf20Sopenharmony_ci * This function configures and enables the I2C in slave mode.
378c2ecf20Sopenharmony_ci * This function is called during I2C init function, and in case of timeout at
388c2ecf20Sopenharmony_ci * run time.
398c2ecf20Sopenharmony_ci */
408c2ecf20Sopenharmony_cistatic int i2c_dw_init_slave(struct dw_i2c_dev *dev)
418c2ecf20Sopenharmony_ci{
428c2ecf20Sopenharmony_ci	int ret;
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci	ret = i2c_dw_acquire_lock(dev);
458c2ecf20Sopenharmony_ci	if (ret)
468c2ecf20Sopenharmony_ci		return ret;
478c2ecf20Sopenharmony_ci
488c2ecf20Sopenharmony_ci	/* Disable the adapter. */
498c2ecf20Sopenharmony_ci	__i2c_dw_disable(dev);
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci	/* Write SDA hold time if supported */
528c2ecf20Sopenharmony_ci	if (dev->sda_hold_time)
538c2ecf20Sopenharmony_ci		regmap_write(dev->map, DW_IC_SDA_HOLD, dev->sda_hold_time);
548c2ecf20Sopenharmony_ci
558c2ecf20Sopenharmony_ci	i2c_dw_configure_fifo_slave(dev);
568c2ecf20Sopenharmony_ci	i2c_dw_release_lock(dev);
578c2ecf20Sopenharmony_ci
588c2ecf20Sopenharmony_ci	return 0;
598c2ecf20Sopenharmony_ci}
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_cistatic int i2c_dw_reg_slave(struct i2c_client *slave)
628c2ecf20Sopenharmony_ci{
638c2ecf20Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(slave->adapter);
648c2ecf20Sopenharmony_ci
658c2ecf20Sopenharmony_ci	if (dev->slave)
668c2ecf20Sopenharmony_ci		return -EBUSY;
678c2ecf20Sopenharmony_ci	if (slave->flags & I2C_CLIENT_TEN)
688c2ecf20Sopenharmony_ci		return -EAFNOSUPPORT;
698c2ecf20Sopenharmony_ci	pm_runtime_get_sync(dev->dev);
708c2ecf20Sopenharmony_ci
718c2ecf20Sopenharmony_ci	/*
728c2ecf20Sopenharmony_ci	 * Set slave address in the IC_SAR register,
738c2ecf20Sopenharmony_ci	 * the address to which the DW_apb_i2c responds.
748c2ecf20Sopenharmony_ci	 */
758c2ecf20Sopenharmony_ci	__i2c_dw_disable_nowait(dev);
768c2ecf20Sopenharmony_ci	regmap_write(dev->map, DW_IC_SAR, slave->addr);
778c2ecf20Sopenharmony_ci	dev->slave = slave;
788c2ecf20Sopenharmony_ci
798c2ecf20Sopenharmony_ci	__i2c_dw_enable(dev);
808c2ecf20Sopenharmony_ci
818c2ecf20Sopenharmony_ci	dev->cmd_err = 0;
828c2ecf20Sopenharmony_ci	dev->msg_write_idx = 0;
838c2ecf20Sopenharmony_ci	dev->msg_read_idx = 0;
848c2ecf20Sopenharmony_ci	dev->msg_err = 0;
858c2ecf20Sopenharmony_ci	dev->status = STATUS_IDLE;
868c2ecf20Sopenharmony_ci	dev->abort_source = 0;
878c2ecf20Sopenharmony_ci	dev->rx_outstanding = 0;
888c2ecf20Sopenharmony_ci
898c2ecf20Sopenharmony_ci	return 0;
908c2ecf20Sopenharmony_ci}
918c2ecf20Sopenharmony_ci
928c2ecf20Sopenharmony_cistatic int i2c_dw_unreg_slave(struct i2c_client *slave)
938c2ecf20Sopenharmony_ci{
948c2ecf20Sopenharmony_ci	struct dw_i2c_dev *dev = i2c_get_adapdata(slave->adapter);
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci	dev->disable_int(dev);
978c2ecf20Sopenharmony_ci	dev->disable(dev);
988c2ecf20Sopenharmony_ci	synchronize_irq(dev->irq);
998c2ecf20Sopenharmony_ci	dev->slave = NULL;
1008c2ecf20Sopenharmony_ci	pm_runtime_put(dev->dev);
1018c2ecf20Sopenharmony_ci
1028c2ecf20Sopenharmony_ci	return 0;
1038c2ecf20Sopenharmony_ci}
1048c2ecf20Sopenharmony_ci
1058c2ecf20Sopenharmony_cistatic u32 i2c_dw_read_clear_intrbits_slave(struct dw_i2c_dev *dev)
1068c2ecf20Sopenharmony_ci{
1078c2ecf20Sopenharmony_ci	u32 stat, dummy;
1088c2ecf20Sopenharmony_ci
1098c2ecf20Sopenharmony_ci	/*
1108c2ecf20Sopenharmony_ci	 * The IC_INTR_STAT register just indicates "enabled" interrupts.
1118c2ecf20Sopenharmony_ci	 * The unmasked raw version of interrupt status bits is available
1128c2ecf20Sopenharmony_ci	 * in the IC_RAW_INTR_STAT register.
1138c2ecf20Sopenharmony_ci	 *
1148c2ecf20Sopenharmony_ci	 * That is,
1158c2ecf20Sopenharmony_ci	 *   stat = readl(IC_INTR_STAT);
1168c2ecf20Sopenharmony_ci	 * equals to,
1178c2ecf20Sopenharmony_ci	 *   stat = readl(IC_RAW_INTR_STAT) & readl(IC_INTR_MASK);
1188c2ecf20Sopenharmony_ci	 *
1198c2ecf20Sopenharmony_ci	 * The raw version might be useful for debugging purposes.
1208c2ecf20Sopenharmony_ci	 */
1218c2ecf20Sopenharmony_ci	regmap_read(dev->map, DW_IC_INTR_STAT, &stat);
1228c2ecf20Sopenharmony_ci
1238c2ecf20Sopenharmony_ci	/*
1248c2ecf20Sopenharmony_ci	 * Do not use the IC_CLR_INTR register to clear interrupts, or
1258c2ecf20Sopenharmony_ci	 * you'll miss some interrupts, triggered during the period from
1268c2ecf20Sopenharmony_ci	 * readl(IC_INTR_STAT) to readl(IC_CLR_INTR).
1278c2ecf20Sopenharmony_ci	 *
1288c2ecf20Sopenharmony_ci	 * Instead, use the separately-prepared IC_CLR_* registers.
1298c2ecf20Sopenharmony_ci	 */
1308c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_TX_ABRT)
1318c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_TX_ABRT, &dummy);
1328c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_RX_UNDER)
1338c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RX_UNDER, &dummy);
1348c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_RX_OVER)
1358c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RX_OVER, &dummy);
1368c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_TX_OVER)
1378c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_TX_OVER, &dummy);
1388c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_RX_DONE)
1398c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_RX_DONE, &dummy);
1408c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_ACTIVITY)
1418c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_ACTIVITY, &dummy);
1428c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_STOP_DET)
1438c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_STOP_DET, &dummy);
1448c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_START_DET)
1458c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_START_DET, &dummy);
1468c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_GEN_CALL)
1478c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_CLR_GEN_CALL, &dummy);
1488c2ecf20Sopenharmony_ci
1498c2ecf20Sopenharmony_ci	return stat;
1508c2ecf20Sopenharmony_ci}
1518c2ecf20Sopenharmony_ci
1528c2ecf20Sopenharmony_ci/*
1538c2ecf20Sopenharmony_ci * Interrupt service routine. This gets called whenever an I2C slave interrupt
1548c2ecf20Sopenharmony_ci * occurs.
1558c2ecf20Sopenharmony_ci */
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_cistatic int i2c_dw_irq_handler_slave(struct dw_i2c_dev *dev)
1588c2ecf20Sopenharmony_ci{
1598c2ecf20Sopenharmony_ci	u32 raw_stat, stat, enabled, tmp;
1608c2ecf20Sopenharmony_ci	u8 val = 0, slave_activity;
1618c2ecf20Sopenharmony_ci
1628c2ecf20Sopenharmony_ci	regmap_read(dev->map, DW_IC_ENABLE, &enabled);
1638c2ecf20Sopenharmony_ci	regmap_read(dev->map, DW_IC_RAW_INTR_STAT, &raw_stat);
1648c2ecf20Sopenharmony_ci	regmap_read(dev->map, DW_IC_STATUS, &tmp);
1658c2ecf20Sopenharmony_ci	slave_activity = ((tmp & DW_IC_STATUS_SLAVE_ACTIVITY) >> 6);
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci	if (!enabled || !(raw_stat & ~DW_IC_INTR_ACTIVITY) || !dev->slave)
1688c2ecf20Sopenharmony_ci		return 0;
1698c2ecf20Sopenharmony_ci
1708c2ecf20Sopenharmony_ci	stat = i2c_dw_read_clear_intrbits_slave(dev);
1718c2ecf20Sopenharmony_ci	dev_dbg(dev->dev,
1728c2ecf20Sopenharmony_ci		"%#x STATUS SLAVE_ACTIVITY=%#x : RAW_INTR_STAT=%#x : INTR_STAT=%#x\n",
1738c2ecf20Sopenharmony_ci		enabled, slave_activity, raw_stat, stat);
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_RX_FULL) {
1768c2ecf20Sopenharmony_ci		if (dev->status != STATUS_WRITE_IN_PROGRESS) {
1778c2ecf20Sopenharmony_ci			dev->status = STATUS_WRITE_IN_PROGRESS;
1788c2ecf20Sopenharmony_ci			i2c_slave_event(dev->slave, I2C_SLAVE_WRITE_REQUESTED,
1798c2ecf20Sopenharmony_ci					&val);
1808c2ecf20Sopenharmony_ci		}
1818c2ecf20Sopenharmony_ci
1828c2ecf20Sopenharmony_ci		regmap_read(dev->map, DW_IC_DATA_CMD, &tmp);
1838c2ecf20Sopenharmony_ci		val = tmp;
1848c2ecf20Sopenharmony_ci		if (!i2c_slave_event(dev->slave, I2C_SLAVE_WRITE_RECEIVED,
1858c2ecf20Sopenharmony_ci				     &val))
1868c2ecf20Sopenharmony_ci			dev_vdbg(dev->dev, "Byte %X acked!", val);
1878c2ecf20Sopenharmony_ci	}
1888c2ecf20Sopenharmony_ci
1898c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_RD_REQ) {
1908c2ecf20Sopenharmony_ci		if (slave_activity) {
1918c2ecf20Sopenharmony_ci			regmap_read(dev->map, DW_IC_CLR_RD_REQ, &tmp);
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_ci			dev->status = STATUS_READ_IN_PROGRESS;
1948c2ecf20Sopenharmony_ci			if (!i2c_slave_event(dev->slave,
1958c2ecf20Sopenharmony_ci					     I2C_SLAVE_READ_REQUESTED,
1968c2ecf20Sopenharmony_ci					     &val))
1978c2ecf20Sopenharmony_ci				regmap_write(dev->map, DW_IC_DATA_CMD, val);
1988c2ecf20Sopenharmony_ci		}
1998c2ecf20Sopenharmony_ci	}
2008c2ecf20Sopenharmony_ci
2018c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_RX_DONE) {
2028c2ecf20Sopenharmony_ci		if (!i2c_slave_event(dev->slave, I2C_SLAVE_READ_PROCESSED,
2038c2ecf20Sopenharmony_ci				     &val))
2048c2ecf20Sopenharmony_ci			regmap_read(dev->map, DW_IC_CLR_RX_DONE, &tmp);
2058c2ecf20Sopenharmony_ci	}
2068c2ecf20Sopenharmony_ci
2078c2ecf20Sopenharmony_ci	if (stat & DW_IC_INTR_STOP_DET) {
2088c2ecf20Sopenharmony_ci		dev->status = STATUS_IDLE;
2098c2ecf20Sopenharmony_ci		i2c_slave_event(dev->slave, I2C_SLAVE_STOP, &val);
2108c2ecf20Sopenharmony_ci	}
2118c2ecf20Sopenharmony_ci
2128c2ecf20Sopenharmony_ci	return 1;
2138c2ecf20Sopenharmony_ci}
2148c2ecf20Sopenharmony_ci
2158c2ecf20Sopenharmony_cistatic irqreturn_t i2c_dw_isr_slave(int this_irq, void *dev_id)
2168c2ecf20Sopenharmony_ci{
2178c2ecf20Sopenharmony_ci	struct dw_i2c_dev *dev = dev_id;
2188c2ecf20Sopenharmony_ci	int ret;
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci	ret = i2c_dw_irq_handler_slave(dev);
2218c2ecf20Sopenharmony_ci	if (ret > 0)
2228c2ecf20Sopenharmony_ci		complete(&dev->cmd_complete);
2238c2ecf20Sopenharmony_ci
2248c2ecf20Sopenharmony_ci	return IRQ_RETVAL(ret);
2258c2ecf20Sopenharmony_ci}
2268c2ecf20Sopenharmony_ci
2278c2ecf20Sopenharmony_cistatic const struct i2c_algorithm i2c_dw_algo = {
2288c2ecf20Sopenharmony_ci	.functionality = i2c_dw_func,
2298c2ecf20Sopenharmony_ci	.reg_slave = i2c_dw_reg_slave,
2308c2ecf20Sopenharmony_ci	.unreg_slave = i2c_dw_unreg_slave,
2318c2ecf20Sopenharmony_ci};
2328c2ecf20Sopenharmony_ci
2338c2ecf20Sopenharmony_civoid i2c_dw_configure_slave(struct dw_i2c_dev *dev)
2348c2ecf20Sopenharmony_ci{
2358c2ecf20Sopenharmony_ci	dev->functionality = I2C_FUNC_SLAVE | DW_IC_DEFAULT_FUNCTIONALITY;
2368c2ecf20Sopenharmony_ci
2378c2ecf20Sopenharmony_ci	dev->slave_cfg = DW_IC_CON_RX_FIFO_FULL_HLD_CTRL |
2388c2ecf20Sopenharmony_ci			 DW_IC_CON_RESTART_EN | DW_IC_CON_STOP_DET_IFADDRESSED;
2398c2ecf20Sopenharmony_ci
2408c2ecf20Sopenharmony_ci	dev->mode = DW_IC_SLAVE;
2418c2ecf20Sopenharmony_ci}
2428c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(i2c_dw_configure_slave);
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ciint i2c_dw_probe_slave(struct dw_i2c_dev *dev)
2458c2ecf20Sopenharmony_ci{
2468c2ecf20Sopenharmony_ci	struct i2c_adapter *adap = &dev->adapter;
2478c2ecf20Sopenharmony_ci	int ret;
2488c2ecf20Sopenharmony_ci
2498c2ecf20Sopenharmony_ci	init_completion(&dev->cmd_complete);
2508c2ecf20Sopenharmony_ci
2518c2ecf20Sopenharmony_ci	dev->init = i2c_dw_init_slave;
2528c2ecf20Sopenharmony_ci	dev->disable = i2c_dw_disable;
2538c2ecf20Sopenharmony_ci	dev->disable_int = i2c_dw_disable_int;
2548c2ecf20Sopenharmony_ci
2558c2ecf20Sopenharmony_ci	ret = i2c_dw_init_regmap(dev);
2568c2ecf20Sopenharmony_ci	if (ret)
2578c2ecf20Sopenharmony_ci		return ret;
2588c2ecf20Sopenharmony_ci
2598c2ecf20Sopenharmony_ci	ret = i2c_dw_set_sda_hold(dev);
2608c2ecf20Sopenharmony_ci	if (ret)
2618c2ecf20Sopenharmony_ci		return ret;
2628c2ecf20Sopenharmony_ci
2638c2ecf20Sopenharmony_ci	ret = i2c_dw_set_fifo_size(dev);
2648c2ecf20Sopenharmony_ci	if (ret)
2658c2ecf20Sopenharmony_ci		return ret;
2668c2ecf20Sopenharmony_ci
2678c2ecf20Sopenharmony_ci	ret = dev->init(dev);
2688c2ecf20Sopenharmony_ci	if (ret)
2698c2ecf20Sopenharmony_ci		return ret;
2708c2ecf20Sopenharmony_ci
2718c2ecf20Sopenharmony_ci	snprintf(adap->name, sizeof(adap->name),
2728c2ecf20Sopenharmony_ci		 "Synopsys DesignWare I2C Slave adapter");
2738c2ecf20Sopenharmony_ci	adap->retries = 3;
2748c2ecf20Sopenharmony_ci	adap->algo = &i2c_dw_algo;
2758c2ecf20Sopenharmony_ci	adap->dev.parent = dev->dev;
2768c2ecf20Sopenharmony_ci	i2c_set_adapdata(adap, dev);
2778c2ecf20Sopenharmony_ci
2788c2ecf20Sopenharmony_ci	ret = devm_request_irq(dev->dev, dev->irq, i2c_dw_isr_slave,
2798c2ecf20Sopenharmony_ci			       IRQF_SHARED, dev_name(dev->dev), dev);
2808c2ecf20Sopenharmony_ci	if (ret) {
2818c2ecf20Sopenharmony_ci		dev_err(dev->dev, "failure requesting irq %i: %d\n",
2828c2ecf20Sopenharmony_ci			dev->irq, ret);
2838c2ecf20Sopenharmony_ci		return ret;
2848c2ecf20Sopenharmony_ci	}
2858c2ecf20Sopenharmony_ci
2868c2ecf20Sopenharmony_ci	ret = i2c_add_numbered_adapter(adap);
2878c2ecf20Sopenharmony_ci	if (ret)
2888c2ecf20Sopenharmony_ci		dev_err(dev->dev, "failure adding adapter: %d\n", ret);
2898c2ecf20Sopenharmony_ci
2908c2ecf20Sopenharmony_ci	return ret;
2918c2ecf20Sopenharmony_ci}
2928c2ecf20Sopenharmony_ciEXPORT_SYMBOL_GPL(i2c_dw_probe_slave);
2938c2ecf20Sopenharmony_ci
2948c2ecf20Sopenharmony_ciMODULE_AUTHOR("Luis Oliveira <lolivei@synopsys.com>");
2958c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Synopsys DesignWare I2C bus slave adapter");
2968c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2");
297