18c2ecf20Sopenharmony_ci/* 28c2ecf20Sopenharmony_ci * Copyright (C) 2013 Broadcom Corporation 38c2ecf20Sopenharmony_ci * 48c2ecf20Sopenharmony_ci * This program is free software; you can redistribute it and/or 58c2ecf20Sopenharmony_ci * modify it under the terms of the GNU General Public License as 68c2ecf20Sopenharmony_ci * published by the Free Software Foundation version 2. 78c2ecf20Sopenharmony_ci * 88c2ecf20Sopenharmony_ci * This program is distributed "as is" WITHOUT ANY WARRANTY of any 98c2ecf20Sopenharmony_ci * kind, whether express or implied; without even the implied warranty 108c2ecf20Sopenharmony_ci * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 118c2ecf20Sopenharmony_ci * GNU General Public License for more details. 128c2ecf20Sopenharmony_ci */ 138c2ecf20Sopenharmony_ci 148c2ecf20Sopenharmony_ci#include <linux/device.h> 158c2ecf20Sopenharmony_ci#include <linux/kernel.h> 168c2ecf20Sopenharmony_ci#include <linux/module.h> 178c2ecf20Sopenharmony_ci#include <linux/sched.h> 188c2ecf20Sopenharmony_ci#include <linux/i2c.h> 198c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 208c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 218c2ecf20Sopenharmony_ci#include <linux/clk.h> 228c2ecf20Sopenharmony_ci#include <linux/io.h> 238c2ecf20Sopenharmony_ci#include <linux/slab.h> 248c2ecf20Sopenharmony_ci 258c2ecf20Sopenharmony_ci/* Hardware register offsets and field defintions */ 268c2ecf20Sopenharmony_ci#define CS_OFFSET 0x00000020 278c2ecf20Sopenharmony_ci#define CS_ACK_SHIFT 3 288c2ecf20Sopenharmony_ci#define CS_ACK_MASK 0x00000008 298c2ecf20Sopenharmony_ci#define CS_ACK_CMD_GEN_START 0x00000000 308c2ecf20Sopenharmony_ci#define CS_ACK_CMD_GEN_RESTART 0x00000001 318c2ecf20Sopenharmony_ci#define CS_CMD_SHIFT 1 328c2ecf20Sopenharmony_ci#define CS_CMD_CMD_NO_ACTION 0x00000000 338c2ecf20Sopenharmony_ci#define CS_CMD_CMD_START_RESTART 0x00000001 348c2ecf20Sopenharmony_ci#define CS_CMD_CMD_STOP 0x00000002 358c2ecf20Sopenharmony_ci#define CS_EN_SHIFT 0 368c2ecf20Sopenharmony_ci#define CS_EN_CMD_ENABLE_BSC 0x00000001 378c2ecf20Sopenharmony_ci 388c2ecf20Sopenharmony_ci#define TIM_OFFSET 0x00000024 398c2ecf20Sopenharmony_ci#define TIM_PRESCALE_SHIFT 6 408c2ecf20Sopenharmony_ci#define TIM_P_SHIFT 3 418c2ecf20Sopenharmony_ci#define TIM_NO_DIV_SHIFT 2 428c2ecf20Sopenharmony_ci#define TIM_DIV_SHIFT 0 438c2ecf20Sopenharmony_ci 448c2ecf20Sopenharmony_ci#define DAT_OFFSET 0x00000028 458c2ecf20Sopenharmony_ci 468c2ecf20Sopenharmony_ci#define TOUT_OFFSET 0x0000002c 478c2ecf20Sopenharmony_ci 488c2ecf20Sopenharmony_ci#define TXFCR_OFFSET 0x0000003c 498c2ecf20Sopenharmony_ci#define TXFCR_FIFO_FLUSH_MASK 0x00000080 508c2ecf20Sopenharmony_ci#define TXFCR_FIFO_EN_MASK 0x00000040 518c2ecf20Sopenharmony_ci 528c2ecf20Sopenharmony_ci#define IER_OFFSET 0x00000044 538c2ecf20Sopenharmony_ci#define IER_READ_COMPLETE_INT_MASK 0x00000010 548c2ecf20Sopenharmony_ci#define IER_I2C_INT_EN_MASK 0x00000008 558c2ecf20Sopenharmony_ci#define IER_FIFO_INT_EN_MASK 0x00000002 568c2ecf20Sopenharmony_ci#define IER_NOACK_EN_MASK 0x00000001 578c2ecf20Sopenharmony_ci 588c2ecf20Sopenharmony_ci#define ISR_OFFSET 0x00000048 598c2ecf20Sopenharmony_ci#define ISR_RESERVED_MASK 0xffffff60 608c2ecf20Sopenharmony_ci#define ISR_CMDBUSY_MASK 0x00000080 618c2ecf20Sopenharmony_ci#define ISR_READ_COMPLETE_MASK 0x00000010 628c2ecf20Sopenharmony_ci#define ISR_SES_DONE_MASK 0x00000008 638c2ecf20Sopenharmony_ci#define ISR_ERR_MASK 0x00000004 648c2ecf20Sopenharmony_ci#define ISR_TXFIFOEMPTY_MASK 0x00000002 658c2ecf20Sopenharmony_ci#define ISR_NOACK_MASK 0x00000001 668c2ecf20Sopenharmony_ci 678c2ecf20Sopenharmony_ci#define CLKEN_OFFSET 0x0000004C 688c2ecf20Sopenharmony_ci#define CLKEN_AUTOSENSE_OFF_MASK 0x00000080 698c2ecf20Sopenharmony_ci#define CLKEN_M_SHIFT 4 708c2ecf20Sopenharmony_ci#define CLKEN_N_SHIFT 1 718c2ecf20Sopenharmony_ci#define CLKEN_CLKEN_MASK 0x00000001 728c2ecf20Sopenharmony_ci 738c2ecf20Sopenharmony_ci#define FIFO_STATUS_OFFSET 0x00000054 748c2ecf20Sopenharmony_ci#define FIFO_STATUS_RXFIFO_EMPTY_MASK 0x00000004 758c2ecf20Sopenharmony_ci#define FIFO_STATUS_TXFIFO_EMPTY_MASK 0x00000010 768c2ecf20Sopenharmony_ci 778c2ecf20Sopenharmony_ci#define HSTIM_OFFSET 0x00000058 788c2ecf20Sopenharmony_ci#define HSTIM_HS_MODE_MASK 0x00008000 798c2ecf20Sopenharmony_ci#define HSTIM_HS_HOLD_SHIFT 10 808c2ecf20Sopenharmony_ci#define HSTIM_HS_HIGH_PHASE_SHIFT 5 818c2ecf20Sopenharmony_ci#define HSTIM_HS_SETUP_SHIFT 0 828c2ecf20Sopenharmony_ci 838c2ecf20Sopenharmony_ci#define PADCTL_OFFSET 0x0000005c 848c2ecf20Sopenharmony_ci#define PADCTL_PAD_OUT_EN_MASK 0x00000004 858c2ecf20Sopenharmony_ci 868c2ecf20Sopenharmony_ci#define RXFCR_OFFSET 0x00000068 878c2ecf20Sopenharmony_ci#define RXFCR_NACK_EN_SHIFT 7 888c2ecf20Sopenharmony_ci#define RXFCR_READ_COUNT_SHIFT 0 898c2ecf20Sopenharmony_ci#define RXFIFORDOUT_OFFSET 0x0000006c 908c2ecf20Sopenharmony_ci 918c2ecf20Sopenharmony_ci/* Locally used constants */ 928c2ecf20Sopenharmony_ci#define MAX_RX_FIFO_SIZE 64U /* bytes */ 938c2ecf20Sopenharmony_ci#define MAX_TX_FIFO_SIZE 64U /* bytes */ 948c2ecf20Sopenharmony_ci 958c2ecf20Sopenharmony_ci#define STD_EXT_CLK_FREQ 13000000UL 968c2ecf20Sopenharmony_ci#define HS_EXT_CLK_FREQ 104000000UL 978c2ecf20Sopenharmony_ci 988c2ecf20Sopenharmony_ci#define MASTERCODE 0x08 /* Mastercodes are 0000_1xxxb */ 998c2ecf20Sopenharmony_ci 1008c2ecf20Sopenharmony_ci#define I2C_TIMEOUT 100 /* msecs */ 1018c2ecf20Sopenharmony_ci 1028c2ecf20Sopenharmony_ci/* Operations that can be commanded to the controller */ 1038c2ecf20Sopenharmony_cienum bcm_kona_cmd_t { 1048c2ecf20Sopenharmony_ci BCM_CMD_NOACTION = 0, 1058c2ecf20Sopenharmony_ci BCM_CMD_START, 1068c2ecf20Sopenharmony_ci BCM_CMD_RESTART, 1078c2ecf20Sopenharmony_ci BCM_CMD_STOP, 1088c2ecf20Sopenharmony_ci}; 1098c2ecf20Sopenharmony_ci 1108c2ecf20Sopenharmony_cienum bus_speed_index { 1118c2ecf20Sopenharmony_ci BCM_SPD_100K = 0, 1128c2ecf20Sopenharmony_ci BCM_SPD_400K, 1138c2ecf20Sopenharmony_ci BCM_SPD_1MHZ, 1148c2ecf20Sopenharmony_ci}; 1158c2ecf20Sopenharmony_ci 1168c2ecf20Sopenharmony_cienum hs_bus_speed_index { 1178c2ecf20Sopenharmony_ci BCM_SPD_3P4MHZ = 0, 1188c2ecf20Sopenharmony_ci}; 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci/* Internal divider settings for standard mode, fast mode and fast mode plus */ 1218c2ecf20Sopenharmony_cistruct bus_speed_cfg { 1228c2ecf20Sopenharmony_ci uint8_t time_m; /* Number of cycles for setup time */ 1238c2ecf20Sopenharmony_ci uint8_t time_n; /* Number of cycles for hold time */ 1248c2ecf20Sopenharmony_ci uint8_t prescale; /* Prescale divider */ 1258c2ecf20Sopenharmony_ci uint8_t time_p; /* Timing coefficient */ 1268c2ecf20Sopenharmony_ci uint8_t no_div; /* Disable clock divider */ 1278c2ecf20Sopenharmony_ci uint8_t time_div; /* Post-prescale divider */ 1288c2ecf20Sopenharmony_ci}; 1298c2ecf20Sopenharmony_ci 1308c2ecf20Sopenharmony_ci/* Internal divider settings for high-speed mode */ 1318c2ecf20Sopenharmony_cistruct hs_bus_speed_cfg { 1328c2ecf20Sopenharmony_ci uint8_t hs_hold; /* Number of clock cycles SCL stays low until 1338c2ecf20Sopenharmony_ci the end of bit period */ 1348c2ecf20Sopenharmony_ci uint8_t hs_high_phase; /* Number of clock cycles SCL stays high 1358c2ecf20Sopenharmony_ci before it falls */ 1368c2ecf20Sopenharmony_ci uint8_t hs_setup; /* Number of clock cycles SCL stays low 1378c2ecf20Sopenharmony_ci before it rises */ 1388c2ecf20Sopenharmony_ci uint8_t prescale; /* Prescale divider */ 1398c2ecf20Sopenharmony_ci uint8_t time_p; /* Timing coefficient */ 1408c2ecf20Sopenharmony_ci uint8_t no_div; /* Disable clock divider */ 1418c2ecf20Sopenharmony_ci uint8_t time_div; /* Post-prescale divider */ 1428c2ecf20Sopenharmony_ci}; 1438c2ecf20Sopenharmony_ci 1448c2ecf20Sopenharmony_cistatic const struct bus_speed_cfg std_cfg_table[] = { 1458c2ecf20Sopenharmony_ci [BCM_SPD_100K] = {0x01, 0x01, 0x03, 0x06, 0x00, 0x02}, 1468c2ecf20Sopenharmony_ci [BCM_SPD_400K] = {0x05, 0x01, 0x03, 0x05, 0x01, 0x02}, 1478c2ecf20Sopenharmony_ci [BCM_SPD_1MHZ] = {0x01, 0x01, 0x03, 0x01, 0x01, 0x03}, 1488c2ecf20Sopenharmony_ci}; 1498c2ecf20Sopenharmony_ci 1508c2ecf20Sopenharmony_cistatic const struct hs_bus_speed_cfg hs_cfg_table[] = { 1518c2ecf20Sopenharmony_ci [BCM_SPD_3P4MHZ] = {0x01, 0x08, 0x14, 0x00, 0x06, 0x01, 0x00}, 1528c2ecf20Sopenharmony_ci}; 1538c2ecf20Sopenharmony_ci 1548c2ecf20Sopenharmony_cistruct bcm_kona_i2c_dev { 1558c2ecf20Sopenharmony_ci struct device *device; 1568c2ecf20Sopenharmony_ci 1578c2ecf20Sopenharmony_ci void __iomem *base; 1588c2ecf20Sopenharmony_ci int irq; 1598c2ecf20Sopenharmony_ci struct clk *external_clk; 1608c2ecf20Sopenharmony_ci 1618c2ecf20Sopenharmony_ci struct i2c_adapter adapter; 1628c2ecf20Sopenharmony_ci 1638c2ecf20Sopenharmony_ci struct completion done; 1648c2ecf20Sopenharmony_ci 1658c2ecf20Sopenharmony_ci const struct bus_speed_cfg *std_cfg; 1668c2ecf20Sopenharmony_ci const struct hs_bus_speed_cfg *hs_cfg; 1678c2ecf20Sopenharmony_ci}; 1688c2ecf20Sopenharmony_ci 1698c2ecf20Sopenharmony_cistatic void bcm_kona_i2c_send_cmd_to_ctrl(struct bcm_kona_i2c_dev *dev, 1708c2ecf20Sopenharmony_ci enum bcm_kona_cmd_t cmd) 1718c2ecf20Sopenharmony_ci{ 1728c2ecf20Sopenharmony_ci dev_dbg(dev->device, "%s, %d\n", __func__, cmd); 1738c2ecf20Sopenharmony_ci 1748c2ecf20Sopenharmony_ci switch (cmd) { 1758c2ecf20Sopenharmony_ci case BCM_CMD_NOACTION: 1768c2ecf20Sopenharmony_ci writel((CS_CMD_CMD_NO_ACTION << CS_CMD_SHIFT) | 1778c2ecf20Sopenharmony_ci (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT), 1788c2ecf20Sopenharmony_ci dev->base + CS_OFFSET); 1798c2ecf20Sopenharmony_ci break; 1808c2ecf20Sopenharmony_ci 1818c2ecf20Sopenharmony_ci case BCM_CMD_START: 1828c2ecf20Sopenharmony_ci writel((CS_ACK_CMD_GEN_START << CS_ACK_SHIFT) | 1838c2ecf20Sopenharmony_ci (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) | 1848c2ecf20Sopenharmony_ci (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT), 1858c2ecf20Sopenharmony_ci dev->base + CS_OFFSET); 1868c2ecf20Sopenharmony_ci break; 1878c2ecf20Sopenharmony_ci 1888c2ecf20Sopenharmony_ci case BCM_CMD_RESTART: 1898c2ecf20Sopenharmony_ci writel((CS_ACK_CMD_GEN_RESTART << CS_ACK_SHIFT) | 1908c2ecf20Sopenharmony_ci (CS_CMD_CMD_START_RESTART << CS_CMD_SHIFT) | 1918c2ecf20Sopenharmony_ci (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT), 1928c2ecf20Sopenharmony_ci dev->base + CS_OFFSET); 1938c2ecf20Sopenharmony_ci break; 1948c2ecf20Sopenharmony_ci 1958c2ecf20Sopenharmony_ci case BCM_CMD_STOP: 1968c2ecf20Sopenharmony_ci writel((CS_CMD_CMD_STOP << CS_CMD_SHIFT) | 1978c2ecf20Sopenharmony_ci (CS_EN_CMD_ENABLE_BSC << CS_EN_SHIFT), 1988c2ecf20Sopenharmony_ci dev->base + CS_OFFSET); 1998c2ecf20Sopenharmony_ci break; 2008c2ecf20Sopenharmony_ci 2018c2ecf20Sopenharmony_ci default: 2028c2ecf20Sopenharmony_ci dev_err(dev->device, "Unknown command %d\n", cmd); 2038c2ecf20Sopenharmony_ci } 2048c2ecf20Sopenharmony_ci} 2058c2ecf20Sopenharmony_ci 2068c2ecf20Sopenharmony_cistatic void bcm_kona_i2c_enable_clock(struct bcm_kona_i2c_dev *dev) 2078c2ecf20Sopenharmony_ci{ 2088c2ecf20Sopenharmony_ci writel(readl(dev->base + CLKEN_OFFSET) | CLKEN_CLKEN_MASK, 2098c2ecf20Sopenharmony_ci dev->base + CLKEN_OFFSET); 2108c2ecf20Sopenharmony_ci} 2118c2ecf20Sopenharmony_ci 2128c2ecf20Sopenharmony_cistatic void bcm_kona_i2c_disable_clock(struct bcm_kona_i2c_dev *dev) 2138c2ecf20Sopenharmony_ci{ 2148c2ecf20Sopenharmony_ci writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_CLKEN_MASK, 2158c2ecf20Sopenharmony_ci dev->base + CLKEN_OFFSET); 2168c2ecf20Sopenharmony_ci} 2178c2ecf20Sopenharmony_ci 2188c2ecf20Sopenharmony_cistatic irqreturn_t bcm_kona_i2c_isr(int irq, void *devid) 2198c2ecf20Sopenharmony_ci{ 2208c2ecf20Sopenharmony_ci struct bcm_kona_i2c_dev *dev = devid; 2218c2ecf20Sopenharmony_ci uint32_t status = readl(dev->base + ISR_OFFSET); 2228c2ecf20Sopenharmony_ci 2238c2ecf20Sopenharmony_ci if ((status & ~ISR_RESERVED_MASK) == 0) 2248c2ecf20Sopenharmony_ci return IRQ_NONE; 2258c2ecf20Sopenharmony_ci 2268c2ecf20Sopenharmony_ci /* Must flush the TX FIFO when NAK detected */ 2278c2ecf20Sopenharmony_ci if (status & ISR_NOACK_MASK) 2288c2ecf20Sopenharmony_ci writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK, 2298c2ecf20Sopenharmony_ci dev->base + TXFCR_OFFSET); 2308c2ecf20Sopenharmony_ci 2318c2ecf20Sopenharmony_ci writel(status & ~ISR_RESERVED_MASK, dev->base + ISR_OFFSET); 2328c2ecf20Sopenharmony_ci complete(&dev->done); 2338c2ecf20Sopenharmony_ci 2348c2ecf20Sopenharmony_ci return IRQ_HANDLED; 2358c2ecf20Sopenharmony_ci} 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci/* Wait for ISR_CMDBUSY_MASK to go low before writing to CS, DAT, or RCD */ 2388c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_wait_if_busy(struct bcm_kona_i2c_dev *dev) 2398c2ecf20Sopenharmony_ci{ 2408c2ecf20Sopenharmony_ci unsigned long timeout = jiffies + msecs_to_jiffies(I2C_TIMEOUT); 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci while (readl(dev->base + ISR_OFFSET) & ISR_CMDBUSY_MASK) 2438c2ecf20Sopenharmony_ci if (time_after(jiffies, timeout)) { 2448c2ecf20Sopenharmony_ci dev_err(dev->device, "CMDBUSY timeout\n"); 2458c2ecf20Sopenharmony_ci return -ETIMEDOUT; 2468c2ecf20Sopenharmony_ci } 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci return 0; 2498c2ecf20Sopenharmony_ci} 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_ci/* Send command to I2C bus */ 2528c2ecf20Sopenharmony_cistatic int bcm_kona_send_i2c_cmd(struct bcm_kona_i2c_dev *dev, 2538c2ecf20Sopenharmony_ci enum bcm_kona_cmd_t cmd) 2548c2ecf20Sopenharmony_ci{ 2558c2ecf20Sopenharmony_ci int rc; 2568c2ecf20Sopenharmony_ci unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT); 2578c2ecf20Sopenharmony_ci 2588c2ecf20Sopenharmony_ci /* Make sure the hardware is ready */ 2598c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_wait_if_busy(dev); 2608c2ecf20Sopenharmony_ci if (rc < 0) 2618c2ecf20Sopenharmony_ci return rc; 2628c2ecf20Sopenharmony_ci 2638c2ecf20Sopenharmony_ci /* Unmask the session done interrupt */ 2648c2ecf20Sopenharmony_ci writel(IER_I2C_INT_EN_MASK, dev->base + IER_OFFSET); 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_ci /* Mark as incomplete before sending the command */ 2678c2ecf20Sopenharmony_ci reinit_completion(&dev->done); 2688c2ecf20Sopenharmony_ci 2698c2ecf20Sopenharmony_ci /* Send the command */ 2708c2ecf20Sopenharmony_ci bcm_kona_i2c_send_cmd_to_ctrl(dev, cmd); 2718c2ecf20Sopenharmony_ci 2728c2ecf20Sopenharmony_ci /* Wait for transaction to finish or timeout */ 2738c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&dev->done, time_left); 2748c2ecf20Sopenharmony_ci 2758c2ecf20Sopenharmony_ci /* Mask all interrupts */ 2768c2ecf20Sopenharmony_ci writel(0, dev->base + IER_OFFSET); 2778c2ecf20Sopenharmony_ci 2788c2ecf20Sopenharmony_ci if (!time_left) { 2798c2ecf20Sopenharmony_ci dev_err(dev->device, "controller timed out\n"); 2808c2ecf20Sopenharmony_ci rc = -ETIMEDOUT; 2818c2ecf20Sopenharmony_ci } 2828c2ecf20Sopenharmony_ci 2838c2ecf20Sopenharmony_ci /* Clear command */ 2848c2ecf20Sopenharmony_ci bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION); 2858c2ecf20Sopenharmony_ci 2868c2ecf20Sopenharmony_ci return rc; 2878c2ecf20Sopenharmony_ci} 2888c2ecf20Sopenharmony_ci 2898c2ecf20Sopenharmony_ci/* Read a single RX FIFO worth of data from the i2c bus */ 2908c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_read_fifo_single(struct bcm_kona_i2c_dev *dev, 2918c2ecf20Sopenharmony_ci uint8_t *buf, unsigned int len, 2928c2ecf20Sopenharmony_ci unsigned int last_byte_nak) 2938c2ecf20Sopenharmony_ci{ 2948c2ecf20Sopenharmony_ci unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT); 2958c2ecf20Sopenharmony_ci 2968c2ecf20Sopenharmony_ci /* Mark as incomplete before starting the RX FIFO */ 2978c2ecf20Sopenharmony_ci reinit_completion(&dev->done); 2988c2ecf20Sopenharmony_ci 2998c2ecf20Sopenharmony_ci /* Unmask the read complete interrupt */ 3008c2ecf20Sopenharmony_ci writel(IER_READ_COMPLETE_INT_MASK, dev->base + IER_OFFSET); 3018c2ecf20Sopenharmony_ci 3028c2ecf20Sopenharmony_ci /* Start the RX FIFO */ 3038c2ecf20Sopenharmony_ci writel((last_byte_nak << RXFCR_NACK_EN_SHIFT) | 3048c2ecf20Sopenharmony_ci (len << RXFCR_READ_COUNT_SHIFT), 3058c2ecf20Sopenharmony_ci dev->base + RXFCR_OFFSET); 3068c2ecf20Sopenharmony_ci 3078c2ecf20Sopenharmony_ci /* Wait for FIFO read to complete */ 3088c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&dev->done, time_left); 3098c2ecf20Sopenharmony_ci 3108c2ecf20Sopenharmony_ci /* Mask all interrupts */ 3118c2ecf20Sopenharmony_ci writel(0, dev->base + IER_OFFSET); 3128c2ecf20Sopenharmony_ci 3138c2ecf20Sopenharmony_ci if (!time_left) { 3148c2ecf20Sopenharmony_ci dev_err(dev->device, "RX FIFO time out\n"); 3158c2ecf20Sopenharmony_ci return -EREMOTEIO; 3168c2ecf20Sopenharmony_ci } 3178c2ecf20Sopenharmony_ci 3188c2ecf20Sopenharmony_ci /* Read data from FIFO */ 3198c2ecf20Sopenharmony_ci for (; len > 0; len--, buf++) 3208c2ecf20Sopenharmony_ci *buf = readl(dev->base + RXFIFORDOUT_OFFSET); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci return 0; 3238c2ecf20Sopenharmony_ci} 3248c2ecf20Sopenharmony_ci 3258c2ecf20Sopenharmony_ci/* Read any amount of data using the RX FIFO from the i2c bus */ 3268c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_read_fifo(struct bcm_kona_i2c_dev *dev, 3278c2ecf20Sopenharmony_ci struct i2c_msg *msg) 3288c2ecf20Sopenharmony_ci{ 3298c2ecf20Sopenharmony_ci unsigned int bytes_to_read = MAX_RX_FIFO_SIZE; 3308c2ecf20Sopenharmony_ci unsigned int last_byte_nak = 0; 3318c2ecf20Sopenharmony_ci unsigned int bytes_read = 0; 3328c2ecf20Sopenharmony_ci int rc; 3338c2ecf20Sopenharmony_ci 3348c2ecf20Sopenharmony_ci uint8_t *tmp_buf = msg->buf; 3358c2ecf20Sopenharmony_ci 3368c2ecf20Sopenharmony_ci while (bytes_read < msg->len) { 3378c2ecf20Sopenharmony_ci if (msg->len - bytes_read <= MAX_RX_FIFO_SIZE) { 3388c2ecf20Sopenharmony_ci last_byte_nak = 1; /* NAK last byte of transfer */ 3398c2ecf20Sopenharmony_ci bytes_to_read = msg->len - bytes_read; 3408c2ecf20Sopenharmony_ci } 3418c2ecf20Sopenharmony_ci 3428c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_read_fifo_single(dev, tmp_buf, bytes_to_read, 3438c2ecf20Sopenharmony_ci last_byte_nak); 3448c2ecf20Sopenharmony_ci if (rc < 0) 3458c2ecf20Sopenharmony_ci return -EREMOTEIO; 3468c2ecf20Sopenharmony_ci 3478c2ecf20Sopenharmony_ci bytes_read += bytes_to_read; 3488c2ecf20Sopenharmony_ci tmp_buf += bytes_to_read; 3498c2ecf20Sopenharmony_ci } 3508c2ecf20Sopenharmony_ci 3518c2ecf20Sopenharmony_ci return 0; 3528c2ecf20Sopenharmony_ci} 3538c2ecf20Sopenharmony_ci 3548c2ecf20Sopenharmony_ci/* Write a single byte of data to the i2c bus */ 3558c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_write_byte(struct bcm_kona_i2c_dev *dev, uint8_t data, 3568c2ecf20Sopenharmony_ci unsigned int nak_expected) 3578c2ecf20Sopenharmony_ci{ 3588c2ecf20Sopenharmony_ci int rc; 3598c2ecf20Sopenharmony_ci unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT); 3608c2ecf20Sopenharmony_ci unsigned int nak_received; 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_ci /* Make sure the hardware is ready */ 3638c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_wait_if_busy(dev); 3648c2ecf20Sopenharmony_ci if (rc < 0) 3658c2ecf20Sopenharmony_ci return rc; 3668c2ecf20Sopenharmony_ci 3678c2ecf20Sopenharmony_ci /* Clear pending session done interrupt */ 3688c2ecf20Sopenharmony_ci writel(ISR_SES_DONE_MASK, dev->base + ISR_OFFSET); 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci /* Unmask the session done interrupt */ 3718c2ecf20Sopenharmony_ci writel(IER_I2C_INT_EN_MASK, dev->base + IER_OFFSET); 3728c2ecf20Sopenharmony_ci 3738c2ecf20Sopenharmony_ci /* Mark as incomplete before sending the data */ 3748c2ecf20Sopenharmony_ci reinit_completion(&dev->done); 3758c2ecf20Sopenharmony_ci 3768c2ecf20Sopenharmony_ci /* Send one byte of data */ 3778c2ecf20Sopenharmony_ci writel(data, dev->base + DAT_OFFSET); 3788c2ecf20Sopenharmony_ci 3798c2ecf20Sopenharmony_ci /* Wait for byte to be written */ 3808c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&dev->done, time_left); 3818c2ecf20Sopenharmony_ci 3828c2ecf20Sopenharmony_ci /* Mask all interrupts */ 3838c2ecf20Sopenharmony_ci writel(0, dev->base + IER_OFFSET); 3848c2ecf20Sopenharmony_ci 3858c2ecf20Sopenharmony_ci if (!time_left) { 3868c2ecf20Sopenharmony_ci dev_dbg(dev->device, "controller timed out\n"); 3878c2ecf20Sopenharmony_ci return -ETIMEDOUT; 3888c2ecf20Sopenharmony_ci } 3898c2ecf20Sopenharmony_ci 3908c2ecf20Sopenharmony_ci nak_received = readl(dev->base + CS_OFFSET) & CS_ACK_MASK ? 1 : 0; 3918c2ecf20Sopenharmony_ci 3928c2ecf20Sopenharmony_ci if (nak_received ^ nak_expected) { 3938c2ecf20Sopenharmony_ci dev_dbg(dev->device, "unexpected NAK/ACK\n"); 3948c2ecf20Sopenharmony_ci return -EREMOTEIO; 3958c2ecf20Sopenharmony_ci } 3968c2ecf20Sopenharmony_ci 3978c2ecf20Sopenharmony_ci return 0; 3988c2ecf20Sopenharmony_ci} 3998c2ecf20Sopenharmony_ci 4008c2ecf20Sopenharmony_ci/* Write a single TX FIFO worth of data to the i2c bus */ 4018c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_write_fifo_single(struct bcm_kona_i2c_dev *dev, 4028c2ecf20Sopenharmony_ci uint8_t *buf, unsigned int len) 4038c2ecf20Sopenharmony_ci{ 4048c2ecf20Sopenharmony_ci int k; 4058c2ecf20Sopenharmony_ci unsigned long time_left = msecs_to_jiffies(I2C_TIMEOUT); 4068c2ecf20Sopenharmony_ci unsigned int fifo_status; 4078c2ecf20Sopenharmony_ci 4088c2ecf20Sopenharmony_ci /* Mark as incomplete before sending data to the TX FIFO */ 4098c2ecf20Sopenharmony_ci reinit_completion(&dev->done); 4108c2ecf20Sopenharmony_ci 4118c2ecf20Sopenharmony_ci /* Unmask the fifo empty and nak interrupt */ 4128c2ecf20Sopenharmony_ci writel(IER_FIFO_INT_EN_MASK | IER_NOACK_EN_MASK, 4138c2ecf20Sopenharmony_ci dev->base + IER_OFFSET); 4148c2ecf20Sopenharmony_ci 4158c2ecf20Sopenharmony_ci /* Disable IRQ to load a FIFO worth of data without interruption */ 4168c2ecf20Sopenharmony_ci disable_irq(dev->irq); 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci /* Write data into FIFO */ 4198c2ecf20Sopenharmony_ci for (k = 0; k < len; k++) 4208c2ecf20Sopenharmony_ci writel(buf[k], (dev->base + DAT_OFFSET)); 4218c2ecf20Sopenharmony_ci 4228c2ecf20Sopenharmony_ci /* Enable IRQ now that data has been loaded */ 4238c2ecf20Sopenharmony_ci enable_irq(dev->irq); 4248c2ecf20Sopenharmony_ci 4258c2ecf20Sopenharmony_ci /* Wait for FIFO to empty */ 4268c2ecf20Sopenharmony_ci do { 4278c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&dev->done, time_left); 4288c2ecf20Sopenharmony_ci fifo_status = readl(dev->base + FIFO_STATUS_OFFSET); 4298c2ecf20Sopenharmony_ci } while (time_left && !(fifo_status & FIFO_STATUS_TXFIFO_EMPTY_MASK)); 4308c2ecf20Sopenharmony_ci 4318c2ecf20Sopenharmony_ci /* Mask all interrupts */ 4328c2ecf20Sopenharmony_ci writel(0, dev->base + IER_OFFSET); 4338c2ecf20Sopenharmony_ci 4348c2ecf20Sopenharmony_ci /* Check if there was a NAK */ 4358c2ecf20Sopenharmony_ci if (readl(dev->base + CS_OFFSET) & CS_ACK_MASK) { 4368c2ecf20Sopenharmony_ci dev_err(dev->device, "unexpected NAK\n"); 4378c2ecf20Sopenharmony_ci return -EREMOTEIO; 4388c2ecf20Sopenharmony_ci } 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci /* Check if a timeout occured */ 4418c2ecf20Sopenharmony_ci if (!time_left) { 4428c2ecf20Sopenharmony_ci dev_err(dev->device, "completion timed out\n"); 4438c2ecf20Sopenharmony_ci return -EREMOTEIO; 4448c2ecf20Sopenharmony_ci } 4458c2ecf20Sopenharmony_ci 4468c2ecf20Sopenharmony_ci return 0; 4478c2ecf20Sopenharmony_ci} 4488c2ecf20Sopenharmony_ci 4498c2ecf20Sopenharmony_ci 4508c2ecf20Sopenharmony_ci/* Write any amount of data using TX FIFO to the i2c bus */ 4518c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_write_fifo(struct bcm_kona_i2c_dev *dev, 4528c2ecf20Sopenharmony_ci struct i2c_msg *msg) 4538c2ecf20Sopenharmony_ci{ 4548c2ecf20Sopenharmony_ci unsigned int bytes_to_write = MAX_TX_FIFO_SIZE; 4558c2ecf20Sopenharmony_ci unsigned int bytes_written = 0; 4568c2ecf20Sopenharmony_ci int rc; 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci uint8_t *tmp_buf = msg->buf; 4598c2ecf20Sopenharmony_ci 4608c2ecf20Sopenharmony_ci while (bytes_written < msg->len) { 4618c2ecf20Sopenharmony_ci if (msg->len - bytes_written <= MAX_TX_FIFO_SIZE) 4628c2ecf20Sopenharmony_ci bytes_to_write = msg->len - bytes_written; 4638c2ecf20Sopenharmony_ci 4648c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_write_fifo_single(dev, tmp_buf, 4658c2ecf20Sopenharmony_ci bytes_to_write); 4668c2ecf20Sopenharmony_ci if (rc < 0) 4678c2ecf20Sopenharmony_ci return -EREMOTEIO; 4688c2ecf20Sopenharmony_ci 4698c2ecf20Sopenharmony_ci bytes_written += bytes_to_write; 4708c2ecf20Sopenharmony_ci tmp_buf += bytes_to_write; 4718c2ecf20Sopenharmony_ci } 4728c2ecf20Sopenharmony_ci 4738c2ecf20Sopenharmony_ci return 0; 4748c2ecf20Sopenharmony_ci} 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci/* Send i2c address */ 4778c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_do_addr(struct bcm_kona_i2c_dev *dev, 4788c2ecf20Sopenharmony_ci struct i2c_msg *msg) 4798c2ecf20Sopenharmony_ci{ 4808c2ecf20Sopenharmony_ci unsigned char addr; 4818c2ecf20Sopenharmony_ci 4828c2ecf20Sopenharmony_ci if (msg->flags & I2C_M_TEN) { 4838c2ecf20Sopenharmony_ci /* First byte is 11110XX0 where XX is upper 2 bits */ 4848c2ecf20Sopenharmony_ci addr = 0xF0 | ((msg->addr & 0x300) >> 7); 4858c2ecf20Sopenharmony_ci if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0) 4868c2ecf20Sopenharmony_ci return -EREMOTEIO; 4878c2ecf20Sopenharmony_ci 4888c2ecf20Sopenharmony_ci /* Second byte is the remaining 8 bits */ 4898c2ecf20Sopenharmony_ci addr = msg->addr & 0xFF; 4908c2ecf20Sopenharmony_ci if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0) 4918c2ecf20Sopenharmony_ci return -EREMOTEIO; 4928c2ecf20Sopenharmony_ci 4938c2ecf20Sopenharmony_ci if (msg->flags & I2C_M_RD) { 4948c2ecf20Sopenharmony_ci /* For read, send restart command */ 4958c2ecf20Sopenharmony_ci if (bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART) < 0) 4968c2ecf20Sopenharmony_ci return -EREMOTEIO; 4978c2ecf20Sopenharmony_ci 4988c2ecf20Sopenharmony_ci /* Then re-send the first byte with the read bit set */ 4998c2ecf20Sopenharmony_ci addr = 0xF0 | ((msg->addr & 0x300) >> 7) | 0x01; 5008c2ecf20Sopenharmony_ci if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0) 5018c2ecf20Sopenharmony_ci return -EREMOTEIO; 5028c2ecf20Sopenharmony_ci } 5038c2ecf20Sopenharmony_ci } else { 5048c2ecf20Sopenharmony_ci addr = i2c_8bit_addr_from_msg(msg); 5058c2ecf20Sopenharmony_ci 5068c2ecf20Sopenharmony_ci if (bcm_kona_i2c_write_byte(dev, addr, 0) < 0) 5078c2ecf20Sopenharmony_ci return -EREMOTEIO; 5088c2ecf20Sopenharmony_ci } 5098c2ecf20Sopenharmony_ci 5108c2ecf20Sopenharmony_ci return 0; 5118c2ecf20Sopenharmony_ci} 5128c2ecf20Sopenharmony_ci 5138c2ecf20Sopenharmony_cistatic void bcm_kona_i2c_enable_autosense(struct bcm_kona_i2c_dev *dev) 5148c2ecf20Sopenharmony_ci{ 5158c2ecf20Sopenharmony_ci writel(readl(dev->base + CLKEN_OFFSET) & ~CLKEN_AUTOSENSE_OFF_MASK, 5168c2ecf20Sopenharmony_ci dev->base + CLKEN_OFFSET); 5178c2ecf20Sopenharmony_ci} 5188c2ecf20Sopenharmony_ci 5198c2ecf20Sopenharmony_cistatic void bcm_kona_i2c_config_timing(struct bcm_kona_i2c_dev *dev) 5208c2ecf20Sopenharmony_ci{ 5218c2ecf20Sopenharmony_ci writel(readl(dev->base + HSTIM_OFFSET) & ~HSTIM_HS_MODE_MASK, 5228c2ecf20Sopenharmony_ci dev->base + HSTIM_OFFSET); 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_ci writel((dev->std_cfg->prescale << TIM_PRESCALE_SHIFT) | 5258c2ecf20Sopenharmony_ci (dev->std_cfg->time_p << TIM_P_SHIFT) | 5268c2ecf20Sopenharmony_ci (dev->std_cfg->no_div << TIM_NO_DIV_SHIFT) | 5278c2ecf20Sopenharmony_ci (dev->std_cfg->time_div << TIM_DIV_SHIFT), 5288c2ecf20Sopenharmony_ci dev->base + TIM_OFFSET); 5298c2ecf20Sopenharmony_ci 5308c2ecf20Sopenharmony_ci writel((dev->std_cfg->time_m << CLKEN_M_SHIFT) | 5318c2ecf20Sopenharmony_ci (dev->std_cfg->time_n << CLKEN_N_SHIFT) | 5328c2ecf20Sopenharmony_ci CLKEN_CLKEN_MASK, 5338c2ecf20Sopenharmony_ci dev->base + CLKEN_OFFSET); 5348c2ecf20Sopenharmony_ci} 5358c2ecf20Sopenharmony_ci 5368c2ecf20Sopenharmony_cistatic void bcm_kona_i2c_config_timing_hs(struct bcm_kona_i2c_dev *dev) 5378c2ecf20Sopenharmony_ci{ 5388c2ecf20Sopenharmony_ci writel((dev->hs_cfg->prescale << TIM_PRESCALE_SHIFT) | 5398c2ecf20Sopenharmony_ci (dev->hs_cfg->time_p << TIM_P_SHIFT) | 5408c2ecf20Sopenharmony_ci (dev->hs_cfg->no_div << TIM_NO_DIV_SHIFT) | 5418c2ecf20Sopenharmony_ci (dev->hs_cfg->time_div << TIM_DIV_SHIFT), 5428c2ecf20Sopenharmony_ci dev->base + TIM_OFFSET); 5438c2ecf20Sopenharmony_ci 5448c2ecf20Sopenharmony_ci writel((dev->hs_cfg->hs_hold << HSTIM_HS_HOLD_SHIFT) | 5458c2ecf20Sopenharmony_ci (dev->hs_cfg->hs_high_phase << HSTIM_HS_HIGH_PHASE_SHIFT) | 5468c2ecf20Sopenharmony_ci (dev->hs_cfg->hs_setup << HSTIM_HS_SETUP_SHIFT), 5478c2ecf20Sopenharmony_ci dev->base + HSTIM_OFFSET); 5488c2ecf20Sopenharmony_ci 5498c2ecf20Sopenharmony_ci writel(readl(dev->base + HSTIM_OFFSET) | HSTIM_HS_MODE_MASK, 5508c2ecf20Sopenharmony_ci dev->base + HSTIM_OFFSET); 5518c2ecf20Sopenharmony_ci} 5528c2ecf20Sopenharmony_ci 5538c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_switch_to_hs(struct bcm_kona_i2c_dev *dev) 5548c2ecf20Sopenharmony_ci{ 5558c2ecf20Sopenharmony_ci int rc; 5568c2ecf20Sopenharmony_ci 5578c2ecf20Sopenharmony_ci /* Send mastercode at standard speed */ 5588c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_write_byte(dev, MASTERCODE, 1); 5598c2ecf20Sopenharmony_ci if (rc < 0) { 5608c2ecf20Sopenharmony_ci pr_err("High speed handshake failed\n"); 5618c2ecf20Sopenharmony_ci return rc; 5628c2ecf20Sopenharmony_ci } 5638c2ecf20Sopenharmony_ci 5648c2ecf20Sopenharmony_ci /* Configure external clock to higher frequency */ 5658c2ecf20Sopenharmony_ci rc = clk_set_rate(dev->external_clk, HS_EXT_CLK_FREQ); 5668c2ecf20Sopenharmony_ci if (rc) { 5678c2ecf20Sopenharmony_ci dev_err(dev->device, "%s: clk_set_rate returned %d\n", 5688c2ecf20Sopenharmony_ci __func__, rc); 5698c2ecf20Sopenharmony_ci return rc; 5708c2ecf20Sopenharmony_ci } 5718c2ecf20Sopenharmony_ci 5728c2ecf20Sopenharmony_ci /* Reconfigure internal dividers */ 5738c2ecf20Sopenharmony_ci bcm_kona_i2c_config_timing_hs(dev); 5748c2ecf20Sopenharmony_ci 5758c2ecf20Sopenharmony_ci /* Send a restart command */ 5768c2ecf20Sopenharmony_ci rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART); 5778c2ecf20Sopenharmony_ci if (rc < 0) 5788c2ecf20Sopenharmony_ci dev_err(dev->device, "High speed restart command failed\n"); 5798c2ecf20Sopenharmony_ci 5808c2ecf20Sopenharmony_ci return rc; 5818c2ecf20Sopenharmony_ci} 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_switch_to_std(struct bcm_kona_i2c_dev *dev) 5848c2ecf20Sopenharmony_ci{ 5858c2ecf20Sopenharmony_ci int rc; 5868c2ecf20Sopenharmony_ci 5878c2ecf20Sopenharmony_ci /* Reconfigure internal dividers */ 5888c2ecf20Sopenharmony_ci bcm_kona_i2c_config_timing(dev); 5898c2ecf20Sopenharmony_ci 5908c2ecf20Sopenharmony_ci /* Configure external clock to lower frequency */ 5918c2ecf20Sopenharmony_ci rc = clk_set_rate(dev->external_clk, STD_EXT_CLK_FREQ); 5928c2ecf20Sopenharmony_ci if (rc) { 5938c2ecf20Sopenharmony_ci dev_err(dev->device, "%s: clk_set_rate returned %d\n", 5948c2ecf20Sopenharmony_ci __func__, rc); 5958c2ecf20Sopenharmony_ci } 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci return rc; 5988c2ecf20Sopenharmony_ci} 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ci/* Master transfer function */ 6018c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_xfer(struct i2c_adapter *adapter, 6028c2ecf20Sopenharmony_ci struct i2c_msg msgs[], int num) 6038c2ecf20Sopenharmony_ci{ 6048c2ecf20Sopenharmony_ci struct bcm_kona_i2c_dev *dev = i2c_get_adapdata(adapter); 6058c2ecf20Sopenharmony_ci struct i2c_msg *pmsg; 6068c2ecf20Sopenharmony_ci int rc = 0; 6078c2ecf20Sopenharmony_ci int i; 6088c2ecf20Sopenharmony_ci 6098c2ecf20Sopenharmony_ci rc = clk_prepare_enable(dev->external_clk); 6108c2ecf20Sopenharmony_ci if (rc) { 6118c2ecf20Sopenharmony_ci dev_err(dev->device, "%s: peri clock enable failed. err %d\n", 6128c2ecf20Sopenharmony_ci __func__, rc); 6138c2ecf20Sopenharmony_ci return rc; 6148c2ecf20Sopenharmony_ci } 6158c2ecf20Sopenharmony_ci 6168c2ecf20Sopenharmony_ci /* Enable pad output */ 6178c2ecf20Sopenharmony_ci writel(0, dev->base + PADCTL_OFFSET); 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci /* Enable internal clocks */ 6208c2ecf20Sopenharmony_ci bcm_kona_i2c_enable_clock(dev); 6218c2ecf20Sopenharmony_ci 6228c2ecf20Sopenharmony_ci /* Send start command */ 6238c2ecf20Sopenharmony_ci rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_START); 6248c2ecf20Sopenharmony_ci if (rc < 0) { 6258c2ecf20Sopenharmony_ci dev_err(dev->device, "Start command failed rc = %d\n", rc); 6268c2ecf20Sopenharmony_ci goto xfer_disable_pad; 6278c2ecf20Sopenharmony_ci } 6288c2ecf20Sopenharmony_ci 6298c2ecf20Sopenharmony_ci /* Switch to high speed if applicable */ 6308c2ecf20Sopenharmony_ci if (dev->hs_cfg) { 6318c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_switch_to_hs(dev); 6328c2ecf20Sopenharmony_ci if (rc < 0) 6338c2ecf20Sopenharmony_ci goto xfer_send_stop; 6348c2ecf20Sopenharmony_ci } 6358c2ecf20Sopenharmony_ci 6368c2ecf20Sopenharmony_ci /* Loop through all messages */ 6378c2ecf20Sopenharmony_ci for (i = 0; i < num; i++) { 6388c2ecf20Sopenharmony_ci pmsg = &msgs[i]; 6398c2ecf20Sopenharmony_ci 6408c2ecf20Sopenharmony_ci /* Send restart for subsequent messages */ 6418c2ecf20Sopenharmony_ci if ((i != 0) && ((pmsg->flags & I2C_M_NOSTART) == 0)) { 6428c2ecf20Sopenharmony_ci rc = bcm_kona_send_i2c_cmd(dev, BCM_CMD_RESTART); 6438c2ecf20Sopenharmony_ci if (rc < 0) { 6448c2ecf20Sopenharmony_ci dev_err(dev->device, 6458c2ecf20Sopenharmony_ci "restart cmd failed rc = %d\n", rc); 6468c2ecf20Sopenharmony_ci goto xfer_send_stop; 6478c2ecf20Sopenharmony_ci } 6488c2ecf20Sopenharmony_ci } 6498c2ecf20Sopenharmony_ci 6508c2ecf20Sopenharmony_ci /* Send slave address */ 6518c2ecf20Sopenharmony_ci if (!(pmsg->flags & I2C_M_NOSTART)) { 6528c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_do_addr(dev, pmsg); 6538c2ecf20Sopenharmony_ci if (rc < 0) { 6548c2ecf20Sopenharmony_ci dev_err(dev->device, 6558c2ecf20Sopenharmony_ci "NAK from addr %2.2x msg#%d rc = %d\n", 6568c2ecf20Sopenharmony_ci pmsg->addr, i, rc); 6578c2ecf20Sopenharmony_ci goto xfer_send_stop; 6588c2ecf20Sopenharmony_ci } 6598c2ecf20Sopenharmony_ci } 6608c2ecf20Sopenharmony_ci 6618c2ecf20Sopenharmony_ci /* Perform data transfer */ 6628c2ecf20Sopenharmony_ci if (pmsg->flags & I2C_M_RD) { 6638c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_read_fifo(dev, pmsg); 6648c2ecf20Sopenharmony_ci if (rc < 0) { 6658c2ecf20Sopenharmony_ci dev_err(dev->device, "read failure\n"); 6668c2ecf20Sopenharmony_ci goto xfer_send_stop; 6678c2ecf20Sopenharmony_ci } 6688c2ecf20Sopenharmony_ci } else { 6698c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_write_fifo(dev, pmsg); 6708c2ecf20Sopenharmony_ci if (rc < 0) { 6718c2ecf20Sopenharmony_ci dev_err(dev->device, "write failure"); 6728c2ecf20Sopenharmony_ci goto xfer_send_stop; 6738c2ecf20Sopenharmony_ci } 6748c2ecf20Sopenharmony_ci } 6758c2ecf20Sopenharmony_ci } 6768c2ecf20Sopenharmony_ci 6778c2ecf20Sopenharmony_ci rc = num; 6788c2ecf20Sopenharmony_ci 6798c2ecf20Sopenharmony_cixfer_send_stop: 6808c2ecf20Sopenharmony_ci /* Send a STOP command */ 6818c2ecf20Sopenharmony_ci bcm_kona_send_i2c_cmd(dev, BCM_CMD_STOP); 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci /* Return from high speed if applicable */ 6848c2ecf20Sopenharmony_ci if (dev->hs_cfg) { 6858c2ecf20Sopenharmony_ci int hs_rc = bcm_kona_i2c_switch_to_std(dev); 6868c2ecf20Sopenharmony_ci 6878c2ecf20Sopenharmony_ci if (hs_rc) 6888c2ecf20Sopenharmony_ci rc = hs_rc; 6898c2ecf20Sopenharmony_ci } 6908c2ecf20Sopenharmony_ci 6918c2ecf20Sopenharmony_cixfer_disable_pad: 6928c2ecf20Sopenharmony_ci /* Disable pad output */ 6938c2ecf20Sopenharmony_ci writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET); 6948c2ecf20Sopenharmony_ci 6958c2ecf20Sopenharmony_ci /* Stop internal clock */ 6968c2ecf20Sopenharmony_ci bcm_kona_i2c_disable_clock(dev); 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_ci clk_disable_unprepare(dev->external_clk); 6998c2ecf20Sopenharmony_ci 7008c2ecf20Sopenharmony_ci return rc; 7018c2ecf20Sopenharmony_ci} 7028c2ecf20Sopenharmony_ci 7038c2ecf20Sopenharmony_cistatic uint32_t bcm_kona_i2c_functionality(struct i2c_adapter *adap) 7048c2ecf20Sopenharmony_ci{ 7058c2ecf20Sopenharmony_ci return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL | I2C_FUNC_10BIT_ADDR | 7068c2ecf20Sopenharmony_ci I2C_FUNC_NOSTART; 7078c2ecf20Sopenharmony_ci} 7088c2ecf20Sopenharmony_ci 7098c2ecf20Sopenharmony_cistatic const struct i2c_algorithm bcm_algo = { 7108c2ecf20Sopenharmony_ci .master_xfer = bcm_kona_i2c_xfer, 7118c2ecf20Sopenharmony_ci .functionality = bcm_kona_i2c_functionality, 7128c2ecf20Sopenharmony_ci}; 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_assign_bus_speed(struct bcm_kona_i2c_dev *dev) 7158c2ecf20Sopenharmony_ci{ 7168c2ecf20Sopenharmony_ci unsigned int bus_speed; 7178c2ecf20Sopenharmony_ci int ret = of_property_read_u32(dev->device->of_node, "clock-frequency", 7188c2ecf20Sopenharmony_ci &bus_speed); 7198c2ecf20Sopenharmony_ci if (ret < 0) { 7208c2ecf20Sopenharmony_ci dev_err(dev->device, "missing clock-frequency property\n"); 7218c2ecf20Sopenharmony_ci return -ENODEV; 7228c2ecf20Sopenharmony_ci } 7238c2ecf20Sopenharmony_ci 7248c2ecf20Sopenharmony_ci switch (bus_speed) { 7258c2ecf20Sopenharmony_ci case I2C_MAX_STANDARD_MODE_FREQ: 7268c2ecf20Sopenharmony_ci dev->std_cfg = &std_cfg_table[BCM_SPD_100K]; 7278c2ecf20Sopenharmony_ci break; 7288c2ecf20Sopenharmony_ci case I2C_MAX_FAST_MODE_FREQ: 7298c2ecf20Sopenharmony_ci dev->std_cfg = &std_cfg_table[BCM_SPD_400K]; 7308c2ecf20Sopenharmony_ci break; 7318c2ecf20Sopenharmony_ci case I2C_MAX_FAST_MODE_PLUS_FREQ: 7328c2ecf20Sopenharmony_ci dev->std_cfg = &std_cfg_table[BCM_SPD_1MHZ]; 7338c2ecf20Sopenharmony_ci break; 7348c2ecf20Sopenharmony_ci case I2C_MAX_HIGH_SPEED_MODE_FREQ: 7358c2ecf20Sopenharmony_ci /* Send mastercode at 100k */ 7368c2ecf20Sopenharmony_ci dev->std_cfg = &std_cfg_table[BCM_SPD_100K]; 7378c2ecf20Sopenharmony_ci dev->hs_cfg = &hs_cfg_table[BCM_SPD_3P4MHZ]; 7388c2ecf20Sopenharmony_ci break; 7398c2ecf20Sopenharmony_ci default: 7408c2ecf20Sopenharmony_ci pr_err("%d hz bus speed not supported\n", bus_speed); 7418c2ecf20Sopenharmony_ci pr_err("Valid speeds are 100khz, 400khz, 1mhz, and 3.4mhz\n"); 7428c2ecf20Sopenharmony_ci return -EINVAL; 7438c2ecf20Sopenharmony_ci } 7448c2ecf20Sopenharmony_ci 7458c2ecf20Sopenharmony_ci return 0; 7468c2ecf20Sopenharmony_ci} 7478c2ecf20Sopenharmony_ci 7488c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_probe(struct platform_device *pdev) 7498c2ecf20Sopenharmony_ci{ 7508c2ecf20Sopenharmony_ci int rc = 0; 7518c2ecf20Sopenharmony_ci struct bcm_kona_i2c_dev *dev; 7528c2ecf20Sopenharmony_ci struct i2c_adapter *adap; 7538c2ecf20Sopenharmony_ci 7548c2ecf20Sopenharmony_ci /* Allocate memory for private data structure */ 7558c2ecf20Sopenharmony_ci dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL); 7568c2ecf20Sopenharmony_ci if (!dev) 7578c2ecf20Sopenharmony_ci return -ENOMEM; 7588c2ecf20Sopenharmony_ci 7598c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, dev); 7608c2ecf20Sopenharmony_ci dev->device = &pdev->dev; 7618c2ecf20Sopenharmony_ci init_completion(&dev->done); 7628c2ecf20Sopenharmony_ci 7638c2ecf20Sopenharmony_ci /* Map hardware registers */ 7648c2ecf20Sopenharmony_ci dev->base = devm_platform_ioremap_resource(pdev, 0); 7658c2ecf20Sopenharmony_ci if (IS_ERR(dev->base)) 7668c2ecf20Sopenharmony_ci return -ENOMEM; 7678c2ecf20Sopenharmony_ci 7688c2ecf20Sopenharmony_ci /* Get and enable external clock */ 7698c2ecf20Sopenharmony_ci dev->external_clk = devm_clk_get(dev->device, NULL); 7708c2ecf20Sopenharmony_ci if (IS_ERR(dev->external_clk)) { 7718c2ecf20Sopenharmony_ci dev_err(dev->device, "couldn't get clock\n"); 7728c2ecf20Sopenharmony_ci return -ENODEV; 7738c2ecf20Sopenharmony_ci } 7748c2ecf20Sopenharmony_ci 7758c2ecf20Sopenharmony_ci rc = clk_set_rate(dev->external_clk, STD_EXT_CLK_FREQ); 7768c2ecf20Sopenharmony_ci if (rc) { 7778c2ecf20Sopenharmony_ci dev_err(dev->device, "%s: clk_set_rate returned %d\n", 7788c2ecf20Sopenharmony_ci __func__, rc); 7798c2ecf20Sopenharmony_ci return rc; 7808c2ecf20Sopenharmony_ci } 7818c2ecf20Sopenharmony_ci 7828c2ecf20Sopenharmony_ci rc = clk_prepare_enable(dev->external_clk); 7838c2ecf20Sopenharmony_ci if (rc) { 7848c2ecf20Sopenharmony_ci dev_err(dev->device, "couldn't enable clock\n"); 7858c2ecf20Sopenharmony_ci return rc; 7868c2ecf20Sopenharmony_ci } 7878c2ecf20Sopenharmony_ci 7888c2ecf20Sopenharmony_ci /* Parse bus speed */ 7898c2ecf20Sopenharmony_ci rc = bcm_kona_i2c_assign_bus_speed(dev); 7908c2ecf20Sopenharmony_ci if (rc) 7918c2ecf20Sopenharmony_ci goto probe_disable_clk; 7928c2ecf20Sopenharmony_ci 7938c2ecf20Sopenharmony_ci /* Enable internal clocks */ 7948c2ecf20Sopenharmony_ci bcm_kona_i2c_enable_clock(dev); 7958c2ecf20Sopenharmony_ci 7968c2ecf20Sopenharmony_ci /* Configure internal dividers */ 7978c2ecf20Sopenharmony_ci bcm_kona_i2c_config_timing(dev); 7988c2ecf20Sopenharmony_ci 7998c2ecf20Sopenharmony_ci /* Disable timeout */ 8008c2ecf20Sopenharmony_ci writel(0, dev->base + TOUT_OFFSET); 8018c2ecf20Sopenharmony_ci 8028c2ecf20Sopenharmony_ci /* Enable autosense */ 8038c2ecf20Sopenharmony_ci bcm_kona_i2c_enable_autosense(dev); 8048c2ecf20Sopenharmony_ci 8058c2ecf20Sopenharmony_ci /* Enable TX FIFO */ 8068c2ecf20Sopenharmony_ci writel(TXFCR_FIFO_FLUSH_MASK | TXFCR_FIFO_EN_MASK, 8078c2ecf20Sopenharmony_ci dev->base + TXFCR_OFFSET); 8088c2ecf20Sopenharmony_ci 8098c2ecf20Sopenharmony_ci /* Mask all interrupts */ 8108c2ecf20Sopenharmony_ci writel(0, dev->base + IER_OFFSET); 8118c2ecf20Sopenharmony_ci 8128c2ecf20Sopenharmony_ci /* Clear all pending interrupts */ 8138c2ecf20Sopenharmony_ci writel(ISR_CMDBUSY_MASK | 8148c2ecf20Sopenharmony_ci ISR_READ_COMPLETE_MASK | 8158c2ecf20Sopenharmony_ci ISR_SES_DONE_MASK | 8168c2ecf20Sopenharmony_ci ISR_ERR_MASK | 8178c2ecf20Sopenharmony_ci ISR_TXFIFOEMPTY_MASK | 8188c2ecf20Sopenharmony_ci ISR_NOACK_MASK, 8198c2ecf20Sopenharmony_ci dev->base + ISR_OFFSET); 8208c2ecf20Sopenharmony_ci 8218c2ecf20Sopenharmony_ci /* Get the interrupt number */ 8228c2ecf20Sopenharmony_ci dev->irq = platform_get_irq(pdev, 0); 8238c2ecf20Sopenharmony_ci if (dev->irq < 0) { 8248c2ecf20Sopenharmony_ci rc = dev->irq; 8258c2ecf20Sopenharmony_ci goto probe_disable_clk; 8268c2ecf20Sopenharmony_ci } 8278c2ecf20Sopenharmony_ci 8288c2ecf20Sopenharmony_ci /* register the ISR handler */ 8298c2ecf20Sopenharmony_ci rc = devm_request_irq(&pdev->dev, dev->irq, bcm_kona_i2c_isr, 8308c2ecf20Sopenharmony_ci IRQF_SHARED, pdev->name, dev); 8318c2ecf20Sopenharmony_ci if (rc) { 8328c2ecf20Sopenharmony_ci dev_err(dev->device, "failed to request irq %i\n", dev->irq); 8338c2ecf20Sopenharmony_ci goto probe_disable_clk; 8348c2ecf20Sopenharmony_ci } 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ci /* Enable the controller but leave it idle */ 8378c2ecf20Sopenharmony_ci bcm_kona_i2c_send_cmd_to_ctrl(dev, BCM_CMD_NOACTION); 8388c2ecf20Sopenharmony_ci 8398c2ecf20Sopenharmony_ci /* Disable pad output */ 8408c2ecf20Sopenharmony_ci writel(PADCTL_PAD_OUT_EN_MASK, dev->base + PADCTL_OFFSET); 8418c2ecf20Sopenharmony_ci 8428c2ecf20Sopenharmony_ci /* Disable internal clock */ 8438c2ecf20Sopenharmony_ci bcm_kona_i2c_disable_clock(dev); 8448c2ecf20Sopenharmony_ci 8458c2ecf20Sopenharmony_ci /* Disable external clock */ 8468c2ecf20Sopenharmony_ci clk_disable_unprepare(dev->external_clk); 8478c2ecf20Sopenharmony_ci 8488c2ecf20Sopenharmony_ci /* Add the i2c adapter */ 8498c2ecf20Sopenharmony_ci adap = &dev->adapter; 8508c2ecf20Sopenharmony_ci i2c_set_adapdata(adap, dev); 8518c2ecf20Sopenharmony_ci adap->owner = THIS_MODULE; 8528c2ecf20Sopenharmony_ci strlcpy(adap->name, "Broadcom I2C adapter", sizeof(adap->name)); 8538c2ecf20Sopenharmony_ci adap->algo = &bcm_algo; 8548c2ecf20Sopenharmony_ci adap->dev.parent = &pdev->dev; 8558c2ecf20Sopenharmony_ci adap->dev.of_node = pdev->dev.of_node; 8568c2ecf20Sopenharmony_ci 8578c2ecf20Sopenharmony_ci rc = i2c_add_adapter(adap); 8588c2ecf20Sopenharmony_ci if (rc) 8598c2ecf20Sopenharmony_ci return rc; 8608c2ecf20Sopenharmony_ci 8618c2ecf20Sopenharmony_ci dev_info(dev->device, "device registered successfully\n"); 8628c2ecf20Sopenharmony_ci 8638c2ecf20Sopenharmony_ci return 0; 8648c2ecf20Sopenharmony_ci 8658c2ecf20Sopenharmony_ciprobe_disable_clk: 8668c2ecf20Sopenharmony_ci bcm_kona_i2c_disable_clock(dev); 8678c2ecf20Sopenharmony_ci clk_disable_unprepare(dev->external_clk); 8688c2ecf20Sopenharmony_ci 8698c2ecf20Sopenharmony_ci return rc; 8708c2ecf20Sopenharmony_ci} 8718c2ecf20Sopenharmony_ci 8728c2ecf20Sopenharmony_cistatic int bcm_kona_i2c_remove(struct platform_device *pdev) 8738c2ecf20Sopenharmony_ci{ 8748c2ecf20Sopenharmony_ci struct bcm_kona_i2c_dev *dev = platform_get_drvdata(pdev); 8758c2ecf20Sopenharmony_ci 8768c2ecf20Sopenharmony_ci i2c_del_adapter(&dev->adapter); 8778c2ecf20Sopenharmony_ci 8788c2ecf20Sopenharmony_ci return 0; 8798c2ecf20Sopenharmony_ci} 8808c2ecf20Sopenharmony_ci 8818c2ecf20Sopenharmony_cistatic const struct of_device_id bcm_kona_i2c_of_match[] = { 8828c2ecf20Sopenharmony_ci {.compatible = "brcm,kona-i2c",}, 8838c2ecf20Sopenharmony_ci {}, 8848c2ecf20Sopenharmony_ci}; 8858c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, bcm_kona_i2c_of_match); 8868c2ecf20Sopenharmony_ci 8878c2ecf20Sopenharmony_cistatic struct platform_driver bcm_kona_i2c_driver = { 8888c2ecf20Sopenharmony_ci .driver = { 8898c2ecf20Sopenharmony_ci .name = "bcm-kona-i2c", 8908c2ecf20Sopenharmony_ci .of_match_table = bcm_kona_i2c_of_match, 8918c2ecf20Sopenharmony_ci }, 8928c2ecf20Sopenharmony_ci .probe = bcm_kona_i2c_probe, 8938c2ecf20Sopenharmony_ci .remove = bcm_kona_i2c_remove, 8948c2ecf20Sopenharmony_ci}; 8958c2ecf20Sopenharmony_cimodule_platform_driver(bcm_kona_i2c_driver); 8968c2ecf20Sopenharmony_ci 8978c2ecf20Sopenharmony_ciMODULE_AUTHOR("Tim Kryger <tkryger@broadcom.com>"); 8988c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Broadcom Kona I2C Driver"); 8998c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 900