18c2ecf20Sopenharmony_ci// SPDX-License-Identifier: GPL-2.0-only 28c2ecf20Sopenharmony_ci/* 38c2ecf20Sopenharmony_ci * This driver implements I2C master functionality using the LSI API2C 48c2ecf20Sopenharmony_ci * controller. 58c2ecf20Sopenharmony_ci * 68c2ecf20Sopenharmony_ci * NOTE: The controller has a limitation in that it can only do transfers of 78c2ecf20Sopenharmony_ci * maximum 255 bytes at a time. If a larger transfer is attempted, error code 88c2ecf20Sopenharmony_ci * (-EINVAL) is returned. 98c2ecf20Sopenharmony_ci */ 108c2ecf20Sopenharmony_ci#include <linux/clk.h> 118c2ecf20Sopenharmony_ci#include <linux/clkdev.h> 128c2ecf20Sopenharmony_ci#include <linux/delay.h> 138c2ecf20Sopenharmony_ci#include <linux/err.h> 148c2ecf20Sopenharmony_ci#include <linux/i2c.h> 158c2ecf20Sopenharmony_ci#include <linux/init.h> 168c2ecf20Sopenharmony_ci#include <linux/interrupt.h> 178c2ecf20Sopenharmony_ci#include <linux/module.h> 188c2ecf20Sopenharmony_ci#include <linux/io.h> 198c2ecf20Sopenharmony_ci#include <linux/kernel.h> 208c2ecf20Sopenharmony_ci#include <linux/platform_device.h> 218c2ecf20Sopenharmony_ci 228c2ecf20Sopenharmony_ci#define SCL_WAIT_TIMEOUT_NS 25000000 238c2ecf20Sopenharmony_ci#define I2C_XFER_TIMEOUT (msecs_to_jiffies(250)) 248c2ecf20Sopenharmony_ci#define I2C_STOP_TIMEOUT (msecs_to_jiffies(100)) 258c2ecf20Sopenharmony_ci#define FIFO_SIZE 8 268c2ecf20Sopenharmony_ci#define SEQ_LEN 2 278c2ecf20Sopenharmony_ci 288c2ecf20Sopenharmony_ci#define GLOBAL_CONTROL 0x00 298c2ecf20Sopenharmony_ci#define GLOBAL_MST_EN BIT(0) 308c2ecf20Sopenharmony_ci#define GLOBAL_SLV_EN BIT(1) 318c2ecf20Sopenharmony_ci#define GLOBAL_IBML_EN BIT(2) 328c2ecf20Sopenharmony_ci#define INTERRUPT_STATUS 0x04 338c2ecf20Sopenharmony_ci#define INTERRUPT_ENABLE 0x08 348c2ecf20Sopenharmony_ci#define INT_SLV BIT(1) 358c2ecf20Sopenharmony_ci#define INT_MST BIT(0) 368c2ecf20Sopenharmony_ci#define WAIT_TIMER_CONTROL 0x0c 378c2ecf20Sopenharmony_ci#define WT_EN BIT(15) 388c2ecf20Sopenharmony_ci#define WT_VALUE(_x) ((_x) & 0x7fff) 398c2ecf20Sopenharmony_ci#define IBML_TIMEOUT 0x10 408c2ecf20Sopenharmony_ci#define IBML_LOW_MEXT 0x14 418c2ecf20Sopenharmony_ci#define IBML_LOW_SEXT 0x18 428c2ecf20Sopenharmony_ci#define TIMER_CLOCK_DIV 0x1c 438c2ecf20Sopenharmony_ci#define I2C_BUS_MONITOR 0x20 448c2ecf20Sopenharmony_ci#define BM_SDAC BIT(3) 458c2ecf20Sopenharmony_ci#define BM_SCLC BIT(2) 468c2ecf20Sopenharmony_ci#define BM_SDAS BIT(1) 478c2ecf20Sopenharmony_ci#define BM_SCLS BIT(0) 488c2ecf20Sopenharmony_ci#define SOFT_RESET 0x24 498c2ecf20Sopenharmony_ci#define MST_COMMAND 0x28 508c2ecf20Sopenharmony_ci#define CMD_BUSY (1<<3) 518c2ecf20Sopenharmony_ci#define CMD_MANUAL (0x00 | CMD_BUSY) 528c2ecf20Sopenharmony_ci#define CMD_AUTO (0x01 | CMD_BUSY) 538c2ecf20Sopenharmony_ci#define CMD_SEQUENCE (0x02 | CMD_BUSY) 548c2ecf20Sopenharmony_ci#define MST_RX_XFER 0x2c 558c2ecf20Sopenharmony_ci#define MST_TX_XFER 0x30 568c2ecf20Sopenharmony_ci#define MST_ADDR_1 0x34 578c2ecf20Sopenharmony_ci#define MST_ADDR_2 0x38 588c2ecf20Sopenharmony_ci#define MST_DATA 0x3c 598c2ecf20Sopenharmony_ci#define MST_TX_FIFO 0x40 608c2ecf20Sopenharmony_ci#define MST_RX_FIFO 0x44 618c2ecf20Sopenharmony_ci#define MST_INT_ENABLE 0x48 628c2ecf20Sopenharmony_ci#define MST_INT_STATUS 0x4c 638c2ecf20Sopenharmony_ci#define MST_STATUS_RFL (1 << 13) /* RX FIFO serivce */ 648c2ecf20Sopenharmony_ci#define MST_STATUS_TFL (1 << 12) /* TX FIFO service */ 658c2ecf20Sopenharmony_ci#define MST_STATUS_SNS (1 << 11) /* Manual mode done */ 668c2ecf20Sopenharmony_ci#define MST_STATUS_SS (1 << 10) /* Automatic mode done */ 678c2ecf20Sopenharmony_ci#define MST_STATUS_SCC (1 << 9) /* Stop complete */ 688c2ecf20Sopenharmony_ci#define MST_STATUS_IP (1 << 8) /* Invalid parameter */ 698c2ecf20Sopenharmony_ci#define MST_STATUS_TSS (1 << 7) /* Timeout */ 708c2ecf20Sopenharmony_ci#define MST_STATUS_AL (1 << 6) /* Arbitration lost */ 718c2ecf20Sopenharmony_ci#define MST_STATUS_ND (1 << 5) /* NAK on data phase */ 728c2ecf20Sopenharmony_ci#define MST_STATUS_NA (1 << 4) /* NAK on address phase */ 738c2ecf20Sopenharmony_ci#define MST_STATUS_NAK (MST_STATUS_NA | \ 748c2ecf20Sopenharmony_ci MST_STATUS_ND) 758c2ecf20Sopenharmony_ci#define MST_STATUS_ERR (MST_STATUS_NAK | \ 768c2ecf20Sopenharmony_ci MST_STATUS_AL | \ 778c2ecf20Sopenharmony_ci MST_STATUS_IP) 788c2ecf20Sopenharmony_ci#define MST_TX_BYTES_XFRD 0x50 798c2ecf20Sopenharmony_ci#define MST_RX_BYTES_XFRD 0x54 808c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_CTL 0x58 818c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_GCE BIT(0) /* ACK to General Call Address from own master (loopback) */ 828c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_OGCE BIT(1) /* ACK to General Call Address from external masters */ 838c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_SA1E BIT(2) /* ACK to addr_1 enabled */ 848c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_SA1M BIT(3) /* 10-bit addressing for addr_1 enabled */ 858c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_SA2E BIT(4) /* ACK to addr_2 enabled */ 868c2ecf20Sopenharmony_ci#define SLV_ADDR_DEC_SA2M BIT(5) /* 10-bit addressing for addr_2 enabled */ 878c2ecf20Sopenharmony_ci#define SLV_ADDR_1 0x5c 888c2ecf20Sopenharmony_ci#define SLV_ADDR_2 0x60 898c2ecf20Sopenharmony_ci#define SLV_RX_CTL 0x64 908c2ecf20Sopenharmony_ci#define SLV_RX_ACSA1 BIT(0) /* Generate ACK for writes to addr_1 */ 918c2ecf20Sopenharmony_ci#define SLV_RX_ACSA2 BIT(1) /* Generate ACK for writes to addr_2 */ 928c2ecf20Sopenharmony_ci#define SLV_RX_ACGCA BIT(2) /* ACK data phase transfers to General Call Address */ 938c2ecf20Sopenharmony_ci#define SLV_DATA 0x68 948c2ecf20Sopenharmony_ci#define SLV_RX_FIFO 0x6c 958c2ecf20Sopenharmony_ci#define SLV_FIFO_DV1 BIT(0) /* Data Valid for addr_1 */ 968c2ecf20Sopenharmony_ci#define SLV_FIFO_DV2 BIT(1) /* Data Valid for addr_2 */ 978c2ecf20Sopenharmony_ci#define SLV_FIFO_AS BIT(2) /* (N)ACK Sent */ 988c2ecf20Sopenharmony_ci#define SLV_FIFO_TNAK BIT(3) /* Timeout NACK */ 998c2ecf20Sopenharmony_ci#define SLV_FIFO_STRC BIT(4) /* First byte after start condition received */ 1008c2ecf20Sopenharmony_ci#define SLV_FIFO_RSC BIT(5) /* Repeated Start Condition */ 1018c2ecf20Sopenharmony_ci#define SLV_FIFO_STPC BIT(6) /* Stop Condition */ 1028c2ecf20Sopenharmony_ci#define SLV_FIFO_DV (SLV_FIFO_DV1 | SLV_FIFO_DV2) 1038c2ecf20Sopenharmony_ci#define SLV_INT_ENABLE 0x70 1048c2ecf20Sopenharmony_ci#define SLV_INT_STATUS 0x74 1058c2ecf20Sopenharmony_ci#define SLV_STATUS_RFH BIT(0) /* FIFO service */ 1068c2ecf20Sopenharmony_ci#define SLV_STATUS_WTC BIT(1) /* Write transfer complete */ 1078c2ecf20Sopenharmony_ci#define SLV_STATUS_SRS1 BIT(2) /* Slave read from addr 1 */ 1088c2ecf20Sopenharmony_ci#define SLV_STATUS_SRRS1 BIT(3) /* Repeated start from addr 1 */ 1098c2ecf20Sopenharmony_ci#define SLV_STATUS_SRND1 BIT(4) /* Read request not following start condition */ 1108c2ecf20Sopenharmony_ci#define SLV_STATUS_SRC1 BIT(5) /* Read canceled */ 1118c2ecf20Sopenharmony_ci#define SLV_STATUS_SRAT1 BIT(6) /* Slave Read timed out */ 1128c2ecf20Sopenharmony_ci#define SLV_STATUS_SRDRE1 BIT(7) /* Data written after timed out */ 1138c2ecf20Sopenharmony_ci#define SLV_READ_DUMMY 0x78 1148c2ecf20Sopenharmony_ci#define SCL_HIGH_PERIOD 0x80 1158c2ecf20Sopenharmony_ci#define SCL_LOW_PERIOD 0x84 1168c2ecf20Sopenharmony_ci#define SPIKE_FLTR_LEN 0x88 1178c2ecf20Sopenharmony_ci#define SDA_SETUP_TIME 0x8c 1188c2ecf20Sopenharmony_ci#define SDA_HOLD_TIME 0x90 1198c2ecf20Sopenharmony_ci 1208c2ecf20Sopenharmony_ci/** 1218c2ecf20Sopenharmony_ci * axxia_i2c_dev - I2C device context 1228c2ecf20Sopenharmony_ci * @base: pointer to register struct 1238c2ecf20Sopenharmony_ci * @msg: pointer to current message 1248c2ecf20Sopenharmony_ci * @msg_r: pointer to current read message (sequence transfer) 1258c2ecf20Sopenharmony_ci * @msg_xfrd: number of bytes transferred in tx_fifo 1268c2ecf20Sopenharmony_ci * @msg_xfrd_r: number of bytes transferred in rx_fifo 1278c2ecf20Sopenharmony_ci * @msg_err: error code for completed message 1288c2ecf20Sopenharmony_ci * @msg_complete: xfer completion object 1298c2ecf20Sopenharmony_ci * @dev: device reference 1308c2ecf20Sopenharmony_ci * @adapter: core i2c abstraction 1318c2ecf20Sopenharmony_ci * @i2c_clk: clock reference for i2c input clock 1328c2ecf20Sopenharmony_ci * @bus_clk_rate: current i2c bus clock rate 1338c2ecf20Sopenharmony_ci * @last: a flag indicating is this is last message in transfer 1348c2ecf20Sopenharmony_ci */ 1358c2ecf20Sopenharmony_cistruct axxia_i2c_dev { 1368c2ecf20Sopenharmony_ci void __iomem *base; 1378c2ecf20Sopenharmony_ci struct i2c_msg *msg; 1388c2ecf20Sopenharmony_ci struct i2c_msg *msg_r; 1398c2ecf20Sopenharmony_ci size_t msg_xfrd; 1408c2ecf20Sopenharmony_ci size_t msg_xfrd_r; 1418c2ecf20Sopenharmony_ci int msg_err; 1428c2ecf20Sopenharmony_ci struct completion msg_complete; 1438c2ecf20Sopenharmony_ci struct device *dev; 1448c2ecf20Sopenharmony_ci struct i2c_adapter adapter; 1458c2ecf20Sopenharmony_ci struct clk *i2c_clk; 1468c2ecf20Sopenharmony_ci u32 bus_clk_rate; 1478c2ecf20Sopenharmony_ci bool last; 1488c2ecf20Sopenharmony_ci struct i2c_client *slave; 1498c2ecf20Sopenharmony_ci int irq; 1508c2ecf20Sopenharmony_ci}; 1518c2ecf20Sopenharmony_ci 1528c2ecf20Sopenharmony_cistatic void i2c_int_disable(struct axxia_i2c_dev *idev, u32 mask) 1538c2ecf20Sopenharmony_ci{ 1548c2ecf20Sopenharmony_ci u32 int_en; 1558c2ecf20Sopenharmony_ci 1568c2ecf20Sopenharmony_ci int_en = readl(idev->base + MST_INT_ENABLE); 1578c2ecf20Sopenharmony_ci writel(int_en & ~mask, idev->base + MST_INT_ENABLE); 1588c2ecf20Sopenharmony_ci} 1598c2ecf20Sopenharmony_ci 1608c2ecf20Sopenharmony_cistatic void i2c_int_enable(struct axxia_i2c_dev *idev, u32 mask) 1618c2ecf20Sopenharmony_ci{ 1628c2ecf20Sopenharmony_ci u32 int_en; 1638c2ecf20Sopenharmony_ci 1648c2ecf20Sopenharmony_ci int_en = readl(idev->base + MST_INT_ENABLE); 1658c2ecf20Sopenharmony_ci writel(int_en | mask, idev->base + MST_INT_ENABLE); 1668c2ecf20Sopenharmony_ci} 1678c2ecf20Sopenharmony_ci 1688c2ecf20Sopenharmony_ci/** 1698c2ecf20Sopenharmony_ci * ns_to_clk - Convert time (ns) to clock cycles for the given clock frequency. 1708c2ecf20Sopenharmony_ci */ 1718c2ecf20Sopenharmony_cistatic u32 ns_to_clk(u64 ns, u32 clk_mhz) 1728c2ecf20Sopenharmony_ci{ 1738c2ecf20Sopenharmony_ci return div_u64(ns * clk_mhz, 1000); 1748c2ecf20Sopenharmony_ci} 1758c2ecf20Sopenharmony_ci 1768c2ecf20Sopenharmony_cistatic int axxia_i2c_init(struct axxia_i2c_dev *idev) 1778c2ecf20Sopenharmony_ci{ 1788c2ecf20Sopenharmony_ci u32 divisor = clk_get_rate(idev->i2c_clk) / idev->bus_clk_rate; 1798c2ecf20Sopenharmony_ci u32 clk_mhz = clk_get_rate(idev->i2c_clk) / 1000000; 1808c2ecf20Sopenharmony_ci u32 t_setup; 1818c2ecf20Sopenharmony_ci u32 t_high, t_low; 1828c2ecf20Sopenharmony_ci u32 tmo_clk; 1838c2ecf20Sopenharmony_ci u32 prescale; 1848c2ecf20Sopenharmony_ci unsigned long timeout; 1858c2ecf20Sopenharmony_ci 1868c2ecf20Sopenharmony_ci dev_dbg(idev->dev, "rate=%uHz per_clk=%uMHz -> ratio=1:%u\n", 1878c2ecf20Sopenharmony_ci idev->bus_clk_rate, clk_mhz, divisor); 1888c2ecf20Sopenharmony_ci 1898c2ecf20Sopenharmony_ci /* Reset controller */ 1908c2ecf20Sopenharmony_ci writel(0x01, idev->base + SOFT_RESET); 1918c2ecf20Sopenharmony_ci timeout = jiffies + msecs_to_jiffies(100); 1928c2ecf20Sopenharmony_ci while (readl(idev->base + SOFT_RESET) & 1) { 1938c2ecf20Sopenharmony_ci if (time_after(jiffies, timeout)) { 1948c2ecf20Sopenharmony_ci dev_warn(idev->dev, "Soft reset failed\n"); 1958c2ecf20Sopenharmony_ci break; 1968c2ecf20Sopenharmony_ci } 1978c2ecf20Sopenharmony_ci } 1988c2ecf20Sopenharmony_ci 1998c2ecf20Sopenharmony_ci /* Enable Master Mode */ 2008c2ecf20Sopenharmony_ci writel(0x1, idev->base + GLOBAL_CONTROL); 2018c2ecf20Sopenharmony_ci 2028c2ecf20Sopenharmony_ci if (idev->bus_clk_rate <= I2C_MAX_STANDARD_MODE_FREQ) { 2038c2ecf20Sopenharmony_ci /* Standard mode SCL 50/50, tSU:DAT = 250 ns */ 2048c2ecf20Sopenharmony_ci t_high = divisor * 1 / 2; 2058c2ecf20Sopenharmony_ci t_low = divisor * 1 / 2; 2068c2ecf20Sopenharmony_ci t_setup = ns_to_clk(250, clk_mhz); 2078c2ecf20Sopenharmony_ci } else { 2088c2ecf20Sopenharmony_ci /* Fast mode SCL 33/66, tSU:DAT = 100 ns */ 2098c2ecf20Sopenharmony_ci t_high = divisor * 1 / 3; 2108c2ecf20Sopenharmony_ci t_low = divisor * 2 / 3; 2118c2ecf20Sopenharmony_ci t_setup = ns_to_clk(100, clk_mhz); 2128c2ecf20Sopenharmony_ci } 2138c2ecf20Sopenharmony_ci 2148c2ecf20Sopenharmony_ci /* SCL High Time */ 2158c2ecf20Sopenharmony_ci writel(t_high, idev->base + SCL_HIGH_PERIOD); 2168c2ecf20Sopenharmony_ci /* SCL Low Time */ 2178c2ecf20Sopenharmony_ci writel(t_low, idev->base + SCL_LOW_PERIOD); 2188c2ecf20Sopenharmony_ci /* SDA Setup Time */ 2198c2ecf20Sopenharmony_ci writel(t_setup, idev->base + SDA_SETUP_TIME); 2208c2ecf20Sopenharmony_ci /* SDA Hold Time, 300ns */ 2218c2ecf20Sopenharmony_ci writel(ns_to_clk(300, clk_mhz), idev->base + SDA_HOLD_TIME); 2228c2ecf20Sopenharmony_ci /* Filter <50ns spikes */ 2238c2ecf20Sopenharmony_ci writel(ns_to_clk(50, clk_mhz), idev->base + SPIKE_FLTR_LEN); 2248c2ecf20Sopenharmony_ci 2258c2ecf20Sopenharmony_ci /* Configure Time-Out Registers */ 2268c2ecf20Sopenharmony_ci tmo_clk = ns_to_clk(SCL_WAIT_TIMEOUT_NS, clk_mhz); 2278c2ecf20Sopenharmony_ci 2288c2ecf20Sopenharmony_ci /* Find prescaler value that makes tmo_clk fit in 15-bits counter. */ 2298c2ecf20Sopenharmony_ci for (prescale = 0; prescale < 15; ++prescale) { 2308c2ecf20Sopenharmony_ci if (tmo_clk <= 0x7fff) 2318c2ecf20Sopenharmony_ci break; 2328c2ecf20Sopenharmony_ci tmo_clk >>= 1; 2338c2ecf20Sopenharmony_ci } 2348c2ecf20Sopenharmony_ci if (tmo_clk > 0x7fff) 2358c2ecf20Sopenharmony_ci tmo_clk = 0x7fff; 2368c2ecf20Sopenharmony_ci 2378c2ecf20Sopenharmony_ci /* Prescale divider (log2) */ 2388c2ecf20Sopenharmony_ci writel(prescale, idev->base + TIMER_CLOCK_DIV); 2398c2ecf20Sopenharmony_ci /* Timeout in divided clocks */ 2408c2ecf20Sopenharmony_ci writel(WT_EN | WT_VALUE(tmo_clk), idev->base + WAIT_TIMER_CONTROL); 2418c2ecf20Sopenharmony_ci 2428c2ecf20Sopenharmony_ci /* Mask all master interrupt bits */ 2438c2ecf20Sopenharmony_ci i2c_int_disable(idev, ~0); 2448c2ecf20Sopenharmony_ci 2458c2ecf20Sopenharmony_ci /* Interrupt enable */ 2468c2ecf20Sopenharmony_ci writel(0x01, idev->base + INTERRUPT_ENABLE); 2478c2ecf20Sopenharmony_ci 2488c2ecf20Sopenharmony_ci return 0; 2498c2ecf20Sopenharmony_ci} 2508c2ecf20Sopenharmony_ci 2518c2ecf20Sopenharmony_cistatic int i2c_m_rd(const struct i2c_msg *msg) 2528c2ecf20Sopenharmony_ci{ 2538c2ecf20Sopenharmony_ci return (msg->flags & I2C_M_RD) != 0; 2548c2ecf20Sopenharmony_ci} 2558c2ecf20Sopenharmony_ci 2568c2ecf20Sopenharmony_cistatic int i2c_m_ten(const struct i2c_msg *msg) 2578c2ecf20Sopenharmony_ci{ 2588c2ecf20Sopenharmony_ci return (msg->flags & I2C_M_TEN) != 0; 2598c2ecf20Sopenharmony_ci} 2608c2ecf20Sopenharmony_ci 2618c2ecf20Sopenharmony_cistatic int i2c_m_recv_len(const struct i2c_msg *msg) 2628c2ecf20Sopenharmony_ci{ 2638c2ecf20Sopenharmony_ci return (msg->flags & I2C_M_RECV_LEN) != 0; 2648c2ecf20Sopenharmony_ci} 2658c2ecf20Sopenharmony_ci 2668c2ecf20Sopenharmony_ci/** 2678c2ecf20Sopenharmony_ci * axxia_i2c_empty_rx_fifo - Fetch data from RX FIFO and update SMBus block 2688c2ecf20Sopenharmony_ci * transfer length if this is the first byte of such a transfer. 2698c2ecf20Sopenharmony_ci */ 2708c2ecf20Sopenharmony_cistatic int axxia_i2c_empty_rx_fifo(struct axxia_i2c_dev *idev) 2718c2ecf20Sopenharmony_ci{ 2728c2ecf20Sopenharmony_ci struct i2c_msg *msg = idev->msg_r; 2738c2ecf20Sopenharmony_ci size_t rx_fifo_avail = readl(idev->base + MST_RX_FIFO); 2748c2ecf20Sopenharmony_ci int bytes_to_transfer = min(rx_fifo_avail, msg->len - idev->msg_xfrd_r); 2758c2ecf20Sopenharmony_ci 2768c2ecf20Sopenharmony_ci while (bytes_to_transfer-- > 0) { 2778c2ecf20Sopenharmony_ci int c = readl(idev->base + MST_DATA); 2788c2ecf20Sopenharmony_ci 2798c2ecf20Sopenharmony_ci if (idev->msg_xfrd_r == 0 && i2c_m_recv_len(msg)) { 2808c2ecf20Sopenharmony_ci /* 2818c2ecf20Sopenharmony_ci * Check length byte for SMBus block read 2828c2ecf20Sopenharmony_ci */ 2838c2ecf20Sopenharmony_ci if (c <= 0 || c > I2C_SMBUS_BLOCK_MAX) { 2848c2ecf20Sopenharmony_ci idev->msg_err = -EPROTO; 2858c2ecf20Sopenharmony_ci i2c_int_disable(idev, ~MST_STATUS_TSS); 2868c2ecf20Sopenharmony_ci complete(&idev->msg_complete); 2878c2ecf20Sopenharmony_ci break; 2888c2ecf20Sopenharmony_ci } 2898c2ecf20Sopenharmony_ci msg->len = 1 + c; 2908c2ecf20Sopenharmony_ci writel(msg->len, idev->base + MST_RX_XFER); 2918c2ecf20Sopenharmony_ci } 2928c2ecf20Sopenharmony_ci msg->buf[idev->msg_xfrd_r++] = c; 2938c2ecf20Sopenharmony_ci } 2948c2ecf20Sopenharmony_ci 2958c2ecf20Sopenharmony_ci return 0; 2968c2ecf20Sopenharmony_ci} 2978c2ecf20Sopenharmony_ci 2988c2ecf20Sopenharmony_ci/** 2998c2ecf20Sopenharmony_ci * axxia_i2c_fill_tx_fifo - Fill TX FIFO from current message buffer. 3008c2ecf20Sopenharmony_ci * @return: Number of bytes left to transfer. 3018c2ecf20Sopenharmony_ci */ 3028c2ecf20Sopenharmony_cistatic int axxia_i2c_fill_tx_fifo(struct axxia_i2c_dev *idev) 3038c2ecf20Sopenharmony_ci{ 3048c2ecf20Sopenharmony_ci struct i2c_msg *msg = idev->msg; 3058c2ecf20Sopenharmony_ci size_t tx_fifo_avail = FIFO_SIZE - readl(idev->base + MST_TX_FIFO); 3068c2ecf20Sopenharmony_ci int bytes_to_transfer = min(tx_fifo_avail, msg->len - idev->msg_xfrd); 3078c2ecf20Sopenharmony_ci int ret = msg->len - idev->msg_xfrd - bytes_to_transfer; 3088c2ecf20Sopenharmony_ci 3098c2ecf20Sopenharmony_ci while (bytes_to_transfer-- > 0) 3108c2ecf20Sopenharmony_ci writel(msg->buf[idev->msg_xfrd++], idev->base + MST_DATA); 3118c2ecf20Sopenharmony_ci 3128c2ecf20Sopenharmony_ci return ret; 3138c2ecf20Sopenharmony_ci} 3148c2ecf20Sopenharmony_ci 3158c2ecf20Sopenharmony_cistatic void axxia_i2c_slv_fifo_event(struct axxia_i2c_dev *idev) 3168c2ecf20Sopenharmony_ci{ 3178c2ecf20Sopenharmony_ci u32 fifo_status = readl(idev->base + SLV_RX_FIFO); 3188c2ecf20Sopenharmony_ci u8 val; 3198c2ecf20Sopenharmony_ci 3208c2ecf20Sopenharmony_ci dev_dbg(idev->dev, "slave irq fifo_status=0x%x\n", fifo_status); 3218c2ecf20Sopenharmony_ci 3228c2ecf20Sopenharmony_ci if (fifo_status & SLV_FIFO_DV1) { 3238c2ecf20Sopenharmony_ci if (fifo_status & SLV_FIFO_STRC) 3248c2ecf20Sopenharmony_ci i2c_slave_event(idev->slave, 3258c2ecf20Sopenharmony_ci I2C_SLAVE_WRITE_REQUESTED, &val); 3268c2ecf20Sopenharmony_ci 3278c2ecf20Sopenharmony_ci val = readl(idev->base + SLV_DATA); 3288c2ecf20Sopenharmony_ci i2c_slave_event(idev->slave, I2C_SLAVE_WRITE_RECEIVED, &val); 3298c2ecf20Sopenharmony_ci } 3308c2ecf20Sopenharmony_ci if (fifo_status & SLV_FIFO_STPC) { 3318c2ecf20Sopenharmony_ci readl(idev->base + SLV_DATA); /* dummy read */ 3328c2ecf20Sopenharmony_ci i2c_slave_event(idev->slave, I2C_SLAVE_STOP, &val); 3338c2ecf20Sopenharmony_ci } 3348c2ecf20Sopenharmony_ci if (fifo_status & SLV_FIFO_RSC) 3358c2ecf20Sopenharmony_ci readl(idev->base + SLV_DATA); /* dummy read */ 3368c2ecf20Sopenharmony_ci} 3378c2ecf20Sopenharmony_ci 3388c2ecf20Sopenharmony_cistatic irqreturn_t axxia_i2c_slv_isr(struct axxia_i2c_dev *idev) 3398c2ecf20Sopenharmony_ci{ 3408c2ecf20Sopenharmony_ci u32 status = readl(idev->base + SLV_INT_STATUS); 3418c2ecf20Sopenharmony_ci u8 val; 3428c2ecf20Sopenharmony_ci 3438c2ecf20Sopenharmony_ci dev_dbg(idev->dev, "slave irq status=0x%x\n", status); 3448c2ecf20Sopenharmony_ci 3458c2ecf20Sopenharmony_ci if (status & SLV_STATUS_RFH) 3468c2ecf20Sopenharmony_ci axxia_i2c_slv_fifo_event(idev); 3478c2ecf20Sopenharmony_ci if (status & SLV_STATUS_SRS1) { 3488c2ecf20Sopenharmony_ci i2c_slave_event(idev->slave, I2C_SLAVE_READ_REQUESTED, &val); 3498c2ecf20Sopenharmony_ci writel(val, idev->base + SLV_DATA); 3508c2ecf20Sopenharmony_ci } 3518c2ecf20Sopenharmony_ci if (status & SLV_STATUS_SRND1) { 3528c2ecf20Sopenharmony_ci i2c_slave_event(idev->slave, I2C_SLAVE_READ_PROCESSED, &val); 3538c2ecf20Sopenharmony_ci writel(val, idev->base + SLV_DATA); 3548c2ecf20Sopenharmony_ci } 3558c2ecf20Sopenharmony_ci if (status & SLV_STATUS_SRC1) 3568c2ecf20Sopenharmony_ci i2c_slave_event(idev->slave, I2C_SLAVE_STOP, &val); 3578c2ecf20Sopenharmony_ci 3588c2ecf20Sopenharmony_ci writel(INT_SLV, idev->base + INTERRUPT_STATUS); 3598c2ecf20Sopenharmony_ci return IRQ_HANDLED; 3608c2ecf20Sopenharmony_ci} 3618c2ecf20Sopenharmony_ci 3628c2ecf20Sopenharmony_cistatic irqreturn_t axxia_i2c_isr(int irq, void *_dev) 3638c2ecf20Sopenharmony_ci{ 3648c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = _dev; 3658c2ecf20Sopenharmony_ci irqreturn_t ret = IRQ_NONE; 3668c2ecf20Sopenharmony_ci u32 status; 3678c2ecf20Sopenharmony_ci 3688c2ecf20Sopenharmony_ci status = readl(idev->base + INTERRUPT_STATUS); 3698c2ecf20Sopenharmony_ci 3708c2ecf20Sopenharmony_ci if (status & INT_SLV) 3718c2ecf20Sopenharmony_ci ret = axxia_i2c_slv_isr(idev); 3728c2ecf20Sopenharmony_ci if (!(status & INT_MST)) 3738c2ecf20Sopenharmony_ci return ret; 3748c2ecf20Sopenharmony_ci 3758c2ecf20Sopenharmony_ci /* Read interrupt status bits */ 3768c2ecf20Sopenharmony_ci status = readl(idev->base + MST_INT_STATUS); 3778c2ecf20Sopenharmony_ci 3788c2ecf20Sopenharmony_ci if (!idev->msg) { 3798c2ecf20Sopenharmony_ci dev_warn(idev->dev, "unexpected interrupt\n"); 3808c2ecf20Sopenharmony_ci goto out; 3818c2ecf20Sopenharmony_ci } 3828c2ecf20Sopenharmony_ci 3838c2ecf20Sopenharmony_ci /* RX FIFO needs service? */ 3848c2ecf20Sopenharmony_ci if (i2c_m_rd(idev->msg_r) && (status & MST_STATUS_RFL)) 3858c2ecf20Sopenharmony_ci axxia_i2c_empty_rx_fifo(idev); 3868c2ecf20Sopenharmony_ci 3878c2ecf20Sopenharmony_ci /* TX FIFO needs service? */ 3888c2ecf20Sopenharmony_ci if (!i2c_m_rd(idev->msg) && (status & MST_STATUS_TFL)) { 3898c2ecf20Sopenharmony_ci if (axxia_i2c_fill_tx_fifo(idev) == 0) 3908c2ecf20Sopenharmony_ci i2c_int_disable(idev, MST_STATUS_TFL); 3918c2ecf20Sopenharmony_ci } 3928c2ecf20Sopenharmony_ci 3938c2ecf20Sopenharmony_ci if (unlikely(status & MST_STATUS_ERR)) { 3948c2ecf20Sopenharmony_ci /* Transfer error */ 3958c2ecf20Sopenharmony_ci i2c_int_disable(idev, ~0); 3968c2ecf20Sopenharmony_ci if (status & MST_STATUS_AL) 3978c2ecf20Sopenharmony_ci idev->msg_err = -EAGAIN; 3988c2ecf20Sopenharmony_ci else if (status & MST_STATUS_NAK) 3998c2ecf20Sopenharmony_ci idev->msg_err = -ENXIO; 4008c2ecf20Sopenharmony_ci else 4018c2ecf20Sopenharmony_ci idev->msg_err = -EIO; 4028c2ecf20Sopenharmony_ci dev_dbg(idev->dev, "error %#x, addr=%#x rx=%u/%u tx=%u/%u\n", 4038c2ecf20Sopenharmony_ci status, 4048c2ecf20Sopenharmony_ci idev->msg->addr, 4058c2ecf20Sopenharmony_ci readl(idev->base + MST_RX_BYTES_XFRD), 4068c2ecf20Sopenharmony_ci readl(idev->base + MST_RX_XFER), 4078c2ecf20Sopenharmony_ci readl(idev->base + MST_TX_BYTES_XFRD), 4088c2ecf20Sopenharmony_ci readl(idev->base + MST_TX_XFER)); 4098c2ecf20Sopenharmony_ci complete(&idev->msg_complete); 4108c2ecf20Sopenharmony_ci } else if (status & MST_STATUS_SCC) { 4118c2ecf20Sopenharmony_ci /* Stop completed */ 4128c2ecf20Sopenharmony_ci i2c_int_disable(idev, ~MST_STATUS_TSS); 4138c2ecf20Sopenharmony_ci complete(&idev->msg_complete); 4148c2ecf20Sopenharmony_ci } else if (status & (MST_STATUS_SNS | MST_STATUS_SS)) { 4158c2ecf20Sopenharmony_ci /* Transfer done */ 4168c2ecf20Sopenharmony_ci int mask = idev->last ? ~0 : ~MST_STATUS_TSS; 4178c2ecf20Sopenharmony_ci 4188c2ecf20Sopenharmony_ci i2c_int_disable(idev, mask); 4198c2ecf20Sopenharmony_ci if (i2c_m_rd(idev->msg_r) && idev->msg_xfrd_r < idev->msg_r->len) 4208c2ecf20Sopenharmony_ci axxia_i2c_empty_rx_fifo(idev); 4218c2ecf20Sopenharmony_ci complete(&idev->msg_complete); 4228c2ecf20Sopenharmony_ci } else if (status & MST_STATUS_TSS) { 4238c2ecf20Sopenharmony_ci /* Transfer timeout */ 4248c2ecf20Sopenharmony_ci idev->msg_err = -ETIMEDOUT; 4258c2ecf20Sopenharmony_ci i2c_int_disable(idev, ~MST_STATUS_TSS); 4268c2ecf20Sopenharmony_ci complete(&idev->msg_complete); 4278c2ecf20Sopenharmony_ci } 4288c2ecf20Sopenharmony_ci 4298c2ecf20Sopenharmony_ciout: 4308c2ecf20Sopenharmony_ci /* Clear interrupt */ 4318c2ecf20Sopenharmony_ci writel(INT_MST, idev->base + INTERRUPT_STATUS); 4328c2ecf20Sopenharmony_ci 4338c2ecf20Sopenharmony_ci return IRQ_HANDLED; 4348c2ecf20Sopenharmony_ci} 4358c2ecf20Sopenharmony_ci 4368c2ecf20Sopenharmony_cistatic void axxia_i2c_set_addr(struct axxia_i2c_dev *idev, struct i2c_msg *msg) 4378c2ecf20Sopenharmony_ci{ 4388c2ecf20Sopenharmony_ci u32 addr_1, addr_2; 4398c2ecf20Sopenharmony_ci 4408c2ecf20Sopenharmony_ci if (i2c_m_ten(msg)) { 4418c2ecf20Sopenharmony_ci /* 10-bit address 4428c2ecf20Sopenharmony_ci * addr_1: 5'b11110 | addr[9:8] | (R/nW) 4438c2ecf20Sopenharmony_ci * addr_2: addr[7:0] 4448c2ecf20Sopenharmony_ci */ 4458c2ecf20Sopenharmony_ci addr_1 = 0xF0 | ((msg->addr >> 7) & 0x06); 4468c2ecf20Sopenharmony_ci if (i2c_m_rd(msg)) 4478c2ecf20Sopenharmony_ci addr_1 |= 1; /* Set the R/nW bit of the address */ 4488c2ecf20Sopenharmony_ci addr_2 = msg->addr & 0xFF; 4498c2ecf20Sopenharmony_ci } else { 4508c2ecf20Sopenharmony_ci /* 7-bit address 4518c2ecf20Sopenharmony_ci * addr_1: addr[6:0] | (R/nW) 4528c2ecf20Sopenharmony_ci * addr_2: dont care 4538c2ecf20Sopenharmony_ci */ 4548c2ecf20Sopenharmony_ci addr_1 = i2c_8bit_addr_from_msg(msg); 4558c2ecf20Sopenharmony_ci addr_2 = 0; 4568c2ecf20Sopenharmony_ci } 4578c2ecf20Sopenharmony_ci 4588c2ecf20Sopenharmony_ci writel(addr_1, idev->base + MST_ADDR_1); 4598c2ecf20Sopenharmony_ci writel(addr_2, idev->base + MST_ADDR_2); 4608c2ecf20Sopenharmony_ci} 4618c2ecf20Sopenharmony_ci 4628c2ecf20Sopenharmony_ci/* The NAK interrupt will be sent _before_ issuing STOP command 4638c2ecf20Sopenharmony_ci * so the controller might still be busy processing it. No 4648c2ecf20Sopenharmony_ci * interrupt will be sent at the end so we have to poll for it 4658c2ecf20Sopenharmony_ci */ 4668c2ecf20Sopenharmony_cistatic int axxia_i2c_handle_seq_nak(struct axxia_i2c_dev *idev) 4678c2ecf20Sopenharmony_ci{ 4688c2ecf20Sopenharmony_ci unsigned long timeout = jiffies + I2C_XFER_TIMEOUT; 4698c2ecf20Sopenharmony_ci 4708c2ecf20Sopenharmony_ci do { 4718c2ecf20Sopenharmony_ci if ((readl(idev->base + MST_COMMAND) & CMD_BUSY) == 0) 4728c2ecf20Sopenharmony_ci return 0; 4738c2ecf20Sopenharmony_ci usleep_range(1, 100); 4748c2ecf20Sopenharmony_ci } while (time_before(jiffies, timeout)); 4758c2ecf20Sopenharmony_ci 4768c2ecf20Sopenharmony_ci return -ETIMEDOUT; 4778c2ecf20Sopenharmony_ci} 4788c2ecf20Sopenharmony_ci 4798c2ecf20Sopenharmony_cistatic int axxia_i2c_xfer_seq(struct axxia_i2c_dev *idev, struct i2c_msg msgs[]) 4808c2ecf20Sopenharmony_ci{ 4818c2ecf20Sopenharmony_ci u32 int_mask = MST_STATUS_ERR | MST_STATUS_SS | MST_STATUS_RFL; 4828c2ecf20Sopenharmony_ci u32 rlen = i2c_m_recv_len(&msgs[1]) ? I2C_SMBUS_BLOCK_MAX : msgs[1].len; 4838c2ecf20Sopenharmony_ci unsigned long time_left; 4848c2ecf20Sopenharmony_ci 4858c2ecf20Sopenharmony_ci axxia_i2c_set_addr(idev, &msgs[0]); 4868c2ecf20Sopenharmony_ci 4878c2ecf20Sopenharmony_ci writel(msgs[0].len, idev->base + MST_TX_XFER); 4888c2ecf20Sopenharmony_ci writel(rlen, idev->base + MST_RX_XFER); 4898c2ecf20Sopenharmony_ci 4908c2ecf20Sopenharmony_ci idev->msg = &msgs[0]; 4918c2ecf20Sopenharmony_ci idev->msg_r = &msgs[1]; 4928c2ecf20Sopenharmony_ci idev->msg_xfrd = 0; 4938c2ecf20Sopenharmony_ci idev->msg_xfrd_r = 0; 4948c2ecf20Sopenharmony_ci idev->last = true; 4958c2ecf20Sopenharmony_ci axxia_i2c_fill_tx_fifo(idev); 4968c2ecf20Sopenharmony_ci 4978c2ecf20Sopenharmony_ci writel(CMD_SEQUENCE, idev->base + MST_COMMAND); 4988c2ecf20Sopenharmony_ci 4998c2ecf20Sopenharmony_ci reinit_completion(&idev->msg_complete); 5008c2ecf20Sopenharmony_ci i2c_int_enable(idev, int_mask); 5018c2ecf20Sopenharmony_ci 5028c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&idev->msg_complete, 5038c2ecf20Sopenharmony_ci I2C_XFER_TIMEOUT); 5048c2ecf20Sopenharmony_ci 5058c2ecf20Sopenharmony_ci if (idev->msg_err == -ENXIO) { 5068c2ecf20Sopenharmony_ci if (axxia_i2c_handle_seq_nak(idev)) 5078c2ecf20Sopenharmony_ci axxia_i2c_init(idev); 5088c2ecf20Sopenharmony_ci } else if (readl(idev->base + MST_COMMAND) & CMD_BUSY) { 5098c2ecf20Sopenharmony_ci dev_warn(idev->dev, "busy after xfer\n"); 5108c2ecf20Sopenharmony_ci } 5118c2ecf20Sopenharmony_ci 5128c2ecf20Sopenharmony_ci if (time_left == 0) { 5138c2ecf20Sopenharmony_ci idev->msg_err = -ETIMEDOUT; 5148c2ecf20Sopenharmony_ci i2c_recover_bus(&idev->adapter); 5158c2ecf20Sopenharmony_ci axxia_i2c_init(idev); 5168c2ecf20Sopenharmony_ci } 5178c2ecf20Sopenharmony_ci 5188c2ecf20Sopenharmony_ci if (unlikely(idev->msg_err) && idev->msg_err != -ENXIO) 5198c2ecf20Sopenharmony_ci axxia_i2c_init(idev); 5208c2ecf20Sopenharmony_ci 5218c2ecf20Sopenharmony_ci return idev->msg_err; 5228c2ecf20Sopenharmony_ci} 5238c2ecf20Sopenharmony_ci 5248c2ecf20Sopenharmony_cistatic int axxia_i2c_xfer_msg(struct axxia_i2c_dev *idev, struct i2c_msg *msg, 5258c2ecf20Sopenharmony_ci bool last) 5268c2ecf20Sopenharmony_ci{ 5278c2ecf20Sopenharmony_ci u32 int_mask = MST_STATUS_ERR; 5288c2ecf20Sopenharmony_ci u32 rx_xfer, tx_xfer; 5298c2ecf20Sopenharmony_ci unsigned long time_left; 5308c2ecf20Sopenharmony_ci unsigned int wt_value; 5318c2ecf20Sopenharmony_ci 5328c2ecf20Sopenharmony_ci idev->msg = msg; 5338c2ecf20Sopenharmony_ci idev->msg_r = msg; 5348c2ecf20Sopenharmony_ci idev->msg_xfrd = 0; 5358c2ecf20Sopenharmony_ci idev->msg_xfrd_r = 0; 5368c2ecf20Sopenharmony_ci idev->last = last; 5378c2ecf20Sopenharmony_ci reinit_completion(&idev->msg_complete); 5388c2ecf20Sopenharmony_ci 5398c2ecf20Sopenharmony_ci axxia_i2c_set_addr(idev, msg); 5408c2ecf20Sopenharmony_ci 5418c2ecf20Sopenharmony_ci if (i2c_m_rd(msg)) { 5428c2ecf20Sopenharmony_ci /* I2C read transfer */ 5438c2ecf20Sopenharmony_ci rx_xfer = i2c_m_recv_len(msg) ? I2C_SMBUS_BLOCK_MAX : msg->len; 5448c2ecf20Sopenharmony_ci tx_xfer = 0; 5458c2ecf20Sopenharmony_ci } else { 5468c2ecf20Sopenharmony_ci /* I2C write transfer */ 5478c2ecf20Sopenharmony_ci rx_xfer = 0; 5488c2ecf20Sopenharmony_ci tx_xfer = msg->len; 5498c2ecf20Sopenharmony_ci } 5508c2ecf20Sopenharmony_ci 5518c2ecf20Sopenharmony_ci writel(rx_xfer, idev->base + MST_RX_XFER); 5528c2ecf20Sopenharmony_ci writel(tx_xfer, idev->base + MST_TX_XFER); 5538c2ecf20Sopenharmony_ci 5548c2ecf20Sopenharmony_ci if (i2c_m_rd(msg)) 5558c2ecf20Sopenharmony_ci int_mask |= MST_STATUS_RFL; 5568c2ecf20Sopenharmony_ci else if (axxia_i2c_fill_tx_fifo(idev) != 0) 5578c2ecf20Sopenharmony_ci int_mask |= MST_STATUS_TFL; 5588c2ecf20Sopenharmony_ci 5598c2ecf20Sopenharmony_ci wt_value = WT_VALUE(readl(idev->base + WAIT_TIMER_CONTROL)); 5608c2ecf20Sopenharmony_ci /* Disable wait timer temporarly */ 5618c2ecf20Sopenharmony_ci writel(wt_value, idev->base + WAIT_TIMER_CONTROL); 5628c2ecf20Sopenharmony_ci /* Check if timeout error happened */ 5638c2ecf20Sopenharmony_ci if (idev->msg_err) 5648c2ecf20Sopenharmony_ci goto out; 5658c2ecf20Sopenharmony_ci 5668c2ecf20Sopenharmony_ci if (!last) { 5678c2ecf20Sopenharmony_ci writel(CMD_MANUAL, idev->base + MST_COMMAND); 5688c2ecf20Sopenharmony_ci int_mask |= MST_STATUS_SNS; 5698c2ecf20Sopenharmony_ci } else { 5708c2ecf20Sopenharmony_ci writel(CMD_AUTO, idev->base + MST_COMMAND); 5718c2ecf20Sopenharmony_ci int_mask |= MST_STATUS_SS; 5728c2ecf20Sopenharmony_ci } 5738c2ecf20Sopenharmony_ci 5748c2ecf20Sopenharmony_ci writel(WT_EN | wt_value, idev->base + WAIT_TIMER_CONTROL); 5758c2ecf20Sopenharmony_ci 5768c2ecf20Sopenharmony_ci i2c_int_enable(idev, int_mask); 5778c2ecf20Sopenharmony_ci 5788c2ecf20Sopenharmony_ci time_left = wait_for_completion_timeout(&idev->msg_complete, 5798c2ecf20Sopenharmony_ci I2C_XFER_TIMEOUT); 5808c2ecf20Sopenharmony_ci 5818c2ecf20Sopenharmony_ci i2c_int_disable(idev, int_mask); 5828c2ecf20Sopenharmony_ci 5838c2ecf20Sopenharmony_ci if (readl(idev->base + MST_COMMAND) & CMD_BUSY) 5848c2ecf20Sopenharmony_ci dev_warn(idev->dev, "busy after xfer\n"); 5858c2ecf20Sopenharmony_ci 5868c2ecf20Sopenharmony_ci if (time_left == 0) { 5878c2ecf20Sopenharmony_ci idev->msg_err = -ETIMEDOUT; 5888c2ecf20Sopenharmony_ci i2c_recover_bus(&idev->adapter); 5898c2ecf20Sopenharmony_ci axxia_i2c_init(idev); 5908c2ecf20Sopenharmony_ci } 5918c2ecf20Sopenharmony_ci 5928c2ecf20Sopenharmony_ciout: 5938c2ecf20Sopenharmony_ci if (unlikely(idev->msg_err) && idev->msg_err != -ENXIO && 5948c2ecf20Sopenharmony_ci idev->msg_err != -ETIMEDOUT) 5958c2ecf20Sopenharmony_ci axxia_i2c_init(idev); 5968c2ecf20Sopenharmony_ci 5978c2ecf20Sopenharmony_ci return idev->msg_err; 5988c2ecf20Sopenharmony_ci} 5998c2ecf20Sopenharmony_ci 6008c2ecf20Sopenharmony_ci/* This function checks if the msgs[] array contains messages compatible with 6018c2ecf20Sopenharmony_ci * Sequence mode of operation. This mode assumes there will be exactly one 6028c2ecf20Sopenharmony_ci * write of non-zero length followed by exactly one read of non-zero length, 6038c2ecf20Sopenharmony_ci * both targeted at the same client device. 6048c2ecf20Sopenharmony_ci */ 6058c2ecf20Sopenharmony_cistatic bool axxia_i2c_sequence_ok(struct i2c_msg msgs[], int num) 6068c2ecf20Sopenharmony_ci{ 6078c2ecf20Sopenharmony_ci return num == SEQ_LEN && !i2c_m_rd(&msgs[0]) && i2c_m_rd(&msgs[1]) && 6088c2ecf20Sopenharmony_ci msgs[0].len > 0 && msgs[0].len <= FIFO_SIZE && 6098c2ecf20Sopenharmony_ci msgs[1].len > 0 && msgs[0].addr == msgs[1].addr; 6108c2ecf20Sopenharmony_ci} 6118c2ecf20Sopenharmony_ci 6128c2ecf20Sopenharmony_cistatic int 6138c2ecf20Sopenharmony_ciaxxia_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num) 6148c2ecf20Sopenharmony_ci{ 6158c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = i2c_get_adapdata(adap); 6168c2ecf20Sopenharmony_ci int i; 6178c2ecf20Sopenharmony_ci int ret = 0; 6188c2ecf20Sopenharmony_ci 6198c2ecf20Sopenharmony_ci idev->msg_err = 0; 6208c2ecf20Sopenharmony_ci 6218c2ecf20Sopenharmony_ci if (axxia_i2c_sequence_ok(msgs, num)) { 6228c2ecf20Sopenharmony_ci ret = axxia_i2c_xfer_seq(idev, msgs); 6238c2ecf20Sopenharmony_ci return ret ? : SEQ_LEN; 6248c2ecf20Sopenharmony_ci } 6258c2ecf20Sopenharmony_ci 6268c2ecf20Sopenharmony_ci i2c_int_enable(idev, MST_STATUS_TSS); 6278c2ecf20Sopenharmony_ci 6288c2ecf20Sopenharmony_ci for (i = 0; ret == 0 && i < num; ++i) 6298c2ecf20Sopenharmony_ci ret = axxia_i2c_xfer_msg(idev, &msgs[i], i == (num - 1)); 6308c2ecf20Sopenharmony_ci 6318c2ecf20Sopenharmony_ci return ret ? : i; 6328c2ecf20Sopenharmony_ci} 6338c2ecf20Sopenharmony_ci 6348c2ecf20Sopenharmony_cistatic int axxia_i2c_get_scl(struct i2c_adapter *adap) 6358c2ecf20Sopenharmony_ci{ 6368c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = i2c_get_adapdata(adap); 6378c2ecf20Sopenharmony_ci 6388c2ecf20Sopenharmony_ci return !!(readl(idev->base + I2C_BUS_MONITOR) & BM_SCLS); 6398c2ecf20Sopenharmony_ci} 6408c2ecf20Sopenharmony_ci 6418c2ecf20Sopenharmony_cistatic void axxia_i2c_set_scl(struct i2c_adapter *adap, int val) 6428c2ecf20Sopenharmony_ci{ 6438c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = i2c_get_adapdata(adap); 6448c2ecf20Sopenharmony_ci u32 tmp; 6458c2ecf20Sopenharmony_ci 6468c2ecf20Sopenharmony_ci /* Preserve SDA Control */ 6478c2ecf20Sopenharmony_ci tmp = readl(idev->base + I2C_BUS_MONITOR) & BM_SDAC; 6488c2ecf20Sopenharmony_ci if (!val) 6498c2ecf20Sopenharmony_ci tmp |= BM_SCLC; 6508c2ecf20Sopenharmony_ci writel(tmp, idev->base + I2C_BUS_MONITOR); 6518c2ecf20Sopenharmony_ci} 6528c2ecf20Sopenharmony_ci 6538c2ecf20Sopenharmony_cistatic int axxia_i2c_get_sda(struct i2c_adapter *adap) 6548c2ecf20Sopenharmony_ci{ 6558c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = i2c_get_adapdata(adap); 6568c2ecf20Sopenharmony_ci 6578c2ecf20Sopenharmony_ci return !!(readl(idev->base + I2C_BUS_MONITOR) & BM_SDAS); 6588c2ecf20Sopenharmony_ci} 6598c2ecf20Sopenharmony_ci 6608c2ecf20Sopenharmony_cistatic struct i2c_bus_recovery_info axxia_i2c_recovery_info = { 6618c2ecf20Sopenharmony_ci .recover_bus = i2c_generic_scl_recovery, 6628c2ecf20Sopenharmony_ci .get_scl = axxia_i2c_get_scl, 6638c2ecf20Sopenharmony_ci .set_scl = axxia_i2c_set_scl, 6648c2ecf20Sopenharmony_ci .get_sda = axxia_i2c_get_sda, 6658c2ecf20Sopenharmony_ci}; 6668c2ecf20Sopenharmony_ci 6678c2ecf20Sopenharmony_cistatic u32 axxia_i2c_func(struct i2c_adapter *adap) 6688c2ecf20Sopenharmony_ci{ 6698c2ecf20Sopenharmony_ci u32 caps = (I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | 6708c2ecf20Sopenharmony_ci I2C_FUNC_SMBUS_EMUL | I2C_FUNC_SMBUS_BLOCK_DATA); 6718c2ecf20Sopenharmony_ci return caps; 6728c2ecf20Sopenharmony_ci} 6738c2ecf20Sopenharmony_ci 6748c2ecf20Sopenharmony_cistatic int axxia_i2c_reg_slave(struct i2c_client *slave) 6758c2ecf20Sopenharmony_ci{ 6768c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = i2c_get_adapdata(slave->adapter); 6778c2ecf20Sopenharmony_ci u32 slv_int_mask = SLV_STATUS_RFH; 6788c2ecf20Sopenharmony_ci u32 dec_ctl; 6798c2ecf20Sopenharmony_ci 6808c2ecf20Sopenharmony_ci if (idev->slave) 6818c2ecf20Sopenharmony_ci return -EBUSY; 6828c2ecf20Sopenharmony_ci 6838c2ecf20Sopenharmony_ci idev->slave = slave; 6848c2ecf20Sopenharmony_ci 6858c2ecf20Sopenharmony_ci /* Enable slave mode as well */ 6868c2ecf20Sopenharmony_ci writel(GLOBAL_MST_EN | GLOBAL_SLV_EN, idev->base + GLOBAL_CONTROL); 6878c2ecf20Sopenharmony_ci writel(INT_MST | INT_SLV, idev->base + INTERRUPT_ENABLE); 6888c2ecf20Sopenharmony_ci 6898c2ecf20Sopenharmony_ci /* Set slave address */ 6908c2ecf20Sopenharmony_ci dec_ctl = SLV_ADDR_DEC_SA1E; 6918c2ecf20Sopenharmony_ci if (slave->flags & I2C_CLIENT_TEN) 6928c2ecf20Sopenharmony_ci dec_ctl |= SLV_ADDR_DEC_SA1M; 6938c2ecf20Sopenharmony_ci 6948c2ecf20Sopenharmony_ci writel(SLV_RX_ACSA1, idev->base + SLV_RX_CTL); 6958c2ecf20Sopenharmony_ci writel(dec_ctl, idev->base + SLV_ADDR_DEC_CTL); 6968c2ecf20Sopenharmony_ci writel(slave->addr, idev->base + SLV_ADDR_1); 6978c2ecf20Sopenharmony_ci 6988c2ecf20Sopenharmony_ci /* Enable interrupts */ 6998c2ecf20Sopenharmony_ci slv_int_mask |= SLV_STATUS_SRS1 | SLV_STATUS_SRRS1 | SLV_STATUS_SRND1; 7008c2ecf20Sopenharmony_ci slv_int_mask |= SLV_STATUS_SRC1; 7018c2ecf20Sopenharmony_ci writel(slv_int_mask, idev->base + SLV_INT_ENABLE); 7028c2ecf20Sopenharmony_ci 7038c2ecf20Sopenharmony_ci return 0; 7048c2ecf20Sopenharmony_ci} 7058c2ecf20Sopenharmony_ci 7068c2ecf20Sopenharmony_cistatic int axxia_i2c_unreg_slave(struct i2c_client *slave) 7078c2ecf20Sopenharmony_ci{ 7088c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = i2c_get_adapdata(slave->adapter); 7098c2ecf20Sopenharmony_ci 7108c2ecf20Sopenharmony_ci /* Disable slave mode */ 7118c2ecf20Sopenharmony_ci writel(GLOBAL_MST_EN, idev->base + GLOBAL_CONTROL); 7128c2ecf20Sopenharmony_ci writel(INT_MST, idev->base + INTERRUPT_ENABLE); 7138c2ecf20Sopenharmony_ci 7148c2ecf20Sopenharmony_ci synchronize_irq(idev->irq); 7158c2ecf20Sopenharmony_ci 7168c2ecf20Sopenharmony_ci idev->slave = NULL; 7178c2ecf20Sopenharmony_ci 7188c2ecf20Sopenharmony_ci return 0; 7198c2ecf20Sopenharmony_ci} 7208c2ecf20Sopenharmony_ci 7218c2ecf20Sopenharmony_cistatic const struct i2c_algorithm axxia_i2c_algo = { 7228c2ecf20Sopenharmony_ci .master_xfer = axxia_i2c_xfer, 7238c2ecf20Sopenharmony_ci .functionality = axxia_i2c_func, 7248c2ecf20Sopenharmony_ci .reg_slave = axxia_i2c_reg_slave, 7258c2ecf20Sopenharmony_ci .unreg_slave = axxia_i2c_unreg_slave, 7268c2ecf20Sopenharmony_ci}; 7278c2ecf20Sopenharmony_ci 7288c2ecf20Sopenharmony_cistatic const struct i2c_adapter_quirks axxia_i2c_quirks = { 7298c2ecf20Sopenharmony_ci .max_read_len = 255, 7308c2ecf20Sopenharmony_ci .max_write_len = 255, 7318c2ecf20Sopenharmony_ci}; 7328c2ecf20Sopenharmony_ci 7338c2ecf20Sopenharmony_cistatic int axxia_i2c_probe(struct platform_device *pdev) 7348c2ecf20Sopenharmony_ci{ 7358c2ecf20Sopenharmony_ci struct device_node *np = pdev->dev.of_node; 7368c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = NULL; 7378c2ecf20Sopenharmony_ci void __iomem *base; 7388c2ecf20Sopenharmony_ci int ret = 0; 7398c2ecf20Sopenharmony_ci 7408c2ecf20Sopenharmony_ci idev = devm_kzalloc(&pdev->dev, sizeof(*idev), GFP_KERNEL); 7418c2ecf20Sopenharmony_ci if (!idev) 7428c2ecf20Sopenharmony_ci return -ENOMEM; 7438c2ecf20Sopenharmony_ci 7448c2ecf20Sopenharmony_ci base = devm_platform_ioremap_resource(pdev, 0); 7458c2ecf20Sopenharmony_ci if (IS_ERR(base)) 7468c2ecf20Sopenharmony_ci return PTR_ERR(base); 7478c2ecf20Sopenharmony_ci 7488c2ecf20Sopenharmony_ci idev->irq = platform_get_irq(pdev, 0); 7498c2ecf20Sopenharmony_ci if (idev->irq < 0) 7508c2ecf20Sopenharmony_ci return idev->irq; 7518c2ecf20Sopenharmony_ci 7528c2ecf20Sopenharmony_ci idev->i2c_clk = devm_clk_get(&pdev->dev, "i2c"); 7538c2ecf20Sopenharmony_ci if (IS_ERR(idev->i2c_clk)) { 7548c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "missing clock\n"); 7558c2ecf20Sopenharmony_ci return PTR_ERR(idev->i2c_clk); 7568c2ecf20Sopenharmony_ci } 7578c2ecf20Sopenharmony_ci 7588c2ecf20Sopenharmony_ci idev->base = base; 7598c2ecf20Sopenharmony_ci idev->dev = &pdev->dev; 7608c2ecf20Sopenharmony_ci init_completion(&idev->msg_complete); 7618c2ecf20Sopenharmony_ci 7628c2ecf20Sopenharmony_ci of_property_read_u32(np, "clock-frequency", &idev->bus_clk_rate); 7638c2ecf20Sopenharmony_ci if (idev->bus_clk_rate == 0) 7648c2ecf20Sopenharmony_ci idev->bus_clk_rate = I2C_MAX_STANDARD_MODE_FREQ; /* default clock rate */ 7658c2ecf20Sopenharmony_ci 7668c2ecf20Sopenharmony_ci ret = clk_prepare_enable(idev->i2c_clk); 7678c2ecf20Sopenharmony_ci if (ret) { 7688c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to enable clock\n"); 7698c2ecf20Sopenharmony_ci return ret; 7708c2ecf20Sopenharmony_ci } 7718c2ecf20Sopenharmony_ci 7728c2ecf20Sopenharmony_ci ret = axxia_i2c_init(idev); 7738c2ecf20Sopenharmony_ci if (ret) { 7748c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to initialize\n"); 7758c2ecf20Sopenharmony_ci goto error_disable_clk; 7768c2ecf20Sopenharmony_ci } 7778c2ecf20Sopenharmony_ci 7788c2ecf20Sopenharmony_ci ret = devm_request_irq(&pdev->dev, idev->irq, axxia_i2c_isr, 0, 7798c2ecf20Sopenharmony_ci pdev->name, idev); 7808c2ecf20Sopenharmony_ci if (ret) { 7818c2ecf20Sopenharmony_ci dev_err(&pdev->dev, "failed to claim IRQ%d\n", idev->irq); 7828c2ecf20Sopenharmony_ci goto error_disable_clk; 7838c2ecf20Sopenharmony_ci } 7848c2ecf20Sopenharmony_ci 7858c2ecf20Sopenharmony_ci i2c_set_adapdata(&idev->adapter, idev); 7868c2ecf20Sopenharmony_ci strlcpy(idev->adapter.name, pdev->name, sizeof(idev->adapter.name)); 7878c2ecf20Sopenharmony_ci idev->adapter.owner = THIS_MODULE; 7888c2ecf20Sopenharmony_ci idev->adapter.algo = &axxia_i2c_algo; 7898c2ecf20Sopenharmony_ci idev->adapter.bus_recovery_info = &axxia_i2c_recovery_info; 7908c2ecf20Sopenharmony_ci idev->adapter.quirks = &axxia_i2c_quirks; 7918c2ecf20Sopenharmony_ci idev->adapter.dev.parent = &pdev->dev; 7928c2ecf20Sopenharmony_ci idev->adapter.dev.of_node = pdev->dev.of_node; 7938c2ecf20Sopenharmony_ci 7948c2ecf20Sopenharmony_ci platform_set_drvdata(pdev, idev); 7958c2ecf20Sopenharmony_ci 7968c2ecf20Sopenharmony_ci ret = i2c_add_adapter(&idev->adapter); 7978c2ecf20Sopenharmony_ci if (ret) 7988c2ecf20Sopenharmony_ci goto error_disable_clk; 7998c2ecf20Sopenharmony_ci 8008c2ecf20Sopenharmony_ci return 0; 8018c2ecf20Sopenharmony_ci 8028c2ecf20Sopenharmony_cierror_disable_clk: 8038c2ecf20Sopenharmony_ci clk_disable_unprepare(idev->i2c_clk); 8048c2ecf20Sopenharmony_ci return ret; 8058c2ecf20Sopenharmony_ci} 8068c2ecf20Sopenharmony_ci 8078c2ecf20Sopenharmony_cistatic int axxia_i2c_remove(struct platform_device *pdev) 8088c2ecf20Sopenharmony_ci{ 8098c2ecf20Sopenharmony_ci struct axxia_i2c_dev *idev = platform_get_drvdata(pdev); 8108c2ecf20Sopenharmony_ci 8118c2ecf20Sopenharmony_ci clk_disable_unprepare(idev->i2c_clk); 8128c2ecf20Sopenharmony_ci i2c_del_adapter(&idev->adapter); 8138c2ecf20Sopenharmony_ci 8148c2ecf20Sopenharmony_ci return 0; 8158c2ecf20Sopenharmony_ci} 8168c2ecf20Sopenharmony_ci 8178c2ecf20Sopenharmony_ci/* Match table for of_platform binding */ 8188c2ecf20Sopenharmony_cistatic const struct of_device_id axxia_i2c_of_match[] = { 8198c2ecf20Sopenharmony_ci { .compatible = "lsi,api2c", }, 8208c2ecf20Sopenharmony_ci {}, 8218c2ecf20Sopenharmony_ci}; 8228c2ecf20Sopenharmony_ci 8238c2ecf20Sopenharmony_ciMODULE_DEVICE_TABLE(of, axxia_i2c_of_match); 8248c2ecf20Sopenharmony_ci 8258c2ecf20Sopenharmony_cistatic struct platform_driver axxia_i2c_driver = { 8268c2ecf20Sopenharmony_ci .probe = axxia_i2c_probe, 8278c2ecf20Sopenharmony_ci .remove = axxia_i2c_remove, 8288c2ecf20Sopenharmony_ci .driver = { 8298c2ecf20Sopenharmony_ci .name = "axxia-i2c", 8308c2ecf20Sopenharmony_ci .of_match_table = axxia_i2c_of_match, 8318c2ecf20Sopenharmony_ci }, 8328c2ecf20Sopenharmony_ci}; 8338c2ecf20Sopenharmony_ci 8348c2ecf20Sopenharmony_cimodule_platform_driver(axxia_i2c_driver); 8358c2ecf20Sopenharmony_ci 8368c2ecf20Sopenharmony_ciMODULE_DESCRIPTION("Axxia I2C Bus driver"); 8378c2ecf20Sopenharmony_ciMODULE_AUTHOR("Anders Berg <anders.berg@lsi.com>"); 8388c2ecf20Sopenharmony_ciMODULE_LICENSE("GPL v2"); 839