1// SPDX-License-Identifier: GPL-2.0-or-later
2/*
3 * Copyright (c) 2010 Sascha Hauer <s.hauer@pengutronix.de>
4 * Copyright (C) 2005-2009 Freescale Semiconductor, Inc.
5 */
6#include <linux/export.h>
7#include <linux/module.h>
8#include <linux/types.h>
9#include <linux/errno.h>
10#include <linux/io.h>
11#include <linux/err.h>
12#include <linux/platform_device.h>
13
14#include <video/imx-ipu-v3.h>
15#include "ipu-prv.h"
16
17struct ipu_di {
18	void __iomem *base;
19	int id;
20	u32 module;
21	struct clk *clk_di;	/* display input clock */
22	struct clk *clk_ipu;	/* IPU bus clock */
23	struct clk *clk_di_pixel; /* resulting pixel clock */
24	bool inuse;
25	struct ipu_soc *ipu;
26};
27
28static DEFINE_MUTEX(di_mutex);
29
30struct di_sync_config {
31	int run_count;
32	int run_src;
33	int offset_count;
34	int offset_src;
35	int repeat_count;
36	int cnt_clr_src;
37	int cnt_polarity_gen_en;
38	int cnt_polarity_clr_src;
39	int cnt_polarity_trigger_src;
40	int cnt_up;
41	int cnt_down;
42};
43
44enum di_pins {
45	DI_PIN11 = 0,
46	DI_PIN12 = 1,
47	DI_PIN13 = 2,
48	DI_PIN14 = 3,
49	DI_PIN15 = 4,
50	DI_PIN16 = 5,
51	DI_PIN17 = 6,
52	DI_PIN_CS = 7,
53
54	DI_PIN_SER_CLK = 0,
55	DI_PIN_SER_RS = 1,
56};
57
58enum di_sync_wave {
59	DI_SYNC_NONE = 0,
60	DI_SYNC_CLK = 1,
61	DI_SYNC_INT_HSYNC = 2,
62	DI_SYNC_HSYNC = 3,
63	DI_SYNC_VSYNC = 4,
64	DI_SYNC_DE = 6,
65
66	DI_SYNC_CNT1 = 2,	/* counter >= 2 only */
67	DI_SYNC_CNT4 = 5,	/* counter >= 5 only */
68	DI_SYNC_CNT5 = 6,	/* counter >= 6 only */
69};
70
71#define SYNC_WAVE 0
72
73#define DI_GENERAL		0x0000
74#define DI_BS_CLKGEN0		0x0004
75#define DI_BS_CLKGEN1		0x0008
76#define DI_SW_GEN0(gen)		(0x000c + 4 * ((gen) - 1))
77#define DI_SW_GEN1(gen)		(0x0030 + 4 * ((gen) - 1))
78#define DI_STP_REP(gen)		(0x0148 + 4 * (((gen) - 1)/2))
79#define DI_SYNC_AS_GEN		0x0054
80#define DI_DW_GEN(gen)		(0x0058 + 4 * (gen))
81#define DI_DW_SET(gen, set)	(0x0088 + 4 * ((gen) + 0xc * (set)))
82#define DI_SER_CONF		0x015c
83#define DI_SSC			0x0160
84#define DI_POL			0x0164
85#define DI_AW0			0x0168
86#define DI_AW1			0x016c
87#define DI_SCR_CONF		0x0170
88#define DI_STAT			0x0174
89
90#define DI_SW_GEN0_RUN_COUNT(x)			((x) << 19)
91#define DI_SW_GEN0_RUN_SRC(x)			((x) << 16)
92#define DI_SW_GEN0_OFFSET_COUNT(x)		((x) << 3)
93#define DI_SW_GEN0_OFFSET_SRC(x)		((x) << 0)
94
95#define DI_SW_GEN1_CNT_POL_GEN_EN(x)		((x) << 29)
96#define DI_SW_GEN1_CNT_CLR_SRC(x)		((x) << 25)
97#define DI_SW_GEN1_CNT_POL_TRIGGER_SRC(x)	((x) << 12)
98#define DI_SW_GEN1_CNT_POL_CLR_SRC(x)		((x) << 9)
99#define DI_SW_GEN1_CNT_DOWN(x)			((x) << 16)
100#define DI_SW_GEN1_CNT_UP(x)			(x)
101#define DI_SW_GEN1_AUTO_RELOAD			(0x10000000)
102
103#define DI_DW_GEN_ACCESS_SIZE_OFFSET		24
104#define DI_DW_GEN_COMPONENT_SIZE_OFFSET		16
105
106#define DI_GEN_POLARITY_1			(1 << 0)
107#define DI_GEN_POLARITY_2			(1 << 1)
108#define DI_GEN_POLARITY_3			(1 << 2)
109#define DI_GEN_POLARITY_4			(1 << 3)
110#define DI_GEN_POLARITY_5			(1 << 4)
111#define DI_GEN_POLARITY_6			(1 << 5)
112#define DI_GEN_POLARITY_7			(1 << 6)
113#define DI_GEN_POLARITY_8			(1 << 7)
114#define DI_GEN_POLARITY_DISP_CLK		(1 << 17)
115#define DI_GEN_DI_CLK_EXT			(1 << 20)
116#define DI_GEN_DI_VSYNC_EXT			(1 << 21)
117
118#define DI_POL_DRDY_DATA_POLARITY		(1 << 7)
119#define DI_POL_DRDY_POLARITY_15			(1 << 4)
120
121#define DI_VSYNC_SEL_OFFSET			13
122
123static inline u32 ipu_di_read(struct ipu_di *di, unsigned offset)
124{
125	return readl(di->base + offset);
126}
127
128static inline void ipu_di_write(struct ipu_di *di, u32 value, unsigned offset)
129{
130	writel(value, di->base + offset);
131}
132
133static void ipu_di_data_wave_config(struct ipu_di *di,
134				     int wave_gen,
135				     int access_size, int component_size)
136{
137	u32 reg;
138	reg = (access_size << DI_DW_GEN_ACCESS_SIZE_OFFSET) |
139	    (component_size << DI_DW_GEN_COMPONENT_SIZE_OFFSET);
140	ipu_di_write(di, reg, DI_DW_GEN(wave_gen));
141}
142
143static void ipu_di_data_pin_config(struct ipu_di *di, int wave_gen, int di_pin,
144		int set, int up, int down)
145{
146	u32 reg;
147
148	reg = ipu_di_read(di, DI_DW_GEN(wave_gen));
149	reg &= ~(0x3 << (di_pin * 2));
150	reg |= set << (di_pin * 2);
151	ipu_di_write(di, reg, DI_DW_GEN(wave_gen));
152
153	ipu_di_write(di, (down << 16) | up, DI_DW_SET(wave_gen, set));
154}
155
156static void ipu_di_sync_config(struct ipu_di *di, struct di_sync_config *config,
157		int start, int count)
158{
159	u32 reg;
160	int i;
161
162	for (i = 0; i < count; i++) {
163		struct di_sync_config *c = &config[i];
164		int wave_gen = start + i + 1;
165
166		if ((c->run_count >= 0x1000) || (c->offset_count >= 0x1000) ||
167				(c->repeat_count >= 0x1000) ||
168				(c->cnt_up >= 0x400) ||
169				(c->cnt_down >= 0x400)) {
170			dev_err(di->ipu->dev, "DI%d counters out of range.\n",
171					di->id);
172			return;
173		}
174
175		reg = DI_SW_GEN0_RUN_COUNT(c->run_count) |
176			DI_SW_GEN0_RUN_SRC(c->run_src) |
177			DI_SW_GEN0_OFFSET_COUNT(c->offset_count) |
178			DI_SW_GEN0_OFFSET_SRC(c->offset_src);
179		ipu_di_write(di, reg, DI_SW_GEN0(wave_gen));
180
181		reg = DI_SW_GEN1_CNT_POL_GEN_EN(c->cnt_polarity_gen_en) |
182			DI_SW_GEN1_CNT_CLR_SRC(c->cnt_clr_src) |
183			DI_SW_GEN1_CNT_POL_TRIGGER_SRC(
184					c->cnt_polarity_trigger_src) |
185			DI_SW_GEN1_CNT_POL_CLR_SRC(c->cnt_polarity_clr_src) |
186			DI_SW_GEN1_CNT_DOWN(c->cnt_down) |
187			DI_SW_GEN1_CNT_UP(c->cnt_up);
188
189		/* Enable auto reload */
190		if (c->repeat_count == 0)
191			reg |= DI_SW_GEN1_AUTO_RELOAD;
192
193		ipu_di_write(di, reg, DI_SW_GEN1(wave_gen));
194
195		reg = ipu_di_read(di, DI_STP_REP(wave_gen));
196		reg &= ~(0xffff << (16 * ((wave_gen - 1) & 0x1)));
197		reg |= c->repeat_count << (16 * ((wave_gen - 1) & 0x1));
198		ipu_di_write(di, reg, DI_STP_REP(wave_gen));
199	}
200}
201
202static void ipu_di_sync_config_interlaced(struct ipu_di *di,
203		struct ipu_di_signal_cfg *sig)
204{
205	u32 h_total = sig->mode.hactive + sig->mode.hsync_len +
206		sig->mode.hback_porch + sig->mode.hfront_porch;
207	u32 v_total = sig->mode.vactive + sig->mode.vsync_len +
208		sig->mode.vback_porch + sig->mode.vfront_porch;
209	struct di_sync_config cfg[] = {
210		{
211			/* 1: internal VSYNC for each frame */
212			.run_count = v_total * 2 - 1,
213			.run_src = 3,			/* == counter 7 */
214		}, {
215			/* PIN2: HSYNC waveform */
216			.run_count = h_total - 1,
217			.run_src = DI_SYNC_CLK,
218			.cnt_polarity_gen_en = 1,
219			.cnt_polarity_trigger_src = DI_SYNC_CLK,
220			.cnt_down = sig->mode.hsync_len * 2,
221		}, {
222			/* PIN3: VSYNC waveform */
223			.run_count = v_total - 1,
224			.run_src = 4,			/* == counter 7 */
225			.cnt_polarity_gen_en = 1,
226			.cnt_polarity_trigger_src = 4,	/* == counter 7 */
227			.cnt_down = sig->mode.vsync_len * 2,
228			.cnt_clr_src = DI_SYNC_CNT1,
229		}, {
230			/* 4: Field */
231			.run_count = v_total / 2,
232			.run_src = DI_SYNC_HSYNC,
233			.offset_count = h_total / 2,
234			.offset_src = DI_SYNC_CLK,
235			.repeat_count = 2,
236			.cnt_clr_src = DI_SYNC_CNT1,
237		}, {
238			/* 5: Active lines */
239			.run_src = DI_SYNC_HSYNC,
240			.offset_count = (sig->mode.vsync_len +
241					 sig->mode.vback_porch) / 2,
242			.offset_src = DI_SYNC_HSYNC,
243			.repeat_count = sig->mode.vactive / 2,
244			.cnt_clr_src = DI_SYNC_CNT4,
245		}, {
246			/* 6: Active pixel, referenced by DC */
247			.run_src = DI_SYNC_CLK,
248			.offset_count = sig->mode.hsync_len +
249					sig->mode.hback_porch,
250			.offset_src = DI_SYNC_CLK,
251			.repeat_count = sig->mode.hactive,
252			.cnt_clr_src = DI_SYNC_CNT5,
253		}, {
254			/* 7: Half line HSYNC */
255			.run_count = h_total / 2 - 1,
256			.run_src = DI_SYNC_CLK,
257		}
258	};
259
260	ipu_di_sync_config(di, cfg, 0, ARRAY_SIZE(cfg));
261
262	ipu_di_write(di, v_total / 2 - 1, DI_SCR_CONF);
263}
264
265static void ipu_di_sync_config_noninterlaced(struct ipu_di *di,
266		struct ipu_di_signal_cfg *sig, int div)
267{
268	u32 h_total = sig->mode.hactive + sig->mode.hsync_len +
269		sig->mode.hback_porch + sig->mode.hfront_porch;
270	u32 v_total = sig->mode.vactive + sig->mode.vsync_len +
271		sig->mode.vback_porch + sig->mode.vfront_porch;
272	struct di_sync_config cfg[] = {
273		{
274			/* 1: INT_HSYNC */
275			.run_count = h_total - 1,
276			.run_src = DI_SYNC_CLK,
277		} , {
278			/* PIN2: HSYNC */
279			.run_count = h_total - 1,
280			.run_src = DI_SYNC_CLK,
281			.offset_count = div * sig->v_to_h_sync,
282			.offset_src = DI_SYNC_CLK,
283			.cnt_polarity_gen_en = 1,
284			.cnt_polarity_trigger_src = DI_SYNC_CLK,
285			.cnt_down = sig->mode.hsync_len * 2,
286		} , {
287			/* PIN3: VSYNC */
288			.run_count = v_total - 1,
289			.run_src = DI_SYNC_INT_HSYNC,
290			.cnt_polarity_gen_en = 1,
291			.cnt_polarity_trigger_src = DI_SYNC_INT_HSYNC,
292			.cnt_down = sig->mode.vsync_len * 2,
293		} , {
294			/* 4: Line Active */
295			.run_src = DI_SYNC_HSYNC,
296			.offset_count = sig->mode.vsync_len +
297					sig->mode.vback_porch,
298			.offset_src = DI_SYNC_HSYNC,
299			.repeat_count = sig->mode.vactive,
300			.cnt_clr_src = DI_SYNC_VSYNC,
301		} , {
302			/* 5: Pixel Active, referenced by DC */
303			.run_src = DI_SYNC_CLK,
304			.offset_count = sig->mode.hsync_len +
305					sig->mode.hback_porch,
306			.offset_src = DI_SYNC_CLK,
307			.repeat_count = sig->mode.hactive,
308			.cnt_clr_src = 5, /* Line Active */
309		} , {
310			/* unused */
311		} , {
312			/* unused */
313		} , {
314			/* unused */
315		} , {
316			/* unused */
317		},
318	};
319	/* can't use #7 and #8 for line active and pixel active counters */
320	struct di_sync_config cfg_vga[] = {
321		{
322			/* 1: INT_HSYNC */
323			.run_count = h_total - 1,
324			.run_src = DI_SYNC_CLK,
325		} , {
326			/* 2: VSYNC */
327			.run_count = v_total - 1,
328			.run_src = DI_SYNC_INT_HSYNC,
329		} , {
330			/* 3: Line Active */
331			.run_src = DI_SYNC_INT_HSYNC,
332			.offset_count = sig->mode.vsync_len +
333					sig->mode.vback_porch,
334			.offset_src = DI_SYNC_INT_HSYNC,
335			.repeat_count = sig->mode.vactive,
336			.cnt_clr_src = 3 /* VSYNC */,
337		} , {
338			/* PIN4: HSYNC for VGA via TVEv2 on TQ MBa53 */
339			.run_count = h_total - 1,
340			.run_src = DI_SYNC_CLK,
341			.offset_count = div * sig->v_to_h_sync + 18, /* magic value from Freescale TVE driver */
342			.offset_src = DI_SYNC_CLK,
343			.cnt_polarity_gen_en = 1,
344			.cnt_polarity_trigger_src = DI_SYNC_CLK,
345			.cnt_down = sig->mode.hsync_len * 2,
346		} , {
347			/* 5: Pixel Active signal to DC */
348			.run_src = DI_SYNC_CLK,
349			.offset_count = sig->mode.hsync_len +
350					sig->mode.hback_porch,
351			.offset_src = DI_SYNC_CLK,
352			.repeat_count = sig->mode.hactive,
353			.cnt_clr_src = 4, /* Line Active */
354		} , {
355			/* PIN6: VSYNC for VGA via TVEv2 on TQ MBa53 */
356			.run_count = v_total - 1,
357			.run_src = DI_SYNC_INT_HSYNC,
358			.offset_count = 1, /* magic value from Freescale TVE driver */
359			.offset_src = DI_SYNC_INT_HSYNC,
360			.cnt_polarity_gen_en = 1,
361			.cnt_polarity_trigger_src = DI_SYNC_INT_HSYNC,
362			.cnt_down = sig->mode.vsync_len * 2,
363		} , {
364			/* PIN4: HSYNC for VGA via TVEv2 on i.MX53-QSB */
365			.run_count = h_total - 1,
366			.run_src = DI_SYNC_CLK,
367			.offset_count = div * sig->v_to_h_sync + 18, /* magic value from Freescale TVE driver */
368			.offset_src = DI_SYNC_CLK,
369			.cnt_polarity_gen_en = 1,
370			.cnt_polarity_trigger_src = DI_SYNC_CLK,
371			.cnt_down = sig->mode.hsync_len * 2,
372		} , {
373			/* PIN6: VSYNC for VGA via TVEv2 on i.MX53-QSB */
374			.run_count = v_total - 1,
375			.run_src = DI_SYNC_INT_HSYNC,
376			.offset_count = 1, /* magic value from Freescale TVE driver */
377			.offset_src = DI_SYNC_INT_HSYNC,
378			.cnt_polarity_gen_en = 1,
379			.cnt_polarity_trigger_src = DI_SYNC_INT_HSYNC,
380			.cnt_down = sig->mode.vsync_len * 2,
381		} , {
382			/* unused */
383		},
384	};
385
386	ipu_di_write(di, v_total - 1, DI_SCR_CONF);
387	if (sig->hsync_pin == 2 && sig->vsync_pin == 3)
388		ipu_di_sync_config(di, cfg, 0, ARRAY_SIZE(cfg));
389	else
390		ipu_di_sync_config(di, cfg_vga, 0, ARRAY_SIZE(cfg_vga));
391}
392
393static void ipu_di_config_clock(struct ipu_di *di,
394	const struct ipu_di_signal_cfg *sig)
395{
396	struct clk *clk;
397	unsigned clkgen0;
398	uint32_t val;
399
400	if (sig->clkflags & IPU_DI_CLKMODE_EXT) {
401		/*
402		 * CLKMODE_EXT means we must use the DI clock: this is
403		 * needed for things like LVDS which needs to feed the
404		 * DI and LDB with the same pixel clock.
405		 */
406		clk = di->clk_di;
407
408		if (sig->clkflags & IPU_DI_CLKMODE_SYNC) {
409			/*
410			 * CLKMODE_SYNC means that we want the DI to be
411			 * clocked at the same rate as the parent clock.
412			 * This is needed (eg) for LDB which needs to be
413			 * fed with the same pixel clock.  We assume that
414			 * the LDB clock has already been set correctly.
415			 */
416			clkgen0 = 1 << 4;
417		} else {
418			/*
419			 * We can use the divider.  We should really have
420			 * a flag here indicating whether the bridge can
421			 * cope with a fractional divider or not.  For the
422			 * time being, let's go for simplicitly and
423			 * reliability.
424			 */
425			unsigned long in_rate;
426			unsigned div;
427
428			clk_set_rate(clk, sig->mode.pixelclock);
429
430			in_rate = clk_get_rate(clk);
431			div = DIV_ROUND_CLOSEST(in_rate, sig->mode.pixelclock);
432			div = clamp(div, 1U, 255U);
433
434			clkgen0 = div << 4;
435		}
436	} else {
437		/*
438		 * For other interfaces, we can arbitarily select between
439		 * the DI specific clock and the internal IPU clock.  See
440		 * DI_GENERAL bit 20.  We select the IPU clock if it can
441		 * give us a clock rate within 1% of the requested frequency,
442		 * otherwise we use the DI clock.
443		 */
444		unsigned long rate, clkrate;
445		unsigned div, error;
446
447		clkrate = clk_get_rate(di->clk_ipu);
448		div = DIV_ROUND_CLOSEST(clkrate, sig->mode.pixelclock);
449		div = clamp(div, 1U, 255U);
450		rate = clkrate / div;
451
452		error = rate / (sig->mode.pixelclock / 1000);
453
454		dev_dbg(di->ipu->dev, "  IPU clock can give %lu with divider %u, error %c%d.%d%%\n",
455			rate, div, error < 1000 ? '-' : '+',
456			abs(error - 1000) / 10, abs(error - 1000) % 10);
457
458		/* Allow a 1% error */
459		if (error < 1010 && error >= 990) {
460			clk = di->clk_ipu;
461
462			clkgen0 = div << 4;
463		} else {
464			unsigned long in_rate;
465			unsigned div;
466
467			clk = di->clk_di;
468
469			clk_set_rate(clk, sig->mode.pixelclock);
470
471			in_rate = clk_get_rate(clk);
472			div = DIV_ROUND_CLOSEST(in_rate, sig->mode.pixelclock);
473			div = clamp(div, 1U, 255U);
474
475			clkgen0 = div << 4;
476		}
477	}
478
479	di->clk_di_pixel = clk;
480
481	/* Set the divider */
482	ipu_di_write(di, clkgen0, DI_BS_CLKGEN0);
483
484	/*
485	 * Set the high/low periods.  Bits 24:16 give us the falling edge,
486	 * and bits 8:0 give the rising edge.  LSB is fraction, and is
487	 * based on the divider above.  We want a 50% duty cycle, so set
488	 * the falling edge to be half the divider.
489	 */
490	ipu_di_write(di, (clkgen0 >> 4) << 16, DI_BS_CLKGEN1);
491
492	/* Finally select the input clock */
493	val = ipu_di_read(di, DI_GENERAL) & ~DI_GEN_DI_CLK_EXT;
494	if (clk == di->clk_di)
495		val |= DI_GEN_DI_CLK_EXT;
496	ipu_di_write(di, val, DI_GENERAL);
497
498	dev_dbg(di->ipu->dev, "Want %luHz IPU %luHz DI %luHz using %s, %luHz\n",
499		sig->mode.pixelclock,
500		clk_get_rate(di->clk_ipu),
501		clk_get_rate(di->clk_di),
502		clk == di->clk_di ? "DI" : "IPU",
503		clk_get_rate(di->clk_di_pixel) / (clkgen0 >> 4));
504}
505
506/*
507 * This function is called to adjust a video mode to IPU restrictions.
508 * It is meant to be called from drm crtc mode_fixup() methods.
509 */
510int ipu_di_adjust_videomode(struct ipu_di *di, struct videomode *mode)
511{
512	u32 diff;
513
514	if (mode->vfront_porch >= 2)
515		return 0;
516
517	diff = 2 - mode->vfront_porch;
518
519	if (mode->vback_porch >= diff) {
520		mode->vfront_porch = 2;
521		mode->vback_porch -= diff;
522	} else if (mode->vsync_len > diff) {
523		mode->vfront_porch = 2;
524		mode->vsync_len = mode->vsync_len - diff;
525	} else {
526		dev_warn(di->ipu->dev, "failed to adjust videomode\n");
527		return -EINVAL;
528	}
529
530	dev_dbg(di->ipu->dev, "videomode adapted for IPU restrictions\n");
531	return 0;
532}
533EXPORT_SYMBOL_GPL(ipu_di_adjust_videomode);
534
535static u32 ipu_di_gen_polarity(int pin)
536{
537	switch (pin) {
538	case 1:
539		return DI_GEN_POLARITY_1;
540	case 2:
541		return DI_GEN_POLARITY_2;
542	case 3:
543		return DI_GEN_POLARITY_3;
544	case 4:
545		return DI_GEN_POLARITY_4;
546	case 5:
547		return DI_GEN_POLARITY_5;
548	case 6:
549		return DI_GEN_POLARITY_6;
550	case 7:
551		return DI_GEN_POLARITY_7;
552	case 8:
553		return DI_GEN_POLARITY_8;
554	}
555	return 0;
556}
557
558int ipu_di_init_sync_panel(struct ipu_di *di, struct ipu_di_signal_cfg *sig)
559{
560	u32 reg;
561	u32 di_gen, vsync_cnt;
562	u32 div;
563
564	dev_dbg(di->ipu->dev, "disp %d: panel size = %d x %d\n",
565		di->id, sig->mode.hactive, sig->mode.vactive);
566
567	dev_dbg(di->ipu->dev, "Clocks: IPU %luHz DI %luHz Needed %luHz\n",
568		clk_get_rate(di->clk_ipu),
569		clk_get_rate(di->clk_di),
570		sig->mode.pixelclock);
571
572	mutex_lock(&di_mutex);
573
574	ipu_di_config_clock(di, sig);
575
576	div = ipu_di_read(di, DI_BS_CLKGEN0) & 0xfff;
577	div = div / 16;		/* Now divider is integer portion */
578
579	/* Setup pixel clock timing */
580	/* Down time is half of period */
581	ipu_di_write(di, (div << 16), DI_BS_CLKGEN1);
582
583	ipu_di_data_wave_config(di, SYNC_WAVE, div - 1, div - 1);
584	ipu_di_data_pin_config(di, SYNC_WAVE, DI_PIN15, 3, 0, div * 2);
585
586	di_gen = ipu_di_read(di, DI_GENERAL) & DI_GEN_DI_CLK_EXT;
587	di_gen |= DI_GEN_DI_VSYNC_EXT;
588
589	if (sig->mode.flags & DISPLAY_FLAGS_INTERLACED) {
590		ipu_di_sync_config_interlaced(di, sig);
591
592		/* set y_sel = 1 */
593		di_gen |= 0x10000000;
594
595		vsync_cnt = 3;
596	} else {
597		ipu_di_sync_config_noninterlaced(di, sig, div);
598
599		vsync_cnt = 3;
600		if (di->id == 1)
601			/*
602			 * TODO: change only for TVEv2, parallel display
603			 * uses pin 2 / 3
604			 */
605			if (!(sig->hsync_pin == 2 && sig->vsync_pin == 3))
606				vsync_cnt = 6;
607	}
608
609	if (sig->mode.flags & DISPLAY_FLAGS_HSYNC_HIGH)
610		di_gen |= ipu_di_gen_polarity(sig->hsync_pin);
611	if (sig->mode.flags & DISPLAY_FLAGS_VSYNC_HIGH)
612		di_gen |= ipu_di_gen_polarity(sig->vsync_pin);
613
614	if (sig->clk_pol)
615		di_gen |= DI_GEN_POLARITY_DISP_CLK;
616
617	ipu_di_write(di, di_gen, DI_GENERAL);
618
619	ipu_di_write(di, (--vsync_cnt << DI_VSYNC_SEL_OFFSET) | 0x00000002,
620		     DI_SYNC_AS_GEN);
621
622	reg = ipu_di_read(di, DI_POL);
623	reg &= ~(DI_POL_DRDY_DATA_POLARITY | DI_POL_DRDY_POLARITY_15);
624
625	if (sig->enable_pol)
626		reg |= DI_POL_DRDY_POLARITY_15;
627	if (sig->data_pol)
628		reg |= DI_POL_DRDY_DATA_POLARITY;
629
630	ipu_di_write(di, reg, DI_POL);
631
632	mutex_unlock(&di_mutex);
633
634	return 0;
635}
636EXPORT_SYMBOL_GPL(ipu_di_init_sync_panel);
637
638int ipu_di_enable(struct ipu_di *di)
639{
640	int ret;
641
642	WARN_ON(IS_ERR(di->clk_di_pixel));
643
644	ret = clk_prepare_enable(di->clk_di_pixel);
645	if (ret)
646		return ret;
647
648	ipu_module_enable(di->ipu, di->module);
649
650	return 0;
651}
652EXPORT_SYMBOL_GPL(ipu_di_enable);
653
654int ipu_di_disable(struct ipu_di *di)
655{
656	WARN_ON(IS_ERR(di->clk_di_pixel));
657
658	ipu_module_disable(di->ipu, di->module);
659
660	clk_disable_unprepare(di->clk_di_pixel);
661
662	return 0;
663}
664EXPORT_SYMBOL_GPL(ipu_di_disable);
665
666int ipu_di_get_num(struct ipu_di *di)
667{
668	return di->id;
669}
670EXPORT_SYMBOL_GPL(ipu_di_get_num);
671
672static DEFINE_MUTEX(ipu_di_lock);
673
674struct ipu_di *ipu_di_get(struct ipu_soc *ipu, int disp)
675{
676	struct ipu_di *di;
677
678	if (disp > 1)
679		return ERR_PTR(-EINVAL);
680
681	di = ipu->di_priv[disp];
682
683	mutex_lock(&ipu_di_lock);
684
685	if (di->inuse) {
686		di = ERR_PTR(-EBUSY);
687		goto out;
688	}
689
690	di->inuse = true;
691out:
692	mutex_unlock(&ipu_di_lock);
693
694	return di;
695}
696EXPORT_SYMBOL_GPL(ipu_di_get);
697
698void ipu_di_put(struct ipu_di *di)
699{
700	mutex_lock(&ipu_di_lock);
701
702	di->inuse = false;
703
704	mutex_unlock(&ipu_di_lock);
705}
706EXPORT_SYMBOL_GPL(ipu_di_put);
707
708int ipu_di_init(struct ipu_soc *ipu, struct device *dev, int id,
709		unsigned long base,
710		u32 module, struct clk *clk_ipu)
711{
712	struct ipu_di *di;
713
714	if (id > 1)
715		return -ENODEV;
716
717	di = devm_kzalloc(dev, sizeof(*di), GFP_KERNEL);
718	if (!di)
719		return -ENOMEM;
720
721	ipu->di_priv[id] = di;
722
723	di->clk_di = devm_clk_get(dev, id ? "di1" : "di0");
724	if (IS_ERR(di->clk_di))
725		return PTR_ERR(di->clk_di);
726
727	di->module = module;
728	di->id = id;
729	di->clk_ipu = clk_ipu;
730	di->base = devm_ioremap(dev, base, PAGE_SIZE);
731	if (!di->base)
732		return -ENOMEM;
733
734	ipu_di_write(di, 0x10, DI_BS_CLKGEN0);
735
736	dev_dbg(dev, "DI%d base: 0x%08lx remapped to %p\n",
737			id, base, di->base);
738	di->inuse = false;
739	di->ipu = ipu;
740
741	return 0;
742}
743
744void ipu_di_exit(struct ipu_soc *ipu, int id)
745{
746}
747