18c2ecf20Sopenharmony_ci/* SPDX-License-Identifier: GPL-2.0-only */
28c2ecf20Sopenharmony_ci/*
38c2ecf20Sopenharmony_ci *  Copyright © 2014-2015 Broadcom
48c2ecf20Sopenharmony_ci */
58c2ecf20Sopenharmony_ci
68c2ecf20Sopenharmony_ci#ifndef VC4_REGS_H
78c2ecf20Sopenharmony_ci#define VC4_REGS_H
88c2ecf20Sopenharmony_ci
98c2ecf20Sopenharmony_ci#include <linux/bitfield.h>
108c2ecf20Sopenharmony_ci#include <linux/bitops.h>
118c2ecf20Sopenharmony_ci
128c2ecf20Sopenharmony_ci#define VC4_MASK(high, low) ((u32)GENMASK(high, low))
138c2ecf20Sopenharmony_ci/* Using the GNU statement expression extension */
148c2ecf20Sopenharmony_ci#define VC4_SET_FIELD(value, field)					\
158c2ecf20Sopenharmony_ci	({								\
168c2ecf20Sopenharmony_ci		WARN_ON(!FIELD_FIT(field##_MASK, value));		\
178c2ecf20Sopenharmony_ci		FIELD_PREP(field##_MASK, value);			\
188c2ecf20Sopenharmony_ci	 })
198c2ecf20Sopenharmony_ci
208c2ecf20Sopenharmony_ci#define VC4_GET_FIELD(word, field) FIELD_GET(field##_MASK, word)
218c2ecf20Sopenharmony_ci
228c2ecf20Sopenharmony_ci#define V3D_IDENT0   0x00000
238c2ecf20Sopenharmony_ci# define V3D_EXPECTED_IDENT0 \
248c2ecf20Sopenharmony_ci	((2 << 24) | \
258c2ecf20Sopenharmony_ci	('V' << 0) | \
268c2ecf20Sopenharmony_ci	('3' << 8) | \
278c2ecf20Sopenharmony_ci	 ('D' << 16))
288c2ecf20Sopenharmony_ci
298c2ecf20Sopenharmony_ci#define V3D_IDENT1   0x00004
308c2ecf20Sopenharmony_ci/* Multiples of 1kb */
318c2ecf20Sopenharmony_ci# define V3D_IDENT1_VPM_SIZE_MASK                      VC4_MASK(31, 28)
328c2ecf20Sopenharmony_ci# define V3D_IDENT1_VPM_SIZE_SHIFT                     28
338c2ecf20Sopenharmony_ci# define V3D_IDENT1_NSEM_MASK                          VC4_MASK(23, 16)
348c2ecf20Sopenharmony_ci# define V3D_IDENT1_NSEM_SHIFT                         16
358c2ecf20Sopenharmony_ci# define V3D_IDENT1_TUPS_MASK                          VC4_MASK(15, 12)
368c2ecf20Sopenharmony_ci# define V3D_IDENT1_TUPS_SHIFT                         12
378c2ecf20Sopenharmony_ci# define V3D_IDENT1_QUPS_MASK                          VC4_MASK(11, 8)
388c2ecf20Sopenharmony_ci# define V3D_IDENT1_QUPS_SHIFT                         8
398c2ecf20Sopenharmony_ci# define V3D_IDENT1_NSLC_MASK                          VC4_MASK(7, 4)
408c2ecf20Sopenharmony_ci# define V3D_IDENT1_NSLC_SHIFT                         4
418c2ecf20Sopenharmony_ci# define V3D_IDENT1_REV_MASK                           VC4_MASK(3, 0)
428c2ecf20Sopenharmony_ci# define V3D_IDENT1_REV_SHIFT                          0
438c2ecf20Sopenharmony_ci
448c2ecf20Sopenharmony_ci#define V3D_IDENT2   0x00008
458c2ecf20Sopenharmony_ci#define V3D_SCRATCH  0x00010
468c2ecf20Sopenharmony_ci#define V3D_L2CACTL  0x00020
478c2ecf20Sopenharmony_ci# define V3D_L2CACTL_L2CCLR                            BIT(2)
488c2ecf20Sopenharmony_ci# define V3D_L2CACTL_L2CDIS                            BIT(1)
498c2ecf20Sopenharmony_ci# define V3D_L2CACTL_L2CENA                            BIT(0)
508c2ecf20Sopenharmony_ci
518c2ecf20Sopenharmony_ci#define V3D_SLCACTL  0x00024
528c2ecf20Sopenharmony_ci# define V3D_SLCACTL_T1CC_MASK                         VC4_MASK(27, 24)
538c2ecf20Sopenharmony_ci# define V3D_SLCACTL_T1CC_SHIFT                        24
548c2ecf20Sopenharmony_ci# define V3D_SLCACTL_T0CC_MASK                         VC4_MASK(19, 16)
558c2ecf20Sopenharmony_ci# define V3D_SLCACTL_T0CC_SHIFT                        16
568c2ecf20Sopenharmony_ci# define V3D_SLCACTL_UCC_MASK                          VC4_MASK(11, 8)
578c2ecf20Sopenharmony_ci# define V3D_SLCACTL_UCC_SHIFT                         8
588c2ecf20Sopenharmony_ci# define V3D_SLCACTL_ICC_MASK                          VC4_MASK(3, 0)
598c2ecf20Sopenharmony_ci# define V3D_SLCACTL_ICC_SHIFT                         0
608c2ecf20Sopenharmony_ci
618c2ecf20Sopenharmony_ci#define V3D_INTCTL   0x00030
628c2ecf20Sopenharmony_ci#define V3D_INTENA   0x00034
638c2ecf20Sopenharmony_ci#define V3D_INTDIS   0x00038
648c2ecf20Sopenharmony_ci# define V3D_INT_SPILLUSE                              BIT(3)
658c2ecf20Sopenharmony_ci# define V3D_INT_OUTOMEM                               BIT(2)
668c2ecf20Sopenharmony_ci# define V3D_INT_FLDONE                                BIT(1)
678c2ecf20Sopenharmony_ci# define V3D_INT_FRDONE                                BIT(0)
688c2ecf20Sopenharmony_ci
698c2ecf20Sopenharmony_ci#define V3D_CT0CS    0x00100
708c2ecf20Sopenharmony_ci#define V3D_CT1CS    0x00104
718c2ecf20Sopenharmony_ci#define V3D_CTNCS(n) (V3D_CT0CS + 4 * n)
728c2ecf20Sopenharmony_ci# define V3D_CTRSTA      BIT(15)
738c2ecf20Sopenharmony_ci# define V3D_CTSEMA      BIT(12)
748c2ecf20Sopenharmony_ci# define V3D_CTRTSD      BIT(8)
758c2ecf20Sopenharmony_ci# define V3D_CTRUN       BIT(5)
768c2ecf20Sopenharmony_ci# define V3D_CTSUBS      BIT(4)
778c2ecf20Sopenharmony_ci# define V3D_CTERR       BIT(3)
788c2ecf20Sopenharmony_ci# define V3D_CTMODE      BIT(0)
798c2ecf20Sopenharmony_ci
808c2ecf20Sopenharmony_ci#define V3D_CT0EA    0x00108
818c2ecf20Sopenharmony_ci#define V3D_CT1EA    0x0010c
828c2ecf20Sopenharmony_ci#define V3D_CTNEA(n) (V3D_CT0EA + 4 * (n))
838c2ecf20Sopenharmony_ci#define V3D_CT0CA    0x00110
848c2ecf20Sopenharmony_ci#define V3D_CT1CA    0x00114
858c2ecf20Sopenharmony_ci#define V3D_CTNCA(n) (V3D_CT0CA + 4 * (n))
868c2ecf20Sopenharmony_ci#define V3D_CT00RA0  0x00118
878c2ecf20Sopenharmony_ci#define V3D_CT01RA0  0x0011c
888c2ecf20Sopenharmony_ci#define V3D_CTNRA0(n) (V3D_CT00RA0 + 4 * (n))
898c2ecf20Sopenharmony_ci#define V3D_CT0LC    0x00120
908c2ecf20Sopenharmony_ci#define V3D_CT1LC    0x00124
918c2ecf20Sopenharmony_ci#define V3D_CTNLC(n) (V3D_CT0LC + 4 * (n))
928c2ecf20Sopenharmony_ci#define V3D_CT0PC    0x00128
938c2ecf20Sopenharmony_ci#define V3D_CT1PC    0x0012c
948c2ecf20Sopenharmony_ci#define V3D_CTNPC(n) (V3D_CT0PC + 4 * (n))
958c2ecf20Sopenharmony_ci
968c2ecf20Sopenharmony_ci#define V3D_PCS      0x00130
978c2ecf20Sopenharmony_ci# define V3D_BMOOM       BIT(8)
988c2ecf20Sopenharmony_ci# define V3D_RMBUSY      BIT(3)
998c2ecf20Sopenharmony_ci# define V3D_RMACTIVE    BIT(2)
1008c2ecf20Sopenharmony_ci# define V3D_BMBUSY      BIT(1)
1018c2ecf20Sopenharmony_ci# define V3D_BMACTIVE    BIT(0)
1028c2ecf20Sopenharmony_ci
1038c2ecf20Sopenharmony_ci#define V3D_BFC      0x00134
1048c2ecf20Sopenharmony_ci#define V3D_RFC      0x00138
1058c2ecf20Sopenharmony_ci#define V3D_BPCA     0x00300
1068c2ecf20Sopenharmony_ci#define V3D_BPCS     0x00304
1078c2ecf20Sopenharmony_ci#define V3D_BPOA     0x00308
1088c2ecf20Sopenharmony_ci#define V3D_BPOS     0x0030c
1098c2ecf20Sopenharmony_ci#define V3D_BXCF     0x00310
1108c2ecf20Sopenharmony_ci#define V3D_SQRSV0   0x00410
1118c2ecf20Sopenharmony_ci#define V3D_SQRSV1   0x00414
1128c2ecf20Sopenharmony_ci#define V3D_SQCNTL   0x00418
1138c2ecf20Sopenharmony_ci#define V3D_SRQPC    0x00430
1148c2ecf20Sopenharmony_ci#define V3D_SRQUA    0x00434
1158c2ecf20Sopenharmony_ci#define V3D_SRQUL    0x00438
1168c2ecf20Sopenharmony_ci#define V3D_SRQCS    0x0043c
1178c2ecf20Sopenharmony_ci#define V3D_VPACNTL  0x00500
1188c2ecf20Sopenharmony_ci#define V3D_VPMBASE  0x00504
1198c2ecf20Sopenharmony_ci#define V3D_PCTRC    0x00670
1208c2ecf20Sopenharmony_ci#define V3D_PCTRE    0x00674
1218c2ecf20Sopenharmony_ci# define V3D_PCTRE_EN	BIT(31)
1228c2ecf20Sopenharmony_ci#define V3D_PCTR(x)  (0x00680 + ((x) * 8))
1238c2ecf20Sopenharmony_ci#define V3D_PCTRS(x) (0x00684 + ((x) * 8))
1248c2ecf20Sopenharmony_ci#define V3D_DBGE     0x00f00
1258c2ecf20Sopenharmony_ci#define V3D_FDBGO    0x00f04
1268c2ecf20Sopenharmony_ci#define V3D_FDBGB    0x00f08
1278c2ecf20Sopenharmony_ci#define V3D_FDBGR    0x00f0c
1288c2ecf20Sopenharmony_ci#define V3D_FDBGS    0x00f10
1298c2ecf20Sopenharmony_ci#define V3D_ERRSTAT  0x00f20
1308c2ecf20Sopenharmony_ci
1318c2ecf20Sopenharmony_ci#define PV_CONTROL				0x00
1328c2ecf20Sopenharmony_ci# define PV5_CONTROL_FIFO_LEVEL_HIGH_MASK	VC4_MASK(26, 25)
1338c2ecf20Sopenharmony_ci# define PV5_CONTROL_FIFO_LEVEL_HIGH_SHIFT	25
1348c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_MASK			VC4_MASK(23, 21)
1358c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_SHIFT		21
1368c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_24			0
1378c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_DSIV_16		1
1388c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_DSIC_16		2
1398c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_DSIV_18		3
1408c2ecf20Sopenharmony_ci# define PV_CONTROL_FORMAT_DSIV_24		4
1418c2ecf20Sopenharmony_ci
1428c2ecf20Sopenharmony_ci# define PV_CONTROL_FIFO_LEVEL_MASK		VC4_MASK(20, 15)
1438c2ecf20Sopenharmony_ci# define PV_CONTROL_FIFO_LEVEL_SHIFT		15
1448c2ecf20Sopenharmony_ci# define PV_CONTROL_CLR_AT_START		BIT(14)
1458c2ecf20Sopenharmony_ci# define PV_CONTROL_TRIGGER_UNDERFLOW		BIT(13)
1468c2ecf20Sopenharmony_ci# define PV_CONTROL_WAIT_HSTART			BIT(12)
1478c2ecf20Sopenharmony_ci# define PV_CONTROL_PIXEL_REP_MASK		VC4_MASK(5, 4)
1488c2ecf20Sopenharmony_ci# define PV_CONTROL_PIXEL_REP_SHIFT		4
1498c2ecf20Sopenharmony_ci# define PV_CONTROL_CLK_SELECT_DSI		0
1508c2ecf20Sopenharmony_ci# define PV_CONTROL_CLK_SELECT_DPI_SMI_HDMI	1
1518c2ecf20Sopenharmony_ci# define PV_CONTROL_CLK_SELECT_VEC		2
1528c2ecf20Sopenharmony_ci# define PV_CONTROL_CLK_SELECT_MASK		VC4_MASK(3, 2)
1538c2ecf20Sopenharmony_ci# define PV_CONTROL_CLK_SELECT_SHIFT		2
1548c2ecf20Sopenharmony_ci# define PV_CONTROL_FIFO_CLR			BIT(1)
1558c2ecf20Sopenharmony_ci# define PV_CONTROL_EN				BIT(0)
1568c2ecf20Sopenharmony_ci
1578c2ecf20Sopenharmony_ci#define PV_V_CONTROL				0x04
1588c2ecf20Sopenharmony_ci# define PV_VCONTROL_ODD_DELAY_MASK		VC4_MASK(22, 6)
1598c2ecf20Sopenharmony_ci# define PV_VCONTROL_ODD_DELAY_SHIFT		6
1608c2ecf20Sopenharmony_ci# define PV_VCONTROL_ODD_FIRST			BIT(5)
1618c2ecf20Sopenharmony_ci# define PV_VCONTROL_INTERLACE			BIT(4)
1628c2ecf20Sopenharmony_ci# define PV_VCONTROL_DSI			BIT(3)
1638c2ecf20Sopenharmony_ci# define PV_VCONTROL_COMMAND			BIT(2)
1648c2ecf20Sopenharmony_ci# define PV_VCONTROL_CONTINUOUS			BIT(1)
1658c2ecf20Sopenharmony_ci# define PV_VCONTROL_VIDEN			BIT(0)
1668c2ecf20Sopenharmony_ci
1678c2ecf20Sopenharmony_ci#define PV_VSYNCD_EVEN				0x08
1688c2ecf20Sopenharmony_ci
1698c2ecf20Sopenharmony_ci#define PV_HORZA				0x0c
1708c2ecf20Sopenharmony_ci# define PV_HORZA_HBP_MASK			VC4_MASK(31, 16)
1718c2ecf20Sopenharmony_ci# define PV_HORZA_HBP_SHIFT			16
1728c2ecf20Sopenharmony_ci# define PV_HORZA_HSYNC_MASK			VC4_MASK(15, 0)
1738c2ecf20Sopenharmony_ci# define PV_HORZA_HSYNC_SHIFT			0
1748c2ecf20Sopenharmony_ci
1758c2ecf20Sopenharmony_ci#define PV_HORZB				0x10
1768c2ecf20Sopenharmony_ci# define PV_HORZB_HFP_MASK			VC4_MASK(31, 16)
1778c2ecf20Sopenharmony_ci# define PV_HORZB_HFP_SHIFT			16
1788c2ecf20Sopenharmony_ci# define PV_HORZB_HACTIVE_MASK			VC4_MASK(15, 0)
1798c2ecf20Sopenharmony_ci# define PV_HORZB_HACTIVE_SHIFT			0
1808c2ecf20Sopenharmony_ci
1818c2ecf20Sopenharmony_ci#define PV_VERTA				0x14
1828c2ecf20Sopenharmony_ci# define PV_VERTA_VBP_MASK			VC4_MASK(31, 16)
1838c2ecf20Sopenharmony_ci# define PV_VERTA_VBP_SHIFT			16
1848c2ecf20Sopenharmony_ci# define PV_VERTA_VSYNC_MASK			VC4_MASK(15, 0)
1858c2ecf20Sopenharmony_ci# define PV_VERTA_VSYNC_SHIFT			0
1868c2ecf20Sopenharmony_ci
1878c2ecf20Sopenharmony_ci#define PV_VERTB				0x18
1888c2ecf20Sopenharmony_ci# define PV_VERTB_VFP_MASK			VC4_MASK(31, 16)
1898c2ecf20Sopenharmony_ci# define PV_VERTB_VFP_SHIFT			16
1908c2ecf20Sopenharmony_ci# define PV_VERTB_VACTIVE_MASK			VC4_MASK(15, 0)
1918c2ecf20Sopenharmony_ci# define PV_VERTB_VACTIVE_SHIFT			0
1928c2ecf20Sopenharmony_ci
1938c2ecf20Sopenharmony_ci#define PV_VERTA_EVEN				0x1c
1948c2ecf20Sopenharmony_ci#define PV_VERTB_EVEN				0x20
1958c2ecf20Sopenharmony_ci
1968c2ecf20Sopenharmony_ci#define PV_INTEN				0x24
1978c2ecf20Sopenharmony_ci#define PV_INTSTAT				0x28
1988c2ecf20Sopenharmony_ci# define PV_INT_VID_IDLE			BIT(9)
1998c2ecf20Sopenharmony_ci# define PV_INT_VFP_END				BIT(8)
2008c2ecf20Sopenharmony_ci# define PV_INT_VFP_START			BIT(7)
2018c2ecf20Sopenharmony_ci# define PV_INT_VACT_START			BIT(6)
2028c2ecf20Sopenharmony_ci# define PV_INT_VBP_START			BIT(5)
2038c2ecf20Sopenharmony_ci# define PV_INT_VSYNC_START			BIT(4)
2048c2ecf20Sopenharmony_ci# define PV_INT_HFP_START			BIT(3)
2058c2ecf20Sopenharmony_ci# define PV_INT_HACT_START			BIT(2)
2068c2ecf20Sopenharmony_ci# define PV_INT_HBP_START			BIT(1)
2078c2ecf20Sopenharmony_ci# define PV_INT_HSYNC_START			BIT(0)
2088c2ecf20Sopenharmony_ci
2098c2ecf20Sopenharmony_ci#define PV_STAT					0x2c
2108c2ecf20Sopenharmony_ci
2118c2ecf20Sopenharmony_ci#define PV_HACT_ACT				0x30
2128c2ecf20Sopenharmony_ci
2138c2ecf20Sopenharmony_ci#define PV_MUX_CFG				0x34
2148c2ecf20Sopenharmony_ci# define PV_MUX_CFG_RGB_PIXEL_MUX_MODE_MASK	VC4_MASK(5, 2)
2158c2ecf20Sopenharmony_ci# define PV_MUX_CFG_RGB_PIXEL_MUX_MODE_SHIFT	2
2168c2ecf20Sopenharmony_ci# define PV_MUX_CFG_RGB_PIXEL_MUX_MODE_NO_SWAP	8
2178c2ecf20Sopenharmony_ci
2188c2ecf20Sopenharmony_ci#define SCALER_CHANNELS_COUNT			3
2198c2ecf20Sopenharmony_ci
2208c2ecf20Sopenharmony_ci#define SCALER_DISPCTRL                         0x00000000
2218c2ecf20Sopenharmony_ci/* Global register for clock gating the HVS */
2228c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_ENABLE			BIT(31)
2238c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_PANIC0_MASK		VC4_MASK(25, 24)
2248c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_PANIC0_SHIFT		24
2258c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_PANIC1_MASK		VC4_MASK(27, 26)
2268c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_PANIC1_SHIFT		26
2278c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_PANIC2_MASK		VC4_MASK(29, 28)
2288c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_PANIC2_SHIFT		28
2298c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DSP3_MUX_MASK		VC4_MASK(19, 18)
2308c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DSP3_MUX_SHIFT		18
2318c2ecf20Sopenharmony_ci
2328c2ecf20Sopenharmony_ci/* Enables Display 0 short line and underrun contribution to
2338c2ecf20Sopenharmony_ci * SCALER_DISPSTAT_IRQDISP0.  Note that short frame contributions are
2348c2ecf20Sopenharmony_ci * always enabled.
2358c2ecf20Sopenharmony_ci */
2368c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DSPEISLUR(x)		BIT(13 + (x))
2378c2ecf20Sopenharmony_ci/* Enables Display 0 end-of-line-N contribution to
2388c2ecf20Sopenharmony_ci * SCALER_DISPSTAT_IRQDISP0
2398c2ecf20Sopenharmony_ci */
2408c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DSPEIEOLN(x)		BIT(8 + ((x) * 2))
2418c2ecf20Sopenharmony_ci/* Enables Display 0 EOF contribution to SCALER_DISPSTAT_IRQDISP0 */
2428c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DSPEIEOF(x)		BIT(7 + ((x) * 2))
2438c2ecf20Sopenharmony_ci
2448c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_SLVRDEIRQ		BIT(6)
2458c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_SLVWREIRQ		BIT(5)
2468c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DMAEIRQ		BIT(4)
2478c2ecf20Sopenharmony_ci/* Enables interrupt generation on the enabled EOF/EOLN/EISLUR
2488c2ecf20Sopenharmony_ci * bits and short frames..
2498c2ecf20Sopenharmony_ci */
2508c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_DISPEIRQ(x)		BIT(1 + (x))
2518c2ecf20Sopenharmony_ci/* Enables interrupt generation on scaler profiler interrupt. */
2528c2ecf20Sopenharmony_ci# define SCALER_DISPCTRL_SCLEIRQ		BIT(0)
2538c2ecf20Sopenharmony_ci
2548c2ecf20Sopenharmony_ci#define SCALER_DISPSTAT                         0x00000004
2558c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_RESP_MASK		VC4_MASK(15, 14)
2568c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_RESP_SHIFT		14
2578c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_RESP_OKAY		0
2588c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_RESP_EXOKAY		1
2598c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_RESP_SLVERR		2
2608c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_RESP_DECERR		3
2618c2ecf20Sopenharmony_ci
2628c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_COBLOW(x)		BIT(13 + ((x) * 8))
2638c2ecf20Sopenharmony_ci/* Set when the DISPEOLN line is done compositing. */
2648c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_EOLN(x)		BIT(12 + ((x) * 8))
2658c2ecf20Sopenharmony_ci/* Set when VSTART is seen but there are still pixels in the current
2668c2ecf20Sopenharmony_ci * output line.
2678c2ecf20Sopenharmony_ci */
2688c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_ESFRAME(x)		BIT(11 + ((x) * 8))
2698c2ecf20Sopenharmony_ci/* Set when HSTART is seen but there are still pixels in the current
2708c2ecf20Sopenharmony_ci * output line.
2718c2ecf20Sopenharmony_ci */
2728c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_ESLINE(x)		BIT(10 + ((x) * 8))
2738c2ecf20Sopenharmony_ci/* Set when the the downstream tries to read from the display FIFO
2748c2ecf20Sopenharmony_ci * while it's empty.
2758c2ecf20Sopenharmony_ci */
2768c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_EUFLOW(x)		BIT(9 + ((x) * 8))
2778c2ecf20Sopenharmony_ci/* Set when the display mode changes from RUN to EOF */
2788c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_EOF(x)			BIT(8 + ((x) * 8))
2798c2ecf20Sopenharmony_ci
2808c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_IRQMASK(x)		VC4_MASK(13 + ((x) * 8), \
2818c2ecf20Sopenharmony_ci							 8 + ((x) * 8))
2828c2ecf20Sopenharmony_ci
2838c2ecf20Sopenharmony_ci/* Set on AXI invalid DMA ID error. */
2848c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_DMA_ERROR		BIT(7)
2858c2ecf20Sopenharmony_ci/* Set on AXI slave read decode error */
2868c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_IRQSLVRD		BIT(6)
2878c2ecf20Sopenharmony_ci/* Set on AXI slave write decode error */
2888c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_IRQSLVWR		BIT(5)
2898c2ecf20Sopenharmony_ci/* Set when SCALER_DISPSTAT_DMA_ERROR is set, or
2908c2ecf20Sopenharmony_ci * SCALER_DISPSTAT_RESP_ERROR is not SCALER_DISPSTAT_RESP_OKAY.
2918c2ecf20Sopenharmony_ci */
2928c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_IRQDMA			BIT(4)
2938c2ecf20Sopenharmony_ci/* Set when any of the EOF/EOLN/ESFRAME/ESLINE bits are set and their
2948c2ecf20Sopenharmony_ci * corresponding interrupt bit is enabled in DISPCTRL.
2958c2ecf20Sopenharmony_ci */
2968c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_IRQDISP(x)		BIT(1 + (x))
2978c2ecf20Sopenharmony_ci/* On read, the profiler interrupt.  On write, clear *all* interrupt bits. */
2988c2ecf20Sopenharmony_ci# define SCALER_DISPSTAT_IRQSCL			BIT(0)
2998c2ecf20Sopenharmony_ci
3008c2ecf20Sopenharmony_ci#define SCALER_DISPID                           0x00000008
3018c2ecf20Sopenharmony_ci#define SCALER_DISPECTRL                        0x0000000c
3028c2ecf20Sopenharmony_ci# define SCALER_DISPECTRL_DSP2_MUX_SHIFT	31
3038c2ecf20Sopenharmony_ci# define SCALER_DISPECTRL_DSP2_MUX_MASK		VC4_MASK(31, 31)
3048c2ecf20Sopenharmony_ci
3058c2ecf20Sopenharmony_ci#define SCALER_DISPPROF                         0x00000010
3068c2ecf20Sopenharmony_ci
3078c2ecf20Sopenharmony_ci#define SCALER_DISPDITHER                       0x00000014
3088c2ecf20Sopenharmony_ci# define SCALER_DISPDITHER_DSP5_MUX_SHIFT	30
3098c2ecf20Sopenharmony_ci# define SCALER_DISPDITHER_DSP5_MUX_MASK	VC4_MASK(31, 30)
3108c2ecf20Sopenharmony_ci
3118c2ecf20Sopenharmony_ci#define SCALER_DISPEOLN                         0x00000018
3128c2ecf20Sopenharmony_ci# define SCALER_DISPEOLN_DSP4_MUX_SHIFT		30
3138c2ecf20Sopenharmony_ci# define SCALER_DISPEOLN_DSP4_MUX_MASK		VC4_MASK(31, 30)
3148c2ecf20Sopenharmony_ci
3158c2ecf20Sopenharmony_ci#define SCALER_DISPLIST0                        0x00000020
3168c2ecf20Sopenharmony_ci#define SCALER_DISPLIST1                        0x00000024
3178c2ecf20Sopenharmony_ci#define SCALER_DISPLIST2                        0x00000028
3188c2ecf20Sopenharmony_ci#define SCALER_DISPLSTAT                        0x0000002c
3198c2ecf20Sopenharmony_ci#define SCALER_DISPLISTX(x)			(SCALER_DISPLIST0 +	\
3208c2ecf20Sopenharmony_ci						 (x) * (SCALER_DISPLIST1 - \
3218c2ecf20Sopenharmony_ci							SCALER_DISPLIST0))
3228c2ecf20Sopenharmony_ci
3238c2ecf20Sopenharmony_ci#define SCALER_DISPLACT0                        0x00000030
3248c2ecf20Sopenharmony_ci#define SCALER_DISPLACT1                        0x00000034
3258c2ecf20Sopenharmony_ci#define SCALER_DISPLACT2                        0x00000038
3268c2ecf20Sopenharmony_ci#define SCALER_DISPLACTX(x)			(SCALER_DISPLACT0 +	\
3278c2ecf20Sopenharmony_ci						 (x) * (SCALER_DISPLACT1 - \
3288c2ecf20Sopenharmony_ci							SCALER_DISPLACT0))
3298c2ecf20Sopenharmony_ci
3308c2ecf20Sopenharmony_ci#define SCALER_DISPCTRL0                        0x00000040
3318c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_ENABLE		BIT(31)
3328c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_RESET			BIT(30)
3338c2ecf20Sopenharmony_ci/* Generates a single frame when VSTART is seen and stops at the last
3348c2ecf20Sopenharmony_ci * pixel read from the FIFO.
3358c2ecf20Sopenharmony_ci */
3368c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_ONESHOT		BIT(29)
3378c2ecf20Sopenharmony_ci/* Processes a single context in the dlist and then task switch,
3388c2ecf20Sopenharmony_ci * instead of an entire line.
3398c2ecf20Sopenharmony_ci */
3408c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_ONECTX		BIT(28)
3418c2ecf20Sopenharmony_ci/* Set to have DISPSLAVE return 2 16bpp pixels and no status data. */
3428c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_FIFO32		BIT(27)
3438c2ecf20Sopenharmony_ci/* Turns on output to the DISPSLAVE register instead of the normal
3448c2ecf20Sopenharmony_ci * FIFO.
3458c2ecf20Sopenharmony_ci */
3468c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_FIFOREG		BIT(26)
3478c2ecf20Sopenharmony_ci
3488c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_WIDTH_MASK		VC4_MASK(23, 12)
3498c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_WIDTH_SHIFT		12
3508c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_HEIGHT_MASK		VC4_MASK(11, 0)
3518c2ecf20Sopenharmony_ci# define SCALER_DISPCTRLX_HEIGHT_SHIFT		0
3528c2ecf20Sopenharmony_ci
3538c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_WIDTH_MASK		VC4_MASK(28, 16)
3548c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_WIDTH_SHIFT		16
3558c2ecf20Sopenharmony_ci/* Generates a single frame when VSTART is seen and stops at the last
3568c2ecf20Sopenharmony_ci * pixel read from the FIFO.
3578c2ecf20Sopenharmony_ci */
3588c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_ONESHOT		BIT(15)
3598c2ecf20Sopenharmony_ci/* Processes a single context in the dlist and then task switch,
3608c2ecf20Sopenharmony_ci * instead of an entire line.
3618c2ecf20Sopenharmony_ci */
3628c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_ONECTX_MASK		VC4_MASK(14, 13)
3638c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_ONECTX_SHIFT		13
3648c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_HEIGHT_MASK		VC4_MASK(12, 0)
3658c2ecf20Sopenharmony_ci# define SCALER5_DISPCTRLX_HEIGHT_SHIFT		0
3668c2ecf20Sopenharmony_ci
3678c2ecf20Sopenharmony_ci#define SCALER_DISPBKGND0                       0x00000044
3688c2ecf20Sopenharmony_ci# define SCALER_DISPBKGND_AUTOHS		BIT(31)
3698c2ecf20Sopenharmony_ci# define SCALER_DISPBKGND_INTERLACE		BIT(30)
3708c2ecf20Sopenharmony_ci# define SCALER_DISPBKGND_GAMMA			BIT(29)
3718c2ecf20Sopenharmony_ci# define SCALER_DISPBKGND_TESTMODE_MASK		VC4_MASK(28, 25)
3728c2ecf20Sopenharmony_ci# define SCALER_DISPBKGND_TESTMODE_SHIFT	25
3738c2ecf20Sopenharmony_ci/* Enables filling the scaler line with the RGB value in the low 24
3748c2ecf20Sopenharmony_ci * bits before compositing.  Costs cycles, so should be skipped if
3758c2ecf20Sopenharmony_ci * opaque display planes will cover everything.
3768c2ecf20Sopenharmony_ci */
3778c2ecf20Sopenharmony_ci# define SCALER_DISPBKGND_FILL			BIT(24)
3788c2ecf20Sopenharmony_ci
3798c2ecf20Sopenharmony_ci#define SCALER_DISPSTAT0                        0x00000048
3808c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_MODE_MASK		VC4_MASK(31, 30)
3818c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_MODE_SHIFT		30
3828c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_MODE_DISABLED		0
3838c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_MODE_INIT		1
3848c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_MODE_RUN		2
3858c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_MODE_EOF		3
3868c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_FULL			BIT(29)
3878c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_EMPTY			BIT(28)
3888c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_FRAME_COUNT_MASK	VC4_MASK(17, 12)
3898c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_FRAME_COUNT_SHIFT	12
3908c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_LINE_MASK		VC4_MASK(11, 0)
3918c2ecf20Sopenharmony_ci# define SCALER_DISPSTATX_LINE_SHIFT		0
3928c2ecf20Sopenharmony_ci
3938c2ecf20Sopenharmony_ci#define SCALER_DISPBASE0                        0x0000004c
3948c2ecf20Sopenharmony_ci/* Last pixel in the COB (display FIFO memory) allocated to this HVS
3958c2ecf20Sopenharmony_ci * channel.  Must be 4-pixel aligned (and thus 4 pixels less than the
3968c2ecf20Sopenharmony_ci * next COB base).
3978c2ecf20Sopenharmony_ci */
3988c2ecf20Sopenharmony_ci# define SCALER_DISPBASEX_TOP_MASK		VC4_MASK(31, 16)
3998c2ecf20Sopenharmony_ci# define SCALER_DISPBASEX_TOP_SHIFT		16
4008c2ecf20Sopenharmony_ci/* First pixel in the COB (display FIFO memory) allocated to this HVS
4018c2ecf20Sopenharmony_ci * channel.  Must be 4-pixel aligned.
4028c2ecf20Sopenharmony_ci */
4038c2ecf20Sopenharmony_ci# define SCALER_DISPBASEX_BASE_MASK		VC4_MASK(15, 0)
4048c2ecf20Sopenharmony_ci# define SCALER_DISPBASEX_BASE_SHIFT		0
4058c2ecf20Sopenharmony_ci
4068c2ecf20Sopenharmony_ci#define SCALER_DISPCTRL1                        0x00000050
4078c2ecf20Sopenharmony_ci#define SCALER_DISPBKGND1                       0x00000054
4088c2ecf20Sopenharmony_ci#define SCALER_DISPBKGNDX(x)			(SCALER_DISPBKGND0 +        \
4098c2ecf20Sopenharmony_ci						 (x) * (SCALER_DISPBKGND1 - \
4108c2ecf20Sopenharmony_ci							SCALER_DISPBKGND0))
4118c2ecf20Sopenharmony_ci#define SCALER_DISPSTAT1                        0x00000058
4128c2ecf20Sopenharmony_ci#define SCALER_DISPSTATX(x)			(SCALER_DISPSTAT0 +        \
4138c2ecf20Sopenharmony_ci						 (x) * (SCALER_DISPSTAT1 - \
4148c2ecf20Sopenharmony_ci							SCALER_DISPSTAT0))
4158c2ecf20Sopenharmony_ci#define SCALER_DISPBASE1                        0x0000005c
4168c2ecf20Sopenharmony_ci#define SCALER_DISPBASEX(x)			(SCALER_DISPBASE0 +        \
4178c2ecf20Sopenharmony_ci						 (x) * (SCALER_DISPBASE1 - \
4188c2ecf20Sopenharmony_ci							SCALER_DISPBASE0))
4198c2ecf20Sopenharmony_ci#define SCALER_DISPCTRL2                        0x00000060
4208c2ecf20Sopenharmony_ci#define SCALER_DISPCTRLX(x)			(SCALER_DISPCTRL0 +        \
4218c2ecf20Sopenharmony_ci						 (x) * (SCALER_DISPCTRL1 - \
4228c2ecf20Sopenharmony_ci							SCALER_DISPCTRL0))
4238c2ecf20Sopenharmony_ci#define SCALER_DISPBKGND2                       0x00000064
4248c2ecf20Sopenharmony_ci#define SCALER_DISPSTAT2                        0x00000068
4258c2ecf20Sopenharmony_ci#define SCALER_DISPBASE2                        0x0000006c
4268c2ecf20Sopenharmony_ci#define SCALER_DISPALPHA2                       0x00000070
4278c2ecf20Sopenharmony_ci#define SCALER_GAMADDR                          0x00000078
4288c2ecf20Sopenharmony_ci# define SCALER_GAMADDR_AUTOINC			BIT(31)
4298c2ecf20Sopenharmony_ci/* Enables all gamma ramp SRAMs, not just those of CRTCs with gamma
4308c2ecf20Sopenharmony_ci * enabled.
4318c2ecf20Sopenharmony_ci */
4328c2ecf20Sopenharmony_ci# define SCALER_GAMADDR_SRAMENB			BIT(30)
4338c2ecf20Sopenharmony_ci
4348c2ecf20Sopenharmony_ci#define SCALER_OLEDOFFS                         0x00000080
4358c2ecf20Sopenharmony_ci/* Clamps R to [16,235] and G/B to [16,240]. */
4368c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_YUVCLAMP               BIT(31)
4378c2ecf20Sopenharmony_ci
4388c2ecf20Sopenharmony_ci/* Chooses which display FIFO the matrix applies to. */
4398c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_DISPFIFO_MASK          VC4_MASK(25, 24)
4408c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_DISPFIFO_SHIFT         24
4418c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_DISPFIFO_DISABLED      0
4428c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_DISPFIFO_0             1
4438c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_DISPFIFO_1             2
4448c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_DISPFIFO_2             3
4458c2ecf20Sopenharmony_ci
4468c2ecf20Sopenharmony_ci/* Offsets are 8-bit 2s-complement. */
4478c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_RED_MASK               VC4_MASK(23, 16)
4488c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_RED_SHIFT              16
4498c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_GREEN_MASK             VC4_MASK(15, 8)
4508c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_GREEN_SHIFT            8
4518c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_BLUE_MASK              VC4_MASK(7, 0)
4528c2ecf20Sopenharmony_ci# define SCALER_OLEDOFFS_BLUE_SHIFT             0
4538c2ecf20Sopenharmony_ci
4548c2ecf20Sopenharmony_ci/* The coefficients are S0.9 fractions. */
4558c2ecf20Sopenharmony_ci#define SCALER_OLEDCOEF0                        0x00000084
4568c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF0_B_TO_R_MASK           VC4_MASK(29, 20)
4578c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF0_B_TO_R_SHIFT          20
4588c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF0_B_TO_G_MASK           VC4_MASK(19, 10)
4598c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF0_B_TO_G_SHIFT          10
4608c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF0_B_TO_B_MASK           VC4_MASK(9, 0)
4618c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF0_B_TO_B_SHIFT          0
4628c2ecf20Sopenharmony_ci
4638c2ecf20Sopenharmony_ci#define SCALER_OLEDCOEF1                        0x00000088
4648c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF1_G_TO_R_MASK           VC4_MASK(29, 20)
4658c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF1_G_TO_R_SHIFT          20
4668c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF1_G_TO_G_MASK           VC4_MASK(19, 10)
4678c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF1_G_TO_G_SHIFT          10
4688c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF1_G_TO_B_MASK           VC4_MASK(9, 0)
4698c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF1_G_TO_B_SHIFT          0
4708c2ecf20Sopenharmony_ci
4718c2ecf20Sopenharmony_ci#define SCALER_OLEDCOEF2                        0x0000008c
4728c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF2_R_TO_R_MASK           VC4_MASK(29, 20)
4738c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF2_R_TO_R_SHIFT          20
4748c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF2_R_TO_G_MASK           VC4_MASK(19, 10)
4758c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF2_R_TO_G_SHIFT          10
4768c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF2_R_TO_B_MASK           VC4_MASK(9, 0)
4778c2ecf20Sopenharmony_ci# define SCALER_OLEDCOEF2_R_TO_B_SHIFT          0
4788c2ecf20Sopenharmony_ci
4798c2ecf20Sopenharmony_ci/* Slave addresses for DMAing from HVS composition output to other
4808c2ecf20Sopenharmony_ci * devices.  The top bits are valid only in !FIFO32 mode.
4818c2ecf20Sopenharmony_ci */
4828c2ecf20Sopenharmony_ci#define SCALER_DISPSLAVE0                       0x000000c0
4838c2ecf20Sopenharmony_ci#define SCALER_DISPSLAVE1                       0x000000c9
4848c2ecf20Sopenharmony_ci#define SCALER_DISPSLAVE2                       0x000000d0
4858c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_ISSUE_VSTART          BIT(31)
4868c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_ISSUE_HSTART          BIT(30)
4878c2ecf20Sopenharmony_ci/* Set when the current line has been read and an HSTART is required. */
4888c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_EOL                   BIT(26)
4898c2ecf20Sopenharmony_ci/* Set when the display FIFO is empty. */
4908c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_EMPTY                 BIT(25)
4918c2ecf20Sopenharmony_ci/* Set when there is RGB data ready to read. */
4928c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_VALID                 BIT(24)
4938c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_RGB_MASK              VC4_MASK(23, 0)
4948c2ecf20Sopenharmony_ci# define SCALER_DISPSLAVE_RGB_SHIFT             0
4958c2ecf20Sopenharmony_ci
4968c2ecf20Sopenharmony_ci#define SCALER_GAMDATA                          0x000000e0
4978c2ecf20Sopenharmony_ci#define SCALER_DLIST_START                      0x00002000
4988c2ecf20Sopenharmony_ci#define SCALER_DLIST_SIZE                       0x00004000
4998c2ecf20Sopenharmony_ci
5008c2ecf20Sopenharmony_ci#define SCALER5_DLIST_START			0x00004000
5018c2ecf20Sopenharmony_ci
5028c2ecf20Sopenharmony_ci# define VC4_HDMI_SW_RESET_FORMAT_DETECT	BIT(1)
5038c2ecf20Sopenharmony_ci# define VC4_HDMI_SW_RESET_HDMI			BIT(0)
5048c2ecf20Sopenharmony_ci
5058c2ecf20Sopenharmony_ci# define VC4_HDMI_HOTPLUG_CONNECTED		BIT(0)
5068c2ecf20Sopenharmony_ci
5078c2ecf20Sopenharmony_ci# define VC4_HDMI_MAI_CONFIG_FORMAT_REVERSE		BIT(27)
5088c2ecf20Sopenharmony_ci# define VC4_HDMI_MAI_CONFIG_BIT_REVERSE		BIT(26)
5098c2ecf20Sopenharmony_ci# define VC4_HDMI_MAI_CHANNEL_MASK_MASK			VC4_MASK(15, 0)
5108c2ecf20Sopenharmony_ci# define VC4_HDMI_MAI_CHANNEL_MASK_SHIFT		0
5118c2ecf20Sopenharmony_ci
5128c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_ZERO_DATA_ON_SAMPLE_FLAT		BIT(29)
5138c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_ZERO_DATA_ON_INACTIVE_CHANNELS	BIT(24)
5148c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_FORCE_SAMPLE_PRESENT		BIT(19)
5158c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_FORCE_B_FRAME			BIT(18)
5168c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_B_FRAME_IDENTIFIER_MASK		VC4_MASK(13, 10)
5178c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_B_FRAME_IDENTIFIER_SHIFT		10
5188c2ecf20Sopenharmony_ci/* If set, then multichannel, otherwise 2 channel. */
5198c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_AUDIO_LAYOUT			BIT(9)
5208c2ecf20Sopenharmony_ci/* If set, then AUDIO_LAYOUT overrides audio_cea_mask */
5218c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_FORCE_AUDIO_LAYOUT		BIT(8)
5228c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_CEA_MASK_MASK			VC4_MASK(7, 0)
5238c2ecf20Sopenharmony_ci# define VC4_HDMI_AUDIO_PACKET_CEA_MASK_SHIFT			0
5248c2ecf20Sopenharmony_ci
5258c2ecf20Sopenharmony_ci# define VC4_HDMI_RAM_PACKET_ENABLE		BIT(16)
5268c2ecf20Sopenharmony_ci
5278c2ecf20Sopenharmony_ci/* When set, the CTS_PERIOD counts based on MAI bus sync pulse instead
5288c2ecf20Sopenharmony_ci * of pixel clock.
5298c2ecf20Sopenharmony_ci */
5308c2ecf20Sopenharmony_ci# define VC4_HDMI_CRP_USE_MAI_BUS_SYNC_FOR_CTS	BIT(26)
5318c2ecf20Sopenharmony_ci/* When set, no CRP packets will be sent. */
5328c2ecf20Sopenharmony_ci# define VC4_HDMI_CRP_CFG_DISABLE		BIT(25)
5338c2ecf20Sopenharmony_ci/* If set, generates CTS values based on N, audio clock, and video
5348c2ecf20Sopenharmony_ci * clock.  N must be divisible by 128.
5358c2ecf20Sopenharmony_ci */
5368c2ecf20Sopenharmony_ci# define VC4_HDMI_CRP_CFG_EXTERNAL_CTS_EN	BIT(24)
5378c2ecf20Sopenharmony_ci# define VC4_HDMI_CRP_CFG_N_MASK		VC4_MASK(19, 0)
5388c2ecf20Sopenharmony_ci# define VC4_HDMI_CRP_CFG_N_SHIFT		0
5398c2ecf20Sopenharmony_ci
5408c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZA_VPOS			BIT(14)
5418c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZA_HPOS			BIT(13)
5428c2ecf20Sopenharmony_ci/* Horizontal active pixels (hdisplay). */
5438c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZA_HAP_MASK		VC4_MASK(12, 0)
5448c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZA_HAP_SHIFT		0
5458c2ecf20Sopenharmony_ci
5468c2ecf20Sopenharmony_ci/* Horizontal pack porch (htotal - hsync_end). */
5478c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZB_HBP_MASK		VC4_MASK(29, 20)
5488c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZB_HBP_SHIFT		20
5498c2ecf20Sopenharmony_ci/* Horizontal sync pulse (hsync_end - hsync_start). */
5508c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZB_HSP_MASK		VC4_MASK(19, 10)
5518c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZB_HSP_SHIFT		10
5528c2ecf20Sopenharmony_ci/* Horizontal front porch (hsync_start - hdisplay). */
5538c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZB_HFP_MASK		VC4_MASK(9, 0)
5548c2ecf20Sopenharmony_ci# define VC4_HDMI_HORZB_HFP_SHIFT		0
5558c2ecf20Sopenharmony_ci
5568c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_RECENTER_DONE	BIT(14)
5578c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_USE_EMPTY		BIT(13)
5588c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_ON_VB		BIT(7)
5598c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_RECENTER		BIT(6)
5608c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_FIFO_RESET		BIT(5)
5618c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_USE_PLL_LOCK		BIT(4)
5628c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_INV_CLK_XFR		BIT(3)
5638c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_CAPTURE_PTR		BIT(2)
5648c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_USE_FULL		BIT(1)
5658c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_CTL_MASTER_SLAVE_N	BIT(0)
5668c2ecf20Sopenharmony_ci# define VC4_HDMI_FIFO_VALID_WRITE_MASK		0xefff
5678c2ecf20Sopenharmony_ci
5688c2ecf20Sopenharmony_ci# define VC4_HDMI_SCHEDULER_CONTROL_MANUAL_FORMAT BIT(15)
5698c2ecf20Sopenharmony_ci# define VC4_HDMI_SCHEDULER_CONTROL_IGNORE_VSYNC_PREDICTS BIT(5)
5708c2ecf20Sopenharmony_ci# define VC4_HDMI_SCHEDULER_CONTROL_VERT_ALWAYS_KEEPOUT	BIT(3)
5718c2ecf20Sopenharmony_ci# define VC4_HDMI_SCHEDULER_CONTROL_HDMI_ACTIVE	BIT(1)
5728c2ecf20Sopenharmony_ci# define VC4_HDMI_SCHEDULER_CONTROL_MODE_HDMI	BIT(0)
5738c2ecf20Sopenharmony_ci
5748c2ecf20Sopenharmony_ci/* Vertical sync pulse (vsync_end - vsync_start). */
5758c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTA_VSP_MASK		VC4_MASK(24, 20)
5768c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTA_VSP_SHIFT		20
5778c2ecf20Sopenharmony_ci/* Vertical front porch (vsync_start - vdisplay). */
5788c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTA_VFP_MASK		VC4_MASK(19, 13)
5798c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTA_VFP_SHIFT		13
5808c2ecf20Sopenharmony_ci/* Vertical active lines (vdisplay). */
5818c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTA_VAL_MASK		VC4_MASK(12, 0)
5828c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTA_VAL_SHIFT		0
5838c2ecf20Sopenharmony_ci
5848c2ecf20Sopenharmony_ci/* Vertical sync pulse offset (for interlaced) */
5858c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTB_VSPO_MASK		VC4_MASK(21, 9)
5868c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTB_VSPO_SHIFT		9
5878c2ecf20Sopenharmony_ci/* Vertical pack porch (vtotal - vsync_end). */
5888c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTB_VBP_MASK		VC4_MASK(8, 0)
5898c2ecf20Sopenharmony_ci# define VC4_HDMI_VERTB_VBP_SHIFT		0
5908c2ecf20Sopenharmony_ci
5918c2ecf20Sopenharmony_ci/* Set when the transmission has ended. */
5928c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_TX_EOM			BIT(31)
5938c2ecf20Sopenharmony_ci/* If set, transmission was acked on the 1st or 2nd attempt (only one
5948c2ecf20Sopenharmony_ci * retry is attempted).  If in continuous mode, this means TX needs to
5958c2ecf20Sopenharmony_ci * be filled if !TX_EOM.
5968c2ecf20Sopenharmony_ci */
5978c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_TX_STATUS_GOOD		BIT(30)
5988c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_RX_EOM			BIT(29)
5998c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_RX_STATUS_GOOD		BIT(28)
6008c2ecf20Sopenharmony_ci/* Number of bytes received for the message. */
6018c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_REC_WRD_CNT_MASK		VC4_MASK(27, 24)
6028c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_REC_WRD_CNT_SHIFT		24
6038c2ecf20Sopenharmony_ci/* Sets continuous receive mode.  Generates interrupt after each 8
6048c2ecf20Sopenharmony_ci * bytes to signal that RX_DATA should be consumed, and at RX_EOM.
6058c2ecf20Sopenharmony_ci *
6068c2ecf20Sopenharmony_ci * If disabled, maximum 16 bytes will be received (including header),
6078c2ecf20Sopenharmony_ci * and interrupt at RX_EOM.  Later bytes will be acked but not put
6088c2ecf20Sopenharmony_ci * into the RX_DATA.
6098c2ecf20Sopenharmony_ci */
6108c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_RX_CONTINUE		BIT(23)
6118c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_TX_CONTINUE		BIT(22)
6128c2ecf20Sopenharmony_ci/* Set this after a CEC interrupt. */
6138c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CLEAR_RECEIVE_OFF		BIT(21)
6148c2ecf20Sopenharmony_ci/* Starts a TX.  Will wait for appropriate idel time before CEC
6158c2ecf20Sopenharmony_ci * activity. Must be cleared in between transmits.
6168c2ecf20Sopenharmony_ci */
6178c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_START_XMIT_BEGIN		BIT(20)
6188c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_MESSAGE_LENGTH_MASK	VC4_MASK(19, 16)
6198c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_MESSAGE_LENGTH_SHIFT	16
6208c2ecf20Sopenharmony_ci/* Device's CEC address */
6218c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_ADDR_MASK			VC4_MASK(15, 12)
6228c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_ADDR_SHIFT		12
6238c2ecf20Sopenharmony_ci/* Divides off of HSM clock to generate CEC bit clock. */
6248c2ecf20Sopenharmony_ci/* With the current defaults the CEC bit clock is 40 kHz = 25 usec */
6258c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_DIV_CLK_CNT_MASK		VC4_MASK(11, 0)
6268c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_DIV_CLK_CNT_SHIFT		0
6278c2ecf20Sopenharmony_ci
6288c2ecf20Sopenharmony_ci/* Set these fields to how many bit clock cycles get to that many
6298c2ecf20Sopenharmony_ci * microseconds.
6308c2ecf20Sopenharmony_ci */
6318c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_1500_US_MASK	VC4_MASK(30, 24)
6328c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_1500_US_SHIFT	24
6338c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_1300_US_MASK	VC4_MASK(23, 17)
6348c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_1300_US_SHIFT	17
6358c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_800_US_MASK	VC4_MASK(16, 11)
6368c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_800_US_SHIFT	11
6378c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_600_US_MASK	VC4_MASK(10, 5)
6388c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_600_US_SHIFT	5
6398c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_400_US_MASK	VC4_MASK(4, 0)
6408c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_400_US_SHIFT	0
6418c2ecf20Sopenharmony_ci
6428c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_2750_US_MASK	VC4_MASK(31, 24)
6438c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_2750_US_SHIFT	24
6448c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_2400_US_MASK	VC4_MASK(23, 16)
6458c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_2400_US_SHIFT	16
6468c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_2050_US_MASK	VC4_MASK(15, 8)
6478c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_2050_US_SHIFT	8
6488c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_1700_US_MASK	VC4_MASK(7, 0)
6498c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_1700_US_SHIFT	0
6508c2ecf20Sopenharmony_ci
6518c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_4300_US_MASK	VC4_MASK(31, 24)
6528c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_4300_US_SHIFT	24
6538c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_3900_US_MASK	VC4_MASK(23, 16)
6548c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_3900_US_SHIFT	16
6558c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_3600_US_MASK	VC4_MASK(15, 8)
6568c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_3600_US_SHIFT	8
6578c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_3500_US_MASK	VC4_MASK(7, 0)
6588c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_3500_US_SHIFT	0
6598c2ecf20Sopenharmony_ci
6608c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_TX_SW_RESET		BIT(27)
6618c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_RX_SW_RESET		BIT(26)
6628c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_PAD_SW_RESET		BIT(25)
6638c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_MUX_TP_OUT_CEC		BIT(24)
6648c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_RX_CEC_INT		BIT(23)
6658c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CLK_PRELOAD_MASK		VC4_MASK(22, 16)
6668c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CLK_PRELOAD_SHIFT		16
6678c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_4700_US_MASK	VC4_MASK(15, 8)
6688c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_4700_US_SHIFT	8
6698c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_4500_US_MASK	VC4_MASK(7, 0)
6708c2ecf20Sopenharmony_ci# define VC4_HDMI_CEC_CNT_TO_4500_US_SHIFT	0
6718c2ecf20Sopenharmony_ci
6728c2ecf20Sopenharmony_ci# define VC4_HDMI_TX_PHY_RNG_PWRDN		BIT(25)
6738c2ecf20Sopenharmony_ci
6748c2ecf20Sopenharmony_ci# define VC4_HDMI_CPU_CEC			BIT(6)
6758c2ecf20Sopenharmony_ci# define VC4_HDMI_CPU_HOTPLUG			BIT(0)
6768c2ecf20Sopenharmony_ci
6778c2ecf20Sopenharmony_ci/* Debug: Current receive value on the CEC pad. */
6788c2ecf20Sopenharmony_ci# define VC4_HD_CECRXD				BIT(9)
6798c2ecf20Sopenharmony_ci/* Debug: Override CEC output to 0. */
6808c2ecf20Sopenharmony_ci# define VC4_HD_CECOVR				BIT(8)
6818c2ecf20Sopenharmony_ci# define VC4_HD_M_REGISTER_FILE_STANDBY		(3 << 6)
6828c2ecf20Sopenharmony_ci# define VC4_HD_M_RAM_STANDBY			(3 << 4)
6838c2ecf20Sopenharmony_ci# define VC4_HD_M_SW_RST			BIT(2)
6848c2ecf20Sopenharmony_ci# define VC4_HD_M_ENABLE			BIT(0)
6858c2ecf20Sopenharmony_ci
6868c2ecf20Sopenharmony_ci/* Set when audio stream is received at a slower rate than the
6878c2ecf20Sopenharmony_ci * sampling period, so MAI fifo goes empty.  Write 1 to clear.
6888c2ecf20Sopenharmony_ci */
6898c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_DLATE			BIT(15)
6908c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_BUSY			BIT(14)
6918c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_CHALIGN			BIT(13)
6928c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_WHOLSMP			BIT(12)
6938c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_FULL			BIT(11)
6948c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_EMPTY			BIT(10)
6958c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_FLUSH			BIT(9)
6968c2ecf20Sopenharmony_ci/* If set, MAI bus generates SPDIF (bit 31) parity instead of passing
6978c2ecf20Sopenharmony_ci * through.
6988c2ecf20Sopenharmony_ci */
6998c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_PAREN			BIT(8)
7008c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_CHNUM_MASK		VC4_MASK(7, 4)
7018c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_CHNUM_SHIFT		4
7028c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_ENABLE			BIT(3)
7038c2ecf20Sopenharmony_ci/* Underflow error status bit, write 1 to clear. */
7048c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_ERRORE			BIT(2)
7058c2ecf20Sopenharmony_ci/* Overflow error status bit, write 1 to clear. */
7068c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_ERRORF			BIT(1)
7078c2ecf20Sopenharmony_ci/* Single-shot reset bit.  Read value is undefined. */
7088c2ecf20Sopenharmony_ci# define VC4_HD_MAI_CTL_RESET			BIT(0)
7098c2ecf20Sopenharmony_ci
7108c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_PANICHIGH_MASK		VC4_MASK(29, 24)
7118c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_PANICHIGH_SHIFT		24
7128c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_PANICLOW_MASK		VC4_MASK(21, 16)
7138c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_PANICLOW_SHIFT		16
7148c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_DREQHIGH_MASK		VC4_MASK(13, 8)
7158c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_DREQHIGH_SHIFT		8
7168c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_DREQLOW_MASK		VC4_MASK(5, 0)
7178c2ecf20Sopenharmony_ci# define VC4_HD_MAI_THR_DREQLOW_SHIFT		0
7188c2ecf20Sopenharmony_ci
7198c2ecf20Sopenharmony_ci/* Divider from HDMI HSM clock to MAI serial clock.  Sampling period
7208c2ecf20Sopenharmony_ci * converges to N / (M + 1) cycles.
7218c2ecf20Sopenharmony_ci */
7228c2ecf20Sopenharmony_ci# define VC4_HD_MAI_SMP_N_MASK			VC4_MASK(31, 8)
7238c2ecf20Sopenharmony_ci# define VC4_HD_MAI_SMP_N_SHIFT			8
7248c2ecf20Sopenharmony_ci# define VC4_HD_MAI_SMP_M_MASK			VC4_MASK(7, 0)
7258c2ecf20Sopenharmony_ci# define VC4_HD_MAI_SMP_M_SHIFT			0
7268c2ecf20Sopenharmony_ci
7278c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_ENABLE			BIT(31)
7288c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_UNDERFLOW_ENABLE	BIT(30)
7298c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_FRAME_COUNTER_RESET	BIT(29)
7308c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_VSYNC_LOW		BIT(28)
7318c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_HSYNC_LOW		BIT(27)
7328c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_CLRSYNC			BIT(24)
7338c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_CLRRGB			BIT(23)
7348c2ecf20Sopenharmony_ci# define VC4_HD_VID_CTL_BLANKPIX		BIT(18)
7358c2ecf20Sopenharmony_ci
7368c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_MASK		VC4_MASK(7, 5)
7378c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_SHIFT		5
7388c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_RGB		0
7398c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_BGR		1
7408c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_BRG		2
7418c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_GRB		3
7428c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_GBR		4
7438c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ORDER_RBG		5
7448c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_PADMSB			BIT(4)
7458c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_MODE_MASK		VC4_MASK(3, 2)
7468c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_MODE_SHIFT		2
7478c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_MODE_RGB_TO_SD_YPRPB	0
7488c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_MODE_RGB_TO_HD_YPRPB	1
7498c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_MODE_CUSTOM		3
7508c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_RGB2YCC			BIT(1)
7518c2ecf20Sopenharmony_ci# define VC4_HD_CSC_CTL_ENABLE			BIT(0)
7528c2ecf20Sopenharmony_ci
7538c2ecf20Sopenharmony_ci# define VC4_DVP_HT_CLOCK_STOP_PIXEL		BIT(1)
7548c2ecf20Sopenharmony_ci
7558c2ecf20Sopenharmony_ci/* HVS display list information. */
7568c2ecf20Sopenharmony_ci#define HVS_BOOTLOADER_DLIST_END                32
7578c2ecf20Sopenharmony_ci
7588c2ecf20Sopenharmony_cienum hvs_pixel_format {
7598c2ecf20Sopenharmony_ci	/* 8bpp */
7608c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGB332 = 0,
7618c2ecf20Sopenharmony_ci	/* 16bpp */
7628c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGBA4444 = 1,
7638c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGB555 = 2,
7648c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGBA5551 = 3,
7658c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGB565 = 4,
7668c2ecf20Sopenharmony_ci	/* 24bpp */
7678c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGB888 = 5,
7688c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGBA6666 = 6,
7698c2ecf20Sopenharmony_ci	/* 32bpp */
7708c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGBA8888 = 7,
7718c2ecf20Sopenharmony_ci
7728c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_YCBCR_YUV420_3PLANE = 8,
7738c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_YCBCR_YUV420_2PLANE = 9,
7748c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_YCBCR_YUV422_3PLANE = 10,
7758c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_YCBCR_YUV422_2PLANE = 11,
7768c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_H264 = 12,
7778c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_PALETTE = 13,
7788c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_YUV444_RGB = 14,
7798c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_AYUV444_RGB = 15,
7808c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_RGBA1010102 = 16,
7818c2ecf20Sopenharmony_ci	HVS_PIXEL_FORMAT_YCBCR_10BIT = 17,
7828c2ecf20Sopenharmony_ci};
7838c2ecf20Sopenharmony_ci
7848c2ecf20Sopenharmony_ci/* Note: the LSB is the rightmost character shown.  Only valid for
7858c2ecf20Sopenharmony_ci * HVS_PIXEL_FORMAT_RGB8888, not RGB888.
7868c2ecf20Sopenharmony_ci */
7878c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_RGBA			0
7888c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_BGRA			1
7898c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_ARGB			2
7908c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_ABGR			3
7918c2ecf20Sopenharmony_ci
7928c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_XBRG			0
7938c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_XRBG			1
7948c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_XRGB			2
7958c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_XBGR			3
7968c2ecf20Sopenharmony_ci
7978c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_XYCBCR			0
7988c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_XYCRCB			1
7998c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_YXCBCR			2
8008c2ecf20Sopenharmony_ci#define HVS_PIXEL_ORDER_YXCRCB			3
8018c2ecf20Sopenharmony_ci
8028c2ecf20Sopenharmony_ci#define SCALER_CTL0_END				BIT(31)
8038c2ecf20Sopenharmony_ci#define SCALER_CTL0_VALID			BIT(30)
8048c2ecf20Sopenharmony_ci
8058c2ecf20Sopenharmony_ci#define SCALER_CTL0_SIZE_MASK			VC4_MASK(29, 24)
8068c2ecf20Sopenharmony_ci#define SCALER_CTL0_SIZE_SHIFT			24
8078c2ecf20Sopenharmony_ci
8088c2ecf20Sopenharmony_ci#define SCALER_CTL0_TILING_MASK			VC4_MASK(21, 20)
8098c2ecf20Sopenharmony_ci#define SCALER_CTL0_TILING_SHIFT		20
8108c2ecf20Sopenharmony_ci#define SCALER_CTL0_TILING_LINEAR		0
8118c2ecf20Sopenharmony_ci#define SCALER_CTL0_TILING_64B			1
8128c2ecf20Sopenharmony_ci#define SCALER_CTL0_TILING_128B			2
8138c2ecf20Sopenharmony_ci#define SCALER_CTL0_TILING_256B_OR_T		3
8148c2ecf20Sopenharmony_ci
8158c2ecf20Sopenharmony_ci#define SCALER_CTL0_ALPHA_MASK                  BIT(19)
8168c2ecf20Sopenharmony_ci#define SCALER_CTL0_HFLIP                       BIT(16)
8178c2ecf20Sopenharmony_ci#define SCALER_CTL0_VFLIP                       BIT(15)
8188c2ecf20Sopenharmony_ci
8198c2ecf20Sopenharmony_ci#define SCALER_CTL0_KEY_MODE_MASK		VC4_MASK(18, 17)
8208c2ecf20Sopenharmony_ci#define SCALER_CTL0_KEY_MODE_SHIFT		17
8218c2ecf20Sopenharmony_ci#define SCALER_CTL0_KEY_DISABLED		0
8228c2ecf20Sopenharmony_ci#define SCALER_CTL0_KEY_LUMA_OR_COMMON_RGB	1
8238c2ecf20Sopenharmony_ci#define SCALER_CTL0_KEY_MATCH			2 /* turn transparent */
8248c2ecf20Sopenharmony_ci#define SCALER_CTL0_KEY_REPLACE			3 /* replace with value from key mask word 2 */
8258c2ecf20Sopenharmony_ci
8268c2ecf20Sopenharmony_ci#define SCALER_CTL0_ORDER_MASK			VC4_MASK(14, 13)
8278c2ecf20Sopenharmony_ci#define SCALER_CTL0_ORDER_SHIFT			13
8288c2ecf20Sopenharmony_ci
8298c2ecf20Sopenharmony_ci#define SCALER_CTL0_RGBA_EXPAND_MASK		VC4_MASK(12, 11)
8308c2ecf20Sopenharmony_ci#define SCALER_CTL0_RGBA_EXPAND_SHIFT		11
8318c2ecf20Sopenharmony_ci#define SCALER_CTL0_RGBA_EXPAND_ZERO		0
8328c2ecf20Sopenharmony_ci#define SCALER_CTL0_RGBA_EXPAND_LSB		1
8338c2ecf20Sopenharmony_ci#define SCALER_CTL0_RGBA_EXPAND_MSB		2
8348c2ecf20Sopenharmony_ci#define SCALER_CTL0_RGBA_EXPAND_ROUND		3
8358c2ecf20Sopenharmony_ci
8368c2ecf20Sopenharmony_ci#define SCALER5_CTL0_ALPHA_EXPAND		BIT(12)
8378c2ecf20Sopenharmony_ci
8388c2ecf20Sopenharmony_ci#define SCALER5_CTL0_RGB_EXPAND			BIT(11)
8398c2ecf20Sopenharmony_ci
8408c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL1_MASK			VC4_MASK(10, 8)
8418c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL1_SHIFT			8
8428c2ecf20Sopenharmony_ci
8438c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL0_MASK			VC4_MASK(7, 5)
8448c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL0_SHIFT			5
8458c2ecf20Sopenharmony_ci
8468c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_PPF_V_PPF		0
8478c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_TPZ_V_PPF		1
8488c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_PPF_V_TPZ		2
8498c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_TPZ_V_TPZ		3
8508c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_PPF_V_NONE		4
8518c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_NONE_V_PPF		5
8528c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_NONE_V_TPZ		6
8538c2ecf20Sopenharmony_ci#define SCALER_CTL0_SCL_H_TPZ_V_NONE		7
8548c2ecf20Sopenharmony_ci
8558c2ecf20Sopenharmony_ci/* Set to indicate no scaling. */
8568c2ecf20Sopenharmony_ci#define SCALER_CTL0_UNITY			BIT(4)
8578c2ecf20Sopenharmony_ci#define SCALER5_CTL0_UNITY			BIT(15)
8588c2ecf20Sopenharmony_ci
8598c2ecf20Sopenharmony_ci#define SCALER_CTL0_PIXEL_FORMAT_MASK		VC4_MASK(3, 0)
8608c2ecf20Sopenharmony_ci#define SCALER_CTL0_PIXEL_FORMAT_SHIFT		0
8618c2ecf20Sopenharmony_ci
8628c2ecf20Sopenharmony_ci#define SCALER5_CTL0_PIXEL_FORMAT_MASK		VC4_MASK(4, 0)
8638c2ecf20Sopenharmony_ci
8648c2ecf20Sopenharmony_ci#define SCALER_POS0_FIXED_ALPHA_MASK		VC4_MASK(31, 24)
8658c2ecf20Sopenharmony_ci#define SCALER_POS0_FIXED_ALPHA_SHIFT		24
8668c2ecf20Sopenharmony_ci
8678c2ecf20Sopenharmony_ci#define SCALER_POS0_START_Y_MASK		VC4_MASK(23, 12)
8688c2ecf20Sopenharmony_ci#define SCALER_POS0_START_Y_SHIFT		12
8698c2ecf20Sopenharmony_ci
8708c2ecf20Sopenharmony_ci#define SCALER_POS0_START_X_MASK		VC4_MASK(11, 0)
8718c2ecf20Sopenharmony_ci#define SCALER_POS0_START_X_SHIFT		0
8728c2ecf20Sopenharmony_ci
8738c2ecf20Sopenharmony_ci#define SCALER5_POS0_START_Y_MASK		VC4_MASK(27, 16)
8748c2ecf20Sopenharmony_ci#define SCALER5_POS0_START_Y_SHIFT		16
8758c2ecf20Sopenharmony_ci
8768c2ecf20Sopenharmony_ci#define SCALER5_POS0_START_X_MASK		VC4_MASK(13, 0)
8778c2ecf20Sopenharmony_ci#define SCALER5_POS0_START_X_SHIFT		0
8788c2ecf20Sopenharmony_ci
8798c2ecf20Sopenharmony_ci#define SCALER5_POS0_VFLIP			BIT(31)
8808c2ecf20Sopenharmony_ci#define SCALER5_POS0_HFLIP			BIT(15)
8818c2ecf20Sopenharmony_ci
8828c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MODE_MASK		VC4_MASK(31, 30)
8838c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MODE_SHIFT		30
8848c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MODE_PIPELINE		0
8858c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MODE_FIXED		1
8868c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MODE_FIXED_NONZERO	2
8878c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MODE_FIXED_OVER_0x07	3
8888c2ecf20Sopenharmony_ci
8898c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_PREMULT		BIT(29)
8908c2ecf20Sopenharmony_ci
8918c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MIX			BIT(28)
8928c2ecf20Sopenharmony_ci
8938c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_LOC			BIT(25)
8948c2ecf20Sopenharmony_ci
8958c2ecf20Sopenharmony_ci#define SCALER5_CTL2_MAP_SEL_MASK		VC4_MASK(18, 17)
8968c2ecf20Sopenharmony_ci#define SCALER5_CTL2_MAP_SEL_SHIFT		17
8978c2ecf20Sopenharmony_ci
8988c2ecf20Sopenharmony_ci#define SCALER5_CTL2_GAMMA			BIT(16)
8998c2ecf20Sopenharmony_ci
9008c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_MASK			VC4_MASK(15, 4)
9018c2ecf20Sopenharmony_ci#define SCALER5_CTL2_ALPHA_SHIFT		4
9028c2ecf20Sopenharmony_ci
9038c2ecf20Sopenharmony_ci#define SCALER_POS1_SCL_HEIGHT_MASK		VC4_MASK(27, 16)
9048c2ecf20Sopenharmony_ci#define SCALER_POS1_SCL_HEIGHT_SHIFT		16
9058c2ecf20Sopenharmony_ci
9068c2ecf20Sopenharmony_ci#define SCALER_POS1_SCL_WIDTH_MASK		VC4_MASK(11, 0)
9078c2ecf20Sopenharmony_ci#define SCALER_POS1_SCL_WIDTH_SHIFT		0
9088c2ecf20Sopenharmony_ci
9098c2ecf20Sopenharmony_ci#define SCALER5_POS1_SCL_HEIGHT_MASK		VC4_MASK(28, 16)
9108c2ecf20Sopenharmony_ci#define SCALER5_POS1_SCL_HEIGHT_SHIFT		16
9118c2ecf20Sopenharmony_ci
9128c2ecf20Sopenharmony_ci#define SCALER5_POS1_SCL_WIDTH_MASK		VC4_MASK(12, 0)
9138c2ecf20Sopenharmony_ci#define SCALER5_POS1_SCL_WIDTH_SHIFT		0
9148c2ecf20Sopenharmony_ci
9158c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MODE_MASK		VC4_MASK(31, 30)
9168c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MODE_SHIFT		30
9178c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MODE_PIPELINE		0
9188c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MODE_FIXED		1
9198c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MODE_FIXED_NONZERO	2
9208c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MODE_FIXED_OVER_0x07	3
9218c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_PREMULT		BIT(29)
9228c2ecf20Sopenharmony_ci#define SCALER_POS2_ALPHA_MIX			BIT(28)
9238c2ecf20Sopenharmony_ci
9248c2ecf20Sopenharmony_ci#define SCALER_POS2_HEIGHT_MASK			VC4_MASK(27, 16)
9258c2ecf20Sopenharmony_ci#define SCALER_POS2_HEIGHT_SHIFT		16
9268c2ecf20Sopenharmony_ci
9278c2ecf20Sopenharmony_ci#define SCALER_POS2_WIDTH_MASK			VC4_MASK(11, 0)
9288c2ecf20Sopenharmony_ci#define SCALER_POS2_WIDTH_SHIFT			0
9298c2ecf20Sopenharmony_ci
9308c2ecf20Sopenharmony_ci#define SCALER5_POS2_HEIGHT_MASK		VC4_MASK(28, 16)
9318c2ecf20Sopenharmony_ci#define SCALER5_POS2_HEIGHT_SHIFT		16
9328c2ecf20Sopenharmony_ci
9338c2ecf20Sopenharmony_ci#define SCALER5_POS2_WIDTH_MASK			VC4_MASK(12, 0)
9348c2ecf20Sopenharmony_ci#define SCALER5_POS2_WIDTH_SHIFT		0
9358c2ecf20Sopenharmony_ci
9368c2ecf20Sopenharmony_ci/* Color Space Conversion words.  Some values are S2.8 signed
9378c2ecf20Sopenharmony_ci * integers, except that the 2 integer bits map as {0x0: 0, 0x1: 1,
9388c2ecf20Sopenharmony_ci * 0x2: 2, 0x3: -1}
9398c2ecf20Sopenharmony_ci */
9408c2ecf20Sopenharmony_ci/* bottom 8 bits of S2.8 contribution of Cr to Blue */
9418c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_CR_BLU_MASK		VC4_MASK(31, 24)
9428c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_CR_BLU_SHIFT		24
9438c2ecf20Sopenharmony_ci/* Signed offset to apply to Y before CSC. (Y' = Y + YY_OFS) */
9448c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_YY_OFS_MASK		VC4_MASK(23, 16)
9458c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_YY_OFS_SHIFT		16
9468c2ecf20Sopenharmony_ci/* Signed offset to apply to CB before CSC (Cb' = Cb - 128 + CB_OFS). */
9478c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_CB_OFS_MASK		VC4_MASK(15, 8)
9488c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_CB_OFS_SHIFT		8
9498c2ecf20Sopenharmony_ci/* Signed offset to apply to CB before CSC (Cr' = Cr - 128 + CR_OFS). */
9508c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_CR_OFS_MASK		VC4_MASK(7, 0)
9518c2ecf20Sopenharmony_ci#define SCALER_CSC0_COEF_CR_OFS_SHIFT		0
9528c2ecf20Sopenharmony_ci#define SCALER_CSC0_ITR_R_601_5			0x00f00000
9538c2ecf20Sopenharmony_ci#define SCALER_CSC0_ITR_R_709_3			0x00f00000
9548c2ecf20Sopenharmony_ci#define SCALER_CSC0_JPEG_JFIF			0x00000000
9558c2ecf20Sopenharmony_ci
9568c2ecf20Sopenharmony_ci/* S2.8 contribution of Cb to Green */
9578c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_CB_GRN_MASK		VC4_MASK(31, 22)
9588c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_CB_GRN_SHIFT		22
9598c2ecf20Sopenharmony_ci/* S2.8 contribution of Cr to Green */
9608c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_CR_GRN_MASK		VC4_MASK(21, 12)
9618c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_CR_GRN_SHIFT		12
9628c2ecf20Sopenharmony_ci/* S2.8 contribution of Y to all of RGB */
9638c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_YY_ALL_MASK		VC4_MASK(11, 2)
9648c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_YY_ALL_SHIFT		2
9658c2ecf20Sopenharmony_ci/* top 2 bits of S2.8 contribution of Cr to Blue */
9668c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_CR_BLU_MASK		VC4_MASK(1, 0)
9678c2ecf20Sopenharmony_ci#define SCALER_CSC1_COEF_CR_BLU_SHIFT		0
9688c2ecf20Sopenharmony_ci#define SCALER_CSC1_ITR_R_601_5			0xe73304a8
9698c2ecf20Sopenharmony_ci#define SCALER_CSC1_ITR_R_709_3			0xf2b784a8
9708c2ecf20Sopenharmony_ci#define SCALER_CSC1_JPEG_JFIF			0xea34a400
9718c2ecf20Sopenharmony_ci
9728c2ecf20Sopenharmony_ci/* S2.8 contribution of Cb to Red */
9738c2ecf20Sopenharmony_ci#define SCALER_CSC2_COEF_CB_RED_MASK		VC4_MASK(29, 20)
9748c2ecf20Sopenharmony_ci#define SCALER_CSC2_COEF_CB_RED_SHIFT		20
9758c2ecf20Sopenharmony_ci/* S2.8 contribution of Cr to Red */
9768c2ecf20Sopenharmony_ci#define SCALER_CSC2_COEF_CR_RED_MASK		VC4_MASK(19, 10)
9778c2ecf20Sopenharmony_ci#define SCALER_CSC2_COEF_CR_RED_SHIFT		10
9788c2ecf20Sopenharmony_ci/* S2.8 contribution of Cb to Blue */
9798c2ecf20Sopenharmony_ci#define SCALER_CSC2_COEF_CB_BLU_MASK		VC4_MASK(19, 10)
9808c2ecf20Sopenharmony_ci#define SCALER_CSC2_COEF_CB_BLU_SHIFT		10
9818c2ecf20Sopenharmony_ci#define SCALER_CSC2_ITR_R_601_5			0x00066204
9828c2ecf20Sopenharmony_ci#define SCALER_CSC2_ITR_R_709_3			0x00072a1c
9838c2ecf20Sopenharmony_ci#define SCALER_CSC2_JPEG_JFIF			0x000599c5
9848c2ecf20Sopenharmony_ci
9858c2ecf20Sopenharmony_ci#define SCALER_TPZ0_VERT_RECALC			BIT(31)
9868c2ecf20Sopenharmony_ci#define SCALER_TPZ0_SCALE_MASK			VC4_MASK(28, 8)
9878c2ecf20Sopenharmony_ci#define SCALER_TPZ0_SCALE_SHIFT			8
9888c2ecf20Sopenharmony_ci#define SCALER_TPZ0_IPHASE_MASK			VC4_MASK(7, 0)
9898c2ecf20Sopenharmony_ci#define SCALER_TPZ0_IPHASE_SHIFT		0
9908c2ecf20Sopenharmony_ci#define SCALER_TPZ1_RECIP_MASK			VC4_MASK(15, 0)
9918c2ecf20Sopenharmony_ci#define SCALER_TPZ1_RECIP_SHIFT			0
9928c2ecf20Sopenharmony_ci
9938c2ecf20Sopenharmony_ci/* Skips interpolating coefficients to 64 phases, so just 8 are used.
9948c2ecf20Sopenharmony_ci * Required for nearest neighbor.
9958c2ecf20Sopenharmony_ci */
9968c2ecf20Sopenharmony_ci#define SCALER_PPF_NOINTERP			BIT(31)
9978c2ecf20Sopenharmony_ci/* Replaes the highest valued coefficient with one that makes all 4
9988c2ecf20Sopenharmony_ci * sum to unity.
9998c2ecf20Sopenharmony_ci */
10008c2ecf20Sopenharmony_ci#define SCALER_PPF_AGC				BIT(30)
10018c2ecf20Sopenharmony_ci#define SCALER_PPF_SCALE_MASK			VC4_MASK(24, 8)
10028c2ecf20Sopenharmony_ci#define SCALER_PPF_SCALE_SHIFT			8
10038c2ecf20Sopenharmony_ci#define SCALER_PPF_IPHASE_MASK			VC4_MASK(6, 0)
10048c2ecf20Sopenharmony_ci#define SCALER_PPF_IPHASE_SHIFT			0
10058c2ecf20Sopenharmony_ci
10068c2ecf20Sopenharmony_ci#define SCALER_PPF_KERNEL_OFFSET_MASK		VC4_MASK(13, 0)
10078c2ecf20Sopenharmony_ci#define SCALER_PPF_KERNEL_OFFSET_SHIFT		0
10088c2ecf20Sopenharmony_ci#define SCALER_PPF_KERNEL_UNCACHED		BIT(31)
10098c2ecf20Sopenharmony_ci
10108c2ecf20Sopenharmony_ci/* PITCH0/1/2 fields for raster. */
10118c2ecf20Sopenharmony_ci#define SCALER_SRC_PITCH_MASK			VC4_MASK(15, 0)
10128c2ecf20Sopenharmony_ci#define SCALER_SRC_PITCH_SHIFT			0
10138c2ecf20Sopenharmony_ci
10148c2ecf20Sopenharmony_ci/* PITCH0/1/2 fields for tiled (SAND). */
10158c2ecf20Sopenharmony_ci#define SCALER_TILE_SKIP_0_MASK			VC4_MASK(18, 16)
10168c2ecf20Sopenharmony_ci#define SCALER_TILE_SKIP_0_SHIFT		16
10178c2ecf20Sopenharmony_ci#define SCALER_TILE_HEIGHT_MASK			VC4_MASK(15, 0)
10188c2ecf20Sopenharmony_ci#define SCALER_TILE_HEIGHT_SHIFT		0
10198c2ecf20Sopenharmony_ci
10208c2ecf20Sopenharmony_ci/* Common PITCH0 fields */
10218c2ecf20Sopenharmony_ci#define SCALER_PITCH0_SINK_PIX_MASK		VC4_MASK(31, 26)
10228c2ecf20Sopenharmony_ci#define SCALER_PITCH0_SINK_PIX_SHIFT		26
10238c2ecf20Sopenharmony_ci
10248c2ecf20Sopenharmony_ci/* PITCH0 fields for T-tiled. */
10258c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_WIDTH_L_MASK		VC4_MASK(22, 16)
10268c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_WIDTH_L_SHIFT	16
10278c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_LINE_DIR		BIT(15)
10288c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_INITIAL_LINE_DIR	BIT(14)
10298c2ecf20Sopenharmony_ci/* Y offset within a tile. */
10308c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_Y_OFFSET_MASK	VC4_MASK(13, 8)
10318c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_Y_OFFSET_SHIFT	8
10328c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_WIDTH_R_MASK		VC4_MASK(6, 0)
10338c2ecf20Sopenharmony_ci#define SCALER_PITCH0_TILE_WIDTH_R_SHIFT	0
10348c2ecf20Sopenharmony_ci
10358c2ecf20Sopenharmony_ci#endif /* VC4_REGS_H */
1036